blob: df4cac5fef06f1ce17cae561b7a869f96d2bf35c [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002 * linux/arch/arm/mach-omap2/clock2430_data.c
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Paul Walmsleyd8a94452009-12-08 16:21:29 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
Paul Walmsleya1d55622011-02-25 15:39:30 -07005 * Copyright (C) 2004-2011 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsleyd8a94452009-12-08 16:21:29 -070016#include <linux/kernel.h>
17#include <linux/clk.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070018#include <linux/list.h>
Paul Walmsleyd8a94452009-12-08 16:21:29 -070019
20#include <plat/clkdev_omap.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000021
Paul Walmsley6b8858a2008-03-18 10:35:15 +020022#include "clock.h"
Paul Walmsleyd8a94452009-12-08 16:21:29 -070023#include "clock2xxx.h"
24#include "opp2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070025#include "cm2xxx_3xxx.h"
26#include "prm2xxx_3xxx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020027#include "prm-regbits-24xx.h"
28#include "cm-regbits-24xx.h"
29#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060030#include "control.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020031
Paul Walmsley81b34fb2010-02-22 22:09:22 -070032#define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
33
34/*
35 * 2430 clock tree.
Tony Lindgren046d6b22005-11-10 14:26:52 +000036 *
37 * NOTE:In many cases here we are assigning a 'default' parent. In many
38 * cases the parent is selectable. The get/set parent calls will also
39 * switch sources.
40 *
41 * Many some clocks say always_enabled, but they can be auto idled for
42 * power savings. They will always be available upon clock request.
43 *
44 * Several sources are given initial rates which may be wrong, this will
45 * be fixed up in the init func.
46 *
47 * Things are broadly separated below by clock domains. It is
48 * noteworthy that most periferals have dependencies on multiple clock
49 * domains. Many get their interface clocks from the L4 domain, but get
50 * functional clocks from fixed sources or other core domain derived
51 * clocks.
Paul Walmsley81b34fb2010-02-22 22:09:22 -070052 */
Tony Lindgren046d6b22005-11-10 14:26:52 +000053
54/* Base external input clocks */
55static struct clk func_32k_ck = {
56 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +000057 .ops = &clkops_null,
Paul Walmsley3f9cfd32011-02-16 15:38:38 -070058 .rate = 32768,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030059 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000060};
Paul Walmsleye32744b2008-03-18 15:47:55 +020061
Paul Walmsleyf2480762009-04-23 21:11:10 -060062static struct clk secure_32k_ck = {
63 .name = "secure_32k_ck",
64 .ops = &clkops_null,
65 .rate = 32768,
Paul Walmsleyf2480762009-04-23 21:11:10 -060066 .clkdm_name = "wkup_clkdm",
67};
68
Tony Lindgren046d6b22005-11-10 14:26:52 +000069/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
70static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
71 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +000072 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030073 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +020074 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000075};
76
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030077/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +000078static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
79 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +000080 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000081 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030082 .clkdm_name = "wkup_clkdm",
Paul Walmsley44da0a52010-01-26 20:13:08 -070083 .recalc = &omap2xxx_sys_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000084};
Paul Walmsleye32744b2008-03-18 15:47:55 +020085
Tony Lindgren046d6b22005-11-10 14:26:52 +000086static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
87 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +000088 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000089 .rate = 54000000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030090 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000091};
Paul Walmsleye32744b2008-03-18 15:47:55 +020092
Paul Walmsleyb115b742010-10-08 11:40:18 -060093/* Optional external clock input for McBSP CLKS */
94static struct clk mcbsp_clks = {
95 .name = "mcbsp_clks",
96 .ops = &clkops_null,
97};
98
Tony Lindgren046d6b22005-11-10 14:26:52 +000099/*
100 * Analog domain root source clocks
101 */
102
103/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200104/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
105 * deal with this
106 */
107
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300108static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200109 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
110 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
111 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000112 .clk_bypass = &sys_ck,
113 .clk_ref = &sys_ck,
114 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
115 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley93340a22010-02-22 22:09:12 -0700116 .max_multiplier = 1023,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700117 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300118 .max_divider = 16,
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200119};
120
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300121/*
122 * XXX Cannot add round_rate here yet, as this is still a composite clock,
123 * not just a DPLL
124 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000125static struct clk dpll_ck = {
126 .name = "dpll_ck",
Paul Walmsley0fd0c212011-02-25 15:49:53 -0700127 .ops = &clkops_omap2xxx_dpll_ops,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000128 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200129 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300130 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300131 .recalc = &omap2_dpllcore_recalc,
132 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000133};
134
135static struct clk apll96_ck = {
136 .name = "apll96_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700137 .ops = &clkops_apll96,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000138 .parent = &sys_ck,
139 .rate = 96000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700140 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300141 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200142 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
143 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000144};
145
146static struct clk apll54_ck = {
147 .name = "apll54_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700148 .ops = &clkops_apll54,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000149 .parent = &sys_ck,
150 .rate = 54000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700151 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300152 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200153 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
154 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000155};
156
157/*
158 * PRCM digital base sources
159 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200160
161/* func_54m_ck */
162
163static const struct clksel_rate func_54m_apll54_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600164 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200165 { .div = 0 },
166};
167
168static const struct clksel_rate func_54m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600169 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200170 { .div = 0 },
171};
172
173static const struct clksel func_54m_clksel[] = {
174 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
175 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
176 { .parent = NULL },
177};
178
Tony Lindgren046d6b22005-11-10 14:26:52 +0000179static struct clk func_54m_ck = {
180 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000181 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000182 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300183 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200184 .init = &omap2_init_clksel_parent,
185 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600186 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200187 .clksel = func_54m_clksel,
188 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000189};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200190
Tony Lindgren046d6b22005-11-10 14:26:52 +0000191static struct clk core_ck = {
192 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000193 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000194 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300195 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200196 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000197};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200198
199/* func_96m_ck */
200static const struct clksel_rate func_96m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600201 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200202 { .div = 0 },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000203};
204
Paul Walmsleye32744b2008-03-18 15:47:55 +0200205static const struct clksel_rate func_96m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600206 { .div = 1, .val = 1, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200207 { .div = 0 },
208};
209
210static const struct clksel func_96m_clksel[] = {
211 { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
212 { .parent = &alt_ck, .rates = func_96m_alt_rates },
213 { .parent = NULL }
214};
215
Tony Lindgren046d6b22005-11-10 14:26:52 +0000216static struct clk func_96m_ck = {
217 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000218 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000219 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300220 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200221 .init = &omap2_init_clksel_parent,
222 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600223 .clksel_mask = OMAP2430_96M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200224 .clksel = func_96m_clksel,
225 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200226};
227
228/* func_48m_ck */
229
230static const struct clksel_rate func_48m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600231 { .div = 2, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200232 { .div = 0 },
233};
234
235static const struct clksel_rate func_48m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600236 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200237 { .div = 0 },
238};
239
240static const struct clksel func_48m_clksel[] = {
241 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
242 { .parent = &alt_ck, .rates = func_48m_alt_rates },
243 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000244};
245
246static struct clk func_48m_ck = {
247 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000248 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000249 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300250 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200251 .init = &omap2_init_clksel_parent,
252 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600253 .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200254 .clksel = func_48m_clksel,
255 .recalc = &omap2_clksel_recalc,
256 .round_rate = &omap2_clksel_round_rate,
257 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000258};
259
260static struct clk func_12m_ck = {
261 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000262 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000263 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200264 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300265 .clkdm_name = "wkup_clkdm",
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700266 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000267};
268
269/* Secure timer, only available in secure mode */
270static struct clk wdt1_osc_ck = {
271 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000272 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000273 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200274 .recalc = &followparent_recalc,
275};
276
277/*
278 * The common_clkout* clksel_rate structs are common to
279 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
280 * sys_clkout2_* are 2420-only, so the
281 * clksel_rate flags fields are inaccurate for those clocks. This is
282 * harmless since access to those clocks are gated by the struct clk
283 * flags fields, which mark them as 2420-only.
284 */
285static const struct clksel_rate common_clkout_src_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600286 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200287 { .div = 0 }
288};
289
290static const struct clksel_rate common_clkout_src_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600291 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200292 { .div = 0 }
293};
294
295static const struct clksel_rate common_clkout_src_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600296 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200297 { .div = 0 }
298};
299
300static const struct clksel_rate common_clkout_src_54m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600301 { .div = 1, .val = 3, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200302 { .div = 0 }
303};
304
305static const struct clksel common_clkout_src_clksel[] = {
306 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
307 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
308 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
309 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
310 { .parent = NULL }
311};
312
313static struct clk sys_clkout_src = {
314 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000315 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200316 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300317 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700318 .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200319 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
320 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700321 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200322 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
323 .clksel = common_clkout_src_clksel,
324 .recalc = &omap2_clksel_recalc,
325 .round_rate = &omap2_clksel_round_rate,
326 .set_rate = &omap2_clksel_set_rate
327};
328
329static const struct clksel_rate common_clkout_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600330 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200331 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
332 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
333 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
334 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
335 { .div = 0 },
336};
337
338static const struct clksel sys_clkout_clksel[] = {
339 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
340 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000341};
342
343static struct clk sys_clkout = {
344 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000345 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200346 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300347 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700348 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200349 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
350 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000351 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200352 .round_rate = &omap2_clksel_round_rate,
353 .set_rate = &omap2_clksel_set_rate
354};
355
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100356static struct clk emul_ck = {
357 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000358 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100359 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300360 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700361 .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200362 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
363 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100364
365};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200366
Tony Lindgren046d6b22005-11-10 14:26:52 +0000367/*
368 * MPU clock domain
369 * Clocks:
370 * MPU_FCLK, MPU_ICLK
371 * INT_M_FCLK, INT_M_I_CLK
372 *
373 * - Individual clocks are hardware managed.
374 * - Base divider comes from: CM_CLKSEL_MPU
375 *
376 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200377static const struct clksel_rate mpu_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600378 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200379 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200380 { .div = 0 },
381};
382
383static const struct clksel mpu_clksel[] = {
384 { .parent = &core_ck, .rates = mpu_core_rates },
385 { .parent = NULL }
386};
387
Tony Lindgren046d6b22005-11-10 14:26:52 +0000388static struct clk mpu_ck = { /* Control cpu */
389 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000390 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000391 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300392 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200393 .init = &omap2_init_clksel_parent,
394 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
395 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200396 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000397 .recalc = &omap2_clksel_recalc,
398};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200399
Tony Lindgren046d6b22005-11-10 14:26:52 +0000400/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700401 * DSP (2430-IVA2.1) clock domain
Tony Lindgren046d6b22005-11-10 14:26:52 +0000402 * Clocks:
Paul Walmsleye32744b2008-03-18 15:47:55 +0200403 * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200404 *
Tony Lindgren046d6b22005-11-10 14:26:52 +0000405 * Won't be too specific here. The core clock comes into this block
406 * it is divided then tee'ed. One branch goes directly to xyz enable
407 * controls. The other branch gets further divided by 2 then possibly
408 * routed into a synchronizer and out of clocks abc.
409 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200410static const struct clksel_rate dsp_fck_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600411 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200412 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
413 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
414 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200415 { .div = 0 },
416};
417
418static const struct clksel dsp_fck_clksel[] = {
419 { .parent = &core_ck, .rates = dsp_fck_core_rates },
420 { .parent = NULL }
421};
422
Tony Lindgren046d6b22005-11-10 14:26:52 +0000423static struct clk dsp_fck = {
424 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000425 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000426 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300427 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200428 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
429 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
430 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
431 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
432 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000433 .recalc = &omap2_clksel_recalc,
434};
435
Paul Walmsleye32744b2008-03-18 15:47:55 +0200436/* DSP interface clock */
437static const struct clksel_rate dsp_irate_ick_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600438 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200439 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
440 { .div = 3, .val = 3, .flags = RATE_IN_243X },
441 { .div = 0 },
442};
443
444static const struct clksel dsp_irate_ick_clksel[] = {
445 { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
446 { .parent = NULL }
447};
448
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300449/* This clock does not exist as such in the TRM. */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200450static struct clk dsp_irate_ick = {
451 .name = "dsp_irate_ick",
Russell King57137182008-11-04 16:48:35 +0000452 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200453 .parent = &dsp_fck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200454 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
455 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
456 .clksel = dsp_irate_ick_clksel,
457 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200458};
459
Paul Walmsleye32744b2008-03-18 15:47:55 +0200460/* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
461static struct clk iva2_1_ick = {
462 .name = "iva2_1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000463 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200464 .parent = &dsp_irate_ick,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200465 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
466 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000467};
468
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300469/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000470 * L3 clock domain
471 * L3 clocks are used for both interface and functional clocks to
472 * multiple entities. Some of these clocks are completely managed
473 * by hardware, and some others allow software control. Hardware
474 * managed ones general are based on directly CLK_REQ signals and
475 * various auto idle settings. The functional spec sets many of these
476 * as 'tie-high' for their enables.
477 *
478 * I-CLOCKS:
479 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
480 * CAM, HS-USB.
481 * F-CLOCK
482 * SSI.
483 *
484 * GPMC memories and SDRC have timing and clock sensitive registers which
485 * may very well need notification when the clock changes. Currently for low
486 * operating points, these are taken care of in sleep.S.
487 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200488static const struct clksel_rate core_l3_core_rates[] = {
489 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600490 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200491 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200492 { .div = 0 }
493};
494
495static const struct clksel core_l3_clksel[] = {
496 { .parent = &core_ck, .rates = core_l3_core_rates },
497 { .parent = NULL }
498};
499
Tony Lindgren046d6b22005-11-10 14:26:52 +0000500static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
501 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000502 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000503 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300504 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200505 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
506 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
507 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000508 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200509};
510
511/* usb_l4_ick */
512static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
513 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600514 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200515 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
516 { .div = 0 }
517};
518
519static const struct clksel usb_l4_ick_clksel[] = {
520 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
521 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000522};
523
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300524/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000525static struct clk usb_l4_ick = { /* FS-USB interface clock */
526 .name = "usb_l4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700527 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800528 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300529 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200530 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
531 .enable_bit = OMAP24XX_EN_USB_SHIFT,
532 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
533 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
534 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000535 .recalc = &omap2_clksel_recalc,
536};
537
538/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300539 * L4 clock management domain
540 *
541 * This domain contains lots of interface clocks from the L4 interface, some
542 * functional clocks. Fixed APLL functional source clocks are managed in
543 * this domain.
544 */
545static const struct clksel_rate l4_core_l3_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600546 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300547 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
548 { .div = 0 }
549};
550
551static const struct clksel l4_clksel[] = {
552 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
553 { .parent = NULL }
554};
555
556static struct clk l4_ck = { /* used both as an ick and fck */
557 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +0000558 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300559 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300560 .clkdm_name = "core_l4_clkdm",
561 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
562 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
563 .clksel = l4_clksel,
564 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300565};
566
567/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000568 * SSI is in L3 management domain, its direct parent is core not l3,
569 * many core power domain entities are grouped into the L3 clock
570 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300571 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000572 *
573 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
574 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200575static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
576 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600577 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200578 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
579 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
580 { .div = 5, .val = 5, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200581 { .div = 0 }
582};
583
584static const struct clksel ssi_ssr_sst_fck_clksel[] = {
585 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
586 { .parent = NULL }
587};
588
Tony Lindgren046d6b22005-11-10 14:26:52 +0000589static struct clk ssi_ssr_sst_fck = {
590 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000591 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000592 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300593 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200594 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
595 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
596 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
597 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
598 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000599 .recalc = &omap2_clksel_recalc,
600};
601
Paul Walmsley9299fd82009-01-27 19:12:54 -0700602/*
603 * Presumably this is the same as SSI_ICLK.
604 * TRM contradicts itself on what clockdomain SSI_ICLK is in
605 */
606static struct clk ssi_l4_ick = {
607 .name = "ssi_l4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700608 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley9299fd82009-01-27 19:12:54 -0700609 .parent = &l4_ck,
610 .clkdm_name = "core_l4_clkdm",
611 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
612 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
613 .recalc = &followparent_recalc,
614};
615
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300616
Tony Lindgren046d6b22005-11-10 14:26:52 +0000617/*
618 * GFX clock domain
619 * Clocks:
620 * GFX_FCLK, GFX_ICLK
621 * GFX_CG1(2d), GFX_CG2(3d)
622 *
623 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
624 * The 2d and 3d clocks run at a hardware determined
625 * divided value of fclk.
626 *
627 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200628
629/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
630static const struct clksel gfx_fck_clksel[] = {
631 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
632 { .parent = NULL },
633};
634
Tony Lindgren046d6b22005-11-10 14:26:52 +0000635static struct clk gfx_3d_fck = {
636 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000637 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000638 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300639 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200640 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
641 .enable_bit = OMAP24XX_EN_3D_SHIFT,
642 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
643 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
644 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000645 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200646 .round_rate = &omap2_clksel_round_rate,
647 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000648};
649
650static struct clk gfx_2d_fck = {
651 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000652 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000653 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300654 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200655 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
656 .enable_bit = OMAP24XX_EN_2D_SHIFT,
657 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
658 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
659 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000660 .recalc = &omap2_clksel_recalc,
661};
662
Paul Walmsleya1d55622011-02-25 15:39:30 -0700663/* This interface clock does not have a CM_AUTOIDLE bit */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000664static struct clk gfx_ick = {
665 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +0000666 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000667 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300668 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200669 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
670 .enable_bit = OMAP_EN_GFX_SHIFT,
671 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000672};
673
674/*
675 * Modem clock domain (2430)
676 * CLOCKS:
677 * MDM_OSC_CLK
678 * MDM_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200679 * These clocks are usable in chassis mode only.
Tony Lindgren046d6b22005-11-10 14:26:52 +0000680 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200681static const struct clksel_rate mdm_ick_core_rates[] = {
682 { .div = 1, .val = 1, .flags = RATE_IN_243X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600683 { .div = 4, .val = 4, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200684 { .div = 6, .val = 6, .flags = RATE_IN_243X },
685 { .div = 9, .val = 9, .flags = RATE_IN_243X },
686 { .div = 0 }
687};
688
689static const struct clksel mdm_ick_clksel[] = {
690 { .parent = &core_ck, .rates = mdm_ick_core_rates },
691 { .parent = NULL }
692};
693
Tony Lindgren046d6b22005-11-10 14:26:52 +0000694static struct clk mdm_ick = { /* used both as a ick and fck */
695 .name = "mdm_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700696 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000697 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300698 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200699 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
700 .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
701 .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
702 .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
703 .clksel = mdm_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000704 .recalc = &omap2_clksel_recalc,
705};
706
707static struct clk mdm_osc_ck = {
708 .name = "mdm_osc_ck",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700709 .ops = &clkops_omap2_mdmclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000710 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300711 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200712 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
713 .enable_bit = OMAP2430_EN_OSC_SHIFT,
714 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000715};
716
717/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000718 * DSS clock domain
719 * CLOCKs:
720 * DSS_L4_ICLK, DSS_L3_ICLK,
721 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
722 *
723 * DSS is both initiator and target.
724 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200725/* XXX Add RATE_NOT_VALIDATED */
726
727static const struct clksel_rate dss1_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600728 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200729 { .div = 0 }
730};
731
732static const struct clksel_rate dss1_fck_core_rates[] = {
733 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
734 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
735 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
736 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
737 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
738 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
739 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
740 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
741 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600742 { .div = 16, .val = 16, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200743 { .div = 0 }
744};
745
746static const struct clksel dss1_fck_clksel[] = {
747 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
748 { .parent = &core_ck, .rates = dss1_fck_core_rates },
749 { .parent = NULL },
750};
751
Tony Lindgren046d6b22005-11-10 14:26:52 +0000752static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
753 .name = "dss_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700754 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000755 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300756 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200757 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
758 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
759 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000760};
761
762static struct clk dss1_fck = {
763 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000764 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000765 .parent = &core_ck, /* Core or sys */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300766 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200767 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
768 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
769 .init = &omap2_init_clksel_parent,
770 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
771 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
772 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000773 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200774};
775
776static const struct clksel_rate dss2_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600777 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200778 { .div = 0 }
779};
780
781static const struct clksel_rate dss2_fck_48m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600782 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200783 { .div = 0 }
784};
785
786static const struct clksel dss2_fck_clksel[] = {
787 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
788 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
789 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000790};
791
792static struct clk dss2_fck = { /* Alt clk used in power management */
793 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000794 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000795 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300796 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200797 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
798 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
799 .init = &omap2_init_clksel_parent,
800 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
801 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
802 .clksel = dss2_fck_clksel,
Paul Walmsleyd4521f62010-12-21 21:08:14 -0700803 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000804};
805
806static struct clk dss_54m_fck = { /* Alt clk used in power management */
807 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +0000808 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000809 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300810 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200811 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
812 .enable_bit = OMAP24XX_EN_TV_SHIFT,
813 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000814};
815
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700816static struct clk wu_l4_ick = {
817 .name = "wu_l4_ick",
818 .ops = &clkops_null,
819 .parent = &sys_ck,
820 .clkdm_name = "wkup_clkdm",
821 .recalc = &followparent_recalc,
822};
823
Tony Lindgren046d6b22005-11-10 14:26:52 +0000824/*
825 * CORE power domain ICLK & FCLK defines.
826 * Many of the these can have more than one possible parent. Entries
827 * here will likely have an L4 interface parent, and may have multiple
828 * functional clock parents.
829 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200830static const struct clksel_rate gpt_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600831 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200832 { .div = 0 }
833};
834
835static const struct clksel omap24xx_gpt_clksel[] = {
836 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
837 { .parent = &sys_ck, .rates = gpt_sys_rates },
838 { .parent = &alt_ck, .rates = gpt_alt_rates },
839 { .parent = NULL },
840};
841
Tony Lindgren046d6b22005-11-10 14:26:52 +0000842static struct clk gpt1_ick = {
843 .name = "gpt1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700844 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -0700845 .parent = &wu_l4_ick,
846 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200847 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
848 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
849 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000850};
851
852static struct clk gpt1_fck = {
853 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000854 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000855 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300856 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200857 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
858 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
859 .init = &omap2_init_clksel_parent,
860 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
861 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
862 .clksel = omap24xx_gpt_clksel,
863 .recalc = &omap2_clksel_recalc,
864 .round_rate = &omap2_clksel_round_rate,
865 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000866};
867
868static struct clk gpt2_ick = {
869 .name = "gpt2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700870 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000871 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300872 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200873 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
874 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
875 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000876};
877
878static struct clk gpt2_fck = {
879 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000880 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000881 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300882 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200883 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
884 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
885 .init = &omap2_init_clksel_parent,
886 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
887 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
888 .clksel = omap24xx_gpt_clksel,
889 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000890};
891
892static struct clk gpt3_ick = {
893 .name = "gpt3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700894 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000895 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300896 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200897 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
898 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
899 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000900};
901
902static struct clk gpt3_fck = {
903 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000904 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000905 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300906 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200907 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
908 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
909 .init = &omap2_init_clksel_parent,
910 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
911 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
912 .clksel = omap24xx_gpt_clksel,
913 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000914};
915
916static struct clk gpt4_ick = {
917 .name = "gpt4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700918 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000919 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300920 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200921 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
922 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
923 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000924};
925
926static struct clk gpt4_fck = {
927 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000928 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000929 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300930 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200931 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
932 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
933 .init = &omap2_init_clksel_parent,
934 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
935 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
936 .clksel = omap24xx_gpt_clksel,
937 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000938};
939
940static struct clk gpt5_ick = {
941 .name = "gpt5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700942 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000943 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300944 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200945 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
946 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
947 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000948};
949
950static struct clk gpt5_fck = {
951 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000952 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000953 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300954 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200955 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
956 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
957 .init = &omap2_init_clksel_parent,
958 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
959 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
960 .clksel = omap24xx_gpt_clksel,
961 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000962};
963
964static struct clk gpt6_ick = {
965 .name = "gpt6_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700966 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000967 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300968 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200969 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
970 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
971 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000972};
973
974static struct clk gpt6_fck = {
975 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000976 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000977 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300978 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200979 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
980 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
981 .init = &omap2_init_clksel_parent,
982 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
983 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
984 .clksel = omap24xx_gpt_clksel,
985 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000986};
987
988static struct clk gpt7_ick = {
989 .name = "gpt7_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700990 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000991 .parent = &l4_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200992 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
993 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
994 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000995};
996
997static struct clk gpt7_fck = {
998 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000999 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001000 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001001 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001002 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1003 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
1004 .init = &omap2_init_clksel_parent,
1005 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1006 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1007 .clksel = omap24xx_gpt_clksel,
1008 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001009};
1010
1011static struct clk gpt8_ick = {
1012 .name = "gpt8_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001013 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001014 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001015 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001016 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1017 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1018 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001019};
1020
1021static struct clk gpt8_fck = {
1022 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001023 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001024 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001025 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001026 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1027 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1028 .init = &omap2_init_clksel_parent,
1029 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1030 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1031 .clksel = omap24xx_gpt_clksel,
1032 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001033};
1034
1035static struct clk gpt9_ick = {
1036 .name = "gpt9_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001037 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001038 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001039 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001040 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1041 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1042 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001043};
1044
1045static struct clk gpt9_fck = {
1046 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001047 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001048 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001049 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001050 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1051 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1052 .init = &omap2_init_clksel_parent,
1053 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1054 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1055 .clksel = omap24xx_gpt_clksel,
1056 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001057};
1058
1059static struct clk gpt10_ick = {
1060 .name = "gpt10_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001061 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001062 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001063 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001064 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1065 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1066 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001067};
1068
1069static struct clk gpt10_fck = {
1070 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001071 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001072 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001073 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001074 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1075 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1076 .init = &omap2_init_clksel_parent,
1077 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1078 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1079 .clksel = omap24xx_gpt_clksel,
1080 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001081};
1082
1083static struct clk gpt11_ick = {
1084 .name = "gpt11_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001085 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001086 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001087 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001088 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1089 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1090 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001091};
1092
1093static struct clk gpt11_fck = {
1094 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001095 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001096 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001097 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001098 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1099 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1100 .init = &omap2_init_clksel_parent,
1101 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1102 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1103 .clksel = omap24xx_gpt_clksel,
1104 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001105};
1106
1107static struct clk gpt12_ick = {
1108 .name = "gpt12_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001109 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001110 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001111 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001112 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1113 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1114 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001115};
1116
1117static struct clk gpt12_fck = {
1118 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001119 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001120 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001121 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001122 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1123 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1124 .init = &omap2_init_clksel_parent,
1125 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1126 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1127 .clksel = omap24xx_gpt_clksel,
1128 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001129};
1130
1131static struct clk mcbsp1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001132 .name = "mcbsp1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001133 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001134 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001135 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001136 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1137 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1138 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001139};
1140
Paul Walmsleyb115b742010-10-08 11:40:18 -06001141static const struct clksel_rate common_mcbsp_96m_rates[] = {
1142 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
1143 { .div = 0 }
1144};
1145
1146static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1147 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1148 { .div = 0 }
1149};
1150
1151static const struct clksel mcbsp_fck_clksel[] = {
1152 { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
1153 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1154 { .parent = NULL }
1155};
1156
Tony Lindgren046d6b22005-11-10 14:26:52 +00001157static struct clk mcbsp1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001158 .name = "mcbsp1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001159 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001160 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001161 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001162 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001163 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1164 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001165 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1166 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1167 .clksel = mcbsp_fck_clksel,
1168 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001169};
1170
1171static struct clk mcbsp2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001172 .name = "mcbsp2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001173 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001174 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001175 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001176 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1177 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1178 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001179};
1180
1181static struct clk mcbsp2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001182 .name = "mcbsp2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001183 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001184 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001185 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001186 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001187 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1188 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001189 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1190 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
1191 .clksel = mcbsp_fck_clksel,
1192 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001193};
1194
1195static struct clk mcbsp3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001196 .name = "mcbsp3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001197 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001198 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001199 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001200 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1201 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1202 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001203};
1204
1205static struct clk mcbsp3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001206 .name = "mcbsp3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001207 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001208 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001209 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001210 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001211 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1212 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001213 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1214 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
1215 .clksel = mcbsp_fck_clksel,
1216 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001217};
1218
1219static struct clk mcbsp4_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001220 .name = "mcbsp4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001221 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001222 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001223 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001224 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1225 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1226 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001227};
1228
1229static struct clk mcbsp4_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001230 .name = "mcbsp4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001231 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001232 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001233 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001234 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001235 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1236 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001237 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1238 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
1239 .clksel = mcbsp_fck_clksel,
1240 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001241};
1242
1243static struct clk mcbsp5_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001244 .name = "mcbsp5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001245 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001246 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001247 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001248 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1249 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1250 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001251};
1252
1253static struct clk mcbsp5_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001254 .name = "mcbsp5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001255 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001256 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001257 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001258 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001259 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1260 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001261 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1262 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1263 .clksel = mcbsp_fck_clksel,
1264 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001265};
1266
1267static struct clk mcspi1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001268 .name = "mcspi1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001269 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001270 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001271 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001272 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1273 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1274 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001275};
1276
1277static struct clk mcspi1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001278 .name = "mcspi1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001279 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001280 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001281 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001282 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1283 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1284 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001285};
1286
1287static struct clk mcspi2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001288 .name = "mcspi2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001289 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001290 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001291 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001292 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1293 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1294 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001295};
1296
1297static struct clk mcspi2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001298 .name = "mcspi2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001299 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001300 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001301 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001302 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1303 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1304 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001305};
1306
1307static struct clk mcspi3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001308 .name = "mcspi3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001309 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001310 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001311 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001312 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1313 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1314 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001315};
1316
1317static struct clk mcspi3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001318 .name = "mcspi3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001319 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001320 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001321 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001322 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1323 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1324 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001325};
1326
1327static struct clk uart1_ick = {
1328 .name = "uart1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001329 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001330 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001331 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001332 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1333 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1334 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001335};
1336
1337static struct clk uart1_fck = {
1338 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001339 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001340 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001341 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001342 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1343 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1344 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001345};
1346
1347static struct clk uart2_ick = {
1348 .name = "uart2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001349 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001350 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001351 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001352 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1353 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1354 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001355};
1356
1357static struct clk uart2_fck = {
1358 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001359 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001360 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001361 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001362 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1363 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1364 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001365};
1366
1367static struct clk uart3_ick = {
1368 .name = "uart3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001369 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001370 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001371 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001372 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1373 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1374 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001375};
1376
1377static struct clk uart3_fck = {
1378 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001379 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001380 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001381 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001382 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1383 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1384 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001385};
1386
1387static struct clk gpios_ick = {
1388 .name = "gpios_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001389 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001390 .parent = &wu_l4_ick,
1391 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001392 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1393 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1394 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001395};
1396
1397static struct clk gpios_fck = {
1398 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001399 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001400 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001401 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001402 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1403 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1404 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001405};
1406
1407static struct clk mpu_wdt_ick = {
1408 .name = "mpu_wdt_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001409 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001410 .parent = &wu_l4_ick,
1411 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001412 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1413 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1414 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001415};
1416
1417static struct clk mpu_wdt_fck = {
1418 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001419 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001420 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001421 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001422 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1423 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1424 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001425};
1426
1427static struct clk sync_32k_ick = {
1428 .name = "sync_32k_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001429 .ops = &clkops_omap2_iclk_dflt_wait,
Russell King8ad8ff62009-01-19 15:27:29 +00001430 .flags = ENABLE_ON_INIT,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001431 .parent = &wu_l4_ick,
1432 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001433 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1434 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1435 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001436};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001437
Tony Lindgren046d6b22005-11-10 14:26:52 +00001438static struct clk wdt1_ick = {
1439 .name = "wdt1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001440 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001441 .parent = &wu_l4_ick,
1442 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001443 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1444 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1445 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001446};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001447
Tony Lindgren046d6b22005-11-10 14:26:52 +00001448static struct clk omapctrl_ick = {
1449 .name = "omapctrl_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001450 .ops = &clkops_omap2_iclk_dflt_wait,
Russell King8ad8ff62009-01-19 15:27:29 +00001451 .flags = ENABLE_ON_INIT,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001452 .parent = &wu_l4_ick,
1453 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001454 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1455 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1456 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001457};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001458
Tony Lindgren046d6b22005-11-10 14:26:52 +00001459static struct clk icr_ick = {
1460 .name = "icr_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001461 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001462 .parent = &wu_l4_ick,
1463 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001464 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1465 .enable_bit = OMAP2430_EN_ICR_SHIFT,
1466 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001467};
1468
1469static struct clk cam_ick = {
1470 .name = "cam_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001471 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001472 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001473 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001474 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1475 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1476 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001477};
1478
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001479/*
1480 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1481 * split into two separate clocks, since the parent clocks are different
1482 * and the clockdomains are also different.
1483 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001484static struct clk cam_fck = {
1485 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001486 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001487 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001488 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001489 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1490 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1491 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001492};
1493
1494static struct clk mailboxes_ick = {
1495 .name = "mailboxes_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001496 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001497 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001498 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001499 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1500 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1501 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001502};
1503
1504static struct clk wdt4_ick = {
1505 .name = "wdt4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001506 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001507 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001508 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001509 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1510 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1511 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001512};
1513
1514static struct clk wdt4_fck = {
1515 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001516 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001517 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001518 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001519 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1520 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1521 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001522};
1523
Tony Lindgren046d6b22005-11-10 14:26:52 +00001524static struct clk mspro_ick = {
1525 .name = "mspro_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001526 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001527 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001528 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001529 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1530 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1531 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001532};
1533
1534static struct clk mspro_fck = {
1535 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001536 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001537 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001538 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001539 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1540 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1541 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001542};
1543
Tony Lindgren046d6b22005-11-10 14:26:52 +00001544static struct clk fac_ick = {
1545 .name = "fac_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001546 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001547 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001548 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001549 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1550 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1551 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001552};
1553
1554static struct clk fac_fck = {
1555 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001556 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001557 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001558 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001559 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1560 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1561 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001562};
1563
Tony Lindgren046d6b22005-11-10 14:26:52 +00001564static struct clk hdq_ick = {
1565 .name = "hdq_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001566 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001567 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001568 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001569 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1570 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1571 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001572};
1573
1574static struct clk hdq_fck = {
1575 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001576 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001577 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001578 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001579 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1580 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1581 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001582};
1583
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001584/*
1585 * XXX This is marked as a 2420-only define, but it claims to be present
1586 * on 2430 also. Double-check.
1587 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001588static struct clk i2c2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001589 .name = "i2c2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001590 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001591 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001592 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001593 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1594 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1595 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001596};
1597
Tony Lindgren046d6b22005-11-10 14:26:52 +00001598static struct clk i2chs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001599 .name = "i2chs2_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001600 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001601 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001602 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001603 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1604 .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
1605 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001606};
1607
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001608/*
1609 * XXX This is marked as a 2420-only define, but it claims to be present
1610 * on 2430 also. Double-check.
1611 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001612static struct clk i2c1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001613 .name = "i2c1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001614 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001615 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001616 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001617 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1618 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1619 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001620};
1621
Tony Lindgren046d6b22005-11-10 14:26:52 +00001622static struct clk i2chs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001623 .name = "i2chs1_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001624 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001625 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001626 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001627 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1628 .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
1629 .recalc = &followparent_recalc,
1630};
1631
Paul Walmsleya1d55622011-02-25 15:39:30 -07001632/*
1633 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1634 * accesses derived from this data.
1635 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001636static struct clk gpmc_fck = {
1637 .name = "gpmc_fck",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001638 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001639 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001640 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001641 .clkdm_name = "core_l3_clkdm",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001642 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1643 .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001644 .recalc = &followparent_recalc,
1645};
1646
1647static struct clk sdma_fck = {
1648 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00001649 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001650 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001651 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001652 .recalc = &followparent_recalc,
1653};
1654
Paul Walmsleya1d55622011-02-25 15:39:30 -07001655/*
1656 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1657 * accesses derived from this data.
1658 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001659static struct clk sdma_ick = {
1660 .name = "sdma_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001661 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001662 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001663 .clkdm_name = "core_l3_clkdm",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001664 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1665 .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001666 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001667};
1668
Tony Lindgren046d6b22005-11-10 14:26:52 +00001669static struct clk sdrc_ick = {
1670 .name = "sdrc_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001671 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001672 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001673 .flags = ENABLE_ON_INIT,
Paul Walmsleya1fed572011-02-25 15:51:02 -07001674 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001675 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1676 .enable_bit = OMAP2430_EN_SDRC_SHIFT,
1677 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001678};
1679
1680static struct clk des_ick = {
1681 .name = "des_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001682 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001683 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001684 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001685 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1686 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1687 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001688};
1689
1690static struct clk sha_ick = {
1691 .name = "sha_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001692 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001693 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001694 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001695 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1696 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1697 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001698};
1699
1700static struct clk rng_ick = {
1701 .name = "rng_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001702 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001703 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001704 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001705 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1706 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1707 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001708};
1709
1710static struct clk aes_ick = {
1711 .name = "aes_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001712 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001713 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001714 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001715 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1716 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1717 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001718};
1719
1720static struct clk pka_ick = {
1721 .name = "pka_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001722 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001723 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001724 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001725 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1726 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1727 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001728};
1729
1730static struct clk usb_fck = {
1731 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001732 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001733 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001734 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001735 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1736 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1737 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001738};
1739
1740static struct clk usbhs_ick = {
1741 .name = "usbhs_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001742 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08001743 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001744 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001745 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1746 .enable_bit = OMAP2430_EN_USBHS_SHIFT,
1747 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001748};
1749
1750static struct clk mmchs1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001751 .name = "mmchs1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001752 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001753 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001754 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001755 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1756 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1757 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001758};
1759
1760static struct clk mmchs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001761 .name = "mmchs1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001762 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001763 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001764 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001765 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1766 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1767 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001768};
1769
1770static struct clk mmchs2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001771 .name = "mmchs2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001772 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001773 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001774 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001775 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1776 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1777 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001778};
1779
1780static struct clk mmchs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001781 .name = "mmchs2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001782 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001783 .parent = &func_96m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001784 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1785 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1786 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001787};
1788
1789static struct clk gpio5_ick = {
1790 .name = "gpio5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001791 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001792 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001793 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001794 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1795 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1796 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001797};
1798
1799static struct clk gpio5_fck = {
1800 .name = "gpio5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001801 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001802 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001803 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001804 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1805 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1806 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001807};
1808
1809static struct clk mdm_intc_ick = {
1810 .name = "mdm_intc_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001811 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001812 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001813 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001814 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1815 .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
1816 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001817};
1818
1819static struct clk mmchsdb1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001820 .name = "mmchsdb1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001821 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001822 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001823 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001824 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1825 .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
1826 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001827};
1828
1829static struct clk mmchsdb2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001830 .name = "mmchsdb2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001831 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001832 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001833 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001834 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1835 .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
1836 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001837};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001838
Tony Lindgren046d6b22005-11-10 14:26:52 +00001839/*
1840 * This clock is a composite clock which does entire set changes then
1841 * forces a rebalance. It keys on the MPU speed, but it really could
1842 * be any key speed part of a set in the rate table.
1843 *
1844 * to really change a set, you need memory table sets which get changed
1845 * in sram, pre-notifiers & post notifiers, changing the top set, without
1846 * having low level display recalc's won't work... this is why dpm notifiers
1847 * work, isr's off, walk a list of clocks already _off_ and not messing with
1848 * the bus.
1849 *
1850 * This clock should have no parent. It embodies the entire upper level
1851 * active set. A parent will mess up some of the init also.
1852 */
1853static struct clk virt_prcm_set = {
1854 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00001855 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001856 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001857 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001858 .set_rate = &omap2_select_table_rate,
1859 .round_rate = &omap2_round_to_table_rate,
1860};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001861
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001862
1863/*
1864 * clkdev integration
1865 */
1866
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001867static struct omap_clk omap2430_clks[] = {
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001868 /* external root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001869 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
1870 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
1871 CLK(NULL, "osc_ck", &osc_ck, CK_243X),
1872 CLK(NULL, "sys_ck", &sys_ck, CK_243X),
1873 CLK(NULL, "alt_ck", &alt_ck, CK_243X),
Paul Walmsleyb115b742010-10-08 11:40:18 -06001874 CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_243X),
1875 CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_243X),
1876 CLK("omap-mcbsp.3", "pad_fck", &mcbsp_clks, CK_243X),
1877 CLK("omap-mcbsp.4", "pad_fck", &mcbsp_clks, CK_243X),
1878 CLK("omap-mcbsp.5", "pad_fck", &mcbsp_clks, CK_243X),
1879 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001880 /* internal analog sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001881 CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
1882 CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
1883 CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001884 /* internal prcm root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001885 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
1886 CLK(NULL, "core_ck", &core_ck, CK_243X),
Paul Walmsleyb115b742010-10-08 11:40:18 -06001887 CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_243X),
1888 CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_243X),
1889 CLK("omap-mcbsp.3", "prcm_fck", &func_96m_ck, CK_243X),
1890 CLK("omap-mcbsp.4", "prcm_fck", &func_96m_ck, CK_243X),
1891 CLK("omap-mcbsp.5", "prcm_fck", &func_96m_ck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001892 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
1893 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
1894 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
1895 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
1896 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
1897 CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
1898 CLK(NULL, "emul_ck", &emul_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001899 /* mpu domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001900 CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001901 /* dsp domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001902 CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
1903 CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001904 CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001905 /* GFX domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001906 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
1907 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
1908 CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001909 /* Modem domain clocks */
1910 CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
1911 CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
1912 /* DSS domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001913 CLK("omapdss", "ick", &dss_ick, CK_243X),
1914 CLK("omapdss", "dss1_fck", &dss1_fck, CK_243X),
1915 CLK("omapdss", "dss2_fck", &dss2_fck, CK_243X),
1916 CLK("omapdss", "tv_fck", &dss_54m_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001917 /* L3 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001918 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
1919 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
1920 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001921 /* L4 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001922 CLK(NULL, "l4_ck", &l4_ck, CK_243X),
1923 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
Paul Walmsley19c1c0c2011-02-16 15:38:38 -07001924 CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001925 /* virtual meta-group clock */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001926 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001927 /* general l4 interface ck, multi-parent functional clk */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001928 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
1929 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
1930 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
1931 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
1932 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
1933 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
1934 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
1935 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
1936 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
1937 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
1938 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
1939 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
1940 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
1941 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
1942 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
1943 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
1944 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
1945 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
1946 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
1947 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
1948 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
1949 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
1950 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
1951 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
1952 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
1953 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_243X),
1954 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
1955 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001956 CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
1957 CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_243X),
1958 CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
1959 CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_243X),
1960 CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
1961 CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001962 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
1963 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_243X),
1964 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
1965 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001966 CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
1967 CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001968 CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
1969 CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
1970 CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
1971 CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
1972 CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
1973 CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
1974 CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
1975 CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
1976 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
1977 CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_243X),
1978 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
1979 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
1980 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001981 CLK(NULL, "icr_ick", &icr_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001982 CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
1983 CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
1984 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
1985 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
1986 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
1987 CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
1988 CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
1989 CLK(NULL, "fac_ick", &fac_ick, CK_243X),
1990 CLK(NULL, "fac_fck", &fac_fck, CK_243X),
1991 CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
1992 CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001993 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_243X),
1994 CLK("omap_i2c.1", "fck", &i2chs1_fck, CK_243X),
1995 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_243X),
1996 CLK("omap_i2c.2", "fck", &i2chs2_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001997 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
1998 CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
1999 CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002000 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002001 CLK(NULL, "des_ick", &des_ick, CK_243X),
Dmitry Kasatkinee5500c2010-05-03 11:10:03 +08002002 CLK("omap-sham", "ick", &sha_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002003 CLK("omap_rng", "ick", &rng_ick, CK_243X),
Dmitry Kasatkin82a0c142010-08-20 13:44:46 +00002004 CLK("omap-aes", "ick", &aes_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002005 CLK(NULL, "pka_ick", &pka_ick, CK_243X),
2006 CLK(NULL, "usb_fck", &usb_fck, CK_243X),
Felipe Balbi03491762010-12-02 09:57:08 +02002007 CLK("musb-omap2430", "ick", &usbhs_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002008 CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_243X),
2009 CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_243X),
2010 CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_243X),
2011 CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_243X),
2012 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
2013 CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
2014 CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
2015 CLK("mmci-omap-hs.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
2016 CLK("mmci-omap-hs.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
2017};
2018
2019/*
2020 * init code
2021 */
2022
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002023int __init omap2430_clk_init(void)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002024{
2025 const struct prcm_config *prcm;
2026 struct omap_clk *c;
2027 u32 clkrate;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002028
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002029 prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
2030 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
2031 cpu_mask = RATE_IN_243X;
2032 rate_table = omap2430_rate_table;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002033
2034 clk_init(&omap2_clk_functions);
2035
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002036 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
2037 c++)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002038 clk_preinit(c->lk.clk);
2039
2040 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
2041 propagate_rate(&osc_ck);
Paul Walmsley44da0a52010-01-26 20:13:08 -07002042 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002043 propagate_rate(&sys_ck);
2044
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002045 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
2046 c++) {
2047 clkdev_add(&c->lk);
2048 clk_register(c->lk.clk);
2049 omap2_init_clk_clkdm(c->lk.clk);
2050 }
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002051
Paul Walmsleyc6461f52011-02-25 15:49:53 -07002052 /* Disable autoidle on all clocks; let the PM code enable it later */
2053 omap_clk_disable_autoidle_all();
2054
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002055 /* Check the MPU rate set by bootloader */
2056 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
2057 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
2058 if (!(prcm->flags & cpu_mask))
2059 continue;
2060 if (prcm->xtal_speed != sys_ck.rate)
2061 continue;
2062 if (prcm->dpll_speed <= clkrate)
2063 break;
2064 }
2065 curr_prcm_set = prcm;
2066
2067 recalculate_root_clocks();
2068
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002069 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
2070 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
2071 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002072
2073 /*
2074 * Only enable those clocks we will need, let the drivers
2075 * enable other clocks as necessary
2076 */
2077 clk_enable_init_clocks();
2078
2079 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
2080 vclk = clk_get(NULL, "virt_prcm_set");
2081 sclk = clk_get(NULL, "sys_ck");
2082 dclk = clk_get(NULL, "dpll_ck");
2083
2084 return 0;
2085}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02002086