blob: 2205db73bc55fdc12f15da9a150ab26a2a63e4a5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* 8139cp.c: A Linux PCI Ethernet driver for the RealTek 8139C+ chips. */
2/*
3 Copyright 2001-2004 Jeff Garzik <jgarzik@pobox.com>
4
5 Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com) [tg3.c]
6 Copyright (C) 2000, 2001 David S. Miller (davem@redhat.com) [sungem.c]
7 Copyright 2001 Manfred Spraul [natsemi.c]
8 Copyright 1999-2001 by Donald Becker. [natsemi.c]
9 Written 1997-2001 by Donald Becker. [8139too.c]
10 Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>. [acenic.c]
11
12 This software may be used and distributed according to the terms of
13 the GNU General Public License (GPL), incorporated herein by reference.
14 Drivers based on or derived from this code fall under the GPL and must
15 retain the authorship, copyright and license notice. This file is not
16 a complete program and may only be used when the entire operating
17 system is licensed under the GPL.
18
19 See the file COPYING in this distribution for more information.
20
21 Contributors:
Jeff Garzikf3b197a2006-05-26 21:39:03 -040022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 Wake-on-LAN support - Felipe Damasio <felipewd@terra.com.br>
24 PCI suspend/resume - Felipe Damasio <felipewd@terra.com.br>
25 LinkChg interrupt - Felipe Damasio <felipewd@terra.com.br>
Jeff Garzikf3b197a2006-05-26 21:39:03 -040026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 TODO:
28 * Test Tx checksumming thoroughly
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30 Low priority TODO:
31 * Complete reset on PciErr
32 * Consider Rx interrupt mitigation using TimerIntr
33 * Investigate using skb->priority with h/w VLAN priority
34 * Investigate using High Priority Tx Queue with skb->priority
35 * Adjust Rx FIFO threshold and Max Rx DMA burst on Rx FIFO error
36 * Adjust Tx FIFO threshold and Max Tx DMA burst on Tx FIFO error
37 * Implement Tx software interrupt mitigation via
38 Tx descriptor bit
39 * The real minimum of CP_MIN_MTU is 4 bytes. However,
40 for this to be supported, one must(?) turn on packet padding.
41 * Support external MII transceivers (patch available)
42
43 NOTES:
44 * TX checksumming is considered experimental. It is off by
45 default, use ethtool to turn it on.
46
47 */
48
Joe Perchesb4f18b32010-02-17 15:01:48 +000049#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define DRV_NAME "8139cp"
Andy Gospodarekd5b20692006-09-11 17:39:18 -040052#define DRV_VERSION "1.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define DRV_RELDATE "Mar 22, 2004"
54
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/module.h>
Stephen Hemmingere21ba282005-05-12 19:33:26 -040057#include <linux/moduleparam.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <linux/kernel.h>
59#include <linux/compiler.h>
60#include <linux/netdevice.h>
61#include <linux/etherdevice.h>
62#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000063#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <linux/pci.h>
Tobias Klauser8662d062005-05-12 22:19:39 -040065#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <linux/delay.h>
67#include <linux/ethtool.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include <linux/mii.h>
70#include <linux/if_vlan.h>
71#include <linux/crc32.h>
72#include <linux/in.h>
73#include <linux/ip.h>
74#include <linux/tcp.h>
75#include <linux/udp.h>
76#include <linux/cache.h>
77#include <asm/io.h>
78#include <asm/irq.h>
79#include <asm/uaccess.h>
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081/* These identify the driver base version and may not be removed. */
82static char version[] =
Alan Jenkins9cc40852009-09-22 04:05:39 +000083DRV_NAME ": 10/100 PCI Ethernet driver v" DRV_VERSION " (" DRV_RELDATE ")\n";
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85MODULE_AUTHOR("Jeff Garzik <jgarzik@pobox.com>");
86MODULE_DESCRIPTION("RealTek RTL-8139C+ series 10/100 PCI Ethernet driver");
a78d8922005-05-12 19:35:42 -040087MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_LICENSE("GPL");
89
90static int debug = -1;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040091module_param(debug, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_PARM_DESC (debug, "8139cp: bitmapped message enable number");
93
94/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
95 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
96static int multicast_filter_limit = 32;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040097module_param(multicast_filter_limit, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098MODULE_PARM_DESC (multicast_filter_limit, "8139cp: maximum number of filtered multicast addresses");
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100#define CP_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
101 NETIF_MSG_PROBE | \
102 NETIF_MSG_LINK)
103#define CP_NUM_STATS 14 /* struct cp_dma_stats, plus one */
104#define CP_STATS_SIZE 64 /* size in bytes of DMA stats block */
105#define CP_REGS_SIZE (0xff + 1)
106#define CP_REGS_VER 1 /* version 1 */
107#define CP_RX_RING_SIZE 64
108#define CP_TX_RING_SIZE 64
109#define CP_RING_BYTES \
110 ((sizeof(struct cp_desc) * CP_RX_RING_SIZE) + \
111 (sizeof(struct cp_desc) * CP_TX_RING_SIZE) + \
112 CP_STATS_SIZE)
113#define NEXT_TX(N) (((N) + 1) & (CP_TX_RING_SIZE - 1))
114#define NEXT_RX(N) (((N) + 1) & (CP_RX_RING_SIZE - 1))
115#define TX_BUFFS_AVAIL(CP) \
116 (((CP)->tx_tail <= (CP)->tx_head) ? \
117 (CP)->tx_tail + (CP_TX_RING_SIZE - 1) - (CP)->tx_head : \
118 (CP)->tx_tail - (CP)->tx_head - 1)
119
120#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#define CP_INTERNAL_PHY 32
122
123/* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
124#define RX_FIFO_THRESH 5 /* Rx buffer level before first PCI xfer. */
125#define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 */
126#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
127#define TX_EARLY_THRESH 256 /* Early Tx threshold, in bytes */
128
129/* Time in jiffies before concluding the transmitter is hung. */
130#define TX_TIMEOUT (6*HZ)
131
132/* hardware minimum and maximum for a single frame's data payload */
133#define CP_MIN_MTU 60 /* TODO: allow lower, but pad */
134#define CP_MAX_MTU 4096
135
136enum {
137 /* NIC register offsets */
138 MAC0 = 0x00, /* Ethernet hardware address. */
139 MAR0 = 0x08, /* Multicast filter. */
140 StatsAddr = 0x10, /* 64-bit start addr of 64-byte DMA stats blk */
141 TxRingAddr = 0x20, /* 64-bit start addr of Tx ring */
142 HiTxRingAddr = 0x28, /* 64-bit start addr of high priority Tx ring */
143 Cmd = 0x37, /* Command register */
144 IntrMask = 0x3C, /* Interrupt mask */
145 IntrStatus = 0x3E, /* Interrupt status */
146 TxConfig = 0x40, /* Tx configuration */
147 ChipVersion = 0x43, /* 8-bit chip version, inside TxConfig */
148 RxConfig = 0x44, /* Rx configuration */
149 RxMissed = 0x4C, /* 24 bits valid, write clears */
150 Cfg9346 = 0x50, /* EEPROM select/control; Cfg reg [un]lock */
151 Config1 = 0x52, /* Config1 */
152 Config3 = 0x59, /* Config3 */
153 Config4 = 0x5A, /* Config4 */
154 MultiIntr = 0x5C, /* Multiple interrupt select */
155 BasicModeCtrl = 0x62, /* MII BMCR */
156 BasicModeStatus = 0x64, /* MII BMSR */
157 NWayAdvert = 0x66, /* MII ADVERTISE */
158 NWayLPAR = 0x68, /* MII LPA */
159 NWayExpansion = 0x6A, /* MII Expansion */
160 Config5 = 0xD8, /* Config5 */
161 TxPoll = 0xD9, /* Tell chip to check Tx descriptors for work */
162 RxMaxSize = 0xDA, /* Max size of an Rx packet (8169 only) */
163 CpCmd = 0xE0, /* C+ Command register (C+ mode only) */
164 IntrMitigate = 0xE2, /* rx/tx interrupt mitigation control */
165 RxRingAddr = 0xE4, /* 64-bit start addr of Rx ring */
166 TxThresh = 0xEC, /* Early Tx threshold */
167 OldRxBufAddr = 0x30, /* DMA address of Rx ring buffer (C mode) */
168 OldTSD0 = 0x10, /* DMA address of first Tx desc (C mode) */
169
170 /* Tx and Rx status descriptors */
171 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
172 RingEnd = (1 << 30), /* End of descriptor ring */
173 FirstFrag = (1 << 29), /* First segment of a packet */
174 LastFrag = (1 << 28), /* Final segment of a packet */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400175 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
176 MSSShift = 16, /* MSS value position */
177 MSSMask = 0xfff, /* MSS value: 11 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 TxError = (1 << 23), /* Tx error summary */
179 RxError = (1 << 20), /* Rx error summary */
180 IPCS = (1 << 18), /* Calculate IP checksum */
181 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
182 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
183 TxVlanTag = (1 << 17), /* Add VLAN tag */
184 RxVlanTagged = (1 << 16), /* Rx VLAN tag available */
185 IPFail = (1 << 15), /* IP checksum failed */
186 UDPFail = (1 << 14), /* UDP/IP checksum failed */
187 TCPFail = (1 << 13), /* TCP/IP checksum failed */
188 NormalTxPoll = (1 << 6), /* One or more normal Tx packets to send */
189 PID1 = (1 << 17), /* 2 protocol id bits: 0==non-IP, */
190 PID0 = (1 << 16), /* 1==UDP/IP, 2==TCP/IP, 3==IP */
191 RxProtoTCP = 1,
192 RxProtoUDP = 2,
193 RxProtoIP = 3,
194 TxFIFOUnder = (1 << 25), /* Tx FIFO underrun */
195 TxOWC = (1 << 22), /* Tx Out-of-window collision */
196 TxLinkFail = (1 << 21), /* Link failed during Tx of packet */
197 TxMaxCol = (1 << 20), /* Tx aborted due to excessive collisions */
198 TxColCntShift = 16, /* Shift, to get 4-bit Tx collision cnt */
199 TxColCntMask = 0x01 | 0x02 | 0x04 | 0x08, /* 4-bit collision count */
200 RxErrFrame = (1 << 27), /* Rx frame alignment error */
201 RxMcast = (1 << 26), /* Rx multicast packet rcv'd */
202 RxErrCRC = (1 << 18), /* Rx CRC error */
203 RxErrRunt = (1 << 19), /* Rx error, packet < 64 bytes */
204 RxErrLong = (1 << 21), /* Rx error, packet > 4096 bytes */
205 RxErrFIFO = (1 << 22), /* Rx error, FIFO overflowed, pkt bad */
206
207 /* StatsAddr register */
208 DumpStats = (1 << 3), /* Begin stats dump */
209
210 /* RxConfig register */
211 RxCfgFIFOShift = 13, /* Shift, to get Rx FIFO thresh value */
212 RxCfgDMAShift = 8, /* Shift, to get Rx Max DMA value */
213 AcceptErr = 0x20, /* Accept packets with CRC errors */
214 AcceptRunt = 0x10, /* Accept runt (<64 bytes) packets */
215 AcceptBroadcast = 0x08, /* Accept broadcast packets */
216 AcceptMulticast = 0x04, /* Accept multicast packets */
217 AcceptMyPhys = 0x02, /* Accept pkts with our MAC as dest */
218 AcceptAllPhys = 0x01, /* Accept all pkts w/ physical dest */
219
220 /* IntrMask / IntrStatus registers */
221 PciErr = (1 << 15), /* System error on the PCI bus */
222 TimerIntr = (1 << 14), /* Asserted when TCTR reaches TimerInt value */
223 LenChg = (1 << 13), /* Cable length change */
224 SWInt = (1 << 8), /* Software-requested interrupt */
225 TxEmpty = (1 << 7), /* No Tx descriptors available */
226 RxFIFOOvr = (1 << 6), /* Rx FIFO Overflow */
227 LinkChg = (1 << 5), /* Packet underrun, or link change */
228 RxEmpty = (1 << 4), /* No Rx descriptors available */
229 TxErr = (1 << 3), /* Tx error */
230 TxOK = (1 << 2), /* Tx packet sent */
231 RxErr = (1 << 1), /* Rx error */
232 RxOK = (1 << 0), /* Rx packet received */
233 IntrResvd = (1 << 10), /* reserved, according to RealTek engineers,
234 but hardware likes to raise it */
235
236 IntrAll = PciErr | TimerIntr | LenChg | SWInt | TxEmpty |
237 RxFIFOOvr | LinkChg | RxEmpty | TxErr | TxOK |
238 RxErr | RxOK | IntrResvd,
239
240 /* C mode command register */
241 CmdReset = (1 << 4), /* Enable to reset; self-clearing */
242 RxOn = (1 << 3), /* Rx mode enable */
243 TxOn = (1 << 2), /* Tx mode enable */
244
245 /* C+ mode command register */
246 RxVlanOn = (1 << 6), /* Rx VLAN de-tagging enable */
247 RxChkSum = (1 << 5), /* Rx checksum offload enable */
248 PCIDAC = (1 << 4), /* PCI Dual Address Cycle (64-bit PCI) */
249 PCIMulRW = (1 << 3), /* Enable PCI read/write multiple */
250 CpRxOn = (1 << 1), /* Rx mode enable */
251 CpTxOn = (1 << 0), /* Tx mode enable */
252
253 /* Cfg9436 EEPROM control register */
254 Cfg9346_Lock = 0x00, /* Lock ConfigX/MII register access */
255 Cfg9346_Unlock = 0xC0, /* Unlock ConfigX/MII register access */
256
257 /* TxConfig register */
258 IFG = (1 << 25) | (1 << 24), /* standard IEEE interframe gap */
259 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
260
261 /* Early Tx Threshold register */
262 TxThreshMask = 0x3f, /* Mask bits 5-0 */
263 TxThreshMax = 2048, /* Max early Tx threshold */
264
265 /* Config1 register */
266 DriverLoaded = (1 << 5), /* Software marker, driver is loaded */
267 LWACT = (1 << 4), /* LWAKE active mode */
268 PMEnable = (1 << 0), /* Enable various PM features of chip */
269
270 /* Config3 register */
271 PARMEnable = (1 << 6), /* Enable auto-loading of PHY parms */
272 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
273 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
274
275 /* Config4 register */
276 LWPTN = (1 << 1), /* LWAKE Pattern */
277 LWPME = (1 << 4), /* LANWAKE vs PMEB */
278
279 /* Config5 register */
280 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
281 MWF = (1 << 5), /* Accept Multicast wakeup frame */
282 UWF = (1 << 4), /* Accept Unicast wakeup frame */
283 LANWake = (1 << 1), /* Enable LANWake signal */
284 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
285
286 cp_norx_intr_mask = PciErr | LinkChg | TxOK | TxErr | TxEmpty,
287 cp_rx_intr_mask = RxOK | RxErr | RxEmpty | RxFIFOOvr,
288 cp_intr_mask = cp_rx_intr_mask | cp_norx_intr_mask,
289};
290
291static const unsigned int cp_rx_config =
292 (RX_FIFO_THRESH << RxCfgFIFOShift) |
293 (RX_DMA_BURST << RxCfgDMAShift);
294
295struct cp_desc {
Al Viro03233b92007-08-23 02:31:17 +0100296 __le32 opts1;
Al Virocf983012007-08-22 21:18:56 -0400297 __le32 opts2;
Al Viro03233b92007-08-23 02:31:17 +0100298 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299};
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301struct cp_dma_stats {
Al Viro03233b92007-08-23 02:31:17 +0100302 __le64 tx_ok;
303 __le64 rx_ok;
304 __le64 tx_err;
305 __le32 rx_err;
306 __le16 rx_fifo;
307 __le16 frame_align;
308 __le32 tx_ok_1col;
309 __le32 tx_ok_mcol;
310 __le64 rx_ok_phys;
311 __le64 rx_ok_bcast;
312 __le32 rx_ok_mcast;
313 __le16 tx_abort;
314 __le16 tx_underrun;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000315} __packed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317struct cp_extra_stats {
318 unsigned long rx_frags;
319};
320
321struct cp_private {
322 void __iomem *regs;
323 struct net_device *dev;
324 spinlock_t lock;
325 u32 msg_enable;
326
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700327 struct napi_struct napi;
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 struct pci_dev *pdev;
330 u32 rx_config;
331 u16 cpcmd;
332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 struct cp_extra_stats cp_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Francois Romieud03d3762006-01-29 01:31:36 +0100335 unsigned rx_head ____cacheline_aligned;
336 unsigned rx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 struct cp_desc *rx_ring;
Francois Romieu0ba894d2006-08-14 19:55:07 +0200338 struct sk_buff *rx_skb[CP_RX_RING_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
340 unsigned tx_head ____cacheline_aligned;
341 unsigned tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 struct cp_desc *tx_ring;
Francois Romieu48907e32006-09-10 23:33:44 +0200343 struct sk_buff *tx_skb[CP_TX_RING_SIZE];
Francois Romieud03d3762006-01-29 01:31:36 +0100344
345 unsigned rx_buf_sz;
346 unsigned wol_enabled : 1; /* Is Wake-on-LAN enabled? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Francois Romieud03d3762006-01-29 01:31:36 +0100348 dma_addr_t ring_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 struct mii_if_info mii_if;
351};
352
353#define cpr8(reg) readb(cp->regs + (reg))
354#define cpr16(reg) readw(cp->regs + (reg))
355#define cpr32(reg) readl(cp->regs + (reg))
356#define cpw8(reg,val) writeb((val), cp->regs + (reg))
357#define cpw16(reg,val) writew((val), cp->regs + (reg))
358#define cpw32(reg,val) writel((val), cp->regs + (reg))
359#define cpw8_f(reg,val) do { \
360 writeb((val), cp->regs + (reg)); \
361 readb(cp->regs + (reg)); \
362 } while (0)
363#define cpw16_f(reg,val) do { \
364 writew((val), cp->regs + (reg)); \
365 readw(cp->regs + (reg)); \
366 } while (0)
367#define cpw32_f(reg,val) do { \
368 writel((val), cp->regs + (reg)); \
369 readl(cp->regs + (reg)); \
370 } while (0)
371
372
373static void __cp_set_rx_mode (struct net_device *dev);
374static void cp_tx (struct cp_private *cp);
375static void cp_clean_rings (struct cp_private *cp);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400376#ifdef CONFIG_NET_POLL_CONTROLLER
377static void cp_poll_controller(struct net_device *dev);
378#endif
Philip Craig722fdb32006-06-21 11:33:27 +1000379static int cp_get_eeprom_len(struct net_device *dev);
380static int cp_get_eeprom(struct net_device *dev,
381 struct ethtool_eeprom *eeprom, u8 *data);
382static int cp_set_eeprom(struct net_device *dev,
383 struct ethtool_eeprom *eeprom, u8 *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000385static DEFINE_PCI_DEVICE_TABLE(cp_pci_tbl) = {
Francois Romieucccb20d2006-08-16 13:07:18 +0200386 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139), },
387 { PCI_DEVICE(PCI_VENDOR_ID_TTTECH, PCI_DEVICE_ID_TTTECH_MC322), },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 { },
389};
390MODULE_DEVICE_TABLE(pci, cp_pci_tbl);
391
392static struct {
393 const char str[ETH_GSTRING_LEN];
394} ethtool_stats_keys[] = {
395 { "tx_ok" },
396 { "rx_ok" },
397 { "tx_err" },
398 { "rx_err" },
399 { "rx_fifo" },
400 { "frame_align" },
401 { "tx_ok_1col" },
402 { "tx_ok_mcol" },
403 { "rx_ok_phys" },
404 { "rx_ok_bcast" },
405 { "rx_ok_mcast" },
406 { "tx_abort" },
407 { "tx_underrun" },
408 { "rx_frags" },
409};
410
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412static inline void cp_set_rxbufsize (struct cp_private *cp)
413{
414 unsigned int mtu = cp->dev->mtu;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 if (mtu > ETH_DATA_LEN)
417 /* MTU + ethernet header + FCS + optional VLAN tag */
418 cp->rx_buf_sz = mtu + ETH_HLEN + 8;
419 else
420 cp->rx_buf_sz = PKT_BUF_SZ;
421}
422
423static inline void cp_rx_skb (struct cp_private *cp, struct sk_buff *skb,
424 struct cp_desc *desc)
425{
françois romieu6864ddb2011-07-15 00:21:44 +0000426 u32 opts2 = le32_to_cpu(desc->opts2);
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 skb->protocol = eth_type_trans (skb, cp->dev);
429
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300430 cp->dev->stats.rx_packets++;
431 cp->dev->stats.rx_bytes += skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
françois romieu6864ddb2011-07-15 00:21:44 +0000433 if (opts2 & RxVlanTagged)
434 __vlan_hwaccel_put_tag(skb, swab16(opts2 & 0xffff));
435
436 napi_gro_receive(&cp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
439static void cp_rx_err_acct (struct cp_private *cp, unsigned rx_tail,
440 u32 status, u32 len)
441{
Joe Perchesb4f18b32010-02-17 15:01:48 +0000442 netif_dbg(cp, rx_err, cp->dev, "rx err, slot %d status 0x%x len %d\n",
443 rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300444 cp->dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 if (status & RxErrFrame)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300446 cp->dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 if (status & RxErrCRC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300448 cp->dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 if ((status & RxErrRunt) || (status & RxErrLong))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300450 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300452 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 if (status & RxErrFIFO)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300454 cp->dev->stats.rx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455}
456
457static inline unsigned int cp_rx_csum_ok (u32 status)
458{
459 unsigned int protocol = (status >> 16) & 0x3;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400460
Shan Wei24b7ea92010-11-17 11:55:08 -0800461 if (((protocol == RxProtoTCP) && !(status & TCPFail)) ||
462 ((protocol == RxProtoUDP) && !(status & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 return 1;
Shan Wei24b7ea92010-11-17 11:55:08 -0800464 else
465 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466}
467
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700468static int cp_rx_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700470 struct cp_private *cp = container_of(napi, struct cp_private, napi);
471 struct net_device *dev = cp->dev;
472 unsigned int rx_tail = cp->rx_tail;
473 int rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475rx_status_loop:
476 rx = 0;
477 cpw16(IntrStatus, cp_rx_intr_mask);
478
479 while (1) {
480 u32 status, len;
Neil Horman249b3ec2013-07-31 09:03:56 -0400481 dma_addr_t mapping, new_mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 struct sk_buff *skb, *new_skb;
483 struct cp_desc *desc;
Francois Romieu839d1622009-08-12 22:18:14 -0700484 const unsigned buflen = cp->rx_buf_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
Francois Romieu0ba894d2006-08-14 19:55:07 +0200486 skb = cp->rx_skb[rx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200487 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 desc = &cp->rx_ring[rx_tail];
490 status = le32_to_cpu(desc->opts1);
491 if (status & DescOwn)
492 break;
493
494 len = (status & 0x1fff) - 4;
Francois Romieu3598b572006-01-29 01:31:13 +0100495 mapping = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag)) {
498 /* we don't support incoming fragmented frames.
499 * instead, we attempt to ensure that the
500 * pre-allocated RX skbs are properly sized such
501 * that RX fragments are never encountered
502 */
503 cp_rx_err_acct(cp, rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300504 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 cp->cp_stats.rx_frags++;
506 goto rx_next;
507 }
508
509 if (status & (RxError | RxErrFIFO)) {
510 cp_rx_err_acct(cp, rx_tail, status, len);
511 goto rx_next;
512 }
513
Joe Perchesb4f18b32010-02-17 15:01:48 +0000514 netif_dbg(cp, rx_status, dev, "rx slot %d status 0x%x len %d\n",
515 rx_tail, status, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Eric Dumazet89d71a62009-10-13 05:34:20 +0000517 new_skb = netdev_alloc_skb_ip_align(dev, buflen);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 if (!new_skb) {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300519 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 goto rx_next;
521 }
522
Neil Horman249b3ec2013-07-31 09:03:56 -0400523 new_mapping = dma_map_single(&cp->pdev->dev, new_skb->data, buflen,
524 PCI_DMA_FROMDEVICE);
525 if (dma_mapping_error(&cp->pdev->dev, new_mapping)) {
526 dev->stats.rx_dropped++;
527 goto rx_next;
528 }
529
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400530 dma_unmap_single(&cp->pdev->dev, mapping,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531 buflen, PCI_DMA_FROMDEVICE);
532
533 /* Handle checksum offloading for incoming packets. */
534 if (cp_rx_csum_ok(status))
535 skb->ip_summed = CHECKSUM_UNNECESSARY;
536 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700537 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
539 skb_put(skb, len);
540
Francois Romieu0ba894d2006-08-14 19:55:07 +0200541 cp->rx_skb[rx_tail] = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
543 cp_rx_skb(cp, skb, desc);
544 rx++;
Neil Horman249b3ec2013-07-31 09:03:56 -0400545 mapping = new_mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
547rx_next:
548 cp->rx_ring[rx_tail].opts2 = 0;
549 cp->rx_ring[rx_tail].addr = cpu_to_le64(mapping);
550 if (rx_tail == (CP_RX_RING_SIZE - 1))
551 desc->opts1 = cpu_to_le32(DescOwn | RingEnd |
552 cp->rx_buf_sz);
553 else
554 desc->opts1 = cpu_to_le32(DescOwn | cp->rx_buf_sz);
555 rx_tail = NEXT_RX(rx_tail);
556
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700557 if (rx >= budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 break;
559 }
560
561 cp->rx_tail = rx_tail;
562
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 /* if we did not reach work limit, then we're done with
564 * this round of polling
565 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700566 if (rx < budget) {
Francois Romieud15e9c42006-12-17 23:03:15 +0100567 unsigned long flags;
568
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 if (cpr16(IntrStatus) & cp_rx_intr_mask)
570 goto rx_status_loop;
571
françois romieub189e812012-01-08 13:41:33 +0000572 napi_gro_flush(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700573 spin_lock_irqsave(&cp->lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -0800574 __napi_complete(napi);
Figo.zhang349124a2010-06-07 21:13:22 +0000575 cpw16_f(IntrMask, cp_intr_mask);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700576 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 }
578
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700579 return rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580}
581
David Howells7d12e782006-10-05 14:55:46 +0100582static irqreturn_t cp_interrupt (int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583{
584 struct net_device *dev = dev_instance;
585 struct cp_private *cp;
586 u16 status;
587
588 if (unlikely(dev == NULL))
589 return IRQ_NONE;
590 cp = netdev_priv(dev);
591
592 status = cpr16(IntrStatus);
593 if (!status || (status == 0xFFFF))
594 return IRQ_NONE;
595
Joe Perchesb4f18b32010-02-17 15:01:48 +0000596 netif_dbg(cp, intr, dev, "intr, status %04x cmd %02x cpcmd %04x\n",
597 status, cpr8(Cmd), cpr16(CpCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
599 cpw16(IntrStatus, status & ~cp_rx_intr_mask);
600
601 spin_lock(&cp->lock);
602
603 /* close possible race's with dev_close */
604 if (unlikely(!netif_running(dev))) {
605 cpw16(IntrMask, 0);
606 spin_unlock(&cp->lock);
607 return IRQ_HANDLED;
608 }
609
610 if (status & (RxOK | RxErr | RxEmpty | RxFIFOOvr))
Ben Hutchings288379f2009-01-19 16:43:59 -0800611 if (napi_schedule_prep(&cp->napi)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 cpw16_f(IntrMask, cp_norx_intr_mask);
Ben Hutchings288379f2009-01-19 16:43:59 -0800613 __napi_schedule(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 }
615
616 if (status & (TxOK | TxErr | TxEmpty | SWInt))
617 cp_tx(cp);
618 if (status & LinkChg)
Richard Knutsson2501f842007-05-19 22:26:40 +0200619 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620
621 spin_unlock(&cp->lock);
622
623 if (status & PciErr) {
624 u16 pci_status;
625
626 pci_read_config_word(cp->pdev, PCI_STATUS, &pci_status);
627 pci_write_config_word(cp->pdev, PCI_STATUS, pci_status);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000628 netdev_err(dev, "PCI bus error, status=%04x, PCI status=%04x\n",
629 status, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
631 /* TODO: reset hardware */
632 }
633
634 return IRQ_HANDLED;
635}
636
Steffen Klassert7502cd12005-05-12 19:34:31 -0400637#ifdef CONFIG_NET_POLL_CONTROLLER
638/*
639 * Polling receive - used by netconsole and other diagnostic tools
640 * to allow network i/o with interrupts disabled.
641 */
642static void cp_poll_controller(struct net_device *dev)
643{
644 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +0100645 cp_interrupt(dev->irq, dev);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400646 enable_irq(dev->irq);
647}
648#endif
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650static void cp_tx (struct cp_private *cp)
651{
652 unsigned tx_head = cp->tx_head;
653 unsigned tx_tail = cp->tx_tail;
654
655 while (tx_tail != tx_head) {
Francois Romieu3598b572006-01-29 01:31:13 +0100656 struct cp_desc *txd = cp->tx_ring + tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 struct sk_buff *skb;
658 u32 status;
659
660 rmb();
Francois Romieu3598b572006-01-29 01:31:13 +0100661 status = le32_to_cpu(txd->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 if (status & DescOwn)
663 break;
664
Francois Romieu48907e32006-09-10 23:33:44 +0200665 skb = cp->tx_skb[tx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200666 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400668 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
Francois Romieu48907e32006-09-10 23:33:44 +0200669 le32_to_cpu(txd->opts1) & 0xffff,
670 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672 if (status & LastFrag) {
673 if (status & (TxError | TxFIFOUnder)) {
Joe Perchesb4f18b32010-02-17 15:01:48 +0000674 netif_dbg(cp, tx_err, cp->dev,
675 "tx err, status 0x%x\n", status);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300676 cp->dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 if (status & TxOWC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300678 cp->dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 if (status & TxMaxCol)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300680 cp->dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 if (status & TxLinkFail)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300682 cp->dev->stats.tx_carrier_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 if (status & TxFIFOUnder)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300684 cp->dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 } else {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300686 cp->dev->stats.collisions +=
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 ((status >> TxColCntShift) & TxColCntMask);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300688 cp->dev->stats.tx_packets++;
689 cp->dev->stats.tx_bytes += skb->len;
Joe Perchesb4f18b32010-02-17 15:01:48 +0000690 netif_dbg(cp, tx_done, cp->dev,
691 "tx done, slot %d\n", tx_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 }
693 dev_kfree_skb_irq(skb);
694 }
695
Francois Romieu48907e32006-09-10 23:33:44 +0200696 cp->tx_skb[tx_tail] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
698 tx_tail = NEXT_TX(tx_tail);
699 }
700
701 cp->tx_tail = tx_tail;
702
703 if (TX_BUFFS_AVAIL(cp) > (MAX_SKB_FRAGS + 1))
704 netif_wake_queue(cp->dev);
705}
706
françois romieu6864ddb2011-07-15 00:21:44 +0000707static inline u32 cp_tx_vlan_tag(struct sk_buff *skb)
708{
709 return vlan_tx_tag_present(skb) ?
710 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
711}
712
Neil Horman249b3ec2013-07-31 09:03:56 -0400713static void unwind_tx_frag_mapping(struct cp_private *cp, struct sk_buff *skb,
714 int first, int entry_last)
715{
716 int frag, index;
717 struct cp_desc *txd;
718 skb_frag_t *this_frag;
719 for (frag = 0; frag+first < entry_last; frag++) {
720 index = first+frag;
721 cp->tx_skb[index] = NULL;
722 txd = &cp->tx_ring[index];
723 this_frag = &skb_shinfo(skb)->frags[frag];
724 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
725 skb_frag_size(this_frag), PCI_DMA_TODEVICE);
726 }
727}
728
Stephen Hemminger613573252009-08-31 19:50:58 +0000729static netdev_tx_t cp_start_xmit (struct sk_buff *skb,
730 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731{
732 struct cp_private *cp = netdev_priv(dev);
733 unsigned entry;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400734 u32 eor, flags;
Chris Lalancette553af562007-01-16 16:41:44 -0500735 unsigned long intr_flags;
françois romieu6864ddb2011-07-15 00:21:44 +0000736 __le32 opts2;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400737 int mss = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Chris Lalancette553af562007-01-16 16:41:44 -0500739 spin_lock_irqsave(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
741 /* This is a hard error, log it. */
742 if (TX_BUFFS_AVAIL(cp) <= (skb_shinfo(skb)->nr_frags + 1)) {
743 netif_stop_queue(dev);
Chris Lalancette553af562007-01-16 16:41:44 -0500744 spin_unlock_irqrestore(&cp->lock, intr_flags);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000745 netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
Patrick McHardy5b548142009-06-12 06:22:29 +0000746 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 }
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 entry = cp->tx_head;
750 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
Michał Mirosław044a8902011-04-09 00:58:18 +0000751 mss = skb_shinfo(skb)->gso_size;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400752
françois romieu6864ddb2011-07-15 00:21:44 +0000753 opts2 = cpu_to_le32(cp_tx_vlan_tag(skb));
754
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 if (skb_shinfo(skb)->nr_frags == 0) {
756 struct cp_desc *txd = &cp->tx_ring[entry];
757 u32 len;
758 dma_addr_t mapping;
759
760 len = skb->len;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400761 mapping = dma_map_single(&cp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
Neil Horman249b3ec2013-07-31 09:03:56 -0400762 if (dma_mapping_error(&cp->pdev->dev, mapping))
763 goto out_dma_error;
764
françois romieu6864ddb2011-07-15 00:21:44 +0000765 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 txd->addr = cpu_to_le64(mapping);
767 wmb();
768
Jeff Garzikfcec3452005-05-12 19:28:49 -0400769 flags = eor | len | DescOwn | FirstFrag | LastFrag;
770
771 if (mss)
772 flags |= LargeSend | ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700773 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700774 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400776 flags |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400778 flags |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 else
Francois Romieu57344182005-05-12 19:31:31 -0400780 WARN_ON(1); /* we need a WARN() */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400781 }
782
783 txd->opts1 = cpu_to_le32(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 wmb();
785
Francois Romieu48907e32006-09-10 23:33:44 +0200786 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 entry = NEXT_TX(entry);
788 } else {
789 struct cp_desc *txd;
790 u32 first_len, first_eor;
791 dma_addr_t first_mapping;
792 int frag, first_entry = entry;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700793 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
795 /* We must give this initial chunk to the device last.
796 * Otherwise we could race with the device.
797 */
798 first_eor = eor;
799 first_len = skb_headlen(skb);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400800 first_mapping = dma_map_single(&cp->pdev->dev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 first_len, PCI_DMA_TODEVICE);
Neil Horman249b3ec2013-07-31 09:03:56 -0400802 if (dma_mapping_error(&cp->pdev->dev, first_mapping))
803 goto out_dma_error;
804
Francois Romieu48907e32006-09-10 23:33:44 +0200805 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 entry = NEXT_TX(entry);
807
808 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +0000809 const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 u32 len;
811 u32 ctrl;
812 dma_addr_t mapping;
813
Eric Dumazet9e903e02011-10-18 21:00:24 +0000814 len = skb_frag_size(this_frag);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400815 mapping = dma_map_single(&cp->pdev->dev,
Ian Campbelldeb8a062011-08-29 23:18:18 +0000816 skb_frag_address(this_frag),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 len, PCI_DMA_TODEVICE);
Neil Horman249b3ec2013-07-31 09:03:56 -0400818 if (dma_mapping_error(&cp->pdev->dev, mapping)) {
819 unwind_tx_frag_mapping(cp, skb, first_entry, entry);
820 goto out_dma_error;
821 }
822
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
824
Jeff Garzikfcec3452005-05-12 19:28:49 -0400825 ctrl = eor | len | DescOwn;
826
827 if (mss)
828 ctrl |= LargeSend |
829 ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700830 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400832 ctrl |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400834 ctrl |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 else
836 BUG();
Jeff Garzikfcec3452005-05-12 19:28:49 -0400837 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838
839 if (frag == skb_shinfo(skb)->nr_frags - 1)
840 ctrl |= LastFrag;
841
842 txd = &cp->tx_ring[entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000843 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 txd->addr = cpu_to_le64(mapping);
845 wmb();
846
847 txd->opts1 = cpu_to_le32(ctrl);
848 wmb();
849
Francois Romieu48907e32006-09-10 23:33:44 +0200850 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 entry = NEXT_TX(entry);
852 }
853
854 txd = &cp->tx_ring[first_entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000855 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 txd->addr = cpu_to_le64(first_mapping);
857 wmb();
858
Patrick McHardy84fa7932006-08-29 16:44:56 -0700859 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 if (ip->protocol == IPPROTO_TCP)
861 txd->opts1 = cpu_to_le32(first_eor | first_len |
862 FirstFrag | DescOwn |
863 IPCS | TCPCS);
864 else if (ip->protocol == IPPROTO_UDP)
865 txd->opts1 = cpu_to_le32(first_eor | first_len |
866 FirstFrag | DescOwn |
867 IPCS | UDPCS);
868 else
869 BUG();
870 } else
871 txd->opts1 = cpu_to_le32(first_eor | first_len |
872 FirstFrag | DescOwn);
873 wmb();
874 }
875 cp->tx_head = entry;
Joe Perchesb4f18b32010-02-17 15:01:48 +0000876 netif_dbg(cp, tx_queued, cp->dev, "tx queued, slot %d, skblen %d\n",
877 entry, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 if (TX_BUFFS_AVAIL(cp) <= (MAX_SKB_FRAGS + 1))
879 netif_stop_queue(dev);
880
Neil Horman249b3ec2013-07-31 09:03:56 -0400881out_unlock:
Chris Lalancette553af562007-01-16 16:41:44 -0500882 spin_unlock_irqrestore(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
884 cpw8(TxPoll, NormalTxPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885
Patrick McHardy6ed10652009-06-23 06:03:08 +0000886 return NETDEV_TX_OK;
Neil Horman249b3ec2013-07-31 09:03:56 -0400887out_dma_error:
888 kfree_skb(skb);
889 cp->dev->stats.tx_dropped++;
890 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891}
892
893/* Set or clear the multicast filter for this adaptor.
894 This routine is not state sensitive and need not be SMP locked. */
895
896static void __cp_set_rx_mode (struct net_device *dev)
897{
898 struct cp_private *cp = netdev_priv(dev);
899 u32 mc_filter[2]; /* Multicast hash filter */
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000900 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
902 /* Note: do not reorder, GCC is clever about common statements. */
903 if (dev->flags & IFF_PROMISC) {
904 /* Unconditionally log net taps. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 rx_mode =
906 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
907 AcceptAllPhys;
908 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000909 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +0000910 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 /* Too many to filter perfectly -- accept all multicasts. */
912 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
913 mc_filter[1] = mc_filter[0] = 0xffffffff;
914 } else {
Jiri Pirko22bedad2010-04-01 21:22:57 +0000915 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 rx_mode = AcceptBroadcast | AcceptMyPhys;
917 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +0000918 netdev_for_each_mc_addr(ha, dev) {
919 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920
921 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
922 rx_mode |= AcceptMulticast;
923 }
924 }
925
926 /* We can safely update without stopping the chip. */
Jason Wangf872b232011-12-30 23:44:42 +0000927 cp->rx_config = cp_rx_config | rx_mode;
928 cpw32_f(RxConfig, cp->rx_config);
929
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 cpw32_f (MAR0 + 0, mc_filter[0]);
931 cpw32_f (MAR0 + 4, mc_filter[1]);
932}
933
934static void cp_set_rx_mode (struct net_device *dev)
935{
936 unsigned long flags;
937 struct cp_private *cp = netdev_priv(dev);
938
939 spin_lock_irqsave (&cp->lock, flags);
940 __cp_set_rx_mode(dev);
941 spin_unlock_irqrestore (&cp->lock, flags);
942}
943
944static void __cp_get_stats(struct cp_private *cp)
945{
946 /* only lower 24 bits valid; write any value to clear */
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300947 cp->dev->stats.rx_missed_errors += (cpr32 (RxMissed) & 0xffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 cpw32 (RxMissed, 0);
949}
950
951static struct net_device_stats *cp_get_stats(struct net_device *dev)
952{
953 struct cp_private *cp = netdev_priv(dev);
954 unsigned long flags;
955
956 /* The chip only need report frame silently dropped. */
957 spin_lock_irqsave(&cp->lock, flags);
958 if (netif_running(dev) && netif_device_present(dev))
959 __cp_get_stats(cp);
960 spin_unlock_irqrestore(&cp->lock, flags);
961
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300962 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963}
964
965static void cp_stop_hw (struct cp_private *cp)
966{
967 cpw16(IntrStatus, ~(cpr16(IntrStatus)));
968 cpw16_f(IntrMask, 0);
969 cpw8(Cmd, 0);
970 cpw16_f(CpCmd, 0);
971 cpw16_f(IntrStatus, ~(cpr16(IntrStatus)));
972
973 cp->rx_tail = 0;
974 cp->tx_head = cp->tx_tail = 0;
975}
976
977static void cp_reset_hw (struct cp_private *cp)
978{
979 unsigned work = 1000;
980
981 cpw8(Cmd, CmdReset);
982
983 while (work--) {
984 if (!(cpr8(Cmd) & CmdReset))
985 return;
986
Nishanth Aravamudan3173c892005-09-11 02:09:55 -0700987 schedule_timeout_uninterruptible(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 }
989
Joe Perchesb4f18b32010-02-17 15:01:48 +0000990 netdev_err(cp->dev, "hardware reset timeout\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991}
992
993static inline void cp_start_hw (struct cp_private *cp)
994{
995 cpw16(CpCmd, cp->cpcmd);
996 cpw8(Cmd, RxOn | TxOn);
997}
998
Jason Wanga8c9cb12012-04-11 22:10:54 +0000999static void cp_enable_irq(struct cp_private *cp)
1000{
1001 cpw16_f(IntrMask, cp_intr_mask);
1002}
1003
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004static void cp_init_hw (struct cp_private *cp)
1005{
1006 struct net_device *dev = cp->dev;
1007 dma_addr_t ring_dma;
1008
1009 cp_reset_hw(cp);
1010
1011 cpw8_f (Cfg9346, Cfg9346_Unlock);
1012
1013 /* Restore our idea of the MAC address. */
Al Viro03233b92007-08-23 02:31:17 +01001014 cpw32_f (MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1015 cpw32_f (MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016
1017 cp_start_hw(cp);
1018 cpw8(TxThresh, 0x06); /* XXX convert magic num to a constant */
1019
1020 __cp_set_rx_mode(dev);
1021 cpw32_f (TxConfig, IFG | (TX_DMA_BURST << TxDMAShift));
1022
1023 cpw8(Config1, cpr8(Config1) | DriverLoaded | PMEnable);
1024 /* Disable Wake-on-LAN. Can be turned on with ETHTOOL_SWOL */
1025 cpw8(Config3, PARMEnable);
1026 cp->wol_enabled = 0;
1027
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001028 cpw8(Config5, cpr8(Config5) & PMEStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
1030 cpw32_f(HiTxRingAddr, 0);
1031 cpw32_f(HiTxRingAddr + 4, 0);
1032
1033 ring_dma = cp->ring_dma;
1034 cpw32_f(RxRingAddr, ring_dma & 0xffffffff);
1035 cpw32_f(RxRingAddr + 4, (ring_dma >> 16) >> 16);
1036
1037 ring_dma += sizeof(struct cp_desc) * CP_RX_RING_SIZE;
1038 cpw32_f(TxRingAddr, ring_dma & 0xffffffff);
1039 cpw32_f(TxRingAddr + 4, (ring_dma >> 16) >> 16);
1040
1041 cpw16(MultiIntr, 0);
1042
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 cpw8_f(Cfg9346, Cfg9346_Lock);
1044}
1045
Kevin Loa52be1c2008-08-27 11:35:15 +08001046static int cp_refill_rx(struct cp_private *cp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047{
Kevin Loa52be1c2008-08-27 11:35:15 +08001048 struct net_device *dev = cp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 unsigned i;
1050
1051 for (i = 0; i < CP_RX_RING_SIZE; i++) {
1052 struct sk_buff *skb;
Francois Romieu3598b572006-01-29 01:31:13 +01001053 dma_addr_t mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
Eric Dumazet89d71a62009-10-13 05:34:20 +00001055 skb = netdev_alloc_skb_ip_align(dev, cp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 if (!skb)
1057 goto err_out;
1058
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001059 mapping = dma_map_single(&cp->pdev->dev, skb->data,
1060 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Neil Horman249b3ec2013-07-31 09:03:56 -04001061 if (dma_mapping_error(&cp->pdev->dev, mapping)) {
1062 kfree_skb(skb);
1063 goto err_out;
1064 }
Francois Romieu0ba894d2006-08-14 19:55:07 +02001065 cp->rx_skb[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
1067 cp->rx_ring[i].opts2 = 0;
Francois Romieu3598b572006-01-29 01:31:13 +01001068 cp->rx_ring[i].addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 if (i == (CP_RX_RING_SIZE - 1))
1070 cp->rx_ring[i].opts1 =
1071 cpu_to_le32(DescOwn | RingEnd | cp->rx_buf_sz);
1072 else
1073 cp->rx_ring[i].opts1 =
1074 cpu_to_le32(DescOwn | cp->rx_buf_sz);
1075 }
1076
1077 return 0;
1078
1079err_out:
1080 cp_clean_rings(cp);
1081 return -ENOMEM;
1082}
1083
Francois Romieu576cfa92006-02-27 23:15:06 +01001084static void cp_init_rings_index (struct cp_private *cp)
1085{
1086 cp->rx_tail = 0;
1087 cp->tx_head = cp->tx_tail = 0;
1088}
1089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090static int cp_init_rings (struct cp_private *cp)
1091{
1092 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1093 cp->tx_ring[CP_TX_RING_SIZE - 1].opts1 = cpu_to_le32(RingEnd);
1094
Francois Romieu576cfa92006-02-27 23:15:06 +01001095 cp_init_rings_index(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
1097 return cp_refill_rx (cp);
1098}
1099
1100static int cp_alloc_rings (struct cp_private *cp)
1101{
1102 void *mem;
1103
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001104 mem = dma_alloc_coherent(&cp->pdev->dev, CP_RING_BYTES,
1105 &cp->ring_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 if (!mem)
1107 return -ENOMEM;
1108
1109 cp->rx_ring = mem;
1110 cp->tx_ring = &cp->rx_ring[CP_RX_RING_SIZE];
1111
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 return cp_init_rings(cp);
1113}
1114
1115static void cp_clean_rings (struct cp_private *cp)
1116{
Francois Romieu3598b572006-01-29 01:31:13 +01001117 struct cp_desc *desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 unsigned i;
1119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 for (i = 0; i < CP_RX_RING_SIZE; i++) {
Francois Romieu0ba894d2006-08-14 19:55:07 +02001121 if (cp->rx_skb[i]) {
Francois Romieu3598b572006-01-29 01:31:13 +01001122 desc = cp->rx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001123 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +02001125 dev_kfree_skb(cp->rx_skb[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 }
1127 }
1128
1129 for (i = 0; i < CP_TX_RING_SIZE; i++) {
Francois Romieu48907e32006-09-10 23:33:44 +02001130 if (cp->tx_skb[i]) {
1131 struct sk_buff *skb = cp->tx_skb[i];
Francois Romieu57344182005-05-12 19:31:31 -04001132
Francois Romieu3598b572006-01-29 01:31:13 +01001133 desc = cp->tx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001134 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Francois Romieu48907e32006-09-10 23:33:44 +02001135 le32_to_cpu(desc->opts1) & 0xffff,
1136 PCI_DMA_TODEVICE);
Francois Romieu3598b572006-01-29 01:31:13 +01001137 if (le32_to_cpu(desc->opts1) & LastFrag)
Francois Romieu57344182005-05-12 19:31:31 -04001138 dev_kfree_skb(skb);
Paulius Zaleckas237225f2008-05-05 16:05:17 +03001139 cp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 }
1141 }
stephen hemmingerf52159d2013-05-20 06:54:43 +00001142 netdev_reset_queue(cp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
Francois Romieu57344182005-05-12 19:31:31 -04001144 memset(cp->rx_ring, 0, sizeof(struct cp_desc) * CP_RX_RING_SIZE);
1145 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1146
Francois Romieu0ba894d2006-08-14 19:55:07 +02001147 memset(cp->rx_skb, 0, sizeof(struct sk_buff *) * CP_RX_RING_SIZE);
Francois Romieu48907e32006-09-10 23:33:44 +02001148 memset(cp->tx_skb, 0, sizeof(struct sk_buff *) * CP_TX_RING_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149}
1150
1151static void cp_free_rings (struct cp_private *cp)
1152{
1153 cp_clean_rings(cp);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001154 dma_free_coherent(&cp->pdev->dev, CP_RING_BYTES, cp->rx_ring,
1155 cp->ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 cp->rx_ring = NULL;
1157 cp->tx_ring = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158}
1159
1160static int cp_open (struct net_device *dev)
1161{
1162 struct cp_private *cp = netdev_priv(dev);
1163 int rc;
1164
Joe Perchesb4f18b32010-02-17 15:01:48 +00001165 netif_dbg(cp, ifup, dev, "enabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
1167 rc = cp_alloc_rings(cp);
1168 if (rc)
1169 return rc;
1170
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001171 napi_enable(&cp->napi);
1172
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 cp_init_hw(cp);
1174
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07001175 rc = request_irq(dev->irq, cp_interrupt, IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 if (rc)
1177 goto err_out_hw;
1178
Jason Wanga8c9cb12012-04-11 22:10:54 +00001179 cp_enable_irq(cp);
1180
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 netif_carrier_off(dev);
Richard Knutsson2501f842007-05-19 22:26:40 +02001182 mii_check_media(&cp->mii_if, netif_msg_link(cp), true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 netif_start_queue(dev);
1184
1185 return 0;
1186
1187err_out_hw:
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001188 napi_disable(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 cp_stop_hw(cp);
1190 cp_free_rings(cp);
1191 return rc;
1192}
1193
1194static int cp_close (struct net_device *dev)
1195{
1196 struct cp_private *cp = netdev_priv(dev);
1197 unsigned long flags;
1198
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001199 napi_disable(&cp->napi);
1200
Joe Perchesb4f18b32010-02-17 15:01:48 +00001201 netif_dbg(cp, ifdown, dev, "disabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
1203 spin_lock_irqsave(&cp->lock, flags);
1204
1205 netif_stop_queue(dev);
1206 netif_carrier_off(dev);
1207
1208 cp_stop_hw(cp);
1209
1210 spin_unlock_irqrestore(&cp->lock, flags);
1211
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 free_irq(dev->irq, dev);
1213
1214 cp_free_rings(cp);
1215 return 0;
1216}
1217
Francois Romieu9030c0d2007-07-13 23:05:35 +02001218static void cp_tx_timeout(struct net_device *dev)
1219{
1220 struct cp_private *cp = netdev_priv(dev);
1221 unsigned long flags;
1222 int rc;
1223
Joe Perchesb4f18b32010-02-17 15:01:48 +00001224 netdev_warn(dev, "Transmit timeout, status %2x %4x %4x %4x\n",
1225 cpr8(Cmd), cpr16(CpCmd),
1226 cpr16(IntrStatus), cpr16(IntrMask));
Francois Romieu9030c0d2007-07-13 23:05:35 +02001227
1228 spin_lock_irqsave(&cp->lock, flags);
1229
1230 cp_stop_hw(cp);
1231 cp_clean_rings(cp);
1232 rc = cp_init_rings(cp);
1233 cp_start_hw(cp);
1234
1235 netif_wake_queue(dev);
1236
1237 spin_unlock_irqrestore(&cp->lock, flags);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001238}
1239
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240#ifdef BROKEN
1241static int cp_change_mtu(struct net_device *dev, int new_mtu)
1242{
1243 struct cp_private *cp = netdev_priv(dev);
1244 int rc;
1245 unsigned long flags;
1246
1247 /* check for invalid MTU, according to hardware limits */
1248 if (new_mtu < CP_MIN_MTU || new_mtu > CP_MAX_MTU)
1249 return -EINVAL;
1250
1251 /* if network interface not up, no need for complexity */
1252 if (!netif_running(dev)) {
1253 dev->mtu = new_mtu;
1254 cp_set_rxbufsize(cp); /* set new rx buf size */
1255 return 0;
1256 }
1257
1258 spin_lock_irqsave(&cp->lock, flags);
1259
1260 cp_stop_hw(cp); /* stop h/w and free rings */
1261 cp_clean_rings(cp);
1262
1263 dev->mtu = new_mtu;
1264 cp_set_rxbufsize(cp); /* set new rx buf size */
1265
1266 rc = cp_init_rings(cp); /* realloc and restart h/w */
1267 cp_start_hw(cp);
1268
1269 spin_unlock_irqrestore(&cp->lock, flags);
1270
1271 return rc;
1272}
1273#endif /* BROKEN */
1274
Arjan van de Venf71e1302006-03-03 21:33:57 -05001275static const char mii_2_8139_map[8] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 BasicModeCtrl,
1277 BasicModeStatus,
1278 0,
1279 0,
1280 NWayAdvert,
1281 NWayLPAR,
1282 NWayExpansion,
1283 0
1284};
1285
1286static int mdio_read(struct net_device *dev, int phy_id, int location)
1287{
1288 struct cp_private *cp = netdev_priv(dev);
1289
1290 return location < 8 && mii_2_8139_map[location] ?
1291 readw(cp->regs + mii_2_8139_map[location]) : 0;
1292}
1293
1294
1295static void mdio_write(struct net_device *dev, int phy_id, int location,
1296 int value)
1297{
1298 struct cp_private *cp = netdev_priv(dev);
1299
1300 if (location == 0) {
1301 cpw8(Cfg9346, Cfg9346_Unlock);
1302 cpw16(BasicModeCtrl, value);
1303 cpw8(Cfg9346, Cfg9346_Lock);
1304 } else if (location < 8 && mii_2_8139_map[location])
1305 cpw16(mii_2_8139_map[location], value);
1306}
1307
1308/* Set the ethtool Wake-on-LAN settings */
1309static int netdev_set_wol (struct cp_private *cp,
1310 const struct ethtool_wolinfo *wol)
1311{
1312 u8 options;
1313
1314 options = cpr8 (Config3) & ~(LinkUp | MagicPacket);
1315 /* If WOL is being disabled, no need for complexity */
1316 if (wol->wolopts) {
1317 if (wol->wolopts & WAKE_PHY) options |= LinkUp;
1318 if (wol->wolopts & WAKE_MAGIC) options |= MagicPacket;
1319 }
1320
1321 cpw8 (Cfg9346, Cfg9346_Unlock);
1322 cpw8 (Config3, options);
1323 cpw8 (Cfg9346, Cfg9346_Lock);
1324
1325 options = 0; /* Paranoia setting */
1326 options = cpr8 (Config5) & ~(UWF | MWF | BWF);
1327 /* If WOL is being disabled, no need for complexity */
1328 if (wol->wolopts) {
1329 if (wol->wolopts & WAKE_UCAST) options |= UWF;
1330 if (wol->wolopts & WAKE_BCAST) options |= BWF;
1331 if (wol->wolopts & WAKE_MCAST) options |= MWF;
1332 }
1333
1334 cpw8 (Config5, options);
1335
1336 cp->wol_enabled = (wol->wolopts) ? 1 : 0;
1337
1338 return 0;
1339}
1340
1341/* Get the ethtool Wake-on-LAN settings */
1342static void netdev_get_wol (struct cp_private *cp,
1343 struct ethtool_wolinfo *wol)
1344{
1345 u8 options;
1346
1347 wol->wolopts = 0; /* Start from scratch */
1348 wol->supported = WAKE_PHY | WAKE_BCAST | WAKE_MAGIC |
1349 WAKE_MCAST | WAKE_UCAST;
1350 /* We don't need to go on if WOL is disabled */
1351 if (!cp->wol_enabled) return;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001352
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 options = cpr8 (Config3);
1354 if (options & LinkUp) wol->wolopts |= WAKE_PHY;
1355 if (options & MagicPacket) wol->wolopts |= WAKE_MAGIC;
1356
1357 options = 0; /* Paranoia setting */
1358 options = cpr8 (Config5);
1359 if (options & UWF) wol->wolopts |= WAKE_UCAST;
1360 if (options & BWF) wol->wolopts |= WAKE_BCAST;
1361 if (options & MWF) wol->wolopts |= WAKE_MCAST;
1362}
1363
1364static void cp_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
1365{
1366 struct cp_private *cp = netdev_priv(dev);
1367
Rick Jones68aad782011-11-07 13:29:27 +00001368 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1369 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1370 strlcpy(info->bus_info, pci_name(cp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371}
1372
Rick Jones1d0861a2011-10-07 06:42:21 +00001373static void cp_get_ringparam(struct net_device *dev,
1374 struct ethtool_ringparam *ring)
1375{
1376 ring->rx_max_pending = CP_RX_RING_SIZE;
1377 ring->tx_max_pending = CP_TX_RING_SIZE;
1378 ring->rx_pending = CP_RX_RING_SIZE;
1379 ring->tx_pending = CP_TX_RING_SIZE;
1380}
1381
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382static int cp_get_regs_len(struct net_device *dev)
1383{
1384 return CP_REGS_SIZE;
1385}
1386
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001387static int cp_get_sset_count (struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001389 switch (sset) {
1390 case ETH_SS_STATS:
1391 return CP_NUM_STATS;
1392 default:
1393 return -EOPNOTSUPP;
1394 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395}
1396
1397static int cp_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1398{
1399 struct cp_private *cp = netdev_priv(dev);
1400 int rc;
1401 unsigned long flags;
1402
1403 spin_lock_irqsave(&cp->lock, flags);
1404 rc = mii_ethtool_gset(&cp->mii_if, cmd);
1405 spin_unlock_irqrestore(&cp->lock, flags);
1406
1407 return rc;
1408}
1409
1410static int cp_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1411{
1412 struct cp_private *cp = netdev_priv(dev);
1413 int rc;
1414 unsigned long flags;
1415
1416 spin_lock_irqsave(&cp->lock, flags);
1417 rc = mii_ethtool_sset(&cp->mii_if, cmd);
1418 spin_unlock_irqrestore(&cp->lock, flags);
1419
1420 return rc;
1421}
1422
1423static int cp_nway_reset(struct net_device *dev)
1424{
1425 struct cp_private *cp = netdev_priv(dev);
1426 return mii_nway_restart(&cp->mii_if);
1427}
1428
1429static u32 cp_get_msglevel(struct net_device *dev)
1430{
1431 struct cp_private *cp = netdev_priv(dev);
1432 return cp->msg_enable;
1433}
1434
1435static void cp_set_msglevel(struct net_device *dev, u32 value)
1436{
1437 struct cp_private *cp = netdev_priv(dev);
1438 cp->msg_enable = value;
1439}
1440
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001441static int cp_set_features(struct net_device *dev, netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442{
1443 struct cp_private *cp = netdev_priv(dev);
Michał Mirosław044a8902011-04-09 00:58:18 +00001444 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445
Michał Mirosław044a8902011-04-09 00:58:18 +00001446 if (!((dev->features ^ features) & NETIF_F_RXCSUM))
1447 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448
Michał Mirosław044a8902011-04-09 00:58:18 +00001449 spin_lock_irqsave(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
Michał Mirosław044a8902011-04-09 00:58:18 +00001451 if (features & NETIF_F_RXCSUM)
1452 cp->cpcmd |= RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 else
Michał Mirosław044a8902011-04-09 00:58:18 +00001454 cp->cpcmd &= ~RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
françois romieu6864ddb2011-07-15 00:21:44 +00001456 if (features & NETIF_F_HW_VLAN_RX)
1457 cp->cpcmd |= RxVlanOn;
1458 else
1459 cp->cpcmd &= ~RxVlanOn;
1460
Michał Mirosław044a8902011-04-09 00:58:18 +00001461 cpw16_f(CpCmd, cp->cpcmd);
1462 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
1464 return 0;
1465}
1466
1467static void cp_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1468 void *p)
1469{
1470 struct cp_private *cp = netdev_priv(dev);
1471 unsigned long flags;
1472
1473 if (regs->len < CP_REGS_SIZE)
1474 return /* -EINVAL */;
1475
1476 regs->version = CP_REGS_VER;
1477
1478 spin_lock_irqsave(&cp->lock, flags);
1479 memcpy_fromio(p, cp->regs, CP_REGS_SIZE);
1480 spin_unlock_irqrestore(&cp->lock, flags);
1481}
1482
1483static void cp_get_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1484{
1485 struct cp_private *cp = netdev_priv(dev);
1486 unsigned long flags;
1487
1488 spin_lock_irqsave (&cp->lock, flags);
1489 netdev_get_wol (cp, wol);
1490 spin_unlock_irqrestore (&cp->lock, flags);
1491}
1492
1493static int cp_set_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1494{
1495 struct cp_private *cp = netdev_priv(dev);
1496 unsigned long flags;
1497 int rc;
1498
1499 spin_lock_irqsave (&cp->lock, flags);
1500 rc = netdev_set_wol (cp, wol);
1501 spin_unlock_irqrestore (&cp->lock, flags);
1502
1503 return rc;
1504}
1505
1506static void cp_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
1507{
1508 switch (stringset) {
1509 case ETH_SS_STATS:
1510 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
1511 break;
1512 default:
1513 BUG();
1514 break;
1515 }
1516}
1517
1518static void cp_get_ethtool_stats (struct net_device *dev,
1519 struct ethtool_stats *estats, u64 *tmp_stats)
1520{
1521 struct cp_private *cp = netdev_priv(dev);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001522 struct cp_dma_stats *nic_stats;
1523 dma_addr_t dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 int i;
1525
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001526 nic_stats = dma_alloc_coherent(&cp->pdev->dev, sizeof(*nic_stats),
1527 &dma, GFP_KERNEL);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001528 if (!nic_stats)
1529 return;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001530
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 /* begin NIC statistics dump */
Stephen Hemminger8b512922005-09-14 09:45:44 -07001532 cpw32(StatsAddr + 4, (u64)dma >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001533 cpw32(StatsAddr, ((u64)dma & DMA_BIT_MASK(32)) | DumpStats);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 cpr32(StatsAddr);
1535
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001536 for (i = 0; i < 1000; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 if ((cpr32(StatsAddr) & DumpStats) == 0)
1538 break;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001539 udelay(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 }
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001541 cpw32(StatsAddr, 0);
1542 cpw32(StatsAddr + 4, 0);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001543 cpr32(StatsAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
1545 i = 0;
Stephen Hemminger8b512922005-09-14 09:45:44 -07001546 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_ok);
1547 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok);
1548 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_err);
1549 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_err);
1550 tmp_stats[i++] = le16_to_cpu(nic_stats->rx_fifo);
1551 tmp_stats[i++] = le16_to_cpu(nic_stats->frame_align);
1552 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_1col);
1553 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_mcol);
1554 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_phys);
1555 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_bcast);
1556 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_ok_mcast);
1557 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_abort);
1558 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 tmp_stats[i++] = cp->cp_stats.rx_frags;
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02001560 BUG_ON(i != CP_NUM_STATS);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001561
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001562 dma_free_coherent(&cp->pdev->dev, sizeof(*nic_stats), nic_stats, dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563}
1564
Jeff Garzik7282d492006-09-13 14:30:00 -04001565static const struct ethtool_ops cp_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 .get_drvinfo = cp_get_drvinfo,
1567 .get_regs_len = cp_get_regs_len,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001568 .get_sset_count = cp_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 .get_settings = cp_get_settings,
1570 .set_settings = cp_set_settings,
1571 .nway_reset = cp_nway_reset,
1572 .get_link = ethtool_op_get_link,
1573 .get_msglevel = cp_get_msglevel,
1574 .set_msglevel = cp_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575 .get_regs = cp_get_regs,
1576 .get_wol = cp_get_wol,
1577 .set_wol = cp_set_wol,
1578 .get_strings = cp_get_strings,
1579 .get_ethtool_stats = cp_get_ethtool_stats,
Philip Craig722fdb32006-06-21 11:33:27 +10001580 .get_eeprom_len = cp_get_eeprom_len,
1581 .get_eeprom = cp_get_eeprom,
1582 .set_eeprom = cp_set_eeprom,
Rick Jones1d0861a2011-10-07 06:42:21 +00001583 .get_ringparam = cp_get_ringparam,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584};
1585
1586static int cp_ioctl (struct net_device *dev, struct ifreq *rq, int cmd)
1587{
1588 struct cp_private *cp = netdev_priv(dev);
1589 int rc;
1590 unsigned long flags;
1591
1592 if (!netif_running(dev))
1593 return -EINVAL;
1594
1595 spin_lock_irqsave(&cp->lock, flags);
1596 rc = generic_mii_ioctl(&cp->mii_if, if_mii(rq), cmd, NULL);
1597 spin_unlock_irqrestore(&cp->lock, flags);
1598 return rc;
1599}
1600
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001601static int cp_set_mac_address(struct net_device *dev, void *p)
1602{
1603 struct cp_private *cp = netdev_priv(dev);
1604 struct sockaddr *addr = p;
1605
1606 if (!is_valid_ether_addr(addr->sa_data))
1607 return -EADDRNOTAVAIL;
1608
1609 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1610
1611 spin_lock_irq(&cp->lock);
1612
1613 cpw8_f(Cfg9346, Cfg9346_Unlock);
1614 cpw32_f(MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1615 cpw32_f(MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
1616 cpw8_f(Cfg9346, Cfg9346_Lock);
1617
1618 spin_unlock_irq(&cp->lock);
1619
1620 return 0;
1621}
1622
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623/* Serial EEPROM section. */
1624
1625/* EEPROM_Ctrl bits. */
1626#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1627#define EE_CS 0x08 /* EEPROM chip select. */
1628#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1629#define EE_WRITE_0 0x00
1630#define EE_WRITE_1 0x02
1631#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1632#define EE_ENB (0x80 | EE_CS)
1633
1634/* Delay between EEPROM clock transitions.
1635 No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1636 */
1637
Jason Wang7d03f5a2011-12-30 23:44:33 +00001638#define eeprom_delay() readb(ee_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639
1640/* The EEPROM commands include the alway-set leading bit. */
Philip Craig722fdb32006-06-21 11:33:27 +10001641#define EE_EXTEND_CMD (4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642#define EE_WRITE_CMD (5)
1643#define EE_READ_CMD (6)
1644#define EE_ERASE_CMD (7)
1645
Philip Craig722fdb32006-06-21 11:33:27 +10001646#define EE_EWDS_ADDR (0)
1647#define EE_WRAL_ADDR (1)
1648#define EE_ERAL_ADDR (2)
1649#define EE_EWEN_ADDR (3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
Philip Craig722fdb32006-06-21 11:33:27 +10001651#define CP_EEPROM_MAGIC PCI_DEVICE_ID_REALTEK_8139
1652
1653static void eeprom_cmd_start(void __iomem *ee_addr)
1654{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655 writeb (EE_ENB & ~EE_CS, ee_addr);
1656 writeb (EE_ENB, ee_addr);
1657 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001658}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
Philip Craig722fdb32006-06-21 11:33:27 +10001660static void eeprom_cmd(void __iomem *ee_addr, int cmd, int cmd_len)
1661{
1662 int i;
1663
1664 /* Shift the command bits out. */
1665 for (i = cmd_len - 1; i >= 0; i--) {
1666 int dataval = (cmd & (1 << i)) ? EE_DATA_WRITE : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 writeb (EE_ENB | dataval, ee_addr);
1668 eeprom_delay ();
1669 writeb (EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
1670 eeprom_delay ();
1671 }
1672 writeb (EE_ENB, ee_addr);
1673 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001674}
1675
1676static void eeprom_cmd_end(void __iomem *ee_addr)
1677{
1678 writeb (~EE_CS, ee_addr);
1679 eeprom_delay ();
1680}
1681
1682static void eeprom_extend_cmd(void __iomem *ee_addr, int extend_cmd,
1683 int addr_len)
1684{
1685 int cmd = (EE_EXTEND_CMD << addr_len) | (extend_cmd << (addr_len - 2));
1686
1687 eeprom_cmd_start(ee_addr);
1688 eeprom_cmd(ee_addr, cmd, 3 + addr_len);
1689 eeprom_cmd_end(ee_addr);
1690}
1691
1692static u16 read_eeprom (void __iomem *ioaddr, int location, int addr_len)
1693{
1694 int i;
1695 u16 retval = 0;
1696 void __iomem *ee_addr = ioaddr + Cfg9346;
1697 int read_cmd = location | (EE_READ_CMD << addr_len);
1698
1699 eeprom_cmd_start(ee_addr);
1700 eeprom_cmd(ee_addr, read_cmd, 3 + addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701
1702 for (i = 16; i > 0; i--) {
1703 writeb (EE_ENB | EE_SHIFT_CLK, ee_addr);
1704 eeprom_delay ();
1705 retval =
1706 (retval << 1) | ((readb (ee_addr) & EE_DATA_READ) ? 1 :
1707 0);
1708 writeb (EE_ENB, ee_addr);
1709 eeprom_delay ();
1710 }
1711
Philip Craig722fdb32006-06-21 11:33:27 +10001712 eeprom_cmd_end(ee_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713
1714 return retval;
1715}
1716
Philip Craig722fdb32006-06-21 11:33:27 +10001717static void write_eeprom(void __iomem *ioaddr, int location, u16 val,
1718 int addr_len)
1719{
1720 int i;
1721 void __iomem *ee_addr = ioaddr + Cfg9346;
1722 int write_cmd = location | (EE_WRITE_CMD << addr_len);
1723
1724 eeprom_extend_cmd(ee_addr, EE_EWEN_ADDR, addr_len);
1725
1726 eeprom_cmd_start(ee_addr);
1727 eeprom_cmd(ee_addr, write_cmd, 3 + addr_len);
1728 eeprom_cmd(ee_addr, val, 16);
1729 eeprom_cmd_end(ee_addr);
1730
1731 eeprom_cmd_start(ee_addr);
1732 for (i = 0; i < 20000; i++)
1733 if (readb(ee_addr) & EE_DATA_READ)
1734 break;
1735 eeprom_cmd_end(ee_addr);
1736
1737 eeprom_extend_cmd(ee_addr, EE_EWDS_ADDR, addr_len);
1738}
1739
1740static int cp_get_eeprom_len(struct net_device *dev)
1741{
1742 struct cp_private *cp = netdev_priv(dev);
1743 int size;
1744
1745 spin_lock_irq(&cp->lock);
1746 size = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 256 : 128;
1747 spin_unlock_irq(&cp->lock);
1748
1749 return size;
1750}
1751
1752static int cp_get_eeprom(struct net_device *dev,
1753 struct ethtool_eeprom *eeprom, u8 *data)
1754{
1755 struct cp_private *cp = netdev_priv(dev);
1756 unsigned int addr_len;
1757 u16 val;
1758 u32 offset = eeprom->offset >> 1;
1759 u32 len = eeprom->len;
1760 u32 i = 0;
1761
1762 eeprom->magic = CP_EEPROM_MAGIC;
1763
1764 spin_lock_irq(&cp->lock);
1765
1766 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1767
1768 if (eeprom->offset & 1) {
1769 val = read_eeprom(cp->regs, offset, addr_len);
1770 data[i++] = (u8)(val >> 8);
1771 offset++;
1772 }
1773
1774 while (i < len - 1) {
1775 val = read_eeprom(cp->regs, offset, addr_len);
1776 data[i++] = (u8)val;
1777 data[i++] = (u8)(val >> 8);
1778 offset++;
1779 }
1780
1781 if (i < len) {
1782 val = read_eeprom(cp->regs, offset, addr_len);
1783 data[i] = (u8)val;
1784 }
1785
1786 spin_unlock_irq(&cp->lock);
1787 return 0;
1788}
1789
1790static int cp_set_eeprom(struct net_device *dev,
1791 struct ethtool_eeprom *eeprom, u8 *data)
1792{
1793 struct cp_private *cp = netdev_priv(dev);
1794 unsigned int addr_len;
1795 u16 val;
1796 u32 offset = eeprom->offset >> 1;
1797 u32 len = eeprom->len;
1798 u32 i = 0;
1799
1800 if (eeprom->magic != CP_EEPROM_MAGIC)
1801 return -EINVAL;
1802
1803 spin_lock_irq(&cp->lock);
1804
1805 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1806
1807 if (eeprom->offset & 1) {
1808 val = read_eeprom(cp->regs, offset, addr_len) & 0xff;
1809 val |= (u16)data[i++] << 8;
1810 write_eeprom(cp->regs, offset, val, addr_len);
1811 offset++;
1812 }
1813
1814 while (i < len - 1) {
1815 val = (u16)data[i++];
1816 val |= (u16)data[i++] << 8;
1817 write_eeprom(cp->regs, offset, val, addr_len);
1818 offset++;
1819 }
1820
1821 if (i < len) {
1822 val = read_eeprom(cp->regs, offset, addr_len) & 0xff00;
1823 val |= (u16)data[i];
1824 write_eeprom(cp->regs, offset, val, addr_len);
1825 }
1826
1827 spin_unlock_irq(&cp->lock);
1828 return 0;
1829}
1830
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831/* Put the board into D3cold state and wait for WakeUp signal */
1832static void cp_set_d3_state (struct cp_private *cp)
1833{
1834 pci_enable_wake (cp->pdev, 0, 1); /* Enable PME# generation */
1835 pci_set_power_state (cp->pdev, PCI_D3hot);
1836}
1837
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001838static const struct net_device_ops cp_netdev_ops = {
1839 .ndo_open = cp_open,
1840 .ndo_stop = cp_close,
1841 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001842 .ndo_set_mac_address = cp_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001843 .ndo_set_rx_mode = cp_set_rx_mode,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001844 .ndo_get_stats = cp_get_stats,
1845 .ndo_do_ioctl = cp_ioctl,
Stephen Hemminger00829822008-11-20 20:14:53 -08001846 .ndo_start_xmit = cp_start_xmit,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001847 .ndo_tx_timeout = cp_tx_timeout,
Michał Mirosław044a8902011-04-09 00:58:18 +00001848 .ndo_set_features = cp_set_features,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001849#ifdef BROKEN
1850 .ndo_change_mtu = cp_change_mtu,
1851#endif
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +00001852
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001853#ifdef CONFIG_NET_POLL_CONTROLLER
1854 .ndo_poll_controller = cp_poll_controller,
1855#endif
1856};
1857
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858static int cp_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1859{
1860 struct net_device *dev;
1861 struct cp_private *cp;
1862 int rc;
1863 void __iomem *regs;
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001864 resource_size_t pciaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 unsigned int addr_len, i, pci_using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
1867#ifndef MODULE
1868 static int version_printed;
1869 if (version_printed++ == 0)
Alexander Beregalovb93d5842009-05-26 12:35:27 +00001870 pr_info("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871#endif
1872
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
Auke Kok44c10132007-06-08 15:46:36 -07001874 pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pdev->revision < 0x20) {
Stephen Hemmingerde4549c2008-10-21 18:04:27 -07001875 dev_info(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001876 "This (id %04x:%04x rev %02x) is not an 8139C+ compatible chip, use 8139too\n",
1877 pdev->vendor, pdev->device, pdev->revision);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 return -ENODEV;
1879 }
1880
1881 dev = alloc_etherdev(sizeof(struct cp_private));
1882 if (!dev)
1883 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 SET_NETDEV_DEV(dev, &pdev->dev);
1885
1886 cp = netdev_priv(dev);
1887 cp->pdev = pdev;
1888 cp->dev = dev;
1889 cp->msg_enable = (debug < 0 ? CP_DEF_MSG_ENABLE : debug);
1890 spin_lock_init (&cp->lock);
1891 cp->mii_if.dev = dev;
1892 cp->mii_if.mdio_read = mdio_read;
1893 cp->mii_if.mdio_write = mdio_write;
1894 cp->mii_if.phy_id = CP_INTERNAL_PHY;
1895 cp->mii_if.phy_id_mask = 0x1f;
1896 cp->mii_if.reg_num_mask = 0x1f;
1897 cp_set_rxbufsize(cp);
1898
1899 rc = pci_enable_device(pdev);
1900 if (rc)
1901 goto err_out_free;
1902
1903 rc = pci_set_mwi(pdev);
1904 if (rc)
1905 goto err_out_disable;
1906
1907 rc = pci_request_regions(pdev, DRV_NAME);
1908 if (rc)
1909 goto err_out_mwi;
1910
1911 pciaddr = pci_resource_start(pdev, 1);
1912 if (!pciaddr) {
1913 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001914 dev_err(&pdev->dev, "no MMIO resource\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915 goto err_out_res;
1916 }
1917 if (pci_resource_len(pdev, 1) < CP_REGS_SIZE) {
1918 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001919 dev_err(&pdev->dev, "MMIO resource (%llx) too small\n",
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001920 (unsigned long long)pci_resource_len(pdev, 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 goto err_out_res;
1922 }
1923
1924 /* Configure DMA attributes. */
1925 if ((sizeof(dma_addr_t) > 4) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07001926 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) &&
1927 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 pci_using_dac = 1;
1929 } else {
1930 pci_using_dac = 0;
1931
Yang Hongyang284901a2009-04-06 19:01:15 -07001932 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001934 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001935 "No usable DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936 goto err_out_res;
1937 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001938 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001940 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001941 "No usable consistent DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 goto err_out_res;
1943 }
1944 }
1945
1946 cp->cpcmd = (pci_using_dac ? PCIDAC : 0) |
1947 PCIMulRW | RxChkSum | CpRxOn | CpTxOn;
1948
Michał Mirosław044a8902011-04-09 00:58:18 +00001949 dev->features |= NETIF_F_RXCSUM;
1950 dev->hw_features |= NETIF_F_RXCSUM;
1951
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 regs = ioremap(pciaddr, CP_REGS_SIZE);
1953 if (!regs) {
1954 rc = -EIO;
Andrew Morton4626dd42006-07-06 23:58:26 -07001955 dev_err(&pdev->dev, "Cannot map PCI MMIO (%Lx@%Lx)\n",
Joe Perchesb4f18b32010-02-17 15:01:48 +00001956 (unsigned long long)pci_resource_len(pdev, 1),
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001957 (unsigned long long)pciaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 goto err_out_res;
1959 }
1960 dev->base_addr = (unsigned long) regs;
1961 cp->regs = regs;
1962
1963 cp_stop_hw(cp);
1964
1965 /* read MAC address from EEPROM */
1966 addr_len = read_eeprom (regs, 0, 8) == 0x8129 ? 8 : 6;
1967 for (i = 0; i < 3; i++)
Al Viro03233b92007-08-23 02:31:17 +01001968 ((__le16 *) (dev->dev_addr))[i] =
1969 cpu_to_le16(read_eeprom (regs, i + 7, addr_len));
John W. Linvillebb0ce602005-09-12 10:48:54 -04001970 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001972 dev->netdev_ops = &cp_netdev_ops;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001973 netif_napi_add(dev, &cp->napi, cp_rx_poll, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 dev->ethtool_ops = &cp_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 dev->watchdog_timeo = TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
1979 if (pci_using_dac)
1980 dev->features |= NETIF_F_HIGHDMA;
1981
Michał Mirosław044a8902011-04-09 00:58:18 +00001982 /* disabled by default until verified */
françois romieu6864ddb2011-07-15 00:21:44 +00001983 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1984 NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1985 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1986 NETIF_F_HIGHDMA;
Jeff Garzikfcec3452005-05-12 19:28:49 -04001987
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 dev->irq = pdev->irq;
1989
1990 rc = register_netdev(dev);
1991 if (rc)
1992 goto err_out_iomap;
1993
Joe Perchesb4f18b32010-02-17 15:01:48 +00001994 netdev_info(dev, "RTL-8139C+ at 0x%lx, %pM, IRQ %d\n",
1995 dev->base_addr, dev->dev_addr, dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996
1997 pci_set_drvdata(pdev, dev);
1998
1999 /* enable busmastering and memory-write-invalidate */
2000 pci_set_master(pdev);
2001
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002002 if (cp->wol_enabled)
2003 cp_set_d3_state (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004
2005 return 0;
2006
2007err_out_iomap:
2008 iounmap(regs);
2009err_out_res:
2010 pci_release_regions(pdev);
2011err_out_mwi:
2012 pci_clear_mwi(pdev);
2013err_out_disable:
2014 pci_disable_device(pdev);
2015err_out_free:
2016 free_netdev(dev);
2017 return rc;
2018}
2019
2020static void cp_remove_one (struct pci_dev *pdev)
2021{
2022 struct net_device *dev = pci_get_drvdata(pdev);
2023 struct cp_private *cp = netdev_priv(dev);
2024
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 unregister_netdev(dev);
2026 iounmap(cp->regs);
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002027 if (cp->wol_enabled)
2028 pci_set_power_state (pdev, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 pci_release_regions(pdev);
2030 pci_clear_mwi(pdev);
2031 pci_disable_device(pdev);
2032 pci_set_drvdata(pdev, NULL);
2033 free_netdev(dev);
2034}
2035
2036#ifdef CONFIG_PM
Pavel Machek05adc3b2005-04-16 15:25:25 -07002037static int cp_suspend (struct pci_dev *pdev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038{
François Romieu7668a492006-08-15 20:10:57 +02002039 struct net_device *dev = pci_get_drvdata(pdev);
2040 struct cp_private *cp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041 unsigned long flags;
2042
François Romieu7668a492006-08-15 20:10:57 +02002043 if (!netif_running(dev))
2044 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 netif_device_detach (dev);
2047 netif_stop_queue (dev);
2048
2049 spin_lock_irqsave (&cp->lock, flags);
2050
2051 /* Disable Rx and Tx */
2052 cpw16 (IntrMask, 0);
2053 cpw8 (Cmd, cpr8 (Cmd) & (~RxOn | ~TxOn));
2054
2055 spin_unlock_irqrestore (&cp->lock, flags);
2056
Francois Romieu576cfa92006-02-27 23:15:06 +01002057 pci_save_state(pdev);
2058 pci_enable_wake(pdev, pci_choose_state(pdev, state), cp->wol_enabled);
2059 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060
2061 return 0;
2062}
2063
2064static int cp_resume (struct pci_dev *pdev)
2065{
Francois Romieu576cfa92006-02-27 23:15:06 +01002066 struct net_device *dev = pci_get_drvdata (pdev);
2067 struct cp_private *cp = netdev_priv(dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002068 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
Francois Romieu576cfa92006-02-27 23:15:06 +01002070 if (!netif_running(dev))
2071 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072
2073 netif_device_attach (dev);
Francois Romieu576cfa92006-02-27 23:15:06 +01002074
2075 pci_set_power_state(pdev, PCI_D0);
2076 pci_restore_state(pdev);
2077 pci_enable_wake(pdev, PCI_D0, 0);
2078
2079 /* FIXME: sh*t may happen if the Rx ring buffer is depleted */
2080 cp_init_rings_index (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 cp_init_hw (cp);
Jason Wanga8c9cb12012-04-11 22:10:54 +00002082 cp_enable_irq(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 netif_start_queue (dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002084
2085 spin_lock_irqsave (&cp->lock, flags);
2086
Richard Knutsson2501f842007-05-19 22:26:40 +02002087 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002088
2089 spin_unlock_irqrestore (&cp->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002090
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091 return 0;
2092}
2093#endif /* CONFIG_PM */
2094
2095static struct pci_driver cp_driver = {
2096 .name = DRV_NAME,
2097 .id_table = cp_pci_tbl,
2098 .probe = cp_init_one,
2099 .remove = cp_remove_one,
2100#ifdef CONFIG_PM
2101 .resume = cp_resume,
2102 .suspend = cp_suspend,
2103#endif
2104};
2105
2106static int __init cp_init (void)
2107{
2108#ifdef MODULE
Alexander Beregalovb93d5842009-05-26 12:35:27 +00002109 pr_info("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110#endif
Jeff Garzik29917622006-08-19 17:48:59 -04002111 return pci_register_driver(&cp_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112}
2113
2114static void __exit cp_exit (void)
2115{
2116 pci_unregister_driver (&cp_driver);
2117}
2118
2119module_init(cp_init);
2120module_exit(cp_exit);