blob: b03f137a1b88ad1aa004813e9128b462f7b9e56a [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
20#include <asm/clkdev.h>
21#include <linux/msm_kgsl.h>
22#include <linux/android_pmem.h>
23#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053024#include <mach/dma.h>
25#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <mach/msm_hsusb.h>
29#include <mach/msm_sps.h>
30#include <mach/rpm.h>
31#include <mach/msm_bus_board.h>
32#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070033#include <mach/msm_smd.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070034#include <sound/msm-dai-q6.h>
35#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030036#include <mach/msm_tsif.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include "clock.h"
38#include "devices.h"
39#include "devices-msm8x60.h"
40#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070041#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060042#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060043#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070044#include "pil-q6v4.h"
45#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070046#include <mach/msm_dcvs.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070047
48#ifdef CONFIG_MSM_MPM
49#include "mpm.h"
50#endif
51#ifdef CONFIG_MSM_DSPS
52#include <mach/msm_dsps.h>
53#endif
54
55
56/* Address of GSBI blocks */
57#define MSM_GSBI1_PHYS 0x16000000
58#define MSM_GSBI2_PHYS 0x16100000
59#define MSM_GSBI3_PHYS 0x16200000
60#define MSM_GSBI4_PHYS 0x16300000
61#define MSM_GSBI5_PHYS 0x16400000
62#define MSM_GSBI6_PHYS 0x16500000
63#define MSM_GSBI7_PHYS 0x16600000
64#define MSM_GSBI8_PHYS 0x1A000000
65#define MSM_GSBI9_PHYS 0x1A100000
66#define MSM_GSBI10_PHYS 0x1A200000
67#define MSM_GSBI11_PHYS 0x12440000
68#define MSM_GSBI12_PHYS 0x12480000
69
70#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
71#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053072#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070073
74/* GSBI QUP devices */
75#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
76#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
77#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
78#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
79#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
80#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
81#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
82#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
83#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
84#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
85#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
86#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
87#define MSM_QUP_SIZE SZ_4K
88
89#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
90#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
91#define MSM_PMIC_SSBI_SIZE SZ_4K
92
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -070093#define MSM8960_HSUSB_PHYS 0x12500000
94#define MSM8960_HSUSB_SIZE SZ_4K
95
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096static struct resource resources_otg[] = {
97 {
98 .start = MSM8960_HSUSB_PHYS,
99 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
100 .flags = IORESOURCE_MEM,
101 },
102 {
103 .start = USB1_HS_IRQ,
104 .end = USB1_HS_IRQ,
105 .flags = IORESOURCE_IRQ,
106 },
107};
108
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700109struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700110 .name = "msm_otg",
111 .id = -1,
112 .num_resources = ARRAY_SIZE(resources_otg),
113 .resource = resources_otg,
114 .dev = {
115 .coherent_dma_mask = 0xffffffff,
116 },
117};
118
119static struct resource resources_hsusb[] = {
120 {
121 .start = MSM8960_HSUSB_PHYS,
122 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
123 .flags = IORESOURCE_MEM,
124 },
125 {
126 .start = USB1_HS_IRQ,
127 .end = USB1_HS_IRQ,
128 .flags = IORESOURCE_IRQ,
129 },
130};
131
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700132struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700133 .name = "msm_hsusb",
134 .id = -1,
135 .num_resources = ARRAY_SIZE(resources_hsusb),
136 .resource = resources_hsusb,
137 .dev = {
138 .coherent_dma_mask = 0xffffffff,
139 },
140};
141
142static struct resource resources_hsusb_host[] = {
143 {
144 .start = MSM8960_HSUSB_PHYS,
145 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
146 .flags = IORESOURCE_MEM,
147 },
148 {
149 .start = USB1_HS_IRQ,
150 .end = USB1_HS_IRQ,
151 .flags = IORESOURCE_IRQ,
152 },
153};
154
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530155static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700156struct platform_device msm_device_hsusb_host = {
157 .name = "msm_hsusb_host",
158 .id = -1,
159 .num_resources = ARRAY_SIZE(resources_hsusb_host),
160 .resource = resources_hsusb_host,
161 .dev = {
162 .dma_mask = &dma_mask,
163 .coherent_dma_mask = 0xffffffff,
164 },
165};
166
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530167static struct resource resources_hsic_host[] = {
168 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700169 .start = 0x12520000,
170 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530171 .flags = IORESOURCE_MEM,
172 },
173 {
174 .start = USB_HSIC_IRQ,
175 .end = USB_HSIC_IRQ,
176 .flags = IORESOURCE_IRQ,
177 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800178 {
179 .start = MSM_GPIO_TO_INT(69),
180 .end = MSM_GPIO_TO_INT(69),
181 .name = "peripheral_status_irq",
182 .flags = IORESOURCE_IRQ,
183 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530184};
185
186struct platform_device msm_device_hsic_host = {
187 .name = "msm_hsic_host",
188 .id = -1,
189 .num_resources = ARRAY_SIZE(resources_hsic_host),
190 .resource = resources_hsic_host,
191 .dev = {
192 .dma_mask = &dma_mask,
193 .coherent_dma_mask = DMA_BIT_MASK(32),
194 },
195};
196
Mona Hossain11c03ac2011-10-26 12:42:10 -0700197#define SHARED_IMEM_TZ_BASE 0x2a03f720
198static struct resource tzlog_resources[] = {
199 {
200 .start = SHARED_IMEM_TZ_BASE,
201 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
202 .flags = IORESOURCE_MEM,
203 },
204};
205
206struct platform_device msm_device_tz_log = {
207 .name = "tz_log",
208 .id = 0,
209 .num_resources = ARRAY_SIZE(tzlog_resources),
210 .resource = tzlog_resources,
211};
212
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700213static struct resource resources_uart_gsbi2[] = {
214 {
215 .start = MSM8960_GSBI2_UARTDM_IRQ,
216 .end = MSM8960_GSBI2_UARTDM_IRQ,
217 .flags = IORESOURCE_IRQ,
218 },
219 {
220 .start = MSM_UART2DM_PHYS,
221 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
222 .name = "uartdm_resource",
223 .flags = IORESOURCE_MEM,
224 },
225 {
226 .start = MSM_GSBI2_PHYS,
227 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
228 .name = "gsbi_resource",
229 .flags = IORESOURCE_MEM,
230 },
231};
232
233struct platform_device msm8960_device_uart_gsbi2 = {
234 .name = "msm_serial_hsl",
235 .id = 0,
236 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
237 .resource = resources_uart_gsbi2,
238};
Mayank Rana9f51f582011-08-04 18:35:59 +0530239/* GSBI 6 used into UARTDM Mode */
240static struct resource msm_uart_dm6_resources[] = {
241 {
242 .start = MSM_UART6DM_PHYS,
243 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
244 .name = "uartdm_resource",
245 .flags = IORESOURCE_MEM,
246 },
247 {
248 .start = GSBI6_UARTDM_IRQ,
249 .end = GSBI6_UARTDM_IRQ,
250 .flags = IORESOURCE_IRQ,
251 },
252 {
253 .start = MSM_GSBI6_PHYS,
254 .end = MSM_GSBI6_PHYS + 4 - 1,
255 .name = "gsbi_resource",
256 .flags = IORESOURCE_MEM,
257 },
258 {
259 .start = DMOV_HSUART_GSBI6_TX_CHAN,
260 .end = DMOV_HSUART_GSBI6_RX_CHAN,
261 .name = "uartdm_channels",
262 .flags = IORESOURCE_DMA,
263 },
264 {
265 .start = DMOV_HSUART_GSBI6_TX_CRCI,
266 .end = DMOV_HSUART_GSBI6_RX_CRCI,
267 .name = "uartdm_crci",
268 .flags = IORESOURCE_DMA,
269 },
270};
271static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
272struct platform_device msm_device_uart_dm6 = {
273 .name = "msm_serial_hs",
274 .id = 0,
275 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
276 .resource = msm_uart_dm6_resources,
277 .dev = {
278 .dma_mask = &msm_uart_dm6_dma_mask,
279 .coherent_dma_mask = DMA_BIT_MASK(32),
280 },
281};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700282
283static struct resource resources_uart_gsbi5[] = {
284 {
285 .start = GSBI5_UARTDM_IRQ,
286 .end = GSBI5_UARTDM_IRQ,
287 .flags = IORESOURCE_IRQ,
288 },
289 {
290 .start = MSM_UART5DM_PHYS,
291 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
292 .name = "uartdm_resource",
293 .flags = IORESOURCE_MEM,
294 },
295 {
296 .start = MSM_GSBI5_PHYS,
297 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
298 .name = "gsbi_resource",
299 .flags = IORESOURCE_MEM,
300 },
301};
302
303struct platform_device msm8960_device_uart_gsbi5 = {
304 .name = "msm_serial_hsl",
305 .id = 0,
306 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
307 .resource = resources_uart_gsbi5,
308};
309/* MSM Video core device */
310#ifdef CONFIG_MSM_BUS_SCALING
311static struct msm_bus_vectors vidc_init_vectors[] = {
312 {
313 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
314 .dst = MSM_BUS_SLAVE_EBI_CH0,
315 .ab = 0,
316 .ib = 0,
317 },
318 {
319 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
320 .dst = MSM_BUS_SLAVE_EBI_CH0,
321 .ab = 0,
322 .ib = 0,
323 },
324 {
325 .src = MSM_BUS_MASTER_AMPSS_M0,
326 .dst = MSM_BUS_SLAVE_EBI_CH0,
327 .ab = 0,
328 .ib = 0,
329 },
330 {
331 .src = MSM_BUS_MASTER_AMPSS_M0,
332 .dst = MSM_BUS_SLAVE_EBI_CH0,
333 .ab = 0,
334 .ib = 0,
335 },
336};
337static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
338 {
339 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
340 .dst = MSM_BUS_SLAVE_EBI_CH0,
341 .ab = 54525952,
342 .ib = 436207616,
343 },
344 {
345 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
346 .dst = MSM_BUS_SLAVE_EBI_CH0,
347 .ab = 72351744,
348 .ib = 289406976,
349 },
350 {
351 .src = MSM_BUS_MASTER_AMPSS_M0,
352 .dst = MSM_BUS_SLAVE_EBI_CH0,
353 .ab = 500000,
354 .ib = 1000000,
355 },
356 {
357 .src = MSM_BUS_MASTER_AMPSS_M0,
358 .dst = MSM_BUS_SLAVE_EBI_CH0,
359 .ab = 500000,
360 .ib = 1000000,
361 },
362};
363static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
364 {
365 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
366 .dst = MSM_BUS_SLAVE_EBI_CH0,
367 .ab = 40894464,
368 .ib = 327155712,
369 },
370 {
371 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
372 .dst = MSM_BUS_SLAVE_EBI_CH0,
373 .ab = 48234496,
374 .ib = 192937984,
375 },
376 {
377 .src = MSM_BUS_MASTER_AMPSS_M0,
378 .dst = MSM_BUS_SLAVE_EBI_CH0,
379 .ab = 500000,
380 .ib = 2000000,
381 },
382 {
383 .src = MSM_BUS_MASTER_AMPSS_M0,
384 .dst = MSM_BUS_SLAVE_EBI_CH0,
385 .ab = 500000,
386 .ib = 2000000,
387 },
388};
389static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
390 {
391 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
392 .dst = MSM_BUS_SLAVE_EBI_CH0,
393 .ab = 163577856,
394 .ib = 1308622848,
395 },
396 {
397 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
398 .dst = MSM_BUS_SLAVE_EBI_CH0,
399 .ab = 219152384,
400 .ib = 876609536,
401 },
402 {
403 .src = MSM_BUS_MASTER_AMPSS_M0,
404 .dst = MSM_BUS_SLAVE_EBI_CH0,
405 .ab = 1750000,
406 .ib = 3500000,
407 },
408 {
409 .src = MSM_BUS_MASTER_AMPSS_M0,
410 .dst = MSM_BUS_SLAVE_EBI_CH0,
411 .ab = 1750000,
412 .ib = 3500000,
413 },
414};
415static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
416 {
417 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
418 .dst = MSM_BUS_SLAVE_EBI_CH0,
419 .ab = 121634816,
420 .ib = 973078528,
421 },
422 {
423 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
424 .dst = MSM_BUS_SLAVE_EBI_CH0,
425 .ab = 155189248,
426 .ib = 620756992,
427 },
428 {
429 .src = MSM_BUS_MASTER_AMPSS_M0,
430 .dst = MSM_BUS_SLAVE_EBI_CH0,
431 .ab = 1750000,
432 .ib = 7000000,
433 },
434 {
435 .src = MSM_BUS_MASTER_AMPSS_M0,
436 .dst = MSM_BUS_SLAVE_EBI_CH0,
437 .ab = 1750000,
438 .ib = 7000000,
439 },
440};
441static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
442 {
443 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
444 .dst = MSM_BUS_SLAVE_EBI_CH0,
445 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700446 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700447 },
448 {
449 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
450 .dst = MSM_BUS_SLAVE_EBI_CH0,
451 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700452 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700453 },
454 {
455 .src = MSM_BUS_MASTER_AMPSS_M0,
456 .dst = MSM_BUS_SLAVE_EBI_CH0,
457 .ab = 2500000,
458 .ib = 5000000,
459 },
460 {
461 .src = MSM_BUS_MASTER_AMPSS_M0,
462 .dst = MSM_BUS_SLAVE_EBI_CH0,
463 .ab = 2500000,
464 .ib = 5000000,
465 },
466};
467static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
468 {
469 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
470 .dst = MSM_BUS_SLAVE_EBI_CH0,
471 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700472 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700473 },
474 {
475 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
476 .dst = MSM_BUS_SLAVE_EBI_CH0,
477 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700478 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700479 },
480 {
481 .src = MSM_BUS_MASTER_AMPSS_M0,
482 .dst = MSM_BUS_SLAVE_EBI_CH0,
483 .ab = 2500000,
484 .ib = 700000000,
485 },
486 {
487 .src = MSM_BUS_MASTER_AMPSS_M0,
488 .dst = MSM_BUS_SLAVE_EBI_CH0,
489 .ab = 2500000,
490 .ib = 10000000,
491 },
492};
493
494static struct msm_bus_paths vidc_bus_client_config[] = {
495 {
496 ARRAY_SIZE(vidc_init_vectors),
497 vidc_init_vectors,
498 },
499 {
500 ARRAY_SIZE(vidc_venc_vga_vectors),
501 vidc_venc_vga_vectors,
502 },
503 {
504 ARRAY_SIZE(vidc_vdec_vga_vectors),
505 vidc_vdec_vga_vectors,
506 },
507 {
508 ARRAY_SIZE(vidc_venc_720p_vectors),
509 vidc_venc_720p_vectors,
510 },
511 {
512 ARRAY_SIZE(vidc_vdec_720p_vectors),
513 vidc_vdec_720p_vectors,
514 },
515 {
516 ARRAY_SIZE(vidc_venc_1080p_vectors),
517 vidc_venc_1080p_vectors,
518 },
519 {
520 ARRAY_SIZE(vidc_vdec_1080p_vectors),
521 vidc_vdec_1080p_vectors,
522 },
523};
524
525static struct msm_bus_scale_pdata vidc_bus_client_data = {
526 vidc_bus_client_config,
527 ARRAY_SIZE(vidc_bus_client_config),
528 .name = "vidc",
529};
530#endif
531
Mona Hossain9c430e32011-07-27 11:04:47 -0700532#ifdef CONFIG_HW_RANDOM_MSM
533/* PRNG device */
534#define MSM_PRNG_PHYS 0x1A500000
535static struct resource rng_resources = {
536 .flags = IORESOURCE_MEM,
537 .start = MSM_PRNG_PHYS,
538 .end = MSM_PRNG_PHYS + SZ_512 - 1,
539};
540
541struct platform_device msm_device_rng = {
542 .name = "msm_rng",
543 .id = 0,
544 .num_resources = 1,
545 .resource = &rng_resources,
546};
547#endif
548
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700549#define MSM_VIDC_BASE_PHYS 0x04400000
550#define MSM_VIDC_BASE_SIZE 0x00100000
551
552static struct resource msm_device_vidc_resources[] = {
553 {
554 .start = MSM_VIDC_BASE_PHYS,
555 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
556 .flags = IORESOURCE_MEM,
557 },
558 {
559 .start = VCODEC_IRQ,
560 .end = VCODEC_IRQ,
561 .flags = IORESOURCE_IRQ,
562 },
563};
564
565struct msm_vidc_platform_data vidc_platform_data = {
566#ifdef CONFIG_MSM_BUS_SCALING
567 .vidc_bus_client_pdata = &vidc_bus_client_data,
568#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700569#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800570 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700571 .enable_ion = 1,
572#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800573 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700574 .enable_ion = 0,
575#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800576 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530577 .disable_fullhd = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700578};
579
580struct platform_device msm_device_vidc = {
581 .name = "msm_vidc",
582 .id = 0,
583 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
584 .resource = msm_device_vidc_resources,
585 .dev = {
586 .platform_data = &vidc_platform_data,
587 },
588};
589
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700590#define MSM_SDC1_BASE 0x12400000
591#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
592#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
593#define MSM_SDC2_BASE 0x12140000
594#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
595#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
596#define MSM_SDC2_BASE 0x12140000
597#define MSM_SDC3_BASE 0x12180000
598#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
599#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
600#define MSM_SDC4_BASE 0x121C0000
601#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
602#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
603#define MSM_SDC5_BASE 0x12200000
604#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
605#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
606
607static struct resource resources_sdc1[] = {
608 {
609 .name = "core_mem",
610 .flags = IORESOURCE_MEM,
611 .start = MSM_SDC1_BASE,
612 .end = MSM_SDC1_DML_BASE - 1,
613 },
614 {
615 .name = "core_irq",
616 .flags = IORESOURCE_IRQ,
617 .start = SDC1_IRQ_0,
618 .end = SDC1_IRQ_0
619 },
620#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
621 {
622 .name = "sdcc_dml_addr",
623 .start = MSM_SDC1_DML_BASE,
624 .end = MSM_SDC1_BAM_BASE - 1,
625 .flags = IORESOURCE_MEM,
626 },
627 {
628 .name = "sdcc_bam_addr",
629 .start = MSM_SDC1_BAM_BASE,
630 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
631 .flags = IORESOURCE_MEM,
632 },
633 {
634 .name = "sdcc_bam_irq",
635 .start = SDC1_BAM_IRQ,
636 .end = SDC1_BAM_IRQ,
637 .flags = IORESOURCE_IRQ,
638 },
639#endif
640};
641
642static struct resource resources_sdc2[] = {
643 {
644 .name = "core_mem",
645 .flags = IORESOURCE_MEM,
646 .start = MSM_SDC2_BASE,
647 .end = MSM_SDC2_DML_BASE - 1,
648 },
649 {
650 .name = "core_irq",
651 .flags = IORESOURCE_IRQ,
652 .start = SDC2_IRQ_0,
653 .end = SDC2_IRQ_0
654 },
655#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
656 {
657 .name = "sdcc_dml_addr",
658 .start = MSM_SDC2_DML_BASE,
659 .end = MSM_SDC2_BAM_BASE - 1,
660 .flags = IORESOURCE_MEM,
661 },
662 {
663 .name = "sdcc_bam_addr",
664 .start = MSM_SDC2_BAM_BASE,
665 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
666 .flags = IORESOURCE_MEM,
667 },
668 {
669 .name = "sdcc_bam_irq",
670 .start = SDC2_BAM_IRQ,
671 .end = SDC2_BAM_IRQ,
672 .flags = IORESOURCE_IRQ,
673 },
674#endif
675};
676
677static struct resource resources_sdc3[] = {
678 {
679 .name = "core_mem",
680 .flags = IORESOURCE_MEM,
681 .start = MSM_SDC3_BASE,
682 .end = MSM_SDC3_DML_BASE - 1,
683 },
684 {
685 .name = "core_irq",
686 .flags = IORESOURCE_IRQ,
687 .start = SDC3_IRQ_0,
688 .end = SDC3_IRQ_0
689 },
690#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
691 {
692 .name = "sdcc_dml_addr",
693 .start = MSM_SDC3_DML_BASE,
694 .end = MSM_SDC3_BAM_BASE - 1,
695 .flags = IORESOURCE_MEM,
696 },
697 {
698 .name = "sdcc_bam_addr",
699 .start = MSM_SDC3_BAM_BASE,
700 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
701 .flags = IORESOURCE_MEM,
702 },
703 {
704 .name = "sdcc_bam_irq",
705 .start = SDC3_BAM_IRQ,
706 .end = SDC3_BAM_IRQ,
707 .flags = IORESOURCE_IRQ,
708 },
709#endif
710};
711
712static struct resource resources_sdc4[] = {
713 {
714 .name = "core_mem",
715 .flags = IORESOURCE_MEM,
716 .start = MSM_SDC4_BASE,
717 .end = MSM_SDC4_DML_BASE - 1,
718 },
719 {
720 .name = "core_irq",
721 .flags = IORESOURCE_IRQ,
722 .start = SDC4_IRQ_0,
723 .end = SDC4_IRQ_0
724 },
725#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
726 {
727 .name = "sdcc_dml_addr",
728 .start = MSM_SDC4_DML_BASE,
729 .end = MSM_SDC4_BAM_BASE - 1,
730 .flags = IORESOURCE_MEM,
731 },
732 {
733 .name = "sdcc_bam_addr",
734 .start = MSM_SDC4_BAM_BASE,
735 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
736 .flags = IORESOURCE_MEM,
737 },
738 {
739 .name = "sdcc_bam_irq",
740 .start = SDC4_BAM_IRQ,
741 .end = SDC4_BAM_IRQ,
742 .flags = IORESOURCE_IRQ,
743 },
744#endif
745};
746
747static struct resource resources_sdc5[] = {
748 {
749 .name = "core_mem",
750 .flags = IORESOURCE_MEM,
751 .start = MSM_SDC5_BASE,
752 .end = MSM_SDC5_DML_BASE - 1,
753 },
754 {
755 .name = "core_irq",
756 .flags = IORESOURCE_IRQ,
757 .start = SDC5_IRQ_0,
758 .end = SDC5_IRQ_0
759 },
760#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
761 {
762 .name = "sdcc_dml_addr",
763 .start = MSM_SDC5_DML_BASE,
764 .end = MSM_SDC5_BAM_BASE - 1,
765 .flags = IORESOURCE_MEM,
766 },
767 {
768 .name = "sdcc_bam_addr",
769 .start = MSM_SDC5_BAM_BASE,
770 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
771 .flags = IORESOURCE_MEM,
772 },
773 {
774 .name = "sdcc_bam_irq",
775 .start = SDC5_BAM_IRQ,
776 .end = SDC5_BAM_IRQ,
777 .flags = IORESOURCE_IRQ,
778 },
779#endif
780};
781
782struct platform_device msm_device_sdc1 = {
783 .name = "msm_sdcc",
784 .id = 1,
785 .num_resources = ARRAY_SIZE(resources_sdc1),
786 .resource = resources_sdc1,
787 .dev = {
788 .coherent_dma_mask = 0xffffffff,
789 },
790};
791
792struct platform_device msm_device_sdc2 = {
793 .name = "msm_sdcc",
794 .id = 2,
795 .num_resources = ARRAY_SIZE(resources_sdc2),
796 .resource = resources_sdc2,
797 .dev = {
798 .coherent_dma_mask = 0xffffffff,
799 },
800};
801
802struct platform_device msm_device_sdc3 = {
803 .name = "msm_sdcc",
804 .id = 3,
805 .num_resources = ARRAY_SIZE(resources_sdc3),
806 .resource = resources_sdc3,
807 .dev = {
808 .coherent_dma_mask = 0xffffffff,
809 },
810};
811
812struct platform_device msm_device_sdc4 = {
813 .name = "msm_sdcc",
814 .id = 4,
815 .num_resources = ARRAY_SIZE(resources_sdc4),
816 .resource = resources_sdc4,
817 .dev = {
818 .coherent_dma_mask = 0xffffffff,
819 },
820};
821
822struct platform_device msm_device_sdc5 = {
823 .name = "msm_sdcc",
824 .id = 5,
825 .num_resources = ARRAY_SIZE(resources_sdc5),
826 .resource = resources_sdc5,
827 .dev = {
828 .coherent_dma_mask = 0xffffffff,
829 },
830};
831
Stephen Boydeb819882011-08-29 14:46:30 -0700832#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
833#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
834
835static struct resource msm_8960_q6_lpass_resources[] = {
836 {
837 .start = MSM_LPASS_QDSP6SS_PHYS,
838 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
839 .flags = IORESOURCE_MEM,
840 },
841};
842
843static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
844 .strap_tcm_base = 0x01460000,
845 .strap_ahb_upper = 0x00290000,
846 .strap_ahb_lower = 0x00000280,
847 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
848 .name = "q6",
849 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700850 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700851};
852
853struct platform_device msm_8960_q6_lpass = {
854 .name = "pil_qdsp6v4",
855 .id = 0,
856 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
857 .resource = msm_8960_q6_lpass_resources,
858 .dev.platform_data = &msm_8960_q6_lpass_data,
859};
860
861#define MSM_MSS_ENABLE_PHYS 0x08B00000
862#define MSM_FW_QDSP6SS_PHYS 0x08800000
863#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
864#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
865
866static struct resource msm_8960_q6_mss_fw_resources[] = {
867 {
868 .start = MSM_FW_QDSP6SS_PHYS,
869 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
870 .flags = IORESOURCE_MEM,
871 },
872 {
873 .start = MSM_MSS_ENABLE_PHYS,
874 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
875 .flags = IORESOURCE_MEM,
876 },
877};
878
879static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
880 .strap_tcm_base = 0x00400000,
881 .strap_ahb_upper = 0x00090000,
882 .strap_ahb_lower = 0x00000080,
883 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
884 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
885 .name = "modem_fw",
886 .depends = "q6",
887 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700888 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700889};
890
891struct platform_device msm_8960_q6_mss_fw = {
892 .name = "pil_qdsp6v4",
893 .id = 1,
894 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
895 .resource = msm_8960_q6_mss_fw_resources,
896 .dev.platform_data = &msm_8960_q6_mss_fw_data,
897};
898
899#define MSM_SW_QDSP6SS_PHYS 0x08900000
900#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
901#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
902
903static struct resource msm_8960_q6_mss_sw_resources[] = {
904 {
905 .start = MSM_SW_QDSP6SS_PHYS,
906 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
907 .flags = IORESOURCE_MEM,
908 },
909 {
910 .start = MSM_MSS_ENABLE_PHYS,
911 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
912 .flags = IORESOURCE_MEM,
913 },
914};
915
916static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
917 .strap_tcm_base = 0x00420000,
918 .strap_ahb_upper = 0x00090000,
919 .strap_ahb_lower = 0x00000080,
920 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
921 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
922 .name = "modem",
923 .depends = "modem_fw",
924 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700925 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700926};
927
928struct platform_device msm_8960_q6_mss_sw = {
929 .name = "pil_qdsp6v4",
930 .id = 2,
931 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
932 .resource = msm_8960_q6_mss_sw_resources,
933 .dev.platform_data = &msm_8960_q6_mss_sw_data,
934};
935
Stephen Boyd322a9922011-09-20 01:05:54 -0700936static struct resource msm_8960_riva_resources[] = {
937 {
938 .start = 0x03204000,
939 .end = 0x03204000 + SZ_256 - 1,
940 .flags = IORESOURCE_MEM,
941 },
942};
943
944struct platform_device msm_8960_riva = {
945 .name = "pil_riva",
946 .id = -1,
947 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
948 .resource = msm_8960_riva_resources,
949};
950
Stephen Boydd89eebe2011-09-28 23:28:11 -0700951struct platform_device msm_pil_tzapps = {
952 .name = "pil_tzapps",
953 .id = -1,
954};
955
Stephen Boyd25c4a0b2011-09-20 00:12:36 -0700956struct platform_device msm_pil_dsps = {
957 .name = "pil_dsps",
958 .id = -1,
959 .dev.platform_data = "dsps",
960};
961
Eric Holmberg023d25c2012-03-01 12:27:55 -0700962static struct resource smd_resource[] = {
963 {
964 .name = "a9_m2a_0",
965 .start = INT_A9_M2A_0,
966 .flags = IORESOURCE_IRQ,
967 },
968 {
969 .name = "a9_m2a_5",
970 .start = INT_A9_M2A_5,
971 .flags = IORESOURCE_IRQ,
972 },
973 {
974 .name = "adsp_a11",
975 .start = INT_ADSP_A11,
976 .flags = IORESOURCE_IRQ,
977 },
978 {
979 .name = "adsp_a11_smsm",
980 .start = INT_ADSP_A11_SMSM,
981 .flags = IORESOURCE_IRQ,
982 },
983 {
984 .name = "dsps_a11",
985 .start = INT_DSPS_A11,
986 .flags = IORESOURCE_IRQ,
987 },
988 {
989 .name = "dsps_a11_smsm",
990 .start = INT_DSPS_A11_SMSM,
991 .flags = IORESOURCE_IRQ,
992 },
993 {
994 .name = "wcnss_a11",
995 .start = INT_WCNSS_A11,
996 .flags = IORESOURCE_IRQ,
997 },
998 {
999 .name = "wcnss_a11_smsm",
1000 .start = INT_WCNSS_A11_SMSM,
1001 .flags = IORESOURCE_IRQ,
1002 },
1003};
1004
1005static struct smd_subsystem_config smd_config_list[] = {
1006 {
1007 .irq_config_id = SMD_MODEM,
1008 .subsys_name = "modem",
1009 .edge = SMD_APPS_MODEM,
1010
1011 .smd_int.irq_name = "a9_m2a_0",
1012 .smd_int.flags = IRQF_TRIGGER_RISING,
1013 .smd_int.irq_id = -1,
1014 .smd_int.device_name = "smd_dev",
1015 .smd_int.dev_id = 0,
1016 .smd_int.out_bit_pos = 1 << 3,
1017 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1018 .smd_int.out_offset = 0x8,
1019
1020 .smsm_int.irq_name = "a9_m2a_5",
1021 .smsm_int.flags = IRQF_TRIGGER_RISING,
1022 .smsm_int.irq_id = -1,
1023 .smsm_int.device_name = "smd_smsm",
1024 .smsm_int.dev_id = 0,
1025 .smsm_int.out_bit_pos = 1 << 4,
1026 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1027 .smsm_int.out_offset = 0x8,
1028 },
1029 {
1030 .irq_config_id = SMD_Q6,
1031 .subsys_name = "q6",
1032 .edge = SMD_APPS_QDSP,
1033
1034 .smd_int.irq_name = "adsp_a11",
1035 .smd_int.flags = IRQF_TRIGGER_RISING,
1036 .smd_int.irq_id = -1,
1037 .smd_int.device_name = "smd_dev",
1038 .smd_int.dev_id = 0,
1039 .smd_int.out_bit_pos = 1 << 15,
1040 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1041 .smd_int.out_offset = 0x8,
1042
1043 .smsm_int.irq_name = "adsp_a11_smsm",
1044 .smsm_int.flags = IRQF_TRIGGER_RISING,
1045 .smsm_int.irq_id = -1,
1046 .smsm_int.device_name = "smd_smsm",
1047 .smsm_int.dev_id = 0,
1048 .smsm_int.out_bit_pos = 1 << 14,
1049 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1050 .smsm_int.out_offset = 0x8,
1051 },
1052 {
1053 .irq_config_id = SMD_DSPS,
1054 .subsys_name = "dsps",
1055 .edge = SMD_APPS_DSPS,
1056
1057 .smd_int.irq_name = "dsps_a11",
1058 .smd_int.flags = IRQF_TRIGGER_RISING,
1059 .smd_int.irq_id = -1,
1060 .smd_int.device_name = "smd_dev",
1061 .smd_int.dev_id = 0,
1062 .smd_int.out_bit_pos = 1,
1063 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1064 .smd_int.out_offset = 0x4080,
1065
1066 .smsm_int.irq_name = "dsps_a11_smsm",
1067 .smsm_int.flags = IRQF_TRIGGER_RISING,
1068 .smsm_int.irq_id = -1,
1069 .smsm_int.device_name = "smd_smsm",
1070 .smsm_int.dev_id = 0,
1071 .smsm_int.out_bit_pos = 1,
1072 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1073 .smsm_int.out_offset = 0x4094,
1074 },
1075 {
1076 .irq_config_id = SMD_WCNSS,
1077 .subsys_name = "wcnss",
1078 .edge = SMD_APPS_WCNSS,
1079
1080 .smd_int.irq_name = "wcnss_a11",
1081 .smd_int.flags = IRQF_TRIGGER_RISING,
1082 .smd_int.irq_id = -1,
1083 .smd_int.device_name = "smd_dev",
1084 .smd_int.dev_id = 0,
1085 .smd_int.out_bit_pos = 1 << 25,
1086 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1087 .smd_int.out_offset = 0x8,
1088
1089 .smsm_int.irq_name = "wcnss_a11_smsm",
1090 .smsm_int.flags = IRQF_TRIGGER_RISING,
1091 .smsm_int.irq_id = -1,
1092 .smsm_int.device_name = "smd_smsm",
1093 .smsm_int.dev_id = 0,
1094 .smsm_int.out_bit_pos = 1 << 23,
1095 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1096 .smsm_int.out_offset = 0x8,
1097 },
1098};
1099
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001100static struct smd_subsystem_restart_config smd_ssr_config = {
1101 .disable_smsm_reset_handshake = 1,
1102};
1103
Eric Holmberg023d25c2012-03-01 12:27:55 -07001104static struct smd_platform smd_platform_data = {
1105 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1106 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001107 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001108};
1109
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001110struct platform_device msm_device_smd = {
1111 .name = "msm_smd",
1112 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001113 .resource = smd_resource,
1114 .num_resources = ARRAY_SIZE(smd_resource),
1115 .dev = {
1116 .platform_data = &smd_platform_data,
1117 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001118};
1119
1120struct platform_device msm_device_bam_dmux = {
1121 .name = "BAM_RMNT",
1122 .id = -1,
1123};
1124
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001125static struct msm_watchdog_pdata msm_watchdog_pdata = {
1126 .pet_time = 10000,
1127 .bark_time = 11000,
1128 .has_secure = true,
1129};
1130
1131struct platform_device msm8960_device_watchdog = {
1132 .name = "msm_watchdog",
1133 .id = -1,
1134 .dev = {
1135 .platform_data = &msm_watchdog_pdata,
1136 },
1137};
1138
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001139static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001140 {
1141 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001142 .flags = IORESOURCE_IRQ,
1143 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001144 {
1145 .start = 0x18320000,
1146 .end = 0x18320000 + SZ_1M - 1,
1147 .flags = IORESOURCE_MEM,
1148 },
1149};
1150
1151static struct msm_dmov_pdata msm_dmov_pdata = {
1152 .sd = 1,
1153 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001154};
1155
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001156struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001157 .name = "msm_dmov",
1158 .id = -1,
1159 .resource = msm_dmov_resource,
1160 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001161 .dev = {
1162 .platform_data = &msm_dmov_pdata,
1163 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001164};
1165
1166static struct platform_device *msm_sdcc_devices[] __initdata = {
1167 &msm_device_sdc1,
1168 &msm_device_sdc2,
1169 &msm_device_sdc3,
1170 &msm_device_sdc4,
1171 &msm_device_sdc5,
1172};
1173
1174int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1175{
1176 struct platform_device *pdev;
1177
1178 if (controller < 1 || controller > 5)
1179 return -EINVAL;
1180
1181 pdev = msm_sdcc_devices[controller-1];
1182 pdev->dev.platform_data = plat;
1183 return platform_device_register(pdev);
1184}
1185
1186static struct resource resources_qup_i2c_gsbi4[] = {
1187 {
1188 .name = "gsbi_qup_i2c_addr",
1189 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001190 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001191 .flags = IORESOURCE_MEM,
1192 },
1193 {
1194 .name = "qup_phys_addr",
1195 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001196 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001197 .flags = IORESOURCE_MEM,
1198 },
1199 {
1200 .name = "qup_err_intr",
1201 .start = GSBI4_QUP_IRQ,
1202 .end = GSBI4_QUP_IRQ,
1203 .flags = IORESOURCE_IRQ,
1204 },
1205};
1206
1207struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1208 .name = "qup_i2c",
1209 .id = 4,
1210 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1211 .resource = resources_qup_i2c_gsbi4,
1212};
1213
1214static struct resource resources_qup_i2c_gsbi3[] = {
1215 {
1216 .name = "gsbi_qup_i2c_addr",
1217 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001218 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001219 .flags = IORESOURCE_MEM,
1220 },
1221 {
1222 .name = "qup_phys_addr",
1223 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001224 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001225 .flags = IORESOURCE_MEM,
1226 },
1227 {
1228 .name = "qup_err_intr",
1229 .start = GSBI3_QUP_IRQ,
1230 .end = GSBI3_QUP_IRQ,
1231 .flags = IORESOURCE_IRQ,
1232 },
1233};
1234
1235struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1236 .name = "qup_i2c",
1237 .id = 3,
1238 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1239 .resource = resources_qup_i2c_gsbi3,
1240};
1241
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001242static struct resource resources_qup_i2c_gsbi9[] = {
1243 {
1244 .name = "gsbi_qup_i2c_addr",
1245 .start = MSM_GSBI9_PHYS,
1246 .end = MSM_GSBI9_PHYS + 4 - 1,
1247 .flags = IORESOURCE_MEM,
1248 },
1249 {
1250 .name = "qup_phys_addr",
1251 .start = MSM_GSBI9_QUP_PHYS,
1252 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1253 .flags = IORESOURCE_MEM,
1254 },
1255 {
1256 .name = "qup_err_intr",
1257 .start = GSBI9_QUP_IRQ,
1258 .end = GSBI9_QUP_IRQ,
1259 .flags = IORESOURCE_IRQ,
1260 },
1261};
1262
1263struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1264 .name = "qup_i2c",
1265 .id = 0,
1266 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1267 .resource = resources_qup_i2c_gsbi9,
1268};
1269
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001270static struct resource resources_qup_i2c_gsbi10[] = {
1271 {
1272 .name = "gsbi_qup_i2c_addr",
1273 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001274 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001275 .flags = IORESOURCE_MEM,
1276 },
1277 {
1278 .name = "qup_phys_addr",
1279 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001280 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001281 .flags = IORESOURCE_MEM,
1282 },
1283 {
1284 .name = "qup_err_intr",
1285 .start = GSBI10_QUP_IRQ,
1286 .end = GSBI10_QUP_IRQ,
1287 .flags = IORESOURCE_IRQ,
1288 },
1289};
1290
1291struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1292 .name = "qup_i2c",
1293 .id = 10,
1294 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1295 .resource = resources_qup_i2c_gsbi10,
1296};
1297
1298static struct resource resources_qup_i2c_gsbi12[] = {
1299 {
1300 .name = "gsbi_qup_i2c_addr",
1301 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001302 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001303 .flags = IORESOURCE_MEM,
1304 },
1305 {
1306 .name = "qup_phys_addr",
1307 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001308 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001309 .flags = IORESOURCE_MEM,
1310 },
1311 {
1312 .name = "qup_err_intr",
1313 .start = GSBI12_QUP_IRQ,
1314 .end = GSBI12_QUP_IRQ,
1315 .flags = IORESOURCE_IRQ,
1316 },
1317};
1318
1319struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1320 .name = "qup_i2c",
1321 .id = 12,
1322 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1323 .resource = resources_qup_i2c_gsbi12,
1324};
1325
1326#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001327static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001328 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001329 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301330 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001331 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301332 .flags = IORESOURCE_MEM,
1333 },
1334 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001335 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301336 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001337 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301338 .flags = IORESOURCE_MEM,
1339 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001340};
1341
Kevin Chanbb8ef862012-02-14 13:03:04 -08001342struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1343 .name = "msm_cam_i2c_mux",
1344 .id = 0,
1345 .resource = msm_cam_gsbi4_i2c_mux_resources,
1346 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1347};
Kevin Chanf6216f22011-10-25 18:40:11 -07001348
1349static struct resource msm_csiphy0_resources[] = {
1350 {
1351 .name = "csiphy",
1352 .start = 0x04800C00,
1353 .end = 0x04800C00 + SZ_1K - 1,
1354 .flags = IORESOURCE_MEM,
1355 },
1356 {
1357 .name = "csiphy",
1358 .start = CSIPHY_4LN_IRQ,
1359 .end = CSIPHY_4LN_IRQ,
1360 .flags = IORESOURCE_IRQ,
1361 },
1362};
1363
1364static struct resource msm_csiphy1_resources[] = {
1365 {
1366 .name = "csiphy",
1367 .start = 0x04801000,
1368 .end = 0x04801000 + SZ_1K - 1,
1369 .flags = IORESOURCE_MEM,
1370 },
1371 {
1372 .name = "csiphy",
1373 .start = MSM8960_CSIPHY_2LN_IRQ,
1374 .end = MSM8960_CSIPHY_2LN_IRQ,
1375 .flags = IORESOURCE_IRQ,
1376 },
1377};
1378
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001379static struct resource msm_csiphy2_resources[] = {
1380 {
1381 .name = "csiphy",
1382 .start = 0x04801400,
1383 .end = 0x04801400 + SZ_1K - 1,
1384 .flags = IORESOURCE_MEM,
1385 },
1386 {
1387 .name = "csiphy",
1388 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1389 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1390 .flags = IORESOURCE_IRQ,
1391 },
1392};
1393
Kevin Chanf6216f22011-10-25 18:40:11 -07001394struct platform_device msm8960_device_csiphy0 = {
1395 .name = "msm_csiphy",
1396 .id = 0,
1397 .resource = msm_csiphy0_resources,
1398 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1399};
1400
1401struct platform_device msm8960_device_csiphy1 = {
1402 .name = "msm_csiphy",
1403 .id = 1,
1404 .resource = msm_csiphy1_resources,
1405 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1406};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001407
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001408struct platform_device msm8960_device_csiphy2 = {
1409 .name = "msm_csiphy",
1410 .id = 2,
1411 .resource = msm_csiphy2_resources,
1412 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1413};
1414
Kevin Chanc8b52e82011-10-25 23:20:21 -07001415static struct resource msm_csid0_resources[] = {
1416 {
1417 .name = "csid",
1418 .start = 0x04800000,
1419 .end = 0x04800000 + SZ_1K - 1,
1420 .flags = IORESOURCE_MEM,
1421 },
1422 {
1423 .name = "csid",
1424 .start = CSI_0_IRQ,
1425 .end = CSI_0_IRQ,
1426 .flags = IORESOURCE_IRQ,
1427 },
1428};
1429
1430static struct resource msm_csid1_resources[] = {
1431 {
1432 .name = "csid",
1433 .start = 0x04800400,
1434 .end = 0x04800400 + SZ_1K - 1,
1435 .flags = IORESOURCE_MEM,
1436 },
1437 {
1438 .name = "csid",
1439 .start = CSI_1_IRQ,
1440 .end = CSI_1_IRQ,
1441 .flags = IORESOURCE_IRQ,
1442 },
1443};
1444
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001445static struct resource msm_csid2_resources[] = {
1446 {
1447 .name = "csid",
1448 .start = 0x04801800,
1449 .end = 0x04801800 + SZ_1K - 1,
1450 .flags = IORESOURCE_MEM,
1451 },
1452 {
1453 .name = "csid",
1454 .start = CSI_2_IRQ,
1455 .end = CSI_2_IRQ,
1456 .flags = IORESOURCE_IRQ,
1457 },
1458};
1459
Kevin Chanc8b52e82011-10-25 23:20:21 -07001460struct platform_device msm8960_device_csid0 = {
1461 .name = "msm_csid",
1462 .id = 0,
1463 .resource = msm_csid0_resources,
1464 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1465};
1466
1467struct platform_device msm8960_device_csid1 = {
1468 .name = "msm_csid",
1469 .id = 1,
1470 .resource = msm_csid1_resources,
1471 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1472};
Kevin Chane12c6672011-10-26 11:55:26 -07001473
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001474struct platform_device msm8960_device_csid2 = {
1475 .name = "msm_csid",
1476 .id = 2,
1477 .resource = msm_csid2_resources,
1478 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1479};
1480
Kevin Chane12c6672011-10-26 11:55:26 -07001481struct resource msm_ispif_resources[] = {
1482 {
1483 .name = "ispif",
1484 .start = 0x04800800,
1485 .end = 0x04800800 + SZ_1K - 1,
1486 .flags = IORESOURCE_MEM,
1487 },
1488 {
1489 .name = "ispif",
1490 .start = ISPIF_IRQ,
1491 .end = ISPIF_IRQ,
1492 .flags = IORESOURCE_IRQ,
1493 },
1494};
1495
1496struct platform_device msm8960_device_ispif = {
1497 .name = "msm_ispif",
1498 .id = 0,
1499 .resource = msm_ispif_resources,
1500 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1501};
Kevin Chan5827c552011-10-28 18:36:32 -07001502
1503static struct resource msm_vfe_resources[] = {
1504 {
1505 .name = "vfe32",
1506 .start = 0x04500000,
1507 .end = 0x04500000 + SZ_1M - 1,
1508 .flags = IORESOURCE_MEM,
1509 },
1510 {
1511 .name = "vfe32",
1512 .start = VFE_IRQ,
1513 .end = VFE_IRQ,
1514 .flags = IORESOURCE_IRQ,
1515 },
1516};
1517
1518struct platform_device msm8960_device_vfe = {
1519 .name = "msm_vfe",
1520 .id = 0,
1521 .resource = msm_vfe_resources,
1522 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1523};
Kevin Chana0853122011-11-07 19:48:44 -08001524
1525static struct resource msm_vpe_resources[] = {
1526 {
1527 .name = "vpe",
1528 .start = 0x05300000,
1529 .end = 0x05300000 + SZ_1M - 1,
1530 .flags = IORESOURCE_MEM,
1531 },
1532 {
1533 .name = "vpe",
1534 .start = VPE_IRQ,
1535 .end = VPE_IRQ,
1536 .flags = IORESOURCE_IRQ,
1537 },
1538};
1539
1540struct platform_device msm8960_device_vpe = {
1541 .name = "msm_vpe",
1542 .id = 0,
1543 .resource = msm_vpe_resources,
1544 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1545};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001546#endif
1547
Joel Nidera1261942011-09-12 16:30:09 +03001548#define MSM_TSIF0_PHYS (0x18200000)
1549#define MSM_TSIF1_PHYS (0x18201000)
1550#define MSM_TSIF_SIZE (0x200)
1551
1552#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1553 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1554#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1555 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1556#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1557 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1558#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1559 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1560#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1561 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1562#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1563 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1564#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1565 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1566#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1567 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1568
1569static const struct msm_gpio tsif0_gpios[] = {
1570 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1571 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1572 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1573 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1574};
1575
1576static const struct msm_gpio tsif1_gpios[] = {
1577 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1578 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1579 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1580 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1581};
1582
1583struct msm_tsif_platform_data tsif1_platform_data = {
1584 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1585 .gpios = tsif1_gpios,
1586 .tsif_pclk = "tsif_pclk",
1587 .tsif_ref_clk = "tsif_ref_clk",
1588};
1589
1590struct resource tsif1_resources[] = {
1591 [0] = {
1592 .flags = IORESOURCE_IRQ,
1593 .start = TSIF2_IRQ,
1594 .end = TSIF2_IRQ,
1595 },
1596 [1] = {
1597 .flags = IORESOURCE_MEM,
1598 .start = MSM_TSIF1_PHYS,
1599 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1600 },
1601 [2] = {
1602 .flags = IORESOURCE_DMA,
1603 .start = DMOV_TSIF_CHAN,
1604 .end = DMOV_TSIF_CRCI,
1605 },
1606};
1607
1608struct msm_tsif_platform_data tsif0_platform_data = {
1609 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1610 .gpios = tsif0_gpios,
1611 .tsif_pclk = "tsif_pclk",
1612 .tsif_ref_clk = "tsif_ref_clk",
1613};
1614struct resource tsif0_resources[] = {
1615 [0] = {
1616 .flags = IORESOURCE_IRQ,
1617 .start = TSIF1_IRQ,
1618 .end = TSIF1_IRQ,
1619 },
1620 [1] = {
1621 .flags = IORESOURCE_MEM,
1622 .start = MSM_TSIF0_PHYS,
1623 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1624 },
1625 [2] = {
1626 .flags = IORESOURCE_DMA,
1627 .start = DMOV_TSIF_CHAN,
1628 .end = DMOV_TSIF_CRCI,
1629 },
1630};
1631
1632struct platform_device msm_device_tsif[2] = {
1633 {
1634 .name = "msm_tsif",
1635 .id = 0,
1636 .num_resources = ARRAY_SIZE(tsif0_resources),
1637 .resource = tsif0_resources,
1638 .dev = {
1639 .platform_data = &tsif0_platform_data
1640 },
1641 },
1642 {
1643 .name = "msm_tsif",
1644 .id = 1,
1645 .num_resources = ARRAY_SIZE(tsif1_resources),
1646 .resource = tsif1_resources,
1647 .dev = {
1648 .platform_data = &tsif1_platform_data
1649 },
1650 }
1651};
1652
Jay Chokshi33c044a2011-12-07 13:05:40 -08001653static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001654 {
1655 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1656 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1657 .flags = IORESOURCE_MEM,
1658 },
1659};
1660
Jay Chokshi33c044a2011-12-07 13:05:40 -08001661struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001662 .name = "msm_ssbi",
1663 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001664 .resource = resources_ssbi_pmic,
1665 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001666};
1667
1668static struct resource resources_qup_spi_gsbi1[] = {
1669 {
1670 .name = "spi_base",
1671 .start = MSM_GSBI1_QUP_PHYS,
1672 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1673 .flags = IORESOURCE_MEM,
1674 },
1675 {
1676 .name = "gsbi_base",
1677 .start = MSM_GSBI1_PHYS,
1678 .end = MSM_GSBI1_PHYS + 4 - 1,
1679 .flags = IORESOURCE_MEM,
1680 },
1681 {
1682 .name = "spi_irq_in",
1683 .start = MSM8960_GSBI1_QUP_IRQ,
1684 .end = MSM8960_GSBI1_QUP_IRQ,
1685 .flags = IORESOURCE_IRQ,
1686 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001687 {
1688 .name = "spi_clk",
1689 .start = 9,
1690 .end = 9,
1691 .flags = IORESOURCE_IO,
1692 },
1693 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001694 .name = "spi_miso",
1695 .start = 7,
1696 .end = 7,
1697 .flags = IORESOURCE_IO,
1698 },
1699 {
1700 .name = "spi_mosi",
1701 .start = 6,
1702 .end = 6,
1703 .flags = IORESOURCE_IO,
1704 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001705 {
1706 .name = "spi_cs",
1707 .start = 8,
1708 .end = 8,
1709 .flags = IORESOURCE_IO,
1710 },
1711 {
1712 .name = "spi_cs1",
1713 .start = 14,
1714 .end = 14,
1715 .flags = IORESOURCE_IO,
1716 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001717};
1718
1719struct platform_device msm8960_device_qup_spi_gsbi1 = {
1720 .name = "spi_qsd",
1721 .id = 0,
1722 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1723 .resource = resources_qup_spi_gsbi1,
1724};
1725
1726struct platform_device msm_pcm = {
1727 .name = "msm-pcm-dsp",
1728 .id = -1,
1729};
1730
Kiran Kandi5e809b02012-01-31 00:24:33 -08001731struct platform_device msm_multi_ch_pcm = {
1732 .name = "msm-multi-ch-pcm-dsp",
1733 .id = -1,
1734};
1735
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001736struct platform_device msm_pcm_routing = {
1737 .name = "msm-pcm-routing",
1738 .id = -1,
1739};
1740
1741struct platform_device msm_cpudai0 = {
1742 .name = "msm-dai-q6",
1743 .id = 0x4000,
1744};
1745
1746struct platform_device msm_cpudai1 = {
1747 .name = "msm-dai-q6",
1748 .id = 0x4001,
1749};
1750
1751struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001752 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001753 .id = 8,
1754};
1755
1756struct platform_device msm_cpudai_bt_rx = {
1757 .name = "msm-dai-q6",
1758 .id = 0x3000,
1759};
1760
1761struct platform_device msm_cpudai_bt_tx = {
1762 .name = "msm-dai-q6",
1763 .id = 0x3001,
1764};
1765
1766struct platform_device msm_cpudai_fm_rx = {
1767 .name = "msm-dai-q6",
1768 .id = 0x3004,
1769};
1770
1771struct platform_device msm_cpudai_fm_tx = {
1772 .name = "msm-dai-q6",
1773 .id = 0x3005,
1774};
1775
Helen Zeng0705a5f2011-10-14 15:29:52 -07001776struct platform_device msm_cpudai_incall_music_rx = {
1777 .name = "msm-dai-q6",
1778 .id = 0x8005,
1779};
1780
Helen Zenge3d716a2011-10-14 16:32:16 -07001781struct platform_device msm_cpudai_incall_record_rx = {
1782 .name = "msm-dai-q6",
1783 .id = 0x8004,
1784};
1785
1786struct platform_device msm_cpudai_incall_record_tx = {
1787 .name = "msm-dai-q6",
1788 .id = 0x8003,
1789};
1790
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001791/*
1792 * Machine specific data for AUX PCM Interface
1793 * which the driver will be unware of.
1794 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001795struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001796 .clk = "pcm_clk",
1797 .mode = AFE_PCM_CFG_MODE_PCM,
1798 .sync = AFE_PCM_CFG_SYNC_INT,
1799 .frame = AFE_PCM_CFG_FRM_256BPF,
1800 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1801 .slot = 0,
1802 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1803 .pcm_clk_rate = 2048000,
1804};
1805
1806struct platform_device msm_cpudai_auxpcm_rx = {
1807 .name = "msm-dai-q6",
1808 .id = 2,
1809 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001810 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001811 },
1812};
1813
1814struct platform_device msm_cpudai_auxpcm_tx = {
1815 .name = "msm-dai-q6",
1816 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001817 .dev = {
1818 .platform_data = &auxpcm_pdata,
1819 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001820};
1821
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001822struct platform_device msm_cpu_fe = {
1823 .name = "msm-dai-fe",
1824 .id = -1,
1825};
1826
1827struct platform_device msm_stub_codec = {
1828 .name = "msm-stub-codec",
1829 .id = 1,
1830};
1831
1832struct platform_device msm_voice = {
1833 .name = "msm-pcm-voice",
1834 .id = -1,
1835};
1836
1837struct platform_device msm_voip = {
1838 .name = "msm-voip-dsp",
1839 .id = -1,
1840};
1841
1842struct platform_device msm_lpa_pcm = {
1843 .name = "msm-pcm-lpa",
1844 .id = -1,
1845};
1846
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05301847struct platform_device msm_compr_dsp = {
1848 .name = "msm-compr-dsp",
1849 .id = -1,
1850};
1851
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001852struct platform_device msm_pcm_hostless = {
1853 .name = "msm-pcm-hostless",
1854 .id = -1,
1855};
1856
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301857struct platform_device msm_cpudai_afe_01_rx = {
1858 .name = "msm-dai-q6",
1859 .id = 0xE0,
1860};
1861
1862struct platform_device msm_cpudai_afe_01_tx = {
1863 .name = "msm-dai-q6",
1864 .id = 0xF0,
1865};
1866
1867struct platform_device msm_cpudai_afe_02_rx = {
1868 .name = "msm-dai-q6",
1869 .id = 0xF1,
1870};
1871
1872struct platform_device msm_cpudai_afe_02_tx = {
1873 .name = "msm-dai-q6",
1874 .id = 0xE1,
1875};
1876
1877struct platform_device msm_pcm_afe = {
1878 .name = "msm-pcm-afe",
1879 .id = -1,
1880};
1881
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001882struct platform_device *msm_footswitch_devices[] = {
Ravishangar Kalyanamb31a0e42012-01-19 16:02:34 -08001883 FS_8X60(FS_MDP, "fs_mdp"),
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001884 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001885 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1886 FS_8X60(FS_VFE, "fs_vfe"),
1887 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001888 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1889 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1890 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001891 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001892};
1893unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1894
1895#ifdef CONFIG_MSM_ROTATOR
1896#define ROTATOR_HW_BASE 0x04E00000
1897static struct resource resources_msm_rotator[] = {
1898 {
1899 .start = ROTATOR_HW_BASE,
1900 .end = ROTATOR_HW_BASE + 0x100000 - 1,
1901 .flags = IORESOURCE_MEM,
1902 },
1903 {
1904 .start = ROT_IRQ,
1905 .end = ROT_IRQ,
1906 .flags = IORESOURCE_IRQ,
1907 },
1908};
1909
1910static struct msm_rot_clocks rotator_clocks[] = {
1911 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001912 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001913 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07001914 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001915 },
1916 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001917 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001918 .clk_type = ROTATOR_PCLK,
1919 .clk_rate = 0,
1920 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001921};
1922
1923static struct msm_rotator_platform_data rotator_pdata = {
1924 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1925 .hardware_version_number = 0x01020309,
1926 .rotator_clks = rotator_clocks,
1927 .regulator_name = "fs_rot",
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08001928#ifdef CONFIG_MSM_BUS_SCALING
1929 .bus_scale_table = &rotator_bus_scale_pdata,
1930#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001931};
1932
1933struct platform_device msm_rotator_device = {
1934 .name = "msm_rotator",
1935 .id = 0,
1936 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1937 .resource = resources_msm_rotator,
1938 .dev = {
1939 .platform_data = &rotator_pdata,
1940 },
1941};
1942#endif
1943
1944#define MIPI_DSI_HW_BASE 0x04700000
1945#define MDP_HW_BASE 0x05100000
1946
1947static struct resource msm_mipi_dsi1_resources[] = {
1948 {
1949 .name = "mipi_dsi",
1950 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001951 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001952 .flags = IORESOURCE_MEM,
1953 },
1954 {
1955 .start = DSI1_IRQ,
1956 .end = DSI1_IRQ,
1957 .flags = IORESOURCE_IRQ,
1958 },
1959};
1960
1961struct platform_device msm_mipi_dsi1_device = {
1962 .name = "mipi_dsi",
1963 .id = 1,
1964 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
1965 .resource = msm_mipi_dsi1_resources,
1966};
1967
1968static struct resource msm_mdp_resources[] = {
1969 {
1970 .name = "mdp",
1971 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001972 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001973 .flags = IORESOURCE_MEM,
1974 },
1975 {
1976 .start = MDP_IRQ,
1977 .end = MDP_IRQ,
1978 .flags = IORESOURCE_IRQ,
1979 },
1980};
1981
1982static struct platform_device msm_mdp_device = {
1983 .name = "mdp",
1984 .id = 0,
1985 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1986 .resource = msm_mdp_resources,
1987};
1988
1989static void __init msm_register_device(struct platform_device *pdev, void *data)
1990{
1991 int ret;
1992
1993 pdev->dev.platform_data = data;
1994 ret = platform_device_register(pdev);
1995 if (ret)
1996 dev_err(&pdev->dev,
1997 "%s: platform_device_register() failed = %d\n",
1998 __func__, ret);
1999}
2000
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002001#ifdef CONFIG_MSM_BUS_SCALING
2002static struct platform_device msm_dtv_device = {
2003 .name = "dtv",
2004 .id = 0,
2005};
2006#endif
2007
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002008struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002009 .name = "lvds",
2010 .id = 0,
2011};
2012
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002013void __init msm_fb_register_device(char *name, void *data)
2014{
2015 if (!strncmp(name, "mdp", 3))
2016 msm_register_device(&msm_mdp_device, data);
2017 else if (!strncmp(name, "mipi_dsi", 8))
2018 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002019 else if (!strncmp(name, "lvds", 4))
2020 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002021#ifdef CONFIG_MSM_BUS_SCALING
2022 else if (!strncmp(name, "dtv", 3))
2023 msm_register_device(&msm_dtv_device, data);
2024#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002025 else
2026 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2027}
2028
2029static struct resource resources_sps[] = {
2030 {
2031 .name = "pipe_mem",
2032 .start = 0x12800000,
2033 .end = 0x12800000 + 0x4000 - 1,
2034 .flags = IORESOURCE_MEM,
2035 },
2036 {
2037 .name = "bamdma_dma",
2038 .start = 0x12240000,
2039 .end = 0x12240000 + 0x1000 - 1,
2040 .flags = IORESOURCE_MEM,
2041 },
2042 {
2043 .name = "bamdma_bam",
2044 .start = 0x12244000,
2045 .end = 0x12244000 + 0x4000 - 1,
2046 .flags = IORESOURCE_MEM,
2047 },
2048 {
2049 .name = "bamdma_irq",
2050 .start = SPS_BAM_DMA_IRQ,
2051 .end = SPS_BAM_DMA_IRQ,
2052 .flags = IORESOURCE_IRQ,
2053 },
2054};
2055
2056struct msm_sps_platform_data msm_sps_pdata = {
2057 .bamdma_restricted_pipes = 0x06,
2058};
2059
2060struct platform_device msm_device_sps = {
2061 .name = "msm_sps",
2062 .id = -1,
2063 .num_resources = ARRAY_SIZE(resources_sps),
2064 .resource = resources_sps,
2065 .dev.platform_data = &msm_sps_pdata,
2066};
2067
2068#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002069static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002070 [1] = MSM_GPIO_TO_INT(46),
2071 [2] = MSM_GPIO_TO_INT(150),
2072 [4] = MSM_GPIO_TO_INT(103),
2073 [5] = MSM_GPIO_TO_INT(104),
2074 [6] = MSM_GPIO_TO_INT(105),
2075 [7] = MSM_GPIO_TO_INT(106),
2076 [8] = MSM_GPIO_TO_INT(107),
2077 [9] = MSM_GPIO_TO_INT(7),
2078 [10] = MSM_GPIO_TO_INT(11),
2079 [11] = MSM_GPIO_TO_INT(15),
2080 [12] = MSM_GPIO_TO_INT(19),
2081 [13] = MSM_GPIO_TO_INT(23),
2082 [14] = MSM_GPIO_TO_INT(27),
2083 [15] = MSM_GPIO_TO_INT(31),
2084 [16] = MSM_GPIO_TO_INT(35),
2085 [19] = MSM_GPIO_TO_INT(90),
2086 [20] = MSM_GPIO_TO_INT(92),
2087 [23] = MSM_GPIO_TO_INT(85),
2088 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002089 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002090 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002091 [29] = MSM_GPIO_TO_INT(10),
2092 [30] = MSM_GPIO_TO_INT(102),
2093 [31] = MSM_GPIO_TO_INT(81),
2094 [32] = MSM_GPIO_TO_INT(78),
2095 [33] = MSM_GPIO_TO_INT(94),
2096 [34] = MSM_GPIO_TO_INT(72),
2097 [35] = MSM_GPIO_TO_INT(39),
2098 [36] = MSM_GPIO_TO_INT(43),
2099 [37] = MSM_GPIO_TO_INT(61),
2100 [38] = MSM_GPIO_TO_INT(50),
2101 [39] = MSM_GPIO_TO_INT(42),
2102 [41] = MSM_GPIO_TO_INT(62),
2103 [42] = MSM_GPIO_TO_INT(76),
2104 [43] = MSM_GPIO_TO_INT(75),
2105 [44] = MSM_GPIO_TO_INT(70),
2106 [45] = MSM_GPIO_TO_INT(69),
2107 [46] = MSM_GPIO_TO_INT(67),
2108 [47] = MSM_GPIO_TO_INT(65),
2109 [48] = MSM_GPIO_TO_INT(58),
2110 [49] = MSM_GPIO_TO_INT(54),
2111 [50] = MSM_GPIO_TO_INT(52),
2112 [51] = MSM_GPIO_TO_INT(49),
2113 [52] = MSM_GPIO_TO_INT(40),
2114 [53] = MSM_GPIO_TO_INT(37),
2115 [54] = MSM_GPIO_TO_INT(24),
2116 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002117};
2118
Praveen Chidambaram78499012011-11-01 17:15:17 -06002119static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002120 TLMM_MSM_SUMMARY_IRQ,
2121 RPM_APCC_CPU0_GP_HIGH_IRQ,
2122 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2123 RPM_APCC_CPU0_GP_LOW_IRQ,
2124 RPM_APCC_CPU0_WAKE_UP_IRQ,
2125 RPM_APCC_CPU1_GP_HIGH_IRQ,
2126 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2127 RPM_APCC_CPU1_GP_LOW_IRQ,
2128 RPM_APCC_CPU1_WAKE_UP_IRQ,
2129 MSS_TO_APPS_IRQ_0,
2130 MSS_TO_APPS_IRQ_1,
2131 MSS_TO_APPS_IRQ_2,
2132 MSS_TO_APPS_IRQ_3,
2133 MSS_TO_APPS_IRQ_4,
2134 MSS_TO_APPS_IRQ_5,
2135 MSS_TO_APPS_IRQ_6,
2136 MSS_TO_APPS_IRQ_7,
2137 MSS_TO_APPS_IRQ_8,
2138 MSS_TO_APPS_IRQ_9,
2139 LPASS_SCSS_GP_LOW_IRQ,
2140 LPASS_SCSS_GP_MEDIUM_IRQ,
2141 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002142 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002143 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002144 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002145 RIVA_APPS_WLAN_SMSM_IRQ,
2146 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2147 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002148};
2149
Praveen Chidambaram78499012011-11-01 17:15:17 -06002150struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002151 .irqs_m2a = msm_mpm_irqs_m2a,
2152 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2153 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2154 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2155 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2156 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2157 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2158 .mpm_apps_ipc_val = BIT(1),
2159 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2160
2161};
2162#endif
2163
Stephen Boydbb600ae2011-08-02 20:11:40 -07002164static struct clk_lookup msm_clocks_8960_dummy[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002165 CLK_DUMMY("pll2", PLL2, NULL, 0),
2166 CLK_DUMMY("pll8", PLL8, NULL, 0),
2167 CLK_DUMMY("pll4", PLL4, NULL, 0),
2168
2169 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
2170 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
2171 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
2172 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
2173 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
2174 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
2175 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
2176 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
2177 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
2178 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
2179 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
2180 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
2181 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
2182 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
2183 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
2184 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
2185
Matt Wagantalle2522372011-08-17 14:52:21 -07002186 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
2187 CLK_DUMMY("core_clk", GSBI2_UART_CLK, "msm_serial_hsl.0", OFF),
2188 CLK_DUMMY("core_clk", GSBI3_UART_CLK, NULL, OFF),
2189 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
2190 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
2191 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
2192 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
2193 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
2194 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
2195 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
2196 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
2197 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002198 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, "spi_qsd.0", OFF),
2199 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
2200 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
2201 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
2202 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, NULL, OFF),
2203 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
2204 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
2205 CLK_DUMMY("core_clk", GSBI8_QUP_CLK, NULL, OFF),
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06002206 CLK_DUMMY("core_clk", GSBI9_QUP_CLK, "qup_i2c.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002207 CLK_DUMMY("core_clk", GSBI10_QUP_CLK, NULL, OFF),
2208 CLK_DUMMY("core_clk", GSBI11_QUP_CLK, NULL, OFF),
2209 CLK_DUMMY("core_clk", GSBI12_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002210 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07002211 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Matt Wagantallc1205292011-08-11 17:19:31 -07002212 CLK_DUMMY("core_clk", PRNG_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002213 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
2214 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
2215 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
2216 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
2217 CLK_DUMMY("core_clk", SDC5_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07002218 CLK_DUMMY("core_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002219 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08002220 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
2221 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
2222 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
2223 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
2224 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
2225 CLK_DUMMY("src_clk", USB_FS2_SRC_CLK, NULL, OFF),
2226 CLK_DUMMY("alt_core_clk", USB_FS2_XCVR_CLK, NULL, OFF),
2227 CLK_DUMMY("sys_clk", USB_FS2_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07002228 CLK_DUMMY("iface_clk", CE2_CLK, "qce.0", OFF),
2229 CLK_DUMMY("core_clk", CE1_CORE_CLK, "qce.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002230 CLK_DUMMY("iface_clk", GSBI1_P_CLK, "spi_qsd.0", OFF),
2231 CLK_DUMMY("iface_clk", GSBI2_P_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002232 "msm_serial_hsl.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002233 CLK_DUMMY("iface_clk", GSBI3_P_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07002234 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002235 CLK_DUMMY("iface_clk", GSBI5_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07002236 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002237 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
2238 CLK_DUMMY("iface_clk", GSBI8_P_CLK, NULL, OFF),
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06002239 CLK_DUMMY("iface_clk", GSBI9_P_CLK, "qup_i2c.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002240 CLK_DUMMY("iface_clk", GSBI10_P_CLK, NULL, OFF),
2241 CLK_DUMMY("iface_clk", GSBI11_P_CLK, NULL, OFF),
2242 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
2243 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07002244 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08002245 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
2246 CLK_DUMMY("iface_clk", USB_FS2_P_CLK, NULL, OFF),
2247 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002248 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
2249 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
2250 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
2251 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
2252 CLK_DUMMY("iface_clk", SDC5_P_CLK, NULL, OFF),
Matt Wagantalle1a86062011-08-18 17:46:10 -07002253 CLK_DUMMY("core_clk", ADM0_CLK, NULL, OFF),
2254 CLK_DUMMY("iface_clk", ADM0_P_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002255 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
2256 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
2257 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
2258 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
2259 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002260 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
2261 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
2262 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
2263 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
2264 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
2265 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
2266 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
2267 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
2268 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
2269 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
2270 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
2271 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, "mipi_dsi.1", OFF),
2272 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, "mipi_dsi.2", OFF),
2273 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, "mipi_dsi.1", OFF),
2274 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002275 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, OFF),
2276 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, OFF),
2277 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002278 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002279 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002280 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002281 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
2282 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
2283 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002284 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002285 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
2286 CLK_DUMMY("tv_enc_clk", TV_ENC_CLK, NULL, OFF),
2287 CLK_DUMMY("tv_dac_clk", TV_DAC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002288 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002289 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
2290 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
2291 CLK_DUMMY("hdmi_app_clk", HDMI_APP_CLK, NULL, OFF),
2292 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
2293 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
2294 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
2295 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
2296 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
2297 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002298 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002299 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
2300 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
2301 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
2302 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
2303 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
2304 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
2305 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, "mipi_dsi.1", OFF),
2306 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, "mipi_dsi.1", OFF),
2307 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, "mipi_dsi.2", OFF),
2308 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002309 CLK_DUMMY("iface_clk", GFX2D0_P_CLK, NULL, OFF),
2310 CLK_DUMMY("iface_clk", GFX2D1_P_CLK, NULL, OFF),
2311 CLK_DUMMY("iface_clk", GFX3D_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002312 CLK_DUMMY("hdmi_m_pclk", HDMI_M_P_CLK, NULL, OFF),
2313 CLK_DUMMY("hdmi_s_pclk", HDMI_S_P_CLK, NULL, OFF),
2314 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
2315 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002316 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002317 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07002318 CLK_DUMMY("iface_clk", SMMU_P_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002319 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002320 CLK_DUMMY("tv_enc_pclk", TV_ENC_P_CLK, NULL, OFF),
2321 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
2322 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
2323 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
2324 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
2325 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
2326 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
2327 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
2328 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
2329 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
2330 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
2331 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
2332 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
2333 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
2334 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07002335 CLK_DUMMY("core_clk", JPEGD_AXI_CLK, NULL, 0),
2336 CLK_DUMMY("core_clk", VFE_AXI_CLK, NULL, 0),
2337 CLK_DUMMY("core_clk", VCODEC_AXI_CLK, NULL, 0),
2338 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, 0),
2339 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, 0),
2340 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002341
2342 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08002343 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, "msm_otg", NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002344 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, "msm_sdcc.1", 0),
2345 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, "msm_sdcc.2", 0),
2346 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, "msm_sdcc.3", 0),
2347 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, "msm_sdcc.4", 0),
2348 CLK_DUMMY("bus_clk", DFAB_SDC5_CLK, "msm_sdcc.5", 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002349 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
2350 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
2351};
2352
Stephen Boydbb600ae2011-08-02 20:11:40 -07002353struct clock_init_data msm8960_dummy_clock_init_data __initdata = {
2354 .table = msm_clocks_8960_dummy,
2355 .size = ARRAY_SIZE(msm_clocks_8960_dummy),
2356};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002357
2358#define LPASS_SLIMBUS_PHYS 0x28080000
2359#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002360#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002361/* Board info for the slimbus slave device */
2362static struct resource slimbus_res[] = {
2363 {
2364 .start = LPASS_SLIMBUS_PHYS,
2365 .end = LPASS_SLIMBUS_PHYS + 8191,
2366 .flags = IORESOURCE_MEM,
2367 .name = "slimbus_physical",
2368 },
2369 {
2370 .start = LPASS_SLIMBUS_BAM_PHYS,
2371 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2372 .flags = IORESOURCE_MEM,
2373 .name = "slimbus_bam_physical",
2374 },
2375 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002376 .start = LPASS_SLIMBUS_SLEW,
2377 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2378 .flags = IORESOURCE_MEM,
2379 .name = "slimbus_slew_reg",
2380 },
2381 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002382 .start = SLIMBUS0_CORE_EE1_IRQ,
2383 .end = SLIMBUS0_CORE_EE1_IRQ,
2384 .flags = IORESOURCE_IRQ,
2385 .name = "slimbus_irq",
2386 },
2387 {
2388 .start = SLIMBUS0_BAM_EE1_IRQ,
2389 .end = SLIMBUS0_BAM_EE1_IRQ,
2390 .flags = IORESOURCE_IRQ,
2391 .name = "slimbus_bam_irq",
2392 },
2393};
2394
2395struct platform_device msm_slim_ctrl = {
2396 .name = "msm_slim_ctrl",
2397 .id = 1,
2398 .num_resources = ARRAY_SIZE(slimbus_res),
2399 .resource = slimbus_res,
2400 .dev = {
2401 .coherent_dma_mask = 0xffffffffULL,
2402 },
2403};
2404
2405#ifdef CONFIG_MSM_BUS_SCALING
2406static struct msm_bus_vectors grp3d_init_vectors[] = {
2407 {
2408 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2409 .dst = MSM_BUS_SLAVE_EBI_CH0,
2410 .ab = 0,
2411 .ib = 0,
2412 },
2413};
2414
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002415static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002416 {
2417 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2418 .dst = MSM_BUS_SLAVE_EBI_CH0,
2419 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002420 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002421 },
2422};
2423
2424static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2425 {
2426 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2427 .dst = MSM_BUS_SLAVE_EBI_CH0,
2428 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002429 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002430 },
2431};
2432
2433static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2434 {
2435 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2436 .dst = MSM_BUS_SLAVE_EBI_CH0,
2437 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002438 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002439 },
2440};
2441
2442static struct msm_bus_vectors grp3d_max_vectors[] = {
2443 {
2444 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2445 .dst = MSM_BUS_SLAVE_EBI_CH0,
2446 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002447 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002448 },
2449};
2450
2451static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2452 {
2453 ARRAY_SIZE(grp3d_init_vectors),
2454 grp3d_init_vectors,
2455 },
2456 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002457 ARRAY_SIZE(grp3d_low_vectors),
2458 grp3d_low_vectors,
2459 },
2460 {
2461 ARRAY_SIZE(grp3d_nominal_low_vectors),
2462 grp3d_nominal_low_vectors,
2463 },
2464 {
2465 ARRAY_SIZE(grp3d_nominal_high_vectors),
2466 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002467 },
2468 {
2469 ARRAY_SIZE(grp3d_max_vectors),
2470 grp3d_max_vectors,
2471 },
2472};
2473
2474static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2475 grp3d_bus_scale_usecases,
2476 ARRAY_SIZE(grp3d_bus_scale_usecases),
2477 .name = "grp3d",
2478};
2479
2480static struct msm_bus_vectors grp2d0_init_vectors[] = {
2481 {
2482 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2483 .dst = MSM_BUS_SLAVE_EBI_CH0,
2484 .ab = 0,
2485 .ib = 0,
2486 },
2487};
2488
Lucille Sylvester808eca22011-11-03 10:26:29 -07002489static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002490 {
2491 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2492 .dst = MSM_BUS_SLAVE_EBI_CH0,
2493 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002494 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002495 },
2496};
2497
Lucille Sylvester808eca22011-11-03 10:26:29 -07002498static struct msm_bus_vectors grp2d0_max_vectors[] = {
2499 {
2500 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2501 .dst = MSM_BUS_SLAVE_EBI_CH0,
2502 .ab = 0,
2503 .ib = KGSL_CONVERT_TO_MBPS(2048),
2504 },
2505};
2506
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002507static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2508 {
2509 ARRAY_SIZE(grp2d0_init_vectors),
2510 grp2d0_init_vectors,
2511 },
2512 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002513 ARRAY_SIZE(grp2d0_nominal_vectors),
2514 grp2d0_nominal_vectors,
2515 },
2516 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002517 ARRAY_SIZE(grp2d0_max_vectors),
2518 grp2d0_max_vectors,
2519 },
2520};
2521
2522struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2523 grp2d0_bus_scale_usecases,
2524 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2525 .name = "grp2d0",
2526};
2527
2528static struct msm_bus_vectors grp2d1_init_vectors[] = {
2529 {
2530 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2531 .dst = MSM_BUS_SLAVE_EBI_CH0,
2532 .ab = 0,
2533 .ib = 0,
2534 },
2535};
2536
Lucille Sylvester808eca22011-11-03 10:26:29 -07002537static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002538 {
2539 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2540 .dst = MSM_BUS_SLAVE_EBI_CH0,
2541 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002542 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002543 },
2544};
2545
Lucille Sylvester808eca22011-11-03 10:26:29 -07002546static struct msm_bus_vectors grp2d1_max_vectors[] = {
2547 {
2548 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2549 .dst = MSM_BUS_SLAVE_EBI_CH0,
2550 .ab = 0,
2551 .ib = KGSL_CONVERT_TO_MBPS(2048),
2552 },
2553};
2554
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002555static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2556 {
2557 ARRAY_SIZE(grp2d1_init_vectors),
2558 grp2d1_init_vectors,
2559 },
2560 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002561 ARRAY_SIZE(grp2d1_nominal_vectors),
2562 grp2d1_nominal_vectors,
2563 },
2564 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002565 ARRAY_SIZE(grp2d1_max_vectors),
2566 grp2d1_max_vectors,
2567 },
2568};
2569
2570struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2571 grp2d1_bus_scale_usecases,
2572 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2573 .name = "grp2d1",
2574};
2575#endif
2576
2577static struct resource kgsl_3d0_resources[] = {
2578 {
2579 .name = KGSL_3D0_REG_MEMORY,
2580 .start = 0x04300000, /* GFX3D address */
2581 .end = 0x0431ffff,
2582 .flags = IORESOURCE_MEM,
2583 },
2584 {
2585 .name = KGSL_3D0_IRQ,
2586 .start = GFX3D_IRQ,
2587 .end = GFX3D_IRQ,
2588 .flags = IORESOURCE_IRQ,
2589 },
2590};
2591
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002592static const char *kgsl_3d0_iommu_ctx_names[] = {
2593 "gfx3d_user",
2594 /* priv_ctx goes here */
2595};
2596
2597static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2598 {
2599 .iommu_ctx_names = kgsl_3d0_iommu_ctx_names,
2600 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctx_names),
2601 .physstart = 0x07C00000,
2602 .physend = 0x07C00000 + SZ_1M - 1,
2603 },
2604};
2605
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002606static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002607 .pwrlevel = {
2608 {
2609 .gpu_freq = 400000000,
2610 .bus_freq = 4,
2611 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002612 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002613 {
2614 .gpu_freq = 300000000,
2615 .bus_freq = 3,
2616 .io_fraction = 33,
2617 },
2618 {
2619 .gpu_freq = 200000000,
2620 .bus_freq = 2,
2621 .io_fraction = 100,
2622 },
2623 {
2624 .gpu_freq = 128000000,
2625 .bus_freq = 1,
2626 .io_fraction = 100,
2627 },
2628 {
2629 .gpu_freq = 27000000,
2630 .bus_freq = 0,
2631 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002632 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002633 .init_level = 0,
2634 .num_levels = 5,
2635 .set_grp_async = NULL,
Lucille Sylvester93650bb2011-11-02 14:37:10 -07002636 .idle_timeout = HZ/20,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002637 .nap_allowed = true,
2638 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002639#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002640 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002641#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002642 .iommu_data = kgsl_3d0_iommu_data,
2643 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002644};
2645
2646struct platform_device msm_kgsl_3d0 = {
2647 .name = "kgsl-3d0",
2648 .id = 0,
2649 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2650 .resource = kgsl_3d0_resources,
2651 .dev = {
2652 .platform_data = &kgsl_3d0_pdata,
2653 },
2654};
2655
2656static struct resource kgsl_2d0_resources[] = {
2657 {
2658 .name = KGSL_2D0_REG_MEMORY,
2659 .start = 0x04100000, /* Z180 base address */
2660 .end = 0x04100FFF,
2661 .flags = IORESOURCE_MEM,
2662 },
2663 {
2664 .name = KGSL_2D0_IRQ,
2665 .start = GFX2D0_IRQ,
2666 .end = GFX2D0_IRQ,
2667 .flags = IORESOURCE_IRQ,
2668 },
2669};
2670
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002671static const char *kgsl_2d0_iommu_ctx_names[] = {
2672 "gfx2d0_2d0",
2673};
2674
2675static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2676 {
2677 .iommu_ctx_names = kgsl_2d0_iommu_ctx_names,
2678 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctx_names),
2679 .physstart = 0x07D00000,
2680 .physend = 0x07D00000 + SZ_1M - 1,
2681 },
2682};
2683
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002684static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002685 .pwrlevel = {
2686 {
2687 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002688 .bus_freq = 2,
2689 },
2690 {
2691 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002692 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002693 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002694 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002695 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002696 .bus_freq = 0,
2697 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002698 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002699 .init_level = 0,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002700 .num_levels = 3,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002701 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002702 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002703 .nap_allowed = true,
2704 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002705#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002706 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002707#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002708 .iommu_data = kgsl_2d0_iommu_data,
2709 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002710};
2711
2712struct platform_device msm_kgsl_2d0 = {
2713 .name = "kgsl-2d0",
2714 .id = 0,
2715 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2716 .resource = kgsl_2d0_resources,
2717 .dev = {
2718 .platform_data = &kgsl_2d0_pdata,
2719 },
2720};
2721
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002722static const char *kgsl_2d1_iommu_ctx_names[] = {
Jeremy Gebben5c4c1132012-02-27 11:26:49 -07002723 "gfx2d1_2d1",
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002724};
2725
2726static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2727 {
2728 .iommu_ctx_names = kgsl_2d1_iommu_ctx_names,
2729 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctx_names),
2730 .physstart = 0x07E00000,
2731 .physend = 0x07E00000 + SZ_1M - 1,
2732 },
2733};
2734
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002735static struct resource kgsl_2d1_resources[] = {
2736 {
2737 .name = KGSL_2D1_REG_MEMORY,
2738 .start = 0x04200000, /* Z180 device 1 base address */
2739 .end = 0x04200FFF,
2740 .flags = IORESOURCE_MEM,
2741 },
2742 {
2743 .name = KGSL_2D1_IRQ,
2744 .start = GFX2D1_IRQ,
2745 .end = GFX2D1_IRQ,
2746 .flags = IORESOURCE_IRQ,
2747 },
2748};
2749
2750static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002751 .pwrlevel = {
2752 {
2753 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002754 .bus_freq = 2,
2755 },
2756 {
2757 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002758 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002759 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002760 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002761 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002762 .bus_freq = 0,
2763 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002764 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002765 .init_level = 0,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002766 .num_levels = 3,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002767 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002768 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002769 .nap_allowed = true,
2770 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002771#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002772 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002773#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002774 .iommu_data = kgsl_2d1_iommu_data,
2775 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002776};
2777
2778struct platform_device msm_kgsl_2d1 = {
2779 .name = "kgsl-2d1",
2780 .id = 1,
2781 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2782 .resource = kgsl_2d1_resources,
2783 .dev = {
2784 .platform_data = &kgsl_2d1_pdata,
2785 },
2786};
2787
2788#ifdef CONFIG_MSM_GEMINI
2789static struct resource msm_gemini_resources[] = {
2790 {
2791 .start = 0x04600000,
2792 .end = 0x04600000 + SZ_1M - 1,
2793 .flags = IORESOURCE_MEM,
2794 },
2795 {
2796 .start = JPEG_IRQ,
2797 .end = JPEG_IRQ,
2798 .flags = IORESOURCE_IRQ,
2799 },
2800};
2801
2802struct platform_device msm8960_gemini_device = {
2803 .name = "msm_gemini",
2804 .resource = msm_gemini_resources,
2805 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2806};
2807#endif
2808
Praveen Chidambaram78499012011-11-01 17:15:17 -06002809struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
2810 .reg_base_addrs = {
2811 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2812 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2813 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2814 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2815 },
2816 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002817 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002818 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2819 .ipc_rpm_val = 4,
2820 .target_id = {
2821 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2822 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2823 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
2824 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2825 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2826 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
2827 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
2828 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
2829 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2830 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2831 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2832 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2833 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
2834 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
2835 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
2836 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
2837 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
2838 APPS_FABRIC_CFG_HALT, 2),
2839 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
2840 APPS_FABRIC_CFG_CLKMOD, 3),
2841 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
2842 APPS_FABRIC_CFG_IOCTL, 1),
2843 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2844 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
2845 SYS_FABRIC_CFG_HALT, 2),
2846 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
2847 SYS_FABRIC_CFG_CLKMOD, 3),
2848 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
2849 SYS_FABRIC_CFG_IOCTL, 1),
2850 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
2851 SYSTEM_FABRIC_ARB, 29),
2852 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
2853 MMSS_FABRIC_CFG_HALT, 2),
2854 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
2855 MMSS_FABRIC_CFG_CLKMOD, 3),
2856 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
2857 MMSS_FABRIC_CFG_IOCTL, 1),
2858 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2859 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
2860 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
2861 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
2862 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
2863 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
2864 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
2865 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
2866 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
2867 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
2868 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
2869 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
2870 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
2871 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
2872 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
2873 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
2874 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
2875 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
2876 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
2877 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
2878 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
2879 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
2880 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
2881 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
2882 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
2883 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
2884 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
2885 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
2886 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
2887 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
2888 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
2889 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
2890 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
2891 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
2892 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
2893 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
2894 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
2895 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
2896 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
2897 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
2898 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
2899 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
2900 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
2901 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
2902 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
2903 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
2904 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
2905 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
2906 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
2907 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2908 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
2909 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
2910 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
2911 },
2912 .target_status = {
2913 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
2914 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
2915 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
2916 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
2917 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
2918 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
2919 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
2920 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
2921 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
2922 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
2923 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
2924 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
2925 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
2926 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
2927 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
2928 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
2929 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
2930 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
2931 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
2932 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
2933 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
2934 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
2935 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
2936 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
2937 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
2938 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
2939 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
2940 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
2941 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
2942 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
2943 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
2944 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
2945 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
2946 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
2947 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
2948 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
2949 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
2950 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
2951 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
2952 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
2953 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
2954 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
2955 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
2956 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
2957 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
2958 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
2959 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
2960 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
2961 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
2962 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
2963 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
2964 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
2965 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
2966 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
2967 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
2968 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
2969 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
2970 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
2971 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
2972 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
2973 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
2974 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
2975 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
2976 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
2977 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
2978 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
2979 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
2980 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
2981 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
2982 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
2983 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
2984 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
2985 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
2986 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
2987 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
2988 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
2989 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
2990 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
2991 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
2992 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
2993 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
2994 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
2995 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
2996 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
2997 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
2998 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
2999 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3000 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3001 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3002 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3003 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3004 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3005 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3006 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3007 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3008 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3009 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3010 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3011 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3012 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3013 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3014 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3015 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3016 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3017 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3018 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3019 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3020 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3021 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3022 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3023 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3024 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3025 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3026 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3027 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3028 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3029 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3030 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3031 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3032 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3033 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3034 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3035 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3036 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3037 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3038 },
3039 .target_ctrl_id = {
3040 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3041 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3042 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3043 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3044 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3045 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3046 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3047 },
3048 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3049 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3050 .sel_last = MSM_RPM_8960_SEL_LAST,
3051 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003052};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003053
Praveen Chidambaram78499012011-11-01 17:15:17 -06003054struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003055 .name = "msm_rpm",
3056 .id = -1,
3057};
3058
Praveen Chidambaram78499012011-11-01 17:15:17 -06003059static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3060 .phys_addr_base = 0x0010C000,
3061 .reg_offsets = {
3062 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3063 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3064 },
3065 .phys_size = SZ_8K,
3066 .log_len = 4096, /* log's buffer length in bytes */
3067 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3068};
3069
3070struct platform_device msm8960_rpm_log_device = {
3071 .name = "msm_rpm_log",
3072 .id = -1,
3073 .dev = {
3074 .platform_data = &msm_rpm_log_pdata,
3075 },
3076};
3077
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003078static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3079 .phys_addr_base = 0x0010D204,
3080 .phys_size = SZ_8K,
3081};
3082
Praveen Chidambaram78499012011-11-01 17:15:17 -06003083struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003084 .name = "msm_rpm_stat",
3085 .id = -1,
3086 .dev = {
3087 .platform_data = &msm_rpm_stat_pdata,
3088 },
3089};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003090
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003091struct platform_device msm_bus_sys_fabric = {
3092 .name = "msm_bus_fabric",
3093 .id = MSM_BUS_FAB_SYSTEM,
3094};
3095struct platform_device msm_bus_apps_fabric = {
3096 .name = "msm_bus_fabric",
3097 .id = MSM_BUS_FAB_APPSS,
3098};
3099struct platform_device msm_bus_mm_fabric = {
3100 .name = "msm_bus_fabric",
3101 .id = MSM_BUS_FAB_MMSS,
3102};
3103struct platform_device msm_bus_sys_fpb = {
3104 .name = "msm_bus_fabric",
3105 .id = MSM_BUS_FAB_SYSTEM_FPB,
3106};
3107struct platform_device msm_bus_cpss_fpb = {
3108 .name = "msm_bus_fabric",
3109 .id = MSM_BUS_FAB_CPSS_FPB,
3110};
3111
3112/* Sensors DSPS platform data */
3113#ifdef CONFIG_MSM_DSPS
3114
3115#define PPSS_REG_PHYS_BASE 0x12080000
3116
3117static struct dsps_clk_info dsps_clks[] = {};
3118static struct dsps_regulator_info dsps_regs[] = {};
3119
3120/*
3121 * Note: GPIOs field is intialized in run-time at the function
3122 * msm8960_init_dsps().
3123 */
3124
3125struct msm_dsps_platform_data msm_dsps_pdata = {
3126 .clks = dsps_clks,
3127 .clks_num = ARRAY_SIZE(dsps_clks),
3128 .gpios = NULL,
3129 .gpios_num = 0,
3130 .regs = dsps_regs,
3131 .regs_num = ARRAY_SIZE(dsps_regs),
3132 .dsps_pwr_ctl_en = 1,
3133 .signature = DSPS_SIGNATURE,
3134};
3135
3136static struct resource msm_dsps_resources[] = {
3137 {
3138 .start = PPSS_REG_PHYS_BASE,
3139 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3140 .name = "ppss_reg",
3141 .flags = IORESOURCE_MEM,
3142 },
Wentao Xua55500b2011-08-16 18:15:04 -04003143
3144 {
3145 .start = PPSS_WDOG_TIMER_IRQ,
3146 .end = PPSS_WDOG_TIMER_IRQ,
3147 .name = "ppss_wdog",
3148 .flags = IORESOURCE_IRQ,
3149 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003150};
3151
3152struct platform_device msm_dsps_device = {
3153 .name = "msm_dsps",
3154 .id = 0,
3155 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3156 .resource = msm_dsps_resources,
3157 .dev.platform_data = &msm_dsps_pdata,
3158};
3159
3160#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003161
3162#ifdef CONFIG_MSM_QDSS
3163
3164#define MSM_QDSS_PHYS_BASE 0x01A00000
3165#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
3166#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
3167#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
Pratik Patel492b3012012-03-06 14:22:30 -08003168#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
Pratik Patel7831c082011-06-08 21:44:37 -07003169
3170static struct resource msm_etb_resources[] = {
3171 {
3172 .start = MSM_ETB_PHYS_BASE,
3173 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
3174 .flags = IORESOURCE_MEM,
3175 },
3176};
3177
3178struct platform_device msm_etb_device = {
3179 .name = "msm_etb",
3180 .id = 0,
3181 .num_resources = ARRAY_SIZE(msm_etb_resources),
3182 .resource = msm_etb_resources,
3183};
3184
3185static struct resource msm_tpiu_resources[] = {
3186 {
3187 .start = MSM_TPIU_PHYS_BASE,
3188 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
3189 .flags = IORESOURCE_MEM,
3190 },
3191};
3192
3193struct platform_device msm_tpiu_device = {
3194 .name = "msm_tpiu",
3195 .id = 0,
3196 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
3197 .resource = msm_tpiu_resources,
3198};
3199
3200static struct resource msm_funnel_resources[] = {
3201 {
3202 .start = MSM_FUNNEL_PHYS_BASE,
3203 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
3204 .flags = IORESOURCE_MEM,
3205 },
3206};
3207
3208struct platform_device msm_funnel_device = {
3209 .name = "msm_funnel",
3210 .id = 0,
3211 .num_resources = ARRAY_SIZE(msm_funnel_resources),
3212 .resource = msm_funnel_resources,
3213};
3214
Pratik Patel492b3012012-03-06 14:22:30 -08003215static struct resource msm_etm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003216 {
Pratik Patel492b3012012-03-06 14:22:30 -08003217 .start = MSM_ETM_PHYS_BASE,
3218 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 2) - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003219 .flags = IORESOURCE_MEM,
3220 },
3221};
3222
Pratik Patel492b3012012-03-06 14:22:30 -08003223struct platform_device msm_etm_device = {
3224 .name = "msm_etm",
Pratik Patel7831c082011-06-08 21:44:37 -07003225 .id = 0,
Pratik Patel492b3012012-03-06 14:22:30 -08003226 .num_resources = ARRAY_SIZE(msm_etm_resources),
3227 .resource = msm_etm_resources,
Pratik Patel7831c082011-06-08 21:44:37 -07003228};
3229
3230#endif
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003231
3232static int msm8960_LPM_latency = 1000; /* >100 usec for WFI */
3233
3234struct platform_device msm8960_cpu_idle_device = {
3235 .name = "msm_cpu_idle",
3236 .id = -1,
3237 .dev = {
3238 .platform_data = &msm8960_LPM_latency,
3239 },
3240};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07003241
3242static struct msm_dcvs_freq_entry msm8960_freq[] = {
3243 { 384000, 166981, 345600},
3244 { 702000, 213049, 632502},
3245 {1026000, 285712, 925613},
3246 {1242000, 383945, 1176550},
3247 {1458000, 419729, 1465478},
3248 {1512000, 434116, 1546674},
3249
3250};
3251
3252static struct msm_dcvs_core_info msm8960_core_info = {
3253 .freq_tbl = &msm8960_freq[0],
3254 .core_param = {
3255 .max_time_us = 100000,
3256 .num_freq = ARRAY_SIZE(msm8960_freq),
3257 },
3258 .algo_param = {
3259 .slack_time_us = 58000,
3260 .scale_slack_time = 0,
3261 .scale_slack_time_pct = 0,
3262 .disable_pc_threshold = 1458000,
3263 .em_window_size = 100000,
3264 .em_max_util_pct = 97,
3265 .ss_window_size = 1000000,
3266 .ss_util_pct = 95,
3267 .ss_iobusy_conv = 100,
3268 },
3269};
3270
3271struct platform_device msm8960_msm_gov_device = {
3272 .name = "msm_dcvs_gov",
3273 .id = -1,
3274 .dev = {
3275 .platform_data = &msm8960_core_info,
3276 },
3277};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003278
3279static struct resource msm_cache_erp_resources[] = {
3280 {
3281 .name = "l1_irq",
3282 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3283 .flags = IORESOURCE_IRQ,
3284 },
3285 {
3286 .name = "l2_irq",
3287 .start = APCC_QGICL2IRPTREQ,
3288 .flags = IORESOURCE_IRQ,
3289 }
3290};
3291
3292struct platform_device msm8960_device_cache_erp = {
3293 .name = "msm_cache_erp",
3294 .id = -1,
3295 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3296 .resource = msm_cache_erp_resources,
3297};