blob: 3ad3ee4c3709c6afa3a1c9b81c0e82659477864c [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <mach/irqs.h>
20#include <mach/dma.h>
21#include <asm/mach/mmc.h>
22#include <asm/clkdev.h>
23#include <linux/msm_kgsl.h>
24#include <linux/msm_rotator.h>
25#include <mach/msm_hsusb.h>
26#include "footswitch.h"
27#include "clock.h"
28#include "clock-rpm.h"
29#include "clock-voter.h"
30#include "devices.h"
31#include "devices-msm8x60.h"
32#include <linux/dma-mapping.h>
33#include <linux/irq.h>
34#include <linux/clk.h>
35#include <asm/hardware/gic.h>
36#include <asm/mach-types.h>
37#include <asm/clkdev.h>
38#include <mach/msm_serial_hs_lite.h>
39#include <mach/msm_bus.h>
40#include <mach/msm_bus_board.h>
41#include <mach/socinfo.h>
42#include <mach/msm_memtypes.h>
43#include <mach/msm_tsif.h>
44#include <mach/scm-io.h>
45#ifdef CONFIG_MSM_DSPS
46#include <mach/msm_dsps.h>
47#endif
48#include <linux/android_pmem.h>
49#include <linux/gpio.h>
50#include <linux/delay.h>
51#include <mach/mdm.h>
52#include <mach/rpm.h>
53#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040054#include <sound/apr_audio.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060055#include "rpm_log.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#include "rpm_stats.h"
57#include "mpm.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070058#include "msm_watchdog.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059
60/* Address of GSBI blocks */
61#define MSM_GSBI1_PHYS 0x16000000
62#define MSM_GSBI2_PHYS 0x16100000
63#define MSM_GSBI3_PHYS 0x16200000
64#define MSM_GSBI4_PHYS 0x16300000
65#define MSM_GSBI5_PHYS 0x16400000
66#define MSM_GSBI6_PHYS 0x16500000
67#define MSM_GSBI7_PHYS 0x16600000
68#define MSM_GSBI8_PHYS 0x19800000
69#define MSM_GSBI9_PHYS 0x19900000
70#define MSM_GSBI10_PHYS 0x19A00000
71#define MSM_GSBI11_PHYS 0x19B00000
72#define MSM_GSBI12_PHYS 0x19C00000
73
74/* GSBI QUPe devices */
75#define MSM_GSBI1_QUP_PHYS 0x16080000
76#define MSM_GSBI2_QUP_PHYS 0x16180000
77#define MSM_GSBI3_QUP_PHYS 0x16280000
78#define MSM_GSBI4_QUP_PHYS 0x16380000
79#define MSM_GSBI5_QUP_PHYS 0x16480000
80#define MSM_GSBI6_QUP_PHYS 0x16580000
81#define MSM_GSBI7_QUP_PHYS 0x16680000
82#define MSM_GSBI8_QUP_PHYS 0x19880000
83#define MSM_GSBI9_QUP_PHYS 0x19980000
84#define MSM_GSBI10_QUP_PHYS 0x19A80000
85#define MSM_GSBI11_QUP_PHYS 0x19B80000
86#define MSM_GSBI12_QUP_PHYS 0x19C80000
87
88/* GSBI UART devices */
89#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
90#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
91#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
92#define MSM_UART2DM_PHYS 0x19C40000
93#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
94#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
95#define TCSR_BASE_PHYS 0x16b00000
96
97/* PRNG device */
98#define MSM_PRNG_PHYS 0x16C00000
99#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
100#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
101
102static void charm_ap2mdm_kpdpwr_on(void)
103{
104 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700105 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106}
107
108static void charm_ap2mdm_kpdpwr_off(void)
109{
110 int i;
111
112 gpio_direction_output(AP2MDM_ERRFATAL, 1);
113
114 for (i = 20; i > 0; i--) {
115 if (gpio_get_value(MDM2AP_STATUS) == 0)
116 break;
117 msleep(100);
118 }
119 gpio_direction_output(AP2MDM_ERRFATAL, 0);
120
121 if (i == 0) {
122 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
123 of the charm modem.\n", __func__);
124 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
125 /*
126 * Currently, there is a debounce timer on the charm PMIC. It is
127 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
128 * for the reset to fully take place. Sleep here to ensure the
129 * reset has occured before the function exits.
130 */
131 msleep(4000);
132 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
133 }
134}
135
136static struct resource charm_resources[] = {
137 /* MDM2AP_ERRFATAL */
138 {
139 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
140 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
141 .flags = IORESOURCE_IRQ,
142 },
143 /* MDM2AP_STATUS */
144 {
145 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
146 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
147 .flags = IORESOURCE_IRQ,
148 }
149};
150
151static struct charm_platform_data mdm_platform_data = {
152 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
153 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
154};
155
156struct platform_device msm_charm_modem = {
157 .name = "charm_modem",
158 .id = -1,
159 .num_resources = ARRAY_SIZE(charm_resources),
160 .resource = charm_resources,
161 .dev = {
162 .platform_data = &mdm_platform_data,
163 },
164};
165
166#ifdef CONFIG_MSM_DSPS
167#define GSBI12_DEV (&msm_dsps_device.dev)
168#else
169#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
170#endif
171
172void __init msm8x60_init_irq(void)
173{
Praveen Chidambaram78499012011-11-01 17:15:17 -0600174 struct msm_mpm_device_data *data = NULL;
175
176#ifdef CONFIG_MSM_MPM
177 data = &msm8660_mpm_dev_data;
178#endif
179
180 msm_mpm_irq_extn_init(data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700181 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700182}
183
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700184#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
185
186static struct resource msm_8660_q6_resources[] = {
187 {
188 .start = MSM_LPASS_QDSP6SS_PHYS,
189 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
190 .flags = IORESOURCE_MEM,
191 },
192};
193
194struct platform_device msm_pil_q6v3 = {
195 .name = "pil_qdsp6v3",
196 .id = -1,
197 .num_resources = ARRAY_SIZE(msm_8660_q6_resources),
198 .resource = msm_8660_q6_resources,
199};
200
Stephen Boyd4eb885b2011-09-29 01:16:03 -0700201#define MSM_MSS_REGS_PHYS 0x10200000
202
203static struct resource msm_8660_modem_resources[] = {
204 {
205 .start = MSM_MSS_REGS_PHYS,
206 .end = MSM_MSS_REGS_PHYS + SZ_256 - 1,
207 .flags = IORESOURCE_MEM,
208 },
209};
210
211struct platform_device msm_pil_modem = {
212 .name = "pil_modem",
213 .id = -1,
214 .num_resources = ARRAY_SIZE(msm_8660_modem_resources),
215 .resource = msm_8660_modem_resources,
216};
217
Stephen Boydd89eebe2011-09-28 23:28:11 -0700218struct platform_device msm_pil_tzapps = {
219 .name = "pil_tzapps",
220 .id = -1,
221};
222
Stephen Boyd25c4a0b2011-09-20 00:12:36 -0700223struct platform_device msm_pil_dsps = {
224 .name = "pil_dsps",
225 .id = -1,
226 .dev.platform_data = "dsps",
227};
228
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700229static struct resource msm_uart1_dm_resources[] = {
230 {
231 .start = MSM_UART1DM_PHYS,
232 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
233 .flags = IORESOURCE_MEM,
234 },
235 {
236 .start = INT_UART1DM_IRQ,
237 .end = INT_UART1DM_IRQ,
238 .flags = IORESOURCE_IRQ,
239 },
240 {
241 /* GSBI6 is UARTDM1 */
242 .start = MSM_GSBI6_PHYS,
243 .end = MSM_GSBI6_PHYS + 4 - 1,
244 .name = "gsbi_resource",
245 .flags = IORESOURCE_MEM,
246 },
247 {
248 .start = DMOV_HSUART1_TX_CHAN,
249 .end = DMOV_HSUART1_RX_CHAN,
250 .name = "uartdm_channels",
251 .flags = IORESOURCE_DMA,
252 },
253 {
254 .start = DMOV_HSUART1_TX_CRCI,
255 .end = DMOV_HSUART1_RX_CRCI,
256 .name = "uartdm_crci",
257 .flags = IORESOURCE_DMA,
258 },
259};
260
261static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
262
263struct platform_device msm_device_uart_dm1 = {
264 .name = "msm_serial_hs",
265 .id = 0,
266 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
267 .resource = msm_uart1_dm_resources,
268 .dev = {
269 .dma_mask = &msm_uart_dm1_dma_mask,
270 .coherent_dma_mask = DMA_BIT_MASK(32),
271 },
272};
273
274static struct resource msm_uart3_dm_resources[] = {
275 {
276 .start = MSM_UART3DM_PHYS,
277 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
278 .name = "uartdm_resource",
279 .flags = IORESOURCE_MEM,
280 },
281 {
282 .start = INT_UART3DM_IRQ,
283 .end = INT_UART3DM_IRQ,
284 .flags = IORESOURCE_IRQ,
285 },
286 {
287 .start = MSM_GSBI3_PHYS,
288 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
289 .name = "gsbi_resource",
290 .flags = IORESOURCE_MEM,
291 },
292};
293
294struct platform_device msm_device_uart_dm3 = {
295 .name = "msm_serial_hsl",
296 .id = 2,
297 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
298 .resource = msm_uart3_dm_resources,
299};
300
301static struct resource msm_uart12_dm_resources[] = {
302 {
303 .start = MSM_UART2DM_PHYS,
304 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
305 .name = "uartdm_resource",
306 .flags = IORESOURCE_MEM,
307 },
308 {
309 .start = INT_UART2DM_IRQ,
310 .end = INT_UART2DM_IRQ,
311 .flags = IORESOURCE_IRQ,
312 },
313 {
314 /* GSBI 12 is UARTDM2 */
315 .start = MSM_GSBI12_PHYS,
316 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
317 .name = "gsbi_resource",
318 .flags = IORESOURCE_MEM,
319 },
320};
321
322struct platform_device msm_device_uart_dm12 = {
323 .name = "msm_serial_hsl",
324 .id = 0,
325 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
326 .resource = msm_uart12_dm_resources,
327};
328
329#ifdef CONFIG_MSM_GSBI9_UART
330static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
331 .config_gpio = 1,
332 .uart_tx_gpio = 67,
333 .uart_rx_gpio = 66,
334};
335
336static struct resource msm_uart_gsbi9_resources[] = {
337 {
338 .start = MSM_UART9DM_PHYS,
339 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
340 .name = "uartdm_resource",
341 .flags = IORESOURCE_MEM,
342 },
343 {
344 .start = INT_UART9DM_IRQ,
345 .end = INT_UART9DM_IRQ,
346 .flags = IORESOURCE_IRQ,
347 },
348 {
349 /* GSBI 9 is UART_GSBI9 */
350 .start = MSM_GSBI9_PHYS,
351 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
352 .name = "gsbi_resource",
353 .flags = IORESOURCE_MEM,
354 },
355};
356struct platform_device *msm_device_uart_gsbi9;
357struct platform_device *msm_add_gsbi9_uart(void)
358{
359 return platform_device_register_resndata(NULL, "msm_serial_hsl",
360 1, msm_uart_gsbi9_resources,
361 ARRAY_SIZE(msm_uart_gsbi9_resources),
362 &uart_gsbi9_pdata,
363 sizeof(uart_gsbi9_pdata));
364}
365#endif
366
367static struct resource gsbi3_qup_i2c_resources[] = {
368 {
369 .name = "qup_phys_addr",
370 .start = MSM_GSBI3_QUP_PHYS,
371 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
372 .flags = IORESOURCE_MEM,
373 },
374 {
375 .name = "gsbi_qup_i2c_addr",
376 .start = MSM_GSBI3_PHYS,
377 .end = MSM_GSBI3_PHYS + 4 - 1,
378 .flags = IORESOURCE_MEM,
379 },
380 {
381 .name = "qup_err_intr",
382 .start = GSBI3_QUP_IRQ,
383 .end = GSBI3_QUP_IRQ,
384 .flags = IORESOURCE_IRQ,
385 },
386 {
387 .name = "i2c_clk",
388 .start = 44,
389 .end = 44,
390 .flags = IORESOURCE_IO,
391 },
392 {
393 .name = "i2c_sda",
394 .start = 43,
395 .end = 43,
396 .flags = IORESOURCE_IO,
397 },
398};
399
400static struct resource gsbi4_qup_i2c_resources[] = {
401 {
402 .name = "qup_phys_addr",
403 .start = MSM_GSBI4_QUP_PHYS,
404 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
405 .flags = IORESOURCE_MEM,
406 },
407 {
408 .name = "gsbi_qup_i2c_addr",
409 .start = MSM_GSBI4_PHYS,
410 .end = MSM_GSBI4_PHYS + 4 - 1,
411 .flags = IORESOURCE_MEM,
412 },
413 {
414 .name = "qup_err_intr",
415 .start = GSBI4_QUP_IRQ,
416 .end = GSBI4_QUP_IRQ,
417 .flags = IORESOURCE_IRQ,
418 },
419};
420
421static struct resource gsbi7_qup_i2c_resources[] = {
422 {
423 .name = "qup_phys_addr",
424 .start = MSM_GSBI7_QUP_PHYS,
425 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
426 .flags = IORESOURCE_MEM,
427 },
428 {
429 .name = "gsbi_qup_i2c_addr",
430 .start = MSM_GSBI7_PHYS,
431 .end = MSM_GSBI7_PHYS + 4 - 1,
432 .flags = IORESOURCE_MEM,
433 },
434 {
435 .name = "qup_err_intr",
436 .start = GSBI7_QUP_IRQ,
437 .end = GSBI7_QUP_IRQ,
438 .flags = IORESOURCE_IRQ,
439 },
440 {
441 .name = "i2c_clk",
442 .start = 60,
443 .end = 60,
444 .flags = IORESOURCE_IO,
445 },
446 {
447 .name = "i2c_sda",
448 .start = 59,
449 .end = 59,
450 .flags = IORESOURCE_IO,
451 },
452};
453
454static struct resource gsbi8_qup_i2c_resources[] = {
455 {
456 .name = "qup_phys_addr",
457 .start = MSM_GSBI8_QUP_PHYS,
458 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
459 .flags = IORESOURCE_MEM,
460 },
461 {
462 .name = "gsbi_qup_i2c_addr",
463 .start = MSM_GSBI8_PHYS,
464 .end = MSM_GSBI8_PHYS + 4 - 1,
465 .flags = IORESOURCE_MEM,
466 },
467 {
468 .name = "qup_err_intr",
469 .start = GSBI8_QUP_IRQ,
470 .end = GSBI8_QUP_IRQ,
471 .flags = IORESOURCE_IRQ,
472 },
473};
474
475static struct resource gsbi9_qup_i2c_resources[] = {
476 {
477 .name = "qup_phys_addr",
478 .start = MSM_GSBI9_QUP_PHYS,
479 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
480 .flags = IORESOURCE_MEM,
481 },
482 {
483 .name = "gsbi_qup_i2c_addr",
484 .start = MSM_GSBI9_PHYS,
485 .end = MSM_GSBI9_PHYS + 4 - 1,
486 .flags = IORESOURCE_MEM,
487 },
488 {
489 .name = "qup_err_intr",
490 .start = GSBI9_QUP_IRQ,
491 .end = GSBI9_QUP_IRQ,
492 .flags = IORESOURCE_IRQ,
493 },
494};
495
496static struct resource gsbi12_qup_i2c_resources[] = {
497 {
498 .name = "qup_phys_addr",
499 .start = MSM_GSBI12_QUP_PHYS,
500 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
501 .flags = IORESOURCE_MEM,
502 },
503 {
504 .name = "gsbi_qup_i2c_addr",
505 .start = MSM_GSBI12_PHYS,
506 .end = MSM_GSBI12_PHYS + 4 - 1,
507 .flags = IORESOURCE_MEM,
508 },
509 {
510 .name = "qup_err_intr",
511 .start = GSBI12_QUP_IRQ,
512 .end = GSBI12_QUP_IRQ,
513 .flags = IORESOURCE_IRQ,
514 },
515};
516
517#ifdef CONFIG_MSM_BUS_SCALING
518static struct msm_bus_vectors grp3d_init_vectors[] = {
519 {
520 .src = MSM_BUS_MASTER_GRAPHICS_3D,
521 .dst = MSM_BUS_SLAVE_EBI_CH0,
522 .ab = 0,
523 .ib = 0,
524 },
525};
526
Lucille Sylvester293217d2011-08-19 17:50:52 -0600527static struct msm_bus_vectors grp3d_low_vectors[] = {
528 {
529 .src = MSM_BUS_MASTER_GRAPHICS_3D,
530 .dst = MSM_BUS_SLAVE_EBI_CH0,
531 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700532 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600533 },
534};
535
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700536static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
537 {
538 .src = MSM_BUS_MASTER_GRAPHICS_3D,
539 .dst = MSM_BUS_SLAVE_EBI_CH0,
540 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700541 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700542 },
543};
544
545static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
546 {
547 .src = MSM_BUS_MASTER_GRAPHICS_3D,
548 .dst = MSM_BUS_SLAVE_EBI_CH0,
549 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700550 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700551 },
552};
553
554static struct msm_bus_vectors grp3d_max_vectors[] = {
555 {
556 .src = MSM_BUS_MASTER_GRAPHICS_3D,
557 .dst = MSM_BUS_SLAVE_EBI_CH0,
558 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700559 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700560 },
561};
562
563static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
564 {
565 ARRAY_SIZE(grp3d_init_vectors),
566 grp3d_init_vectors,
567 },
568 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600569 ARRAY_SIZE(grp3d_low_vectors),
Suman Tatirajuc87f58c2011-10-14 10:58:37 -0700570 grp3d_low_vectors,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600571 },
572 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700573 ARRAY_SIZE(grp3d_nominal_low_vectors),
574 grp3d_nominal_low_vectors,
575 },
576 {
577 ARRAY_SIZE(grp3d_nominal_high_vectors),
578 grp3d_nominal_high_vectors,
579 },
580 {
581 ARRAY_SIZE(grp3d_max_vectors),
582 grp3d_max_vectors,
583 },
584};
585
586static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
587 grp3d_bus_scale_usecases,
588 ARRAY_SIZE(grp3d_bus_scale_usecases),
589 .name = "grp3d",
590};
591
592static struct msm_bus_vectors grp2d0_init_vectors[] = {
593 {
594 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
595 .dst = MSM_BUS_SLAVE_EBI_CH0,
596 .ab = 0,
597 .ib = 0,
598 },
599};
600
601static struct msm_bus_vectors grp2d0_max_vectors[] = {
602 {
603 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
604 .dst = MSM_BUS_SLAVE_EBI_CH0,
605 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700606 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700607 },
608};
609
610static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
611 {
612 ARRAY_SIZE(grp2d0_init_vectors),
613 grp2d0_init_vectors,
614 },
615 {
616 ARRAY_SIZE(grp2d0_max_vectors),
617 grp2d0_max_vectors,
618 },
619};
620
621static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
622 grp2d0_bus_scale_usecases,
623 ARRAY_SIZE(grp2d0_bus_scale_usecases),
624 .name = "grp2d0",
625};
626
627static struct msm_bus_vectors grp2d1_init_vectors[] = {
628 {
629 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
630 .dst = MSM_BUS_SLAVE_EBI_CH0,
631 .ab = 0,
632 .ib = 0,
633 },
634};
635
636static struct msm_bus_vectors grp2d1_max_vectors[] = {
637 {
638 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
639 .dst = MSM_BUS_SLAVE_EBI_CH0,
640 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700641 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700642 },
643};
644
645static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
646 {
647 ARRAY_SIZE(grp2d1_init_vectors),
648 grp2d1_init_vectors,
649 },
650 {
651 ARRAY_SIZE(grp2d1_max_vectors),
652 grp2d1_max_vectors,
653 },
654};
655
656static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
657 grp2d1_bus_scale_usecases,
658 ARRAY_SIZE(grp2d1_bus_scale_usecases),
659 .name = "grp2d1",
660};
661#endif
662
663#ifdef CONFIG_HW_RANDOM_MSM
664static struct resource rng_resources = {
665 .flags = IORESOURCE_MEM,
666 .start = MSM_PRNG_PHYS,
667 .end = MSM_PRNG_PHYS + SZ_512 - 1,
668};
669
670struct platform_device msm_device_rng = {
671 .name = "msm_rng",
672 .id = 0,
673 .num_resources = 1,
674 .resource = &rng_resources,
675};
676#endif
677
678static struct resource kgsl_3d0_resources[] = {
679 {
680 .name = KGSL_3D0_REG_MEMORY,
681 .start = 0x04300000, /* GFX3D address */
682 .end = 0x0431ffff,
683 .flags = IORESOURCE_MEM,
684 },
685 {
686 .name = KGSL_3D0_IRQ,
687 .start = GFX3D_IRQ,
688 .end = GFX3D_IRQ,
689 .flags = IORESOURCE_IRQ,
690 },
691};
692
693static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600694 .pwrlevel = {
695 {
696 .gpu_freq = 266667000,
697 .bus_freq = 4,
698 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700699 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600700 {
701 .gpu_freq = 228571000,
702 .bus_freq = 3,
703 .io_fraction = 33,
704 },
705 {
706 .gpu_freq = 200000000,
707 .bus_freq = 2,
708 .io_fraction = 100,
709 },
710 {
711 .gpu_freq = 177778000,
712 .bus_freq = 1,
713 .io_fraction = 100,
714 },
715 {
716 .gpu_freq = 27000000,
717 .bus_freq = 0,
718 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700719 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600720 .init_level = 0,
721 .num_levels = 5,
722 .set_grp_async = NULL,
723 .idle_timeout = HZ/5,
724 .nap_allowed = true,
725 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700726#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600727 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700728#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700729};
730
731struct platform_device msm_kgsl_3d0 = {
732 .name = "kgsl-3d0",
733 .id = 0,
734 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
735 .resource = kgsl_3d0_resources,
736 .dev = {
737 .platform_data = &kgsl_3d0_pdata,
738 },
739};
740
741static struct resource kgsl_2d0_resources[] = {
742 {
743 .name = KGSL_2D0_REG_MEMORY,
744 .start = 0x04100000, /* Z180 base address */
745 .end = 0x04100FFF,
746 .flags = IORESOURCE_MEM,
747 },
748 {
749 .name = KGSL_2D0_IRQ,
750 .start = GFX2D0_IRQ,
751 .end = GFX2D0_IRQ,
752 .flags = IORESOURCE_IRQ,
753 },
754};
755
756static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600757 .pwrlevel = {
758 {
759 .gpu_freq = 200000000,
760 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700761 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600762 {
763 .gpu_freq = 200000000,
764 .bus_freq = 0,
765 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700766 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600767 .init_level = 0,
768 .num_levels = 2,
769 .set_grp_async = NULL,
770 .idle_timeout = HZ/10,
771 .nap_allowed = true,
772 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700773#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600774 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700775#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700776};
777
778struct platform_device msm_kgsl_2d0 = {
779 .name = "kgsl-2d0",
780 .id = 0,
781 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
782 .resource = kgsl_2d0_resources,
783 .dev = {
784 .platform_data = &kgsl_2d0_pdata,
785 },
786};
787
788static struct resource kgsl_2d1_resources[] = {
789 {
790 .name = KGSL_2D1_REG_MEMORY,
791 .start = 0x04200000, /* Z180 device 1 base address */
792 .end = 0x04200FFF,
793 .flags = IORESOURCE_MEM,
794 },
795 {
796 .name = KGSL_2D1_IRQ,
797 .start = GFX2D1_IRQ,
798 .end = GFX2D1_IRQ,
799 .flags = IORESOURCE_IRQ,
800 },
801};
802
803static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600804 .pwrlevel = {
805 {
806 .gpu_freq = 200000000,
807 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700808 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600809 {
810 .gpu_freq = 200000000,
811 .bus_freq = 0,
812 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700813 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600814 .init_level = 0,
815 .num_levels = 2,
816 .set_grp_async = NULL,
817 .idle_timeout = HZ/10,
818 .nap_allowed = true,
819 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700820#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600821 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700822#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700823};
824
825struct platform_device msm_kgsl_2d1 = {
826 .name = "kgsl-2d1",
827 .id = 1,
828 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
829 .resource = kgsl_2d1_resources,
830 .dev = {
831 .platform_data = &kgsl_2d1_pdata,
832 },
833};
834
835/*
836 * this a software workaround for not having two distinct board
837 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
838 * this workaround detects the cpu version to tell if the kernel is on a
839 * 8660v1, and should disable the 2d core. it is called from the board file
840 */
841void __init msm8x60_check_2d_hardware(void)
842{
843 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
844 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
845 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600846 kgsl_2d0_pdata.clk_map = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700847 }
848}
849
850/* Use GSBI3 QUP for /dev/i2c-0 */
851struct platform_device msm_gsbi3_qup_i2c_device = {
852 .name = "qup_i2c",
853 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
854 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
855 .resource = gsbi3_qup_i2c_resources,
856};
857
858/* Use GSBI4 QUP for /dev/i2c-1 */
859struct platform_device msm_gsbi4_qup_i2c_device = {
860 .name = "qup_i2c",
861 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
862 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
863 .resource = gsbi4_qup_i2c_resources,
864};
865
866/* Use GSBI8 QUP for /dev/i2c-3 */
867struct platform_device msm_gsbi8_qup_i2c_device = {
868 .name = "qup_i2c",
869 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
870 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
871 .resource = gsbi8_qup_i2c_resources,
872};
873
874/* Use GSBI9 QUP for /dev/i2c-2 */
875struct platform_device msm_gsbi9_qup_i2c_device = {
876 .name = "qup_i2c",
877 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
878 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
879 .resource = gsbi9_qup_i2c_resources,
880};
881
882/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
883struct platform_device msm_gsbi7_qup_i2c_device = {
884 .name = "qup_i2c",
885 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
886 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
887 .resource = gsbi7_qup_i2c_resources,
888};
889
890/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
891struct platform_device msm_gsbi12_qup_i2c_device = {
892 .name = "qup_i2c",
893 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
894 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
895 .resource = gsbi12_qup_i2c_resources,
896};
897
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530898#ifdef CONFIG_MSM_SSBI
899#define MSM_SSBI_PMIC1_PHYS 0x00500000
900static struct resource resources_ssbi_pmic1_resource[] = {
901 {
902 .start = MSM_SSBI_PMIC1_PHYS,
903 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
904 .flags = IORESOURCE_MEM,
905 },
906};
907
908struct platform_device msm_device_ssbi_pmic1 = {
909 .name = "msm_ssbi",
910 .id = 0,
911 .resource = resources_ssbi_pmic1_resource,
912 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
913};
Anirudh Ghayalc49157f2011-11-09 14:49:59 +0530914
915#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
916static struct resource resources_ssbi_pmic2_resource[] = {
917 {
918 .start = MSM_SSBI2_PMIC2B_PHYS,
919 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
920 .flags = IORESOURCE_MEM,
921 },
922};
923
924struct platform_device msm_device_ssbi_pmic2 = {
925 .name = "msm_ssbi",
926 .id = 1,
927 .resource = resources_ssbi_pmic2_resource,
928 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2_resource),
929};
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530930#endif
931
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700933/* CODEC SSBI on /dev/i2c-8 */
934#define MSM_SSBI3_PHYS 0x18700000
935static struct resource msm_ssbi3_resources[] = {
936 {
937 .name = "ssbi_base",
938 .start = MSM_SSBI3_PHYS,
939 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
940 .flags = IORESOURCE_MEM,
941 },
942};
943
944struct platform_device msm_device_ssbi3 = {
945 .name = "i2c_ssbi",
946 .id = MSM_SSBI3_I2C_BUS_ID,
947 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
948 .resource = msm_ssbi3_resources,
949};
950#endif /* CONFIG_I2C_SSBI */
951
952static struct resource gsbi1_qup_spi_resources[] = {
953 {
954 .name = "spi_base",
955 .start = MSM_GSBI1_QUP_PHYS,
956 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
957 .flags = IORESOURCE_MEM,
958 },
959 {
960 .name = "gsbi_base",
961 .start = MSM_GSBI1_PHYS,
962 .end = MSM_GSBI1_PHYS + 4 - 1,
963 .flags = IORESOURCE_MEM,
964 },
965 {
966 .name = "spi_irq_in",
967 .start = GSBI1_QUP_IRQ,
968 .end = GSBI1_QUP_IRQ,
969 .flags = IORESOURCE_IRQ,
970 },
971 {
972 .name = "spidm_channels",
973 .start = 5,
974 .end = 6,
975 .flags = IORESOURCE_DMA,
976 },
977 {
978 .name = "spidm_crci",
979 .start = 8,
980 .end = 7,
981 .flags = IORESOURCE_DMA,
982 },
983 {
984 .name = "spi_clk",
985 .start = 36,
986 .end = 36,
987 .flags = IORESOURCE_IO,
988 },
989 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700990 .name = "spi_miso",
991 .start = 34,
992 .end = 34,
993 .flags = IORESOURCE_IO,
994 },
995 {
996 .name = "spi_mosi",
997 .start = 33,
998 .end = 33,
999 .flags = IORESOURCE_IO,
1000 },
Harini Jayaraman5d93be12011-11-29 18:32:20 -07001001 {
1002 .name = "spi_cs",
1003 .start = 35,
1004 .end = 35,
1005 .flags = IORESOURCE_IO,
1006 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001007};
1008
1009/* Use GSBI1 QUP for SPI-0 */
1010struct platform_device msm_gsbi1_qup_spi_device = {
1011 .name = "spi_qsd",
1012 .id = 0,
1013 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
1014 .resource = gsbi1_qup_spi_resources,
1015};
1016
1017
1018static struct resource gsbi10_qup_spi_resources[] = {
1019 {
1020 .name = "spi_base",
1021 .start = MSM_GSBI10_QUP_PHYS,
1022 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
1023 .flags = IORESOURCE_MEM,
1024 },
1025 {
1026 .name = "gsbi_base",
1027 .start = MSM_GSBI10_PHYS,
1028 .end = MSM_GSBI10_PHYS + 4 - 1,
1029 .flags = IORESOURCE_MEM,
1030 },
1031 {
1032 .name = "spi_irq_in",
1033 .start = GSBI10_QUP_IRQ,
1034 .end = GSBI10_QUP_IRQ,
1035 .flags = IORESOURCE_IRQ,
1036 },
1037 {
1038 .name = "spi_clk",
1039 .start = 73,
1040 .end = 73,
1041 .flags = IORESOURCE_IO,
1042 },
1043 {
1044 .name = "spi_cs",
1045 .start = 72,
1046 .end = 72,
1047 .flags = IORESOURCE_IO,
1048 },
1049 {
1050 .name = "spi_mosi",
1051 .start = 70,
1052 .end = 70,
1053 .flags = IORESOURCE_IO,
1054 },
1055};
1056
1057/* Use GSBI10 QUP for SPI-1 */
1058struct platform_device msm_gsbi10_qup_spi_device = {
1059 .name = "spi_qsd",
1060 .id = 1,
1061 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1062 .resource = gsbi10_qup_spi_resources,
1063};
1064#define MSM_SDC1_BASE 0x12400000
1065#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1066#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1067#define MSM_SDC2_BASE 0x12140000
1068#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1069#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1070#define MSM_SDC3_BASE 0x12180000
1071#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1072#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1073#define MSM_SDC4_BASE 0x121C0000
1074#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1075#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1076#define MSM_SDC5_BASE 0x12200000
1077#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1078#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1079
1080static struct resource resources_sdc1[] = {
1081 {
1082 .start = MSM_SDC1_BASE,
1083 .end = MSM_SDC1_DML_BASE - 1,
1084 .flags = IORESOURCE_MEM,
1085 },
1086 {
1087 .start = SDC1_IRQ_0,
1088 .end = SDC1_IRQ_0,
1089 .flags = IORESOURCE_IRQ,
1090 },
1091#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1092 {
1093 .name = "sdcc_dml_addr",
1094 .start = MSM_SDC1_DML_BASE,
1095 .end = MSM_SDC1_BAM_BASE - 1,
1096 .flags = IORESOURCE_MEM,
1097 },
1098 {
1099 .name = "sdcc_bam_addr",
1100 .start = MSM_SDC1_BAM_BASE,
1101 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1102 .flags = IORESOURCE_MEM,
1103 },
1104 {
1105 .name = "sdcc_bam_irq",
1106 .start = SDC1_BAM_IRQ,
1107 .end = SDC1_BAM_IRQ,
1108 .flags = IORESOURCE_IRQ,
1109 },
1110#else
1111 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001112 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001113 .start = DMOV_SDC1_CHAN,
1114 .end = DMOV_SDC1_CHAN,
1115 .flags = IORESOURCE_DMA,
1116 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001117 {
1118 .name = "sdcc_dma_crci",
1119 .start = DMOV_SDC1_CRCI,
1120 .end = DMOV_SDC1_CRCI,
1121 .flags = IORESOURCE_DMA,
1122 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001123#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1124};
1125
1126static struct resource resources_sdc2[] = {
1127 {
1128 .start = MSM_SDC2_BASE,
1129 .end = MSM_SDC2_DML_BASE - 1,
1130 .flags = IORESOURCE_MEM,
1131 },
1132 {
1133 .start = SDC2_IRQ_0,
1134 .end = SDC2_IRQ_0,
1135 .flags = IORESOURCE_IRQ,
1136 },
1137#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1138 {
1139 .name = "sdcc_dml_addr",
1140 .start = MSM_SDC2_DML_BASE,
1141 .end = MSM_SDC2_BAM_BASE - 1,
1142 .flags = IORESOURCE_MEM,
1143 },
1144 {
1145 .name = "sdcc_bam_addr",
1146 .start = MSM_SDC2_BAM_BASE,
1147 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1148 .flags = IORESOURCE_MEM,
1149 },
1150 {
1151 .name = "sdcc_bam_irq",
1152 .start = SDC2_BAM_IRQ,
1153 .end = SDC2_BAM_IRQ,
1154 .flags = IORESOURCE_IRQ,
1155 },
1156#else
1157 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001158 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001159 .start = DMOV_SDC2_CHAN,
1160 .end = DMOV_SDC2_CHAN,
1161 .flags = IORESOURCE_DMA,
1162 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001163 {
1164 .name = "sdcc_dma_crci",
1165 .start = DMOV_SDC2_CRCI,
1166 .end = DMOV_SDC2_CRCI,
1167 .flags = IORESOURCE_DMA,
1168 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001169#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1170};
1171
1172static struct resource resources_sdc3[] = {
1173 {
1174 .start = MSM_SDC3_BASE,
1175 .end = MSM_SDC3_DML_BASE - 1,
1176 .flags = IORESOURCE_MEM,
1177 },
1178 {
1179 .start = SDC3_IRQ_0,
1180 .end = SDC3_IRQ_0,
1181 .flags = IORESOURCE_IRQ,
1182 },
1183#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1184 {
1185 .name = "sdcc_dml_addr",
1186 .start = MSM_SDC3_DML_BASE,
1187 .end = MSM_SDC3_BAM_BASE - 1,
1188 .flags = IORESOURCE_MEM,
1189 },
1190 {
1191 .name = "sdcc_bam_addr",
1192 .start = MSM_SDC3_BAM_BASE,
1193 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1194 .flags = IORESOURCE_MEM,
1195 },
1196 {
1197 .name = "sdcc_bam_irq",
1198 .start = SDC3_BAM_IRQ,
1199 .end = SDC3_BAM_IRQ,
1200 .flags = IORESOURCE_IRQ,
1201 },
1202#else
1203 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001204 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001205 .start = DMOV_SDC3_CHAN,
1206 .end = DMOV_SDC3_CHAN,
1207 .flags = IORESOURCE_DMA,
1208 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001209 {
1210 .name = "sdcc_dma_crci",
1211 .start = DMOV_SDC3_CRCI,
1212 .end = DMOV_SDC3_CRCI,
1213 .flags = IORESOURCE_DMA,
1214 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001215#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1216};
1217
1218static struct resource resources_sdc4[] = {
1219 {
1220 .start = MSM_SDC4_BASE,
1221 .end = MSM_SDC4_DML_BASE - 1,
1222 .flags = IORESOURCE_MEM,
1223 },
1224 {
1225 .start = SDC4_IRQ_0,
1226 .end = SDC4_IRQ_0,
1227 .flags = IORESOURCE_IRQ,
1228 },
1229#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1230 {
1231 .name = "sdcc_dml_addr",
1232 .start = MSM_SDC4_DML_BASE,
1233 .end = MSM_SDC4_BAM_BASE - 1,
1234 .flags = IORESOURCE_MEM,
1235 },
1236 {
1237 .name = "sdcc_bam_addr",
1238 .start = MSM_SDC4_BAM_BASE,
1239 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1240 .flags = IORESOURCE_MEM,
1241 },
1242 {
1243 .name = "sdcc_bam_irq",
1244 .start = SDC4_BAM_IRQ,
1245 .end = SDC4_BAM_IRQ,
1246 .flags = IORESOURCE_IRQ,
1247 },
1248#else
1249 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001250 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001251 .start = DMOV_SDC4_CHAN,
1252 .end = DMOV_SDC4_CHAN,
1253 .flags = IORESOURCE_DMA,
1254 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001255 {
1256 .name = "sdcc_dma_crci",
1257 .start = DMOV_SDC4_CRCI,
1258 .end = DMOV_SDC4_CRCI,
1259 .flags = IORESOURCE_DMA,
1260 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001261#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1262};
1263
1264static struct resource resources_sdc5[] = {
1265 {
1266 .start = MSM_SDC5_BASE,
1267 .end = MSM_SDC5_DML_BASE - 1,
1268 .flags = IORESOURCE_MEM,
1269 },
1270 {
1271 .start = SDC5_IRQ_0,
1272 .end = SDC5_IRQ_0,
1273 .flags = IORESOURCE_IRQ,
1274 },
1275#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1276 {
1277 .name = "sdcc_dml_addr",
1278 .start = MSM_SDC5_DML_BASE,
1279 .end = MSM_SDC5_BAM_BASE - 1,
1280 .flags = IORESOURCE_MEM,
1281 },
1282 {
1283 .name = "sdcc_bam_addr",
1284 .start = MSM_SDC5_BAM_BASE,
1285 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1286 .flags = IORESOURCE_MEM,
1287 },
1288 {
1289 .name = "sdcc_bam_irq",
1290 .start = SDC5_BAM_IRQ,
1291 .end = SDC5_BAM_IRQ,
1292 .flags = IORESOURCE_IRQ,
1293 },
1294#else
1295 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001296 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001297 .start = DMOV_SDC5_CHAN,
1298 .end = DMOV_SDC5_CHAN,
1299 .flags = IORESOURCE_DMA,
1300 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001301 {
1302 .name = "sdcc_dma_crci",
1303 .start = DMOV_SDC5_CRCI,
1304 .end = DMOV_SDC5_CRCI,
1305 .flags = IORESOURCE_DMA,
1306 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001307#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1308};
1309
1310struct platform_device msm_device_sdc1 = {
1311 .name = "msm_sdcc",
1312 .id = 1,
1313 .num_resources = ARRAY_SIZE(resources_sdc1),
1314 .resource = resources_sdc1,
1315 .dev = {
1316 .coherent_dma_mask = 0xffffffff,
1317 },
1318};
1319
1320struct platform_device msm_device_sdc2 = {
1321 .name = "msm_sdcc",
1322 .id = 2,
1323 .num_resources = ARRAY_SIZE(resources_sdc2),
1324 .resource = resources_sdc2,
1325 .dev = {
1326 .coherent_dma_mask = 0xffffffff,
1327 },
1328};
1329
1330struct platform_device msm_device_sdc3 = {
1331 .name = "msm_sdcc",
1332 .id = 3,
1333 .num_resources = ARRAY_SIZE(resources_sdc3),
1334 .resource = resources_sdc3,
1335 .dev = {
1336 .coherent_dma_mask = 0xffffffff,
1337 },
1338};
1339
1340struct platform_device msm_device_sdc4 = {
1341 .name = "msm_sdcc",
1342 .id = 4,
1343 .num_resources = ARRAY_SIZE(resources_sdc4),
1344 .resource = resources_sdc4,
1345 .dev = {
1346 .coherent_dma_mask = 0xffffffff,
1347 },
1348};
1349
1350struct platform_device msm_device_sdc5 = {
1351 .name = "msm_sdcc",
1352 .id = 5,
1353 .num_resources = ARRAY_SIZE(resources_sdc5),
1354 .resource = resources_sdc5,
1355 .dev = {
1356 .coherent_dma_mask = 0xffffffff,
1357 },
1358};
1359
1360static struct platform_device *msm_sdcc_devices[] __initdata = {
1361 &msm_device_sdc1,
1362 &msm_device_sdc2,
1363 &msm_device_sdc3,
1364 &msm_device_sdc4,
1365 &msm_device_sdc5,
1366};
1367
1368int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1369{
1370 struct platform_device *pdev;
1371
1372 if (controller < 1 || controller > 5)
1373 return -EINVAL;
1374
1375 pdev = msm_sdcc_devices[controller-1];
1376 pdev->dev.platform_data = plat;
1377 return platform_device_register(pdev);
1378}
1379
1380#define MIPI_DSI_HW_BASE 0x04700000
1381#define ROTATOR_HW_BASE 0x04E00000
1382#define TVENC_HW_BASE 0x04F00000
1383#define MDP_HW_BASE 0x05100000
1384
1385static struct resource msm_mipi_dsi_resources[] = {
1386 {
1387 .name = "mipi_dsi",
1388 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001389 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001390 .flags = IORESOURCE_MEM,
1391 },
1392 {
1393 .start = DSI_IRQ,
1394 .end = DSI_IRQ,
1395 .flags = IORESOURCE_IRQ,
1396 },
1397};
1398
1399static struct platform_device msm_mipi_dsi_device = {
1400 .name = "mipi_dsi",
1401 .id = 1,
1402 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1403 .resource = msm_mipi_dsi_resources,
1404};
1405
1406static struct resource msm_mdp_resources[] = {
1407 {
1408 .name = "mdp",
1409 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001410 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001411 .flags = IORESOURCE_MEM,
1412 },
1413 {
1414 .start = INT_MDP,
1415 .end = INT_MDP,
1416 .flags = IORESOURCE_IRQ,
1417 },
1418};
1419
1420static struct platform_device msm_mdp_device = {
1421 .name = "mdp",
1422 .id = 0,
1423 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1424 .resource = msm_mdp_resources,
1425};
1426#ifdef CONFIG_MSM_ROTATOR
1427static struct resource resources_msm_rotator[] = {
1428 {
1429 .start = 0x04E00000,
1430 .end = 0x04F00000 - 1,
1431 .flags = IORESOURCE_MEM,
1432 },
1433 {
1434 .start = ROT_IRQ,
1435 .end = ROT_IRQ,
1436 .flags = IORESOURCE_IRQ,
1437 },
1438};
1439
1440static struct msm_rot_clocks rotator_clocks[] = {
1441 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001442 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001443 .clk_type = ROTATOR_CORE_CLK,
1444 .clk_rate = 160 * 1000 * 1000,
1445 },
1446 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001447 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001448 .clk_type = ROTATOR_PCLK,
1449 .clk_rate = 0,
1450 },
1451};
1452
1453static struct msm_rotator_platform_data rotator_pdata = {
1454 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1455 .hardware_version_number = 0x01010307,
1456 .rotator_clks = rotator_clocks,
1457 .regulator_name = "fs_rot",
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08001458#ifdef CONFIG_MSM_BUS_SCALING
1459 .bus_scale_table = &rotator_bus_scale_pdata,
1460#endif
1461
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001462};
1463
1464struct platform_device msm_rotator_device = {
1465 .name = "msm_rotator",
1466 .id = 0,
1467 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1468 .resource = resources_msm_rotator,
1469 .dev = {
1470 .platform_data = &rotator_pdata,
1471 },
1472};
1473#endif
1474
1475
1476/* Sensors DSPS platform data */
1477#ifdef CONFIG_MSM_DSPS
1478
1479#define PPSS_REG_PHYS_BASE 0x12080000
1480
1481#define MHZ (1000*1000)
1482
Wentao Xu7a1c9302011-09-19 17:57:43 -04001483#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1484
1485#define GSBI_IRQ_MUX_SEL_MASK 0xF
1486#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1487
1488static void dsps_init1(struct msm_dsps_platform_data *data)
1489{
1490 int val;
1491
1492 /* route GSBI12 interrutps to DSPS */
1493 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1494 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1495 val |= GSBI_IRQ_MUX_SEL_DSPS;
1496 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1497}
1498
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499static struct dsps_clk_info dsps_clks[] = {
1500 {
1501 .name = "ppss_pclk",
1502 .rate = 0, /* no rate just on/off */
1503 },
1504 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001505 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001506 .rate = 0, /* no rate just on/off */
1507 },
1508 {
1509 .name = "gsbi_qup_clk",
1510 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1511 },
1512 {
1513 .name = "dfab_dsps_clk",
1514 .rate = 64 * MHZ, /* Same rate as USB. */
1515 }
1516};
1517
1518static struct dsps_regulator_info dsps_regs[] = {
1519 {
1520 .name = "8058_l5",
1521 .volt = 2850000, /* in uV */
1522 },
1523 {
1524 .name = "8058_s3",
1525 .volt = 1800000, /* in uV */
1526 }
1527};
1528
1529/*
1530 * Note: GPIOs field is intialized in run-time at the function
1531 * msm8x60_init_dsps().
1532 */
1533
1534struct msm_dsps_platform_data msm_dsps_pdata = {
1535 .clks = dsps_clks,
1536 .clks_num = ARRAY_SIZE(dsps_clks),
1537 .gpios = NULL,
1538 .gpios_num = 0,
1539 .regs = dsps_regs,
1540 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001541 .init = dsps_init1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001542 .signature = DSPS_SIGNATURE,
1543};
1544
1545static struct resource msm_dsps_resources[] = {
1546 {
1547 .start = PPSS_REG_PHYS_BASE,
1548 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1549 .name = "ppss_reg",
1550 .flags = IORESOURCE_MEM,
1551 },
1552};
1553
1554struct platform_device msm_dsps_device = {
1555 .name = "msm_dsps",
1556 .id = 0,
1557 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1558 .resource = msm_dsps_resources,
1559 .dev.platform_data = &msm_dsps_pdata,
1560};
1561
1562#endif /* CONFIG_MSM_DSPS */
1563
1564#ifdef CONFIG_FB_MSM_TVOUT
1565static struct resource msm_tvenc_resources[] = {
1566 {
1567 .name = "tvenc",
1568 .start = TVENC_HW_BASE,
1569 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1570 .flags = IORESOURCE_MEM,
1571 }
1572};
1573
1574static struct resource tvout_device_resources[] = {
1575 {
1576 .name = "tvout_device_irq",
1577 .start = TV_ENC_IRQ,
1578 .end = TV_ENC_IRQ,
1579 .flags = IORESOURCE_IRQ,
1580 },
1581};
1582#endif
1583static void __init msm_register_device(struct platform_device *pdev, void *data)
1584{
1585 int ret;
1586
1587 pdev->dev.platform_data = data;
1588
1589 ret = platform_device_register(pdev);
1590 if (ret)
1591 dev_err(&pdev->dev,
1592 "%s: platform_device_register() failed = %d\n",
1593 __func__, ret);
1594}
1595
1596static struct platform_device msm_lcdc_device = {
1597 .name = "lcdc",
1598 .id = 0,
1599};
1600
1601#ifdef CONFIG_FB_MSM_TVOUT
1602static struct platform_device msm_tvenc_device = {
1603 .name = "tvenc",
1604 .id = 0,
1605 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1606 .resource = msm_tvenc_resources,
1607};
1608
1609static struct platform_device msm_tvout_device = {
1610 .name = "tvout_device",
1611 .id = 0,
1612 .num_resources = ARRAY_SIZE(tvout_device_resources),
1613 .resource = tvout_device_resources,
1614};
1615#endif
1616
1617#ifdef CONFIG_MSM_BUS_SCALING
1618static struct platform_device msm_dtv_device = {
1619 .name = "dtv",
1620 .id = 0,
1621};
1622#endif
1623
1624void __init msm_fb_register_device(char *name, void *data)
1625{
1626 if (!strncmp(name, "mdp", 3))
1627 msm_register_device(&msm_mdp_device, data);
1628 else if (!strncmp(name, "lcdc", 4))
1629 msm_register_device(&msm_lcdc_device, data);
1630 else if (!strncmp(name, "mipi_dsi", 8))
1631 msm_register_device(&msm_mipi_dsi_device, data);
1632#ifdef CONFIG_FB_MSM_TVOUT
1633 else if (!strncmp(name, "tvenc", 5))
1634 msm_register_device(&msm_tvenc_device, data);
1635 else if (!strncmp(name, "tvout_device", 12))
1636 msm_register_device(&msm_tvout_device, data);
1637#endif
1638#ifdef CONFIG_MSM_BUS_SCALING
1639 else if (!strncmp(name, "dtv", 3))
1640 msm_register_device(&msm_dtv_device, data);
1641#endif
1642 else
1643 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1644}
1645
1646static struct resource resources_otg[] = {
1647 {
1648 .start = 0x12500000,
1649 .end = 0x12500000 + SZ_1K - 1,
1650 .flags = IORESOURCE_MEM,
1651 },
1652 {
1653 .start = USB1_HS_IRQ,
1654 .end = USB1_HS_IRQ,
1655 .flags = IORESOURCE_IRQ,
1656 },
1657};
1658
1659struct platform_device msm_device_otg = {
1660 .name = "msm_otg",
1661 .id = -1,
1662 .num_resources = ARRAY_SIZE(resources_otg),
1663 .resource = resources_otg,
1664};
1665
1666static u64 dma_mask = 0xffffffffULL;
1667struct platform_device msm_device_gadget_peripheral = {
1668 .name = "msm_hsusb",
1669 .id = -1,
1670 .dev = {
1671 .dma_mask = &dma_mask,
1672 .coherent_dma_mask = 0xffffffffULL,
1673 },
1674};
1675#ifdef CONFIG_USB_EHCI_MSM_72K
1676static struct resource resources_hsusb_host[] = {
1677 {
1678 .start = 0x12500000,
1679 .end = 0x12500000 + SZ_1K - 1,
1680 .flags = IORESOURCE_MEM,
1681 },
1682 {
1683 .start = USB1_HS_IRQ,
1684 .end = USB1_HS_IRQ,
1685 .flags = IORESOURCE_IRQ,
1686 },
1687};
1688
1689struct platform_device msm_device_hsusb_host = {
1690 .name = "msm_hsusb_host",
1691 .id = 0,
1692 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1693 .resource = resources_hsusb_host,
1694 .dev = {
1695 .dma_mask = &dma_mask,
1696 .coherent_dma_mask = 0xffffffffULL,
1697 },
1698};
1699
1700static struct platform_device *msm_host_devices[] = {
1701 &msm_device_hsusb_host,
1702};
1703
1704int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1705{
1706 struct platform_device *pdev;
1707
1708 pdev = msm_host_devices[host];
1709 if (!pdev)
1710 return -ENODEV;
1711 pdev->dev.platform_data = plat;
1712 return platform_device_register(pdev);
1713}
1714#endif
1715
1716#define MSM_TSIF0_PHYS (0x18200000)
1717#define MSM_TSIF1_PHYS (0x18201000)
1718#define MSM_TSIF_SIZE (0x200)
1719#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1720
1721#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1722 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1723#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1724 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1725#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1726 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1727#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1728 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1729#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1730 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1731#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1732 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1733#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1734 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1735#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1736 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1737
1738static const struct msm_gpio tsif0_gpios[] = {
1739 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1740 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1741 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1742 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1743};
1744
1745static const struct msm_gpio tsif1_gpios[] = {
1746 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1747 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1748 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1749 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1750};
1751
1752static void tsif_release(struct device *dev)
1753{
1754}
1755
1756static void tsif_init1(struct msm_tsif_platform_data *data)
1757{
1758 int val;
1759
1760 /* configure mux to use correct tsif instance */
1761 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1762 val |= 0x80000000;
1763 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1764}
1765
1766struct msm_tsif_platform_data tsif1_platform_data = {
1767 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1768 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001769 .tsif_pclk = "iface_clk",
1770 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001771 .init = tsif_init1
1772};
1773
1774struct resource tsif1_resources[] = {
1775 [0] = {
1776 .flags = IORESOURCE_IRQ,
1777 .start = TSIF2_IRQ,
1778 .end = TSIF2_IRQ,
1779 },
1780 [1] = {
1781 .flags = IORESOURCE_MEM,
1782 .start = MSM_TSIF1_PHYS,
1783 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1784 },
1785 [2] = {
1786 .flags = IORESOURCE_DMA,
1787 .start = DMOV_TSIF_CHAN,
1788 .end = DMOV_TSIF_CRCI,
1789 },
1790};
1791
1792static void tsif_init0(struct msm_tsif_platform_data *data)
1793{
1794 int val;
1795
1796 /* configure mux to use correct tsif instance */
1797 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1798 val &= 0x7FFFFFFF;
1799 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1800}
1801
1802struct msm_tsif_platform_data tsif0_platform_data = {
1803 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1804 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001805 .tsif_pclk = "iface_clk",
1806 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001807 .init = tsif_init0
1808};
1809struct resource tsif0_resources[] = {
1810 [0] = {
1811 .flags = IORESOURCE_IRQ,
1812 .start = TSIF1_IRQ,
1813 .end = TSIF1_IRQ,
1814 },
1815 [1] = {
1816 .flags = IORESOURCE_MEM,
1817 .start = MSM_TSIF0_PHYS,
1818 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1819 },
1820 [2] = {
1821 .flags = IORESOURCE_DMA,
1822 .start = DMOV_TSIF_CHAN,
1823 .end = DMOV_TSIF_CRCI,
1824 },
1825};
1826
1827struct platform_device msm_device_tsif[2] = {
1828 {
1829 .name = "msm_tsif",
1830 .id = 0,
1831 .num_resources = ARRAY_SIZE(tsif0_resources),
1832 .resource = tsif0_resources,
1833 .dev = {
1834 .release = tsif_release,
1835 .platform_data = &tsif0_platform_data
1836 },
1837 },
1838 {
1839 .name = "msm_tsif",
1840 .id = 1,
1841 .num_resources = ARRAY_SIZE(tsif1_resources),
1842 .resource = tsif1_resources,
1843 .dev = {
1844 .release = tsif_release,
1845 .platform_data = &tsif1_platform_data
1846 },
1847 }
1848};
1849
1850struct platform_device msm_device_smd = {
1851 .name = "msm_smd",
1852 .id = -1,
1853};
1854
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001855static struct msm_watchdog_pdata msm_watchdog_pdata = {
1856 .pet_time = 10000,
1857 .bark_time = 11000,
1858 .has_secure = true,
1859};
1860
1861struct platform_device msm8660_device_watchdog = {
1862 .name = "msm_watchdog",
1863 .id = -1,
1864 .dev = {
1865 .platform_data = &msm_watchdog_pdata,
1866 },
1867};
1868
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001869static struct resource msm_dmov_resource_adm0[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001870 {
1871 .start = INT_ADM0_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001872 .flags = IORESOURCE_IRQ,
1873 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001874 {
1875 .start = 0x18320000,
1876 .end = 0x18320000 + SZ_1M - 1,
1877 .flags = IORESOURCE_MEM,
1878 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001879};
1880
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001881static struct resource msm_dmov_resource_adm1[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001882 {
1883 .start = INT_ADM1_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001884 .flags = IORESOURCE_IRQ,
1885 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001886 {
1887 .start = 0x18420000,
1888 .end = 0x18420000 + SZ_1M - 1,
1889 .flags = IORESOURCE_MEM,
1890 },
1891};
1892
1893static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
1894 .sd = 1,
1895 .sd_size = 0x800,
1896};
1897
1898static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
1899 .sd = 1,
1900 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001901};
1902
1903struct platform_device msm_device_dmov_adm0 = {
1904 .name = "msm_dmov",
1905 .id = 0,
1906 .resource = msm_dmov_resource_adm0,
1907 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001908 .dev = {
1909 .platform_data = &msm_dmov_pdata_adm0,
1910 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001911};
1912
1913struct platform_device msm_device_dmov_adm1 = {
1914 .name = "msm_dmov",
1915 .id = 1,
1916 .resource = msm_dmov_resource_adm1,
1917 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001918 .dev = {
1919 .platform_data = &msm_dmov_pdata_adm1,
1920 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001921};
1922
1923/* MSM Video core device */
1924#ifdef CONFIG_MSM_BUS_SCALING
1925static struct msm_bus_vectors vidc_init_vectors[] = {
1926 {
1927 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1928 .dst = MSM_BUS_SLAVE_SMI,
1929 .ab = 0,
1930 .ib = 0,
1931 },
1932 {
1933 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1934 .dst = MSM_BUS_SLAVE_SMI,
1935 .ab = 0,
1936 .ib = 0,
1937 },
1938 {
1939 .src = MSM_BUS_MASTER_AMPSS_M0,
1940 .dst = MSM_BUS_SLAVE_EBI_CH0,
1941 .ab = 0,
1942 .ib = 0,
1943 },
1944 {
1945 .src = MSM_BUS_MASTER_AMPSS_M0,
1946 .dst = MSM_BUS_SLAVE_SMI,
1947 .ab = 0,
1948 .ib = 0,
1949 },
1950};
1951static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1952 {
1953 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1954 .dst = MSM_BUS_SLAVE_SMI,
1955 .ab = 54525952,
1956 .ib = 436207616,
1957 },
1958 {
1959 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1960 .dst = MSM_BUS_SLAVE_SMI,
1961 .ab = 72351744,
1962 .ib = 289406976,
1963 },
1964 {
1965 .src = MSM_BUS_MASTER_AMPSS_M0,
1966 .dst = MSM_BUS_SLAVE_EBI_CH0,
1967 .ab = 500000,
1968 .ib = 1000000,
1969 },
1970 {
1971 .src = MSM_BUS_MASTER_AMPSS_M0,
1972 .dst = MSM_BUS_SLAVE_SMI,
1973 .ab = 500000,
1974 .ib = 1000000,
1975 },
1976};
1977static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1978 {
1979 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1980 .dst = MSM_BUS_SLAVE_SMI,
1981 .ab = 40894464,
1982 .ib = 327155712,
1983 },
1984 {
1985 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1986 .dst = MSM_BUS_SLAVE_SMI,
1987 .ab = 48234496,
1988 .ib = 192937984,
1989 },
1990 {
1991 .src = MSM_BUS_MASTER_AMPSS_M0,
1992 .dst = MSM_BUS_SLAVE_EBI_CH0,
1993 .ab = 500000,
1994 .ib = 2000000,
1995 },
1996 {
1997 .src = MSM_BUS_MASTER_AMPSS_M0,
1998 .dst = MSM_BUS_SLAVE_SMI,
1999 .ab = 500000,
2000 .ib = 2000000,
2001 },
2002};
2003static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
2004 {
2005 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2006 .dst = MSM_BUS_SLAVE_SMI,
2007 .ab = 163577856,
2008 .ib = 1308622848,
2009 },
2010 {
2011 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2012 .dst = MSM_BUS_SLAVE_SMI,
2013 .ab = 219152384,
2014 .ib = 876609536,
2015 },
2016 {
2017 .src = MSM_BUS_MASTER_AMPSS_M0,
2018 .dst = MSM_BUS_SLAVE_EBI_CH0,
2019 .ab = 1750000,
2020 .ib = 3500000,
2021 },
2022 {
2023 .src = MSM_BUS_MASTER_AMPSS_M0,
2024 .dst = MSM_BUS_SLAVE_SMI,
2025 .ab = 1750000,
2026 .ib = 3500000,
2027 },
2028};
2029static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
2030 {
2031 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2032 .dst = MSM_BUS_SLAVE_SMI,
2033 .ab = 121634816,
2034 .ib = 973078528,
2035 },
2036 {
2037 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2038 .dst = MSM_BUS_SLAVE_SMI,
2039 .ab = 155189248,
2040 .ib = 620756992,
2041 },
2042 {
2043 .src = MSM_BUS_MASTER_AMPSS_M0,
2044 .dst = MSM_BUS_SLAVE_EBI_CH0,
2045 .ab = 1750000,
2046 .ib = 7000000,
2047 },
2048 {
2049 .src = MSM_BUS_MASTER_AMPSS_M0,
2050 .dst = MSM_BUS_SLAVE_SMI,
2051 .ab = 1750000,
2052 .ib = 7000000,
2053 },
2054};
2055static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2056 {
2057 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2058 .dst = MSM_BUS_SLAVE_SMI,
2059 .ab = 372244480,
2060 .ib = 1861222400,
2061 },
2062 {
2063 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2064 .dst = MSM_BUS_SLAVE_SMI,
2065 .ab = 501219328,
2066 .ib = 2004877312,
2067 },
2068 {
2069 .src = MSM_BUS_MASTER_AMPSS_M0,
2070 .dst = MSM_BUS_SLAVE_EBI_CH0,
2071 .ab = 2500000,
2072 .ib = 5000000,
2073 },
2074 {
2075 .src = MSM_BUS_MASTER_AMPSS_M0,
2076 .dst = MSM_BUS_SLAVE_SMI,
2077 .ab = 2500000,
2078 .ib = 5000000,
2079 },
2080};
2081static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2082 {
2083 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2084 .dst = MSM_BUS_SLAVE_SMI,
2085 .ab = 222298112,
2086 .ib = 1778384896,
2087 },
2088 {
2089 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2090 .dst = MSM_BUS_SLAVE_SMI,
2091 .ab = 330301440,
2092 .ib = 1321205760,
2093 },
2094 {
2095 .src = MSM_BUS_MASTER_AMPSS_M0,
2096 .dst = MSM_BUS_SLAVE_EBI_CH0,
2097 .ab = 2500000,
2098 .ib = 700000000,
2099 },
2100 {
2101 .src = MSM_BUS_MASTER_AMPSS_M0,
2102 .dst = MSM_BUS_SLAVE_SMI,
2103 .ab = 2500000,
2104 .ib = 10000000,
2105 },
2106};
2107
2108static struct msm_bus_paths vidc_bus_client_config[] = {
2109 {
2110 ARRAY_SIZE(vidc_init_vectors),
2111 vidc_init_vectors,
2112 },
2113 {
2114 ARRAY_SIZE(vidc_venc_vga_vectors),
2115 vidc_venc_vga_vectors,
2116 },
2117 {
2118 ARRAY_SIZE(vidc_vdec_vga_vectors),
2119 vidc_vdec_vga_vectors,
2120 },
2121 {
2122 ARRAY_SIZE(vidc_venc_720p_vectors),
2123 vidc_venc_720p_vectors,
2124 },
2125 {
2126 ARRAY_SIZE(vidc_vdec_720p_vectors),
2127 vidc_vdec_720p_vectors,
2128 },
2129 {
2130 ARRAY_SIZE(vidc_venc_1080p_vectors),
2131 vidc_venc_1080p_vectors,
2132 },
2133 {
2134 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2135 vidc_vdec_1080p_vectors,
2136 },
2137};
2138
2139static struct msm_bus_scale_pdata vidc_bus_client_data = {
2140 vidc_bus_client_config,
2141 ARRAY_SIZE(vidc_bus_client_config),
2142 .name = "vidc",
2143};
2144
2145#endif
2146
2147#define MSM_VIDC_BASE_PHYS 0x04400000
2148#define MSM_VIDC_BASE_SIZE 0x00100000
2149
2150static struct resource msm_device_vidc_resources[] = {
2151 {
2152 .start = MSM_VIDC_BASE_PHYS,
2153 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2154 .flags = IORESOURCE_MEM,
2155 },
2156 {
2157 .start = VCODEC_IRQ,
2158 .end = VCODEC_IRQ,
2159 .flags = IORESOURCE_IRQ,
2160 },
2161};
2162
2163struct msm_vidc_platform_data vidc_platform_data = {
2164#ifdef CONFIG_MSM_BUS_SCALING
2165 .vidc_bus_client_pdata = &vidc_bus_client_data,
2166#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07002167#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur59955cb2011-12-08 10:23:01 -08002168 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002169 .enable_ion = 1,
2170#else
Deepak Kotur12301a72011-11-09 18:30:29 -08002171 .memtype = MEMTYPE_SMI_KERNEL,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002172 .enable_ion = 0,
2173#endif
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05302174 .disable_dmx = 0,
2175 .disable_fullhd = 0
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002176};
2177
2178struct platform_device msm_device_vidc = {
2179 .name = "msm_vidc",
2180 .id = 0,
2181 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2182 .resource = msm_device_vidc_resources,
2183 .dev = {
2184 .platform_data = &vidc_platform_data,
2185 },
2186};
2187
Praveen Chidambaram78499012011-11-01 17:15:17 -06002188#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
2189static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2190 .phys_addr_base = 0x00106000,
2191 .reg_offsets = {
2192 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000C80,
2193 [MSM_RPM_LOG_PAGE_BUFFER] = 0x00000CA0,
2194 },
2195 .phys_size = SZ_8K,
2196 .log_len = 4096, /* log's buffer length in bytes */
2197 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2198};
2199
2200struct platform_device msm8660_rpm_log_device = {
2201 .name = "msm_rpm_log",
2202 .id = -1,
2203 .dev = {
2204 .platform_data = &msm_rpm_log_pdata,
2205 },
2206};
2207#endif
2208
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002209#if defined(CONFIG_MSM_RPM_STATS_LOG)
2210static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2211 .phys_addr_base = 0x00107E04,
2212 .phys_size = SZ_8K,
2213};
2214
Praveen Chidambaram78499012011-11-01 17:15:17 -06002215struct platform_device msm8660_rpm_stat_device = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002216 .name = "msm_rpm_stat",
2217 .id = -1,
2218 .dev = {
2219 .platform_data = &msm_rpm_stat_pdata,
2220 },
2221};
2222#endif
2223
2224#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002225static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002226 [1] = MSM_GPIO_TO_INT(61),
2227 [4] = MSM_GPIO_TO_INT(87),
2228 [5] = MSM_GPIO_TO_INT(88),
2229 [6] = MSM_GPIO_TO_INT(89),
2230 [7] = MSM_GPIO_TO_INT(90),
2231 [8] = MSM_GPIO_TO_INT(91),
2232 [9] = MSM_GPIO_TO_INT(34),
2233 [10] = MSM_GPIO_TO_INT(38),
2234 [11] = MSM_GPIO_TO_INT(42),
2235 [12] = MSM_GPIO_TO_INT(46),
2236 [13] = MSM_GPIO_TO_INT(50),
2237 [14] = MSM_GPIO_TO_INT(54),
2238 [15] = MSM_GPIO_TO_INT(58),
2239 [16] = MSM_GPIO_TO_INT(63),
2240 [17] = MSM_GPIO_TO_INT(160),
2241 [18] = MSM_GPIO_TO_INT(162),
2242 [19] = MSM_GPIO_TO_INT(144),
2243 [20] = MSM_GPIO_TO_INT(146),
2244 [25] = USB1_HS_IRQ,
2245 [26] = TV_ENC_IRQ,
2246 [27] = HDMI_IRQ,
2247 [29] = MSM_GPIO_TO_INT(123),
2248 [30] = MSM_GPIO_TO_INT(172),
2249 [31] = MSM_GPIO_TO_INT(99),
2250 [32] = MSM_GPIO_TO_INT(96),
2251 [33] = MSM_GPIO_TO_INT(67),
2252 [34] = MSM_GPIO_TO_INT(71),
2253 [35] = MSM_GPIO_TO_INT(105),
2254 [36] = MSM_GPIO_TO_INT(117),
2255 [37] = MSM_GPIO_TO_INT(29),
2256 [38] = MSM_GPIO_TO_INT(30),
2257 [39] = MSM_GPIO_TO_INT(31),
2258 [40] = MSM_GPIO_TO_INT(37),
2259 [41] = MSM_GPIO_TO_INT(40),
2260 [42] = MSM_GPIO_TO_INT(41),
2261 [43] = MSM_GPIO_TO_INT(45),
2262 [44] = MSM_GPIO_TO_INT(51),
2263 [45] = MSM_GPIO_TO_INT(52),
2264 [46] = MSM_GPIO_TO_INT(57),
2265 [47] = MSM_GPIO_TO_INT(73),
2266 [48] = MSM_GPIO_TO_INT(93),
2267 [49] = MSM_GPIO_TO_INT(94),
2268 [50] = MSM_GPIO_TO_INT(103),
2269 [51] = MSM_GPIO_TO_INT(104),
2270 [52] = MSM_GPIO_TO_INT(106),
2271 [53] = MSM_GPIO_TO_INT(115),
2272 [54] = MSM_GPIO_TO_INT(124),
2273 [55] = MSM_GPIO_TO_INT(125),
2274 [56] = MSM_GPIO_TO_INT(126),
2275 [57] = MSM_GPIO_TO_INT(127),
2276 [58] = MSM_GPIO_TO_INT(128),
2277 [59] = MSM_GPIO_TO_INT(129),
2278};
2279
Praveen Chidambaram78499012011-11-01 17:15:17 -06002280static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002281 TLMM_MSM_SUMMARY_IRQ,
2282 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2283 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2284 RPM_SCSS_CPU0_GP_LOW_IRQ,
2285 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2286 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2287 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2288 RPM_SCSS_CPU1_GP_LOW_IRQ,
2289 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2290 MARM_SCSS_GP_IRQ_0,
2291 MARM_SCSS_GP_IRQ_1,
2292 MARM_SCSS_GP_IRQ_2,
2293 MARM_SCSS_GP_IRQ_3,
2294 MARM_SCSS_GP_IRQ_4,
2295 MARM_SCSS_GP_IRQ_5,
2296 MARM_SCSS_GP_IRQ_6,
2297 MARM_SCSS_GP_IRQ_7,
2298 MARM_SCSS_GP_IRQ_8,
2299 MARM_SCSS_GP_IRQ_9,
2300 LPASS_SCSS_GP_LOW_IRQ,
2301 LPASS_SCSS_GP_MEDIUM_IRQ,
2302 LPASS_SCSS_GP_HIGH_IRQ,
2303 SDC4_IRQ_0,
2304 SPS_MTI_31,
2305};
2306
Praveen Chidambaram78499012011-11-01 17:15:17 -06002307struct msm_mpm_device_data msm8660_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002308 .irqs_m2a = msm_mpm_irqs_m2a,
2309 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2310 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2311 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2312 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2313 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2314 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2315 .mpm_apps_ipc_val = BIT(1),
2316 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2317
2318};
2319#endif
2320
2321
2322#ifdef CONFIG_MSM_BUS_SCALING
2323struct platform_device msm_bus_sys_fabric = {
2324 .name = "msm_bus_fabric",
2325 .id = MSM_BUS_FAB_SYSTEM,
2326};
2327struct platform_device msm_bus_apps_fabric = {
2328 .name = "msm_bus_fabric",
2329 .id = MSM_BUS_FAB_APPSS,
2330};
2331struct platform_device msm_bus_mm_fabric = {
2332 .name = "msm_bus_fabric",
2333 .id = MSM_BUS_FAB_MMSS,
2334};
2335struct platform_device msm_bus_sys_fpb = {
2336 .name = "msm_bus_fabric",
2337 .id = MSM_BUS_FAB_SYSTEM_FPB,
2338};
2339struct platform_device msm_bus_cpss_fpb = {
2340 .name = "msm_bus_fabric",
2341 .id = MSM_BUS_FAB_CPSS_FPB,
2342};
2343#endif
2344
Lei Zhou01366a42011-08-19 13:12:00 -04002345#ifdef CONFIG_SND_SOC_MSM8660_APQ
2346struct platform_device msm_pcm = {
2347 .name = "msm-pcm-dsp",
2348 .id = -1,
2349};
2350
2351struct platform_device msm_pcm_routing = {
2352 .name = "msm-pcm-routing",
2353 .id = -1,
2354};
2355
2356struct platform_device msm_cpudai0 = {
2357 .name = "msm-dai-q6",
2358 .id = PRIMARY_I2S_RX,
2359};
2360
2361struct platform_device msm_cpudai1 = {
2362 .name = "msm-dai-q6",
2363 .id = PRIMARY_I2S_TX,
2364};
2365
2366struct platform_device msm_cpudai_hdmi_rx = {
2367 .name = "msm-dai-q6",
2368 .id = HDMI_RX,
2369};
2370
2371struct platform_device msm_cpudai_bt_rx = {
2372 .name = "msm-dai-q6",
2373 .id = INT_BT_SCO_RX,
2374};
2375
2376struct platform_device msm_cpudai_bt_tx = {
2377 .name = "msm-dai-q6",
2378 .id = INT_BT_SCO_TX,
2379};
2380
2381struct platform_device msm_cpudai_fm_rx = {
2382 .name = "msm-dai-q6",
2383 .id = INT_FM_RX,
2384};
2385
2386struct platform_device msm_cpudai_fm_tx = {
2387 .name = "msm-dai-q6",
2388 .id = INT_FM_TX,
2389};
2390
2391struct platform_device msm_cpu_fe = {
2392 .name = "msm-dai-fe",
2393 .id = -1,
2394};
2395
2396struct platform_device msm_stub_codec = {
2397 .name = "msm-stub-codec",
2398 .id = 1,
2399};
2400
2401struct platform_device msm_voice = {
2402 .name = "msm-pcm-voice",
2403 .id = -1,
2404};
2405
2406struct platform_device msm_voip = {
2407 .name = "msm-voip-dsp",
2408 .id = -1,
2409};
2410
2411struct platform_device msm_lpa_pcm = {
2412 .name = "msm-pcm-lpa",
2413 .id = -1,
2414};
2415
2416struct platform_device msm_pcm_hostless = {
2417 .name = "msm-pcm-hostless",
2418 .id = -1,
2419};
2420#endif
2421
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002422struct platform_device asoc_msm_pcm = {
2423 .name = "msm-dsp-audio",
2424 .id = 0,
2425};
2426
2427struct platform_device asoc_msm_dai0 = {
2428 .name = "msm-codec-dai",
2429 .id = 0,
2430};
2431
2432struct platform_device asoc_msm_dai1 = {
2433 .name = "msm-cpu-dai",
2434 .id = 0,
2435};
2436
2437#if defined (CONFIG_MSM_8x60_VOIP)
2438struct platform_device asoc_msm_mvs = {
2439 .name = "msm-mvs-audio",
2440 .id = 0,
2441};
2442
2443struct platform_device asoc_mvs_dai0 = {
2444 .name = "mvs-codec-dai",
2445 .id = 0,
2446};
2447
2448struct platform_device asoc_mvs_dai1 = {
2449 .name = "mvs-cpu-dai",
2450 .id = 0,
2451};
2452#endif
2453
2454struct platform_device *msm_footswitch_devices[] = {
2455 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2456 FS_8X60(FS_MDP, "fs_mdp"),
2457 FS_8X60(FS_ROT, "fs_rot"),
2458 FS_8X60(FS_VED, "fs_ved"),
2459 FS_8X60(FS_VFE, "fs_vfe"),
2460 FS_8X60(FS_VPE, "fs_vpe"),
2461 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2462 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2463 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2464};
2465unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2466
Praveen Chidambaram78499012011-11-01 17:15:17 -06002467struct msm_rpm_platform_data msm8660_rpm_data __initdata = {
2468 .reg_base_addrs = {
2469 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2470 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2471 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2472 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2473 },
2474 .irq_ack = RPM_SCSS_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002475 .irq_err = RPM_SCSS_CPU0_GP_LOW_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002476 .ipc_rpm_reg = MSM_GCC_BASE + 0x008,
2477 .ipc_rpm_val = 4,
2478 .target_id = {
2479 MSM_RPM_MAP(8660, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 8),
2480 MSM_RPM_MAP(8660, NOTIFICATION_REGISTERED_0, NOTIFICATION, 8),
2481 MSM_RPM_MAP(8660, INVALIDATE_0, INVALIDATE, 8),
2482 MSM_RPM_MAP(8660, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2483 MSM_RPM_MAP(8660, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2484 MSM_RPM_MAP(8660, TRIGGER_SET_FROM, TRIGGER_SET, 1),
2485 MSM_RPM_MAP(8660, TRIGGER_SET_TO, TRIGGER_SET, 1),
2486 MSM_RPM_MAP(8660, TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2487 MSM_RPM_MAP(8660, TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2488 MSM_RPM_MAP(8660, TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2489 MSM_RPM_MAP(8660, TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002490
Praveen Chidambaram78499012011-11-01 17:15:17 -06002491 MSM_RPM_MAP(8660, CXO_CLK, CXO_CLK, 1),
2492 MSM_RPM_MAP(8660, PXO_CLK, PXO_CLK, 1),
2493 MSM_RPM_MAP(8660, PLL_4, PLL_4, 1),
2494 MSM_RPM_MAP(8660, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2495 MSM_RPM_MAP(8660, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2496 MSM_RPM_MAP(8660, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2497 MSM_RPM_MAP(8660, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2498 MSM_RPM_MAP(8660, SFPB_CLK, SFPB_CLK, 1),
2499 MSM_RPM_MAP(8660, CFPB_CLK, CFPB_CLK, 1),
2500 MSM_RPM_MAP(8660, MMFPB_CLK, MMFPB_CLK, 1),
2501 MSM_RPM_MAP(8660, SMI_CLK, SMI_CLK, 1),
2502 MSM_RPM_MAP(8660, EBI1_CLK, EBI1_CLK, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002503
Praveen Chidambaram78499012011-11-01 17:15:17 -06002504 MSM_RPM_MAP(8660, APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002505
Praveen Chidambaram78499012011-11-01 17:15:17 -06002506 MSM_RPM_MAP(8660, APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2507 MSM_RPM_MAP(8660, APPS_FABRIC_CLOCK_MODE_0,
2508 APPS_FABRIC_CLOCK_MODE, 3),
2509 MSM_RPM_MAP(8660, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002510
Praveen Chidambaram78499012011-11-01 17:15:17 -06002511 MSM_RPM_MAP(8660, SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2512 MSM_RPM_MAP(8660, SYSTEM_FABRIC_CLOCK_MODE_0,
2513 SYSTEM_FABRIC_CLOCK_MODE, 3),
2514 MSM_RPM_MAP(8660, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002515
Praveen Chidambaram78499012011-11-01 17:15:17 -06002516 MSM_RPM_MAP(8660, MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2517 MSM_RPM_MAP(8660, MM_FABRIC_CLOCK_MODE_0,
2518 MM_FABRIC_CLOCK_MODE, 3),
2519 MSM_RPM_MAP(8660, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002520
Praveen Chidambaram78499012011-11-01 17:15:17 -06002521 MSM_RPM_MAP(8660, SMPS0B_0, SMPS0B, 2),
2522 MSM_RPM_MAP(8660, SMPS1B_0, SMPS1B, 2),
2523 MSM_RPM_MAP(8660, SMPS2B_0, SMPS2B, 2),
2524 MSM_RPM_MAP(8660, SMPS3B_0, SMPS3B, 2),
2525 MSM_RPM_MAP(8660, SMPS4B_0, SMPS4B, 2),
2526 MSM_RPM_MAP(8660, LDO0B_0, LDO0B, 2),
2527 MSM_RPM_MAP(8660, LDO1B_0, LDO1B, 2),
2528 MSM_RPM_MAP(8660, LDO2B_0, LDO2B, 2),
2529 MSM_RPM_MAP(8660, LDO3B_0, LDO3B, 2),
2530 MSM_RPM_MAP(8660, LDO4B_0, LDO4B, 2),
2531 MSM_RPM_MAP(8660, LDO5B_0, LDO5B, 2),
2532 MSM_RPM_MAP(8660, LDO6B_0, LDO6B, 2),
2533 MSM_RPM_MAP(8660, LVS0B, LVS0B, 1),
2534 MSM_RPM_MAP(8660, LVS1B, LVS1B, 1),
2535 MSM_RPM_MAP(8660, LVS2B, LVS2B, 1),
2536 MSM_RPM_MAP(8660, LVS3B, LVS3B, 1),
2537 MSM_RPM_MAP(8660, MVS, MVS, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002538
Praveen Chidambaram78499012011-11-01 17:15:17 -06002539 MSM_RPM_MAP(8660, SMPS0_0, SMPS0, 2),
2540 MSM_RPM_MAP(8660, SMPS1_0, SMPS1, 2),
2541 MSM_RPM_MAP(8660, SMPS2_0, SMPS2, 2),
2542 MSM_RPM_MAP(8660, SMPS3_0, SMPS3, 2),
2543 MSM_RPM_MAP(8660, SMPS4_0, SMPS4, 2),
2544 MSM_RPM_MAP(8660, LDO0_0, LDO0, 2),
2545 MSM_RPM_MAP(8660, LDO1_0, LDO1, 2),
2546 MSM_RPM_MAP(8660, LDO2_0, LDO2, 2),
2547 MSM_RPM_MAP(8660, LDO3_0, LDO3, 2),
2548 MSM_RPM_MAP(8660, LDO4_0, LDO4, 2),
2549 MSM_RPM_MAP(8660, LDO5_0, LDO5, 2),
2550 MSM_RPM_MAP(8660, LDO6_0, LDO6, 2),
2551 MSM_RPM_MAP(8660, LDO7_0, LDO7, 2),
2552 MSM_RPM_MAP(8660, LDO8_0, LDO8, 2),
2553 MSM_RPM_MAP(8660, LDO9_0, LDO9, 2),
2554 MSM_RPM_MAP(8660, LDO10_0, LDO10, 2),
2555 MSM_RPM_MAP(8660, LDO11_0, LDO11, 2),
2556 MSM_RPM_MAP(8660, LDO12_0, LDO12, 2),
2557 MSM_RPM_MAP(8660, LDO13_0, LDO13, 2),
2558 MSM_RPM_MAP(8660, LDO14_0, LDO14, 2),
2559 MSM_RPM_MAP(8660, LDO15_0, LDO15, 2),
2560 MSM_RPM_MAP(8660, LDO16_0, LDO16, 2),
2561 MSM_RPM_MAP(8660, LDO17_0, LDO17, 2),
2562 MSM_RPM_MAP(8660, LDO18_0, LDO18, 2),
2563 MSM_RPM_MAP(8660, LDO19_0, LDO19, 2),
2564 MSM_RPM_MAP(8660, LDO20_0, LDO20, 2),
2565 MSM_RPM_MAP(8660, LDO21_0, LDO21, 2),
2566 MSM_RPM_MAP(8660, LDO22_0, LDO22, 2),
2567 MSM_RPM_MAP(8660, LDO23_0, LDO23, 2),
2568 MSM_RPM_MAP(8660, LDO24_0, LDO24, 2),
2569 MSM_RPM_MAP(8660, LDO25_0, LDO25, 2),
2570 MSM_RPM_MAP(8660, LVS0, LVS0, 1),
2571 MSM_RPM_MAP(8660, LVS1, LVS1, 1),
2572 MSM_RPM_MAP(8660, NCP_0, NCP, 2),
2573 MSM_RPM_MAP(8660, CXO_BUFFERS, CXO_BUFFERS, 1),
2574 },
2575 .target_status = {
2576 MSM_RPM_STATUS_ID_MAP(8660, VERSION_MAJOR),
2577 MSM_RPM_STATUS_ID_MAP(8660, VERSION_MINOR),
2578 MSM_RPM_STATUS_ID_MAP(8660, VERSION_BUILD),
2579 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_0),
2580 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_1),
2581 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_2),
2582 MSM_RPM_STATUS_ID_MAP(8660, SEQUENCE),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002583
Praveen Chidambaram78499012011-11-01 17:15:17 -06002584 MSM_RPM_STATUS_ID_MAP(8660, CXO_CLK),
2585 MSM_RPM_STATUS_ID_MAP(8660, PXO_CLK),
2586 MSM_RPM_STATUS_ID_MAP(8660, PLL_4),
2587 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_CLK),
2588 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_CLK),
2589 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_CLK),
2590 MSM_RPM_STATUS_ID_MAP(8660, DAYTONA_FABRIC_CLK),
2591 MSM_RPM_STATUS_ID_MAP(8660, SFPB_CLK),
2592 MSM_RPM_STATUS_ID_MAP(8660, CFPB_CLK),
2593 MSM_RPM_STATUS_ID_MAP(8660, MMFPB_CLK),
2594 MSM_RPM_STATUS_ID_MAP(8660, SMI_CLK),
2595 MSM_RPM_STATUS_ID_MAP(8660, EBI1_CLK),
2596
2597 MSM_RPM_STATUS_ID_MAP(8660, APPS_L2_CACHE_CTL),
2598
2599 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_HALT),
2600 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_CLOCK_MODE),
2601 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_ARB),
2602
2603 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_HALT),
2604 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_CLOCK_MODE),
2605 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_ARB),
2606
2607 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_HALT),
2608 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_CLOCK_MODE),
2609 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_ARB),
2610
2611
2612 MSM_RPM_STATUS_ID_MAP(8660, SMPS0B_0),
2613 MSM_RPM_STATUS_ID_MAP(8660, SMPS0B_1),
2614 MSM_RPM_STATUS_ID_MAP(8660, SMPS1B_0),
2615 MSM_RPM_STATUS_ID_MAP(8660, SMPS1B_1),
2616 MSM_RPM_STATUS_ID_MAP(8660, SMPS2B_0),
2617 MSM_RPM_STATUS_ID_MAP(8660, SMPS2B_1),
2618 MSM_RPM_STATUS_ID_MAP(8660, SMPS3B_0),
2619 MSM_RPM_STATUS_ID_MAP(8660, SMPS3B_1),
2620 MSM_RPM_STATUS_ID_MAP(8660, SMPS4B_0),
2621 MSM_RPM_STATUS_ID_MAP(8660, SMPS4B_1),
2622 MSM_RPM_STATUS_ID_MAP(8660, LDO0B_0),
2623 MSM_RPM_STATUS_ID_MAP(8660, LDO0B_1),
2624 MSM_RPM_STATUS_ID_MAP(8660, LDO1B_0),
2625 MSM_RPM_STATUS_ID_MAP(8660, LDO1B_1),
2626 MSM_RPM_STATUS_ID_MAP(8660, LDO2B_0),
2627 MSM_RPM_STATUS_ID_MAP(8660, LDO2B_1),
2628 MSM_RPM_STATUS_ID_MAP(8660, LDO3B_0),
2629 MSM_RPM_STATUS_ID_MAP(8660, LDO3B_1),
2630 MSM_RPM_STATUS_ID_MAP(8660, LDO4B_0),
2631 MSM_RPM_STATUS_ID_MAP(8660, LDO4B_1),
2632 MSM_RPM_STATUS_ID_MAP(8660, LDO5B_0),
2633 MSM_RPM_STATUS_ID_MAP(8660, LDO5B_1),
2634 MSM_RPM_STATUS_ID_MAP(8660, LDO6B_0),
2635 MSM_RPM_STATUS_ID_MAP(8660, LDO6B_1),
2636 MSM_RPM_STATUS_ID_MAP(8660, LVS0B),
2637 MSM_RPM_STATUS_ID_MAP(8660, LVS1B),
2638 MSM_RPM_STATUS_ID_MAP(8660, LVS2B),
2639 MSM_RPM_STATUS_ID_MAP(8660, LVS3B),
2640 MSM_RPM_STATUS_ID_MAP(8660, MVS),
2641
2642
2643 MSM_RPM_STATUS_ID_MAP(8660, SMPS0_0),
2644 MSM_RPM_STATUS_ID_MAP(8660, SMPS0_1),
2645 MSM_RPM_STATUS_ID_MAP(8660, SMPS1_0),
2646 MSM_RPM_STATUS_ID_MAP(8660, SMPS1_1),
2647 MSM_RPM_STATUS_ID_MAP(8660, SMPS2_0),
2648 MSM_RPM_STATUS_ID_MAP(8660, SMPS2_1),
2649 MSM_RPM_STATUS_ID_MAP(8660, SMPS3_0),
2650 MSM_RPM_STATUS_ID_MAP(8660, SMPS3_1),
2651 MSM_RPM_STATUS_ID_MAP(8660, SMPS4_0),
2652 MSM_RPM_STATUS_ID_MAP(8660, SMPS4_1),
2653 MSM_RPM_STATUS_ID_MAP(8660, LDO0_0),
2654 MSM_RPM_STATUS_ID_MAP(8660, LDO0_1),
2655 MSM_RPM_STATUS_ID_MAP(8660, LDO1_0),
2656 MSM_RPM_STATUS_ID_MAP(8660, LDO1_1),
2657 MSM_RPM_STATUS_ID_MAP(8660, LDO2_0),
2658 MSM_RPM_STATUS_ID_MAP(8660, LDO2_1),
2659 MSM_RPM_STATUS_ID_MAP(8660, LDO3_0),
2660 MSM_RPM_STATUS_ID_MAP(8660, LDO3_1),
2661 MSM_RPM_STATUS_ID_MAP(8660, LDO4_0),
2662 MSM_RPM_STATUS_ID_MAP(8660, LDO4_1),
2663 MSM_RPM_STATUS_ID_MAP(8660, LDO5_0),
2664 MSM_RPM_STATUS_ID_MAP(8660, LDO5_1),
2665 MSM_RPM_STATUS_ID_MAP(8660, LDO6_0),
2666 MSM_RPM_STATUS_ID_MAP(8660, LDO6_1),
2667 MSM_RPM_STATUS_ID_MAP(8660, LDO7_0),
2668 MSM_RPM_STATUS_ID_MAP(8660, LDO7_1),
2669 MSM_RPM_STATUS_ID_MAP(8660, LDO8_0),
2670 MSM_RPM_STATUS_ID_MAP(8660, LDO8_1),
2671 MSM_RPM_STATUS_ID_MAP(8660, LDO9_0),
2672 MSM_RPM_STATUS_ID_MAP(8660, LDO9_1),
2673 MSM_RPM_STATUS_ID_MAP(8660, LDO10_0),
2674 MSM_RPM_STATUS_ID_MAP(8660, LDO10_1),
2675 MSM_RPM_STATUS_ID_MAP(8660, LDO11_0),
2676 MSM_RPM_STATUS_ID_MAP(8660, LDO11_1),
2677 MSM_RPM_STATUS_ID_MAP(8660, LDO12_0),
2678 MSM_RPM_STATUS_ID_MAP(8660, LDO12_1),
2679 MSM_RPM_STATUS_ID_MAP(8660, LDO13_0),
2680 MSM_RPM_STATUS_ID_MAP(8660, LDO13_1),
2681 MSM_RPM_STATUS_ID_MAP(8660, LDO14_0),
2682 MSM_RPM_STATUS_ID_MAP(8660, LDO14_1),
2683 MSM_RPM_STATUS_ID_MAP(8660, LDO15_0),
2684 MSM_RPM_STATUS_ID_MAP(8660, LDO15_1),
2685 MSM_RPM_STATUS_ID_MAP(8660, LDO16_0),
2686 MSM_RPM_STATUS_ID_MAP(8660, LDO16_1),
2687 MSM_RPM_STATUS_ID_MAP(8660, LDO17_0),
2688 MSM_RPM_STATUS_ID_MAP(8660, LDO17_1),
2689 MSM_RPM_STATUS_ID_MAP(8660, LDO18_0),
2690 MSM_RPM_STATUS_ID_MAP(8660, LDO18_1),
2691 MSM_RPM_STATUS_ID_MAP(8660, LDO19_0),
2692 MSM_RPM_STATUS_ID_MAP(8660, LDO19_1),
2693 MSM_RPM_STATUS_ID_MAP(8660, LDO20_0),
2694 MSM_RPM_STATUS_ID_MAP(8660, LDO20_1),
2695 MSM_RPM_STATUS_ID_MAP(8660, LDO21_0),
2696 MSM_RPM_STATUS_ID_MAP(8660, LDO21_1),
2697 MSM_RPM_STATUS_ID_MAP(8660, LDO22_0),
2698 MSM_RPM_STATUS_ID_MAP(8660, LDO22_1),
2699 MSM_RPM_STATUS_ID_MAP(8660, LDO23_0),
2700 MSM_RPM_STATUS_ID_MAP(8660, LDO23_1),
2701 MSM_RPM_STATUS_ID_MAP(8660, LDO24_0),
2702 MSM_RPM_STATUS_ID_MAP(8660, LDO24_1),
2703 MSM_RPM_STATUS_ID_MAP(8660, LDO25_0),
2704 MSM_RPM_STATUS_ID_MAP(8660, LDO25_1),
2705 MSM_RPM_STATUS_ID_MAP(8660, LVS0),
2706 MSM_RPM_STATUS_ID_MAP(8660, LVS1),
2707 MSM_RPM_STATUS_ID_MAP(8660, NCP_0),
2708 MSM_RPM_STATUS_ID_MAP(8660, NCP_1),
2709 MSM_RPM_STATUS_ID_MAP(8660, CXO_BUFFERS),
2710 },
2711 .target_ctrl_id = {
2712 MSM_RPM_CTRL_MAP(8660, VERSION_MAJOR),
2713 MSM_RPM_CTRL_MAP(8660, VERSION_MINOR),
2714 MSM_RPM_CTRL_MAP(8660, VERSION_BUILD),
2715 MSM_RPM_CTRL_MAP(8660, REQ_CTX_0),
2716 MSM_RPM_CTRL_MAP(8660, REQ_SEL_0),
2717 MSM_RPM_CTRL_MAP(8660, ACK_CTX_0),
2718 MSM_RPM_CTRL_MAP(8660, ACK_SEL_0),
2719 },
2720 .sel_invalidate = MSM_RPM_8660_SEL_INVALIDATE,
2721 .sel_notification = MSM_RPM_8660_SEL_NOTIFICATION,
2722 .sel_last = MSM_RPM_8660_SEL_LAST,
2723 .ver = {2, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002724};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002725
Praveen Chidambaram78499012011-11-01 17:15:17 -06002726struct platform_device msm8660_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002727 .name = "msm_rpm",
2728 .id = -1,
2729};