blob: de209361c2d986fe81612c5d6c28ecc118df50d2 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
28#include <linux/clk.h>
29#include <linux/io.h>
30#include <linux/jiffies.h>
31#include <linux/seq_file.h>
32#include <linux/delay.h>
33#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030034#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000035#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020038
39#include <plat/sram.h>
40#include <plat/clock.h>
41
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
44#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053045#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053046#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047
48/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000049#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
52 DISPC_IRQ_OCP_ERR | \
53 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
54 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
55 DISPC_IRQ_SYNC_LOST | \
56 DISPC_IRQ_SYNC_LOST_DIGIT)
57
58#define DISPC_MAX_NR_ISRS 8
59
60struct omap_dispc_isr_data {
61 omap_dispc_isr_t isr;
62 void *arg;
63 u32 mask;
64};
65
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +020066struct dispc_h_coef {
67 s8 hc4;
68 s8 hc3;
69 u8 hc2;
70 s8 hc1;
71 s8 hc0;
72};
73
74struct dispc_v_coef {
75 s8 vc22;
76 s8 vc2;
77 u8 vc1;
78 s8 vc0;
79 s8 vc00;
80};
81
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030082enum omap_burst_size {
83 BURST_SIZE_X2 = 0,
84 BURST_SIZE_X4 = 1,
85 BURST_SIZE_X8 = 2,
86};
87
Tomi Valkeinen80c39712009-11-12 11:41:42 +020088#define REG_GET(idx, start, end) \
89 FLD_GET(dispc_read_reg(idx), start, end)
90
91#define REG_FLD_MOD(idx, val, start, end) \
92 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
93
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020094struct dispc_irq_stats {
95 unsigned long last_reset;
96 unsigned irq_count;
97 unsigned irqs[32];
98};
99
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200100static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000101 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200102 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300103
104 int ctx_loss_cnt;
105
archit tanejaaffe3602011-02-23 08:41:03 +0000106 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300107 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108
Archit Tanejae13a1382011-08-05 19:06:04 +0530109 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200110
111 spinlock_t irq_lock;
112 u32 irq_error_mask;
113 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
114 u32 error_irqs;
115 struct work_struct error_work;
116
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300117 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200119
120#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
121 spinlock_t irq_stats_lock;
122 struct dispc_irq_stats irq_stats;
123#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200124} dispc;
125
Amber Jain0d66cbb2011-05-19 19:47:54 +0530126enum omap_color_component {
127 /* used for all color formats for OMAP3 and earlier
128 * and for RGB and Y color component on OMAP4
129 */
130 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
131 /* used for UV component for
132 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
133 * color formats on OMAP4
134 */
135 DISPC_COLOR_COMPONENT_UV = 1 << 1,
136};
137
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138static void _omap_dispc_set_irqs(void);
139
Archit Taneja55978cc2011-05-06 11:45:51 +0530140static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200141{
Archit Taneja55978cc2011-05-06 11:45:51 +0530142 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200143}
144
Archit Taneja55978cc2011-05-06 11:45:51 +0530145static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200146{
Archit Taneja55978cc2011-05-06 11:45:51 +0530147 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200148}
149
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300150static int dispc_get_ctx_loss_count(void)
151{
152 struct device *dev = &dispc.pdev->dev;
153 struct omap_display_platform_data *pdata = dev->platform_data;
154 struct omap_dss_board_info *board_data = pdata->board_data;
155 int cnt;
156
157 if (!board_data->get_context_loss_count)
158 return -ENOENT;
159
160 cnt = board_data->get_context_loss_count(dev);
161
162 WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
163
164 return cnt;
165}
166
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200167#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530168 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200169#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530170 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200171
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300172static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200173{
Archit Tanejac6104b82011-08-05 19:06:02 +0530174 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200175
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300176 DSSDBG("dispc_save_context\n");
177
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200178 SR(IRQENABLE);
179 SR(CONTROL);
180 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200181 SR(LINE_NUMBER);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300182 if (dss_has_feature(FEAT_GLOBAL_ALPHA))
183 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000184 if (dss_has_feature(FEAT_MGR_LCD2)) {
185 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000186 SR(CONFIG2);
187 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200188
Archit Tanejac6104b82011-08-05 19:06:02 +0530189 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
190 SR(DEFAULT_COLOR(i));
191 SR(TRANS_COLOR(i));
192 SR(SIZE_MGR(i));
193 if (i == OMAP_DSS_CHANNEL_DIGIT)
194 continue;
195 SR(TIMING_H(i));
196 SR(TIMING_V(i));
197 SR(POL_FREQ(i));
198 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200199
Archit Tanejac6104b82011-08-05 19:06:02 +0530200 SR(DATA_CYCLE1(i));
201 SR(DATA_CYCLE2(i));
202 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200203
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300204 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530205 SR(CPR_COEF_R(i));
206 SR(CPR_COEF_G(i));
207 SR(CPR_COEF_B(i));
208 }
209 }
210
211 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
212 SR(OVL_BA0(i));
213 SR(OVL_BA1(i));
214 SR(OVL_POSITION(i));
215 SR(OVL_SIZE(i));
216 SR(OVL_ATTRIBUTES(i));
217 SR(OVL_FIFO_THRESHOLD(i));
218 SR(OVL_ROW_INC(i));
219 SR(OVL_PIXEL_INC(i));
220 if (dss_has_feature(FEAT_PRELOAD))
221 SR(OVL_PRELOAD(i));
222 if (i == OMAP_DSS_GFX) {
223 SR(OVL_WINDOW_SKIP(i));
224 SR(OVL_TABLE_BA(i));
225 continue;
226 }
227 SR(OVL_FIR(i));
228 SR(OVL_PICTURE_SIZE(i));
229 SR(OVL_ACCU0(i));
230 SR(OVL_ACCU1(i));
231
232 for (j = 0; j < 8; j++)
233 SR(OVL_FIR_COEF_H(i, j));
234
235 for (j = 0; j < 8; j++)
236 SR(OVL_FIR_COEF_HV(i, j));
237
238 for (j = 0; j < 5; j++)
239 SR(OVL_CONV_COEF(i, j));
240
241 if (dss_has_feature(FEAT_FIR_COEF_V)) {
242 for (j = 0; j < 8; j++)
243 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300244 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000245
Archit Tanejac6104b82011-08-05 19:06:02 +0530246 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
247 SR(OVL_BA0_UV(i));
248 SR(OVL_BA1_UV(i));
249 SR(OVL_FIR2(i));
250 SR(OVL_ACCU2_0(i));
251 SR(OVL_ACCU2_1(i));
252
253 for (j = 0; j < 8; j++)
254 SR(OVL_FIR_COEF_H2(i, j));
255
256 for (j = 0; j < 8; j++)
257 SR(OVL_FIR_COEF_HV2(i, j));
258
259 for (j = 0; j < 8; j++)
260 SR(OVL_FIR_COEF_V2(i, j));
261 }
262 if (dss_has_feature(FEAT_ATTR2))
263 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000264 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600266 if (dss_has_feature(FEAT_CORE_CLK_DIV))
267 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300268
269 dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
270 dispc.ctx_valid = true;
271
272 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200273}
274
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300275static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276{
Archit Tanejac6104b82011-08-05 19:06:02 +0530277 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300278
279 DSSDBG("dispc_restore_context\n");
280
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300281 if (!dispc.ctx_valid)
282 return;
283
284 ctx = dispc_get_ctx_loss_count();
285
286 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
287 return;
288
289 DSSDBG("ctx_loss_count: saved %d, current %d\n",
290 dispc.ctx_loss_cnt, ctx);
291
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200292 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200293 /*RR(CONTROL);*/
294 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200295 RR(LINE_NUMBER);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300296 if (dss_has_feature(FEAT_GLOBAL_ALPHA))
297 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530298 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000299 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200300
Archit Tanejac6104b82011-08-05 19:06:02 +0530301 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
302 RR(DEFAULT_COLOR(i));
303 RR(TRANS_COLOR(i));
304 RR(SIZE_MGR(i));
305 if (i == OMAP_DSS_CHANNEL_DIGIT)
306 continue;
307 RR(TIMING_H(i));
308 RR(TIMING_V(i));
309 RR(POL_FREQ(i));
310 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530311
Archit Tanejac6104b82011-08-05 19:06:02 +0530312 RR(DATA_CYCLE1(i));
313 RR(DATA_CYCLE2(i));
314 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000315
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300316 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530317 RR(CPR_COEF_R(i));
318 RR(CPR_COEF_G(i));
319 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300320 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000321 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200322
Archit Tanejac6104b82011-08-05 19:06:02 +0530323 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
324 RR(OVL_BA0(i));
325 RR(OVL_BA1(i));
326 RR(OVL_POSITION(i));
327 RR(OVL_SIZE(i));
328 RR(OVL_ATTRIBUTES(i));
329 RR(OVL_FIFO_THRESHOLD(i));
330 RR(OVL_ROW_INC(i));
331 RR(OVL_PIXEL_INC(i));
332 if (dss_has_feature(FEAT_PRELOAD))
333 RR(OVL_PRELOAD(i));
334 if (i == OMAP_DSS_GFX) {
335 RR(OVL_WINDOW_SKIP(i));
336 RR(OVL_TABLE_BA(i));
337 continue;
338 }
339 RR(OVL_FIR(i));
340 RR(OVL_PICTURE_SIZE(i));
341 RR(OVL_ACCU0(i));
342 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200343
Archit Tanejac6104b82011-08-05 19:06:02 +0530344 for (j = 0; j < 8; j++)
345 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200346
Archit Tanejac6104b82011-08-05 19:06:02 +0530347 for (j = 0; j < 8; j++)
348 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200349
Archit Tanejac6104b82011-08-05 19:06:02 +0530350 for (j = 0; j < 5; j++)
351 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200352
Archit Tanejac6104b82011-08-05 19:06:02 +0530353 if (dss_has_feature(FEAT_FIR_COEF_V)) {
354 for (j = 0; j < 8; j++)
355 RR(OVL_FIR_COEF_V(i, j));
356 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200357
Archit Tanejac6104b82011-08-05 19:06:02 +0530358 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
359 RR(OVL_BA0_UV(i));
360 RR(OVL_BA1_UV(i));
361 RR(OVL_FIR2(i));
362 RR(OVL_ACCU2_0(i));
363 RR(OVL_ACCU2_1(i));
364
365 for (j = 0; j < 8; j++)
366 RR(OVL_FIR_COEF_H2(i, j));
367
368 for (j = 0; j < 8; j++)
369 RR(OVL_FIR_COEF_HV2(i, j));
370
371 for (j = 0; j < 8; j++)
372 RR(OVL_FIR_COEF_V2(i, j));
373 }
374 if (dss_has_feature(FEAT_ATTR2))
375 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300376 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200377
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600378 if (dss_has_feature(FEAT_CORE_CLK_DIV))
379 RR(DIVISOR);
380
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200381 /* enable last, because LCD & DIGIT enable are here */
382 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000383 if (dss_has_feature(FEAT_MGR_LCD2))
384 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200385 /* clear spurious SYNC_LOST_DIGIT interrupts */
386 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
387
388 /*
389 * enable last so IRQs won't trigger before
390 * the context is fully restored
391 */
392 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300393
394 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200395}
396
397#undef SR
398#undef RR
399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400int dispc_runtime_get(void)
401{
402 int r;
403
404 DSSDBG("dispc_runtime_get\n");
405
406 r = pm_runtime_get_sync(&dispc.pdev->dev);
407 WARN_ON(r < 0);
408 return r < 0 ? r : 0;
409}
410
411void dispc_runtime_put(void)
412{
413 int r;
414
415 DSSDBG("dispc_runtime_put\n");
416
417 r = pm_runtime_put(&dispc.pdev->dev);
418 WARN_ON(r < 0);
419}
420
421
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300422bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200423{
424 int bit;
425
Sumit Semwal2a205f32010-12-02 11:27:12 +0000426 if (channel == OMAP_DSS_CHANNEL_LCD ||
427 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200428 bit = 5; /* GOLCD */
429 else
430 bit = 6; /* GODIGIT */
431
Sumit Semwal2a205f32010-12-02 11:27:12 +0000432 if (channel == OMAP_DSS_CHANNEL_LCD2)
433 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
434 else
435 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200436}
437
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300438void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200439{
440 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000441 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442
Sumit Semwal2a205f32010-12-02 11:27:12 +0000443 if (channel == OMAP_DSS_CHANNEL_LCD ||
444 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200445 bit = 0; /* LCDENABLE */
446 else
447 bit = 1; /* DIGITALENABLE */
448
449 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000450 if (channel == OMAP_DSS_CHANNEL_LCD2)
451 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
452 else
453 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
454
455 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300456 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457
Sumit Semwal2a205f32010-12-02 11:27:12 +0000458 if (channel == OMAP_DSS_CHANNEL_LCD ||
459 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460 bit = 5; /* GOLCD */
461 else
462 bit = 6; /* GODIGIT */
463
Sumit Semwal2a205f32010-12-02 11:27:12 +0000464 if (channel == OMAP_DSS_CHANNEL_LCD2)
465 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
466 else
467 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
468
469 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200470 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300471 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472 }
473
Sumit Semwal2a205f32010-12-02 11:27:12 +0000474 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
475 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200476
Sumit Semwal2a205f32010-12-02 11:27:12 +0000477 if (channel == OMAP_DSS_CHANNEL_LCD2)
478 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
479 else
480 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200481}
482
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300483static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200484{
Archit Taneja9b372c22011-05-06 11:45:49 +0530485 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200486}
487
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300488static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200489{
Archit Taneja9b372c22011-05-06 11:45:49 +0530490 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200491}
492
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300493static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200494{
Archit Taneja9b372c22011-05-06 11:45:49 +0530495 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200496}
497
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300498static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530499{
500 BUG_ON(plane == OMAP_DSS_GFX);
501
502 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
503}
504
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300505static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
506 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530507{
508 BUG_ON(plane == OMAP_DSS_GFX);
509
510 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
511}
512
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300513static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530514{
515 BUG_ON(plane == OMAP_DSS_GFX);
516
517 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
518}
519
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300520static void dispc_ovl_set_scale_coef(enum omap_plane plane, int hscaleup,
Amber Jain0d66cbb2011-05-19 19:47:54 +0530521 int vscaleup, int five_taps,
522 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200523{
524 /* Coefficients for horizontal up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200525 static const struct dispc_h_coef coef_hup[8] = {
526 { 0, 0, 128, 0, 0 },
527 { -1, 13, 124, -8, 0 },
528 { -2, 30, 112, -11, -1 },
529 { -5, 51, 95, -11, -2 },
530 { 0, -9, 73, 73, -9 },
531 { -2, -11, 95, 51, -5 },
532 { -1, -11, 112, 30, -2 },
533 { 0, -8, 124, 13, -1 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200534 };
535
536 /* Coefficients for vertical up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200537 static const struct dispc_v_coef coef_vup_3tap[8] = {
538 { 0, 0, 128, 0, 0 },
539 { 0, 3, 123, 2, 0 },
540 { 0, 12, 111, 5, 0 },
541 { 0, 32, 89, 7, 0 },
542 { 0, 0, 64, 64, 0 },
543 { 0, 7, 89, 32, 0 },
544 { 0, 5, 111, 12, 0 },
545 { 0, 2, 123, 3, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200546 };
547
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200548 static const struct dispc_v_coef coef_vup_5tap[8] = {
549 { 0, 0, 128, 0, 0 },
550 { -1, 13, 124, -8, 0 },
551 { -2, 30, 112, -11, -1 },
552 { -5, 51, 95, -11, -2 },
553 { 0, -9, 73, 73, -9 },
554 { -2, -11, 95, 51, -5 },
555 { -1, -11, 112, 30, -2 },
556 { 0, -8, 124, 13, -1 },
557 };
558
559 /* Coefficients for horizontal down-sampling */
560 static const struct dispc_h_coef coef_hdown[8] = {
561 { 0, 36, 56, 36, 0 },
562 { 4, 40, 55, 31, -2 },
563 { 8, 44, 54, 27, -5 },
564 { 12, 48, 53, 22, -7 },
565 { -9, 17, 52, 51, 17 },
566 { -7, 22, 53, 48, 12 },
567 { -5, 27, 54, 44, 8 },
568 { -2, 31, 55, 40, 4 },
569 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200570
571 /* Coefficients for vertical down-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200572 static const struct dispc_v_coef coef_vdown_3tap[8] = {
573 { 0, 36, 56, 36, 0 },
574 { 0, 40, 57, 31, 0 },
575 { 0, 45, 56, 27, 0 },
576 { 0, 50, 55, 23, 0 },
577 { 0, 18, 55, 55, 0 },
578 { 0, 23, 55, 50, 0 },
579 { 0, 27, 56, 45, 0 },
580 { 0, 31, 57, 40, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581 };
582
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200583 static const struct dispc_v_coef coef_vdown_5tap[8] = {
584 { 0, 36, 56, 36, 0 },
585 { 4, 40, 55, 31, -2 },
586 { 8, 44, 54, 27, -5 },
587 { 12, 48, 53, 22, -7 },
588 { -9, 17, 52, 51, 17 },
589 { -7, 22, 53, 48, 12 },
590 { -5, 27, 54, 44, 8 },
591 { -2, 31, 55, 40, 4 },
592 };
593
594 const struct dispc_h_coef *h_coef;
595 const struct dispc_v_coef *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200596 int i;
597
598 if (hscaleup)
599 h_coef = coef_hup;
600 else
601 h_coef = coef_hdown;
602
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200603 if (vscaleup)
604 v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
605 else
606 v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200607
608 for (i = 0; i < 8; i++) {
609 u32 h, hv;
610
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200611 h = FLD_VAL(h_coef[i].hc0, 7, 0)
612 | FLD_VAL(h_coef[i].hc1, 15, 8)
613 | FLD_VAL(h_coef[i].hc2, 23, 16)
614 | FLD_VAL(h_coef[i].hc3, 31, 24);
615 hv = FLD_VAL(h_coef[i].hc4, 7, 0)
616 | FLD_VAL(v_coef[i].vc0, 15, 8)
617 | FLD_VAL(v_coef[i].vc1, 23, 16)
618 | FLD_VAL(v_coef[i].vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200619
Amber Jain0d66cbb2011-05-19 19:47:54 +0530620 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300621 dispc_ovl_write_firh_reg(plane, i, h);
622 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530623 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300624 dispc_ovl_write_firh2_reg(plane, i, h);
625 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530626 }
627
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200628 }
629
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200630 if (five_taps) {
631 for (i = 0; i < 8; i++) {
632 u32 v;
633 v = FLD_VAL(v_coef[i].vc00, 7, 0)
634 | FLD_VAL(v_coef[i].vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530635 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300636 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530637 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300638 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200639 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200640 }
641}
642
643static void _dispc_setup_color_conv_coef(void)
644{
Archit Tanejaac01c292011-08-05 19:06:03 +0530645 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200646 const struct color_conv_coef {
647 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
648 int full_range;
649 } ctbl_bt601_5 = {
650 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
651 };
652
653 const struct color_conv_coef *ct;
654
655#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
656
657 ct = &ctbl_bt601_5;
658
Archit Tanejaac01c292011-08-05 19:06:03 +0530659 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
660 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
661 CVAL(ct->rcr, ct->ry));
662 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
663 CVAL(ct->gy, ct->rcb));
664 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
665 CVAL(ct->gcb, ct->gcr));
666 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
667 CVAL(ct->bcr, ct->by));
668 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
669 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670
Archit Tanejaac01c292011-08-05 19:06:03 +0530671 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
672 11, 11);
673 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674
675#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200676}
677
678
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300679static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200680{
Archit Taneja9b372c22011-05-06 11:45:49 +0530681 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200682}
683
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300684static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685{
Archit Taneja9b372c22011-05-06 11:45:49 +0530686 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200687}
688
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530690{
691 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
692}
693
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300694static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530695{
696 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
697}
698
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300699static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200700{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200701 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530702
703 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200704}
705
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300706static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200708 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530709
710 if (plane == OMAP_DSS_GFX)
711 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
712 else
713 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200714}
715
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300716static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200717{
718 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200719
720 BUG_ON(plane == OMAP_DSS_GFX);
721
722 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530723
724 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200725}
726
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300727static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100728{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300729 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100730
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300731 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100732 return;
733
Archit Taneja9b372c22011-05-06 11:45:49 +0530734 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100735}
736
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300737static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200738{
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300739 static const unsigned shifts[] = { 0, 8, 16, };
740 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300741 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300742
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300743 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100744 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530745
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300746 shift = shifts[plane];
747 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200748}
749
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300750static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200751{
Archit Taneja9b372c22011-05-06 11:45:49 +0530752 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200753}
754
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300755static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200756{
Archit Taneja9b372c22011-05-06 11:45:49 +0530757 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200758}
759
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300760static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200761 enum omap_color_mode color_mode)
762{
763 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530764 if (plane != OMAP_DSS_GFX) {
765 switch (color_mode) {
766 case OMAP_DSS_COLOR_NV12:
767 m = 0x0; break;
768 case OMAP_DSS_COLOR_RGB12U:
769 m = 0x1; break;
770 case OMAP_DSS_COLOR_RGBA16:
771 m = 0x2; break;
772 case OMAP_DSS_COLOR_RGBX16:
773 m = 0x4; break;
774 case OMAP_DSS_COLOR_ARGB16:
775 m = 0x5; break;
776 case OMAP_DSS_COLOR_RGB16:
777 m = 0x6; break;
778 case OMAP_DSS_COLOR_ARGB16_1555:
779 m = 0x7; break;
780 case OMAP_DSS_COLOR_RGB24U:
781 m = 0x8; break;
782 case OMAP_DSS_COLOR_RGB24P:
783 m = 0x9; break;
784 case OMAP_DSS_COLOR_YUV2:
785 m = 0xa; break;
786 case OMAP_DSS_COLOR_UYVY:
787 m = 0xb; break;
788 case OMAP_DSS_COLOR_ARGB32:
789 m = 0xc; break;
790 case OMAP_DSS_COLOR_RGBA32:
791 m = 0xd; break;
792 case OMAP_DSS_COLOR_RGBX32:
793 m = 0xe; break;
794 case OMAP_DSS_COLOR_XRGB16_1555:
795 m = 0xf; break;
796 default:
797 BUG(); break;
798 }
799 } else {
800 switch (color_mode) {
801 case OMAP_DSS_COLOR_CLUT1:
802 m = 0x0; break;
803 case OMAP_DSS_COLOR_CLUT2:
804 m = 0x1; break;
805 case OMAP_DSS_COLOR_CLUT4:
806 m = 0x2; break;
807 case OMAP_DSS_COLOR_CLUT8:
808 m = 0x3; break;
809 case OMAP_DSS_COLOR_RGB12U:
810 m = 0x4; break;
811 case OMAP_DSS_COLOR_ARGB16:
812 m = 0x5; break;
813 case OMAP_DSS_COLOR_RGB16:
814 m = 0x6; break;
815 case OMAP_DSS_COLOR_ARGB16_1555:
816 m = 0x7; break;
817 case OMAP_DSS_COLOR_RGB24U:
818 m = 0x8; break;
819 case OMAP_DSS_COLOR_RGB24P:
820 m = 0x9; break;
821 case OMAP_DSS_COLOR_YUV2:
822 m = 0xa; break;
823 case OMAP_DSS_COLOR_UYVY:
824 m = 0xb; break;
825 case OMAP_DSS_COLOR_ARGB32:
826 m = 0xc; break;
827 case OMAP_DSS_COLOR_RGBA32:
828 m = 0xd; break;
829 case OMAP_DSS_COLOR_RGBX32:
830 m = 0xe; break;
831 case OMAP_DSS_COLOR_XRGB16_1555:
832 m = 0xf; break;
833 default:
834 BUG(); break;
835 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200836 }
837
Archit Taneja9b372c22011-05-06 11:45:49 +0530838 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200839}
840
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300841static void dispc_ovl_set_channel_out(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200842 enum omap_channel channel)
843{
844 int shift;
845 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000846 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200847
848 switch (plane) {
849 case OMAP_DSS_GFX:
850 shift = 8;
851 break;
852 case OMAP_DSS_VIDEO1:
853 case OMAP_DSS_VIDEO2:
854 shift = 16;
855 break;
856 default:
857 BUG();
858 return;
859 }
860
Archit Taneja9b372c22011-05-06 11:45:49 +0530861 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000862 if (dss_has_feature(FEAT_MGR_LCD2)) {
863 switch (channel) {
864 case OMAP_DSS_CHANNEL_LCD:
865 chan = 0;
866 chan2 = 0;
867 break;
868 case OMAP_DSS_CHANNEL_DIGIT:
869 chan = 1;
870 chan2 = 0;
871 break;
872 case OMAP_DSS_CHANNEL_LCD2:
873 chan = 0;
874 chan2 = 1;
875 break;
876 default:
877 BUG();
878 }
879
880 val = FLD_MOD(val, chan, shift, shift);
881 val = FLD_MOD(val, chan2, 31, 30);
882 } else {
883 val = FLD_MOD(val, channel, shift, shift);
884 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530885 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200886}
887
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300888static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200889 enum omap_burst_size burst_size)
890{
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300891 static const unsigned shifts[] = { 6, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200892 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200893
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300894 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300895 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200896}
897
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300898static void dispc_configure_burst_sizes(void)
899{
900 int i;
901 const int burst_size = BURST_SIZE_X8;
902
903 /* Configure burst size always to maximum size */
904 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300905 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300906}
907
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300908u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300909{
910 unsigned unit = dss_feat_get_burst_size_unit();
911 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
912 return unit * 8;
913}
914
Mythri P Kd3862612011-03-11 18:02:49 +0530915void dispc_enable_gamma_table(bool enable)
916{
917 /*
918 * This is partially implemented to support only disabling of
919 * the gamma table.
920 */
921 if (enable) {
922 DSSWARN("Gamma table enabling for TV not yet supported");
923 return;
924 }
925
926 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
927}
928
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300929void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300930{
931 u16 reg;
932
933 if (channel == OMAP_DSS_CHANNEL_LCD)
934 reg = DISPC_CONFIG;
935 else if (channel == OMAP_DSS_CHANNEL_LCD2)
936 reg = DISPC_CONFIG2;
937 else
938 return;
939
940 REG_FLD_MOD(reg, enable, 15, 15);
941}
942
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300943void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300944 struct omap_dss_cpr_coefs *coefs)
945{
946 u32 coef_r, coef_g, coef_b;
947
948 if (channel != OMAP_DSS_CHANNEL_LCD && channel != OMAP_DSS_CHANNEL_LCD2)
949 return;
950
951 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
952 FLD_VAL(coefs->rb, 9, 0);
953 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
954 FLD_VAL(coefs->gb, 9, 0);
955 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
956 FLD_VAL(coefs->bb, 9, 0);
957
958 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
959 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
960 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
961}
962
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300963static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200964{
965 u32 val;
966
967 BUG_ON(plane == OMAP_DSS_GFX);
968
Archit Taneja9b372c22011-05-06 11:45:49 +0530969 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200970 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +0530971 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200972}
973
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300974void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200975{
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300976 static const unsigned shifts[] = { 5, 10, 10 };
977 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200978
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300979 shift = shifts[plane];
980 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200981}
982
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300983void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200984{
985 u32 val;
986 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
987 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +0530988 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200989}
990
991void dispc_set_digit_size(u16 width, u16 height)
992{
993 u32 val;
994 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
995 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +0530996 dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200997}
998
999static void dispc_read_plane_fifo_sizes(void)
1000{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001001 u32 size;
1002 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301003 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001004 u32 unit;
1005
1006 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001007
Archit Tanejaa0acb552010-09-15 19:20:00 +05301008 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001009
Archit Tanejae13a1382011-08-05 19:06:04 +05301010 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001011 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
1012 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001013 dispc.fifo_size[plane] = size;
1014 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001015}
1016
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001017u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001018{
1019 return dispc.fifo_size[plane];
1020}
1021
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001022void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001023{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301024 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001025 u32 unit;
1026
1027 unit = dss_feat_get_buffer_size_unit();
1028
1029 WARN_ON(low % unit != 0);
1030 WARN_ON(high % unit != 0);
1031
1032 low /= unit;
1033 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301034
Archit Taneja9b372c22011-05-06 11:45:49 +05301035 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1036 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1037
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001038 DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
1039 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301040 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1041 lo_start, lo_end),
1042 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1043 hi_start, hi_end),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001044 low, high);
1045
Archit Taneja9b372c22011-05-06 11:45:49 +05301046 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301047 FLD_VAL(high, hi_start, hi_end) |
1048 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001049}
1050
1051void dispc_enable_fifomerge(bool enable)
1052{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001053 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1054 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001055}
1056
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001057static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301058 int hinc, int vinc,
1059 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001060{
1061 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001062
Amber Jain0d66cbb2011-05-19 19:47:54 +05301063 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1064 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301065
Amber Jain0d66cbb2011-05-19 19:47:54 +05301066 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1067 &hinc_start, &hinc_end);
1068 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1069 &vinc_start, &vinc_end);
1070 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1071 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301072
Amber Jain0d66cbb2011-05-19 19:47:54 +05301073 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1074 } else {
1075 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1076 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1077 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001078}
1079
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001080static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001081{
1082 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301083 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001084
Archit Taneja87a74842011-03-02 11:19:50 +05301085 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1086 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1087
1088 val = FLD_VAL(vaccu, vert_start, vert_end) |
1089 FLD_VAL(haccu, hor_start, hor_end);
1090
Archit Taneja9b372c22011-05-06 11:45:49 +05301091 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001092}
1093
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001094static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001095{
1096 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301097 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001098
Archit Taneja87a74842011-03-02 11:19:50 +05301099 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1100 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1101
1102 val = FLD_VAL(vaccu, vert_start, vert_end) |
1103 FLD_VAL(haccu, hor_start, hor_end);
1104
Archit Taneja9b372c22011-05-06 11:45:49 +05301105 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001106}
1107
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001108static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1109 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301110{
1111 u32 val;
1112
1113 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1114 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1115}
1116
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001117static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1118 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301119{
1120 u32 val;
1121
1122 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1123 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1124}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001126static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001127 u16 orig_width, u16 orig_height,
1128 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301129 bool five_taps, u8 rotation,
1130 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001131{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301132 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001133 int hscaleup, vscaleup;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001134
1135 hscaleup = orig_width <= out_width;
1136 vscaleup = orig_height <= out_height;
1137
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001138 dispc_ovl_set_scale_coef(plane, hscaleup, vscaleup, five_taps,
1139 color_comp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001140
Amber Jained14a3c2011-05-19 19:47:51 +05301141 fir_hinc = 1024 * orig_width / out_width;
1142 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001143
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001144 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301145}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001146
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001147static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301148 u16 orig_width, u16 orig_height,
1149 u16 out_width, u16 out_height,
1150 bool ilace, bool five_taps,
1151 bool fieldmode, enum omap_color_mode color_mode,
1152 u8 rotation)
1153{
1154 int accu0 = 0;
1155 int accu1 = 0;
1156 u32 l;
1157
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001158 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301159 out_width, out_height, five_taps,
1160 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301161 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001162
Archit Taneja87a74842011-03-02 11:19:50 +05301163 /* RESIZEENABLE and VERTICALTAPS */
1164 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301165 l |= (orig_width != out_width) ? (1 << 5) : 0;
1166 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001167 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301168
1169 /* VRESIZECONF and HRESIZECONF */
1170 if (dss_has_feature(FEAT_RESIZECONF)) {
1171 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301172 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1173 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301174 }
1175
1176 /* LINEBUFFERSPLIT */
1177 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1178 l &= ~(0x1 << 22);
1179 l |= five_taps ? (1 << 22) : 0;
1180 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001181
Archit Taneja9b372c22011-05-06 11:45:49 +05301182 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001183
1184 /*
1185 * field 0 = even field = bottom field
1186 * field 1 = odd field = top field
1187 */
1188 if (ilace && !fieldmode) {
1189 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301190 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001191 if (accu0 >= 1024/2) {
1192 accu1 = 1024/2;
1193 accu0 -= accu1;
1194 }
1195 }
1196
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001197 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1198 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001199}
1200
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001201static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301202 u16 orig_width, u16 orig_height,
1203 u16 out_width, u16 out_height,
1204 bool ilace, bool five_taps,
1205 bool fieldmode, enum omap_color_mode color_mode,
1206 u8 rotation)
1207{
1208 int scale_x = out_width != orig_width;
1209 int scale_y = out_height != orig_height;
1210
1211 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1212 return;
1213 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1214 color_mode != OMAP_DSS_COLOR_UYVY &&
1215 color_mode != OMAP_DSS_COLOR_NV12)) {
1216 /* reset chroma resampling for RGB formats */
1217 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1218 return;
1219 }
1220 switch (color_mode) {
1221 case OMAP_DSS_COLOR_NV12:
1222 /* UV is subsampled by 2 vertically*/
1223 orig_height >>= 1;
1224 /* UV is subsampled by 2 horz.*/
1225 orig_width >>= 1;
1226 break;
1227 case OMAP_DSS_COLOR_YUV2:
1228 case OMAP_DSS_COLOR_UYVY:
1229 /*For YUV422 with 90/270 rotation,
1230 *we don't upsample chroma
1231 */
1232 if (rotation == OMAP_DSS_ROT_0 ||
1233 rotation == OMAP_DSS_ROT_180)
1234 /* UV is subsampled by 2 hrz*/
1235 orig_width >>= 1;
1236 /* must use FIR for YUV422 if rotated */
1237 if (rotation != OMAP_DSS_ROT_0)
1238 scale_x = scale_y = true;
1239 break;
1240 default:
1241 BUG();
1242 }
1243
1244 if (out_width != orig_width)
1245 scale_x = true;
1246 if (out_height != orig_height)
1247 scale_y = true;
1248
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001249 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301250 out_width, out_height, five_taps,
1251 rotation, DISPC_COLOR_COMPONENT_UV);
1252
1253 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1254 (scale_x || scale_y) ? 1 : 0, 8, 8);
1255 /* set H scaling */
1256 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1257 /* set V scaling */
1258 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1259
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001260 dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
1261 dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301262}
1263
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001264static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301265 u16 orig_width, u16 orig_height,
1266 u16 out_width, u16 out_height,
1267 bool ilace, bool five_taps,
1268 bool fieldmode, enum omap_color_mode color_mode,
1269 u8 rotation)
1270{
1271 BUG_ON(plane == OMAP_DSS_GFX);
1272
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001273 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301274 orig_width, orig_height,
1275 out_width, out_height,
1276 ilace, five_taps,
1277 fieldmode, color_mode,
1278 rotation);
1279
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001280 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301281 orig_width, orig_height,
1282 out_width, out_height,
1283 ilace, five_taps,
1284 fieldmode, color_mode,
1285 rotation);
1286}
1287
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001288static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001289 bool mirroring, enum omap_color_mode color_mode)
1290{
Archit Taneja87a74842011-03-02 11:19:50 +05301291 bool row_repeat = false;
1292 int vidrot = 0;
1293
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001294 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1295 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001296
1297 if (mirroring) {
1298 switch (rotation) {
1299 case OMAP_DSS_ROT_0:
1300 vidrot = 2;
1301 break;
1302 case OMAP_DSS_ROT_90:
1303 vidrot = 1;
1304 break;
1305 case OMAP_DSS_ROT_180:
1306 vidrot = 0;
1307 break;
1308 case OMAP_DSS_ROT_270:
1309 vidrot = 3;
1310 break;
1311 }
1312 } else {
1313 switch (rotation) {
1314 case OMAP_DSS_ROT_0:
1315 vidrot = 0;
1316 break;
1317 case OMAP_DSS_ROT_90:
1318 vidrot = 1;
1319 break;
1320 case OMAP_DSS_ROT_180:
1321 vidrot = 2;
1322 break;
1323 case OMAP_DSS_ROT_270:
1324 vidrot = 3;
1325 break;
1326 }
1327 }
1328
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001329 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301330 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001331 else
Archit Taneja87a74842011-03-02 11:19:50 +05301332 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001333 }
Archit Taneja87a74842011-03-02 11:19:50 +05301334
Archit Taneja9b372c22011-05-06 11:45:49 +05301335 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301336 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301337 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1338 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001339}
1340
1341static int color_mode_to_bpp(enum omap_color_mode color_mode)
1342{
1343 switch (color_mode) {
1344 case OMAP_DSS_COLOR_CLUT1:
1345 return 1;
1346 case OMAP_DSS_COLOR_CLUT2:
1347 return 2;
1348 case OMAP_DSS_COLOR_CLUT4:
1349 return 4;
1350 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301351 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001352 return 8;
1353 case OMAP_DSS_COLOR_RGB12U:
1354 case OMAP_DSS_COLOR_RGB16:
1355 case OMAP_DSS_COLOR_ARGB16:
1356 case OMAP_DSS_COLOR_YUV2:
1357 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301358 case OMAP_DSS_COLOR_RGBA16:
1359 case OMAP_DSS_COLOR_RGBX16:
1360 case OMAP_DSS_COLOR_ARGB16_1555:
1361 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001362 return 16;
1363 case OMAP_DSS_COLOR_RGB24P:
1364 return 24;
1365 case OMAP_DSS_COLOR_RGB24U:
1366 case OMAP_DSS_COLOR_ARGB32:
1367 case OMAP_DSS_COLOR_RGBA32:
1368 case OMAP_DSS_COLOR_RGBX32:
1369 return 32;
1370 default:
1371 BUG();
1372 }
1373}
1374
1375static s32 pixinc(int pixels, u8 ps)
1376{
1377 if (pixels == 1)
1378 return 1;
1379 else if (pixels > 1)
1380 return 1 + (pixels - 1) * ps;
1381 else if (pixels < 0)
1382 return 1 - (-pixels + 1) * ps;
1383 else
1384 BUG();
1385}
1386
1387static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1388 u16 screen_width,
1389 u16 width, u16 height,
1390 enum omap_color_mode color_mode, bool fieldmode,
1391 unsigned int field_offset,
1392 unsigned *offset0, unsigned *offset1,
1393 s32 *row_inc, s32 *pix_inc)
1394{
1395 u8 ps;
1396
1397 /* FIXME CLUT formats */
1398 switch (color_mode) {
1399 case OMAP_DSS_COLOR_CLUT1:
1400 case OMAP_DSS_COLOR_CLUT2:
1401 case OMAP_DSS_COLOR_CLUT4:
1402 case OMAP_DSS_COLOR_CLUT8:
1403 BUG();
1404 return;
1405 case OMAP_DSS_COLOR_YUV2:
1406 case OMAP_DSS_COLOR_UYVY:
1407 ps = 4;
1408 break;
1409 default:
1410 ps = color_mode_to_bpp(color_mode) / 8;
1411 break;
1412 }
1413
1414 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1415 width, height);
1416
1417 /*
1418 * field 0 = even field = bottom field
1419 * field 1 = odd field = top field
1420 */
1421 switch (rotation + mirror * 4) {
1422 case OMAP_DSS_ROT_0:
1423 case OMAP_DSS_ROT_180:
1424 /*
1425 * If the pixel format is YUV or UYVY divide the width
1426 * of the image by 2 for 0 and 180 degree rotation.
1427 */
1428 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1429 color_mode == OMAP_DSS_COLOR_UYVY)
1430 width = width >> 1;
1431 case OMAP_DSS_ROT_90:
1432 case OMAP_DSS_ROT_270:
1433 *offset1 = 0;
1434 if (field_offset)
1435 *offset0 = field_offset * screen_width * ps;
1436 else
1437 *offset0 = 0;
1438
1439 *row_inc = pixinc(1 + (screen_width - width) +
1440 (fieldmode ? screen_width : 0),
1441 ps);
1442 *pix_inc = pixinc(1, ps);
1443 break;
1444
1445 case OMAP_DSS_ROT_0 + 4:
1446 case OMAP_DSS_ROT_180 + 4:
1447 /* If the pixel format is YUV or UYVY divide the width
1448 * of the image by 2 for 0 degree and 180 degree
1449 */
1450 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1451 color_mode == OMAP_DSS_COLOR_UYVY)
1452 width = width >> 1;
1453 case OMAP_DSS_ROT_90 + 4:
1454 case OMAP_DSS_ROT_270 + 4:
1455 *offset1 = 0;
1456 if (field_offset)
1457 *offset0 = field_offset * screen_width * ps;
1458 else
1459 *offset0 = 0;
1460 *row_inc = pixinc(1 - (screen_width + width) -
1461 (fieldmode ? screen_width : 0),
1462 ps);
1463 *pix_inc = pixinc(1, ps);
1464 break;
1465
1466 default:
1467 BUG();
1468 }
1469}
1470
1471static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1472 u16 screen_width,
1473 u16 width, u16 height,
1474 enum omap_color_mode color_mode, bool fieldmode,
1475 unsigned int field_offset,
1476 unsigned *offset0, unsigned *offset1,
1477 s32 *row_inc, s32 *pix_inc)
1478{
1479 u8 ps;
1480 u16 fbw, fbh;
1481
1482 /* FIXME CLUT formats */
1483 switch (color_mode) {
1484 case OMAP_DSS_COLOR_CLUT1:
1485 case OMAP_DSS_COLOR_CLUT2:
1486 case OMAP_DSS_COLOR_CLUT4:
1487 case OMAP_DSS_COLOR_CLUT8:
1488 BUG();
1489 return;
1490 default:
1491 ps = color_mode_to_bpp(color_mode) / 8;
1492 break;
1493 }
1494
1495 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1496 width, height);
1497
1498 /* width & height are overlay sizes, convert to fb sizes */
1499
1500 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1501 fbw = width;
1502 fbh = height;
1503 } else {
1504 fbw = height;
1505 fbh = width;
1506 }
1507
1508 /*
1509 * field 0 = even field = bottom field
1510 * field 1 = odd field = top field
1511 */
1512 switch (rotation + mirror * 4) {
1513 case OMAP_DSS_ROT_0:
1514 *offset1 = 0;
1515 if (field_offset)
1516 *offset0 = *offset1 + field_offset * screen_width * ps;
1517 else
1518 *offset0 = *offset1;
1519 *row_inc = pixinc(1 + (screen_width - fbw) +
1520 (fieldmode ? screen_width : 0),
1521 ps);
1522 *pix_inc = pixinc(1, ps);
1523 break;
1524 case OMAP_DSS_ROT_90:
1525 *offset1 = screen_width * (fbh - 1) * ps;
1526 if (field_offset)
1527 *offset0 = *offset1 + field_offset * ps;
1528 else
1529 *offset0 = *offset1;
1530 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1531 (fieldmode ? 1 : 0), ps);
1532 *pix_inc = pixinc(-screen_width, ps);
1533 break;
1534 case OMAP_DSS_ROT_180:
1535 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1536 if (field_offset)
1537 *offset0 = *offset1 - field_offset * screen_width * ps;
1538 else
1539 *offset0 = *offset1;
1540 *row_inc = pixinc(-1 -
1541 (screen_width - fbw) -
1542 (fieldmode ? screen_width : 0),
1543 ps);
1544 *pix_inc = pixinc(-1, ps);
1545 break;
1546 case OMAP_DSS_ROT_270:
1547 *offset1 = (fbw - 1) * ps;
1548 if (field_offset)
1549 *offset0 = *offset1 - field_offset * ps;
1550 else
1551 *offset0 = *offset1;
1552 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1553 (fieldmode ? 1 : 0), ps);
1554 *pix_inc = pixinc(screen_width, ps);
1555 break;
1556
1557 /* mirroring */
1558 case OMAP_DSS_ROT_0 + 4:
1559 *offset1 = (fbw - 1) * ps;
1560 if (field_offset)
1561 *offset0 = *offset1 + field_offset * screen_width * ps;
1562 else
1563 *offset0 = *offset1;
1564 *row_inc = pixinc(screen_width * 2 - 1 +
1565 (fieldmode ? screen_width : 0),
1566 ps);
1567 *pix_inc = pixinc(-1, ps);
1568 break;
1569
1570 case OMAP_DSS_ROT_90 + 4:
1571 *offset1 = 0;
1572 if (field_offset)
1573 *offset0 = *offset1 + field_offset * ps;
1574 else
1575 *offset0 = *offset1;
1576 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1577 (fieldmode ? 1 : 0),
1578 ps);
1579 *pix_inc = pixinc(screen_width, ps);
1580 break;
1581
1582 case OMAP_DSS_ROT_180 + 4:
1583 *offset1 = screen_width * (fbh - 1) * ps;
1584 if (field_offset)
1585 *offset0 = *offset1 - field_offset * screen_width * ps;
1586 else
1587 *offset0 = *offset1;
1588 *row_inc = pixinc(1 - screen_width * 2 -
1589 (fieldmode ? screen_width : 0),
1590 ps);
1591 *pix_inc = pixinc(1, ps);
1592 break;
1593
1594 case OMAP_DSS_ROT_270 + 4:
1595 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1596 if (field_offset)
1597 *offset0 = *offset1 - field_offset * ps;
1598 else
1599 *offset0 = *offset1;
1600 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1601 (fieldmode ? 1 : 0),
1602 ps);
1603 *pix_inc = pixinc(-screen_width, ps);
1604 break;
1605
1606 default:
1607 BUG();
1608 }
1609}
1610
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001611static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1612 u16 height, u16 out_width, u16 out_height,
1613 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001614{
1615 u32 fclk = 0;
1616 /* FIXME venc pclk? */
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001617 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001618
1619 if (height > out_height) {
1620 /* FIXME get real display PPL */
1621 unsigned int ppl = 800;
1622
1623 tmp = pclk * height * out_width;
1624 do_div(tmp, 2 * out_height * ppl);
1625 fclk = tmp;
1626
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001627 if (height > 2 * out_height) {
1628 if (ppl == out_width)
1629 return 0;
1630
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001631 tmp = pclk * (height - 2 * out_height) * out_width;
1632 do_div(tmp, 2 * out_height * (ppl - out_width));
1633 fclk = max(fclk, (u32) tmp);
1634 }
1635 }
1636
1637 if (width > out_width) {
1638 tmp = pclk * width;
1639 do_div(tmp, out_width);
1640 fclk = max(fclk, (u32) tmp);
1641
1642 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1643 fclk <<= 1;
1644 }
1645
1646 return fclk;
1647}
1648
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001649static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1650 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001651{
1652 unsigned int hf, vf;
1653
1654 /*
1655 * FIXME how to determine the 'A' factor
1656 * for the no downscaling case ?
1657 */
1658
1659 if (width > 3 * out_width)
1660 hf = 4;
1661 else if (width > 2 * out_width)
1662 hf = 3;
1663 else if (width > out_width)
1664 hf = 2;
1665 else
1666 hf = 1;
1667
1668 if (height > out_height)
1669 vf = 2;
1670 else
1671 vf = 1;
1672
1673 /* FIXME venc pclk? */
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001674 return dispc_mgr_pclk_rate(channel) * vf * hf;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001675}
1676
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001677int dispc_ovl_setup(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001678 u32 paddr, u16 screen_width,
1679 u16 pos_x, u16 pos_y,
1680 u16 width, u16 height,
1681 u16 out_width, u16 out_height,
1682 enum omap_color_mode color_mode,
1683 bool ilace,
1684 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001685 u8 rotation, bool mirror,
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001686 u8 global_alpha, u8 pre_mult_alpha,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301687 enum omap_channel channel, u32 puv_addr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001688{
1689 const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
1690 bool five_taps = 0;
1691 bool fieldmode = 0;
1692 int cconv = 0;
1693 unsigned offset0, offset1;
1694 s32 row_inc;
1695 s32 pix_inc;
1696 u16 frame_height = height;
1697 unsigned int field_offset = 0;
1698
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001699 DSSDBG("dispc_ovl_setup %d, pa %x, sw %d, %d,%d, %dx%d -> "
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001700 "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
1701 plane, paddr, screen_width, pos_x, pos_y,
1702 width, height,
1703 out_width, out_height,
1704 ilace, color_mode,
1705 rotation, mirror, channel);
1706
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001707 if (paddr == 0)
1708 return -EINVAL;
1709
1710 if (ilace && height == out_height)
1711 fieldmode = 1;
1712
1713 if (ilace) {
1714 if (fieldmode)
1715 height /= 2;
1716 pos_y /= 2;
1717 out_height /= 2;
1718
1719 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1720 "out_height %d\n",
1721 height, pos_y, out_height);
1722 }
1723
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301724 if (!dss_feat_color_mode_supported(plane, color_mode))
1725 return -EINVAL;
1726
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001727 if (plane == OMAP_DSS_GFX) {
1728 if (width != out_width || height != out_height)
1729 return -EINVAL;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001730 } else {
1731 /* video plane */
1732
1733 unsigned long fclk = 0;
1734
1735 if (out_width < width / maxdownscale ||
1736 out_width > width * 8)
1737 return -EINVAL;
1738
1739 if (out_height < height / maxdownscale ||
1740 out_height > height * 8)
1741 return -EINVAL;
1742
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301743 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
Amber Jain0d66cbb2011-05-19 19:47:54 +05301744 color_mode == OMAP_DSS_COLOR_UYVY ||
1745 color_mode == OMAP_DSS_COLOR_NV12)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001746 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001747
1748 /* Must use 5-tap filter? */
1749 five_taps = height > out_height * 2;
1750
1751 if (!five_taps) {
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001752 fclk = calc_fclk(channel, width, height, out_width,
1753 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001754
1755 /* Try 5-tap filter if 3-tap fclk is too high */
1756 if (cpu_is_omap34xx() && height > out_height &&
1757 fclk > dispc_fclk_rate())
1758 five_taps = true;
1759 }
1760
1761 if (width > (2048 >> five_taps)) {
1762 DSSERR("failed to set up scaling, fclk too low\n");
1763 return -EINVAL;
1764 }
1765
1766 if (five_taps)
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001767 fclk = calc_fclk_five_taps(channel, width, height,
1768 out_width, out_height, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001769
1770 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1771 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1772
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001773 if (!fclk || fclk > dispc_fclk_rate()) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001774 DSSERR("failed to set up scaling, "
1775 "required fclk rate = %lu Hz, "
1776 "current fclk rate = %lu Hz\n",
1777 fclk, dispc_fclk_rate());
1778 return -EINVAL;
1779 }
1780 }
1781
1782 if (ilace && !fieldmode) {
1783 /*
1784 * when downscaling the bottom field may have to start several
1785 * source lines below the top field. Unfortunately ACCUI
1786 * registers will only hold the fractional part of the offset
1787 * so the integer part must be added to the base address of the
1788 * bottom field.
1789 */
1790 if (!height || height == out_height)
1791 field_offset = 0;
1792 else
1793 field_offset = height / out_height / 2;
1794 }
1795
1796 /* Fields are independent but interleaved in memory. */
1797 if (fieldmode)
1798 field_offset = 1;
1799
1800 if (rotation_type == OMAP_DSS_ROT_DMA)
1801 calc_dma_rotation_offset(rotation, mirror,
1802 screen_width, width, frame_height, color_mode,
1803 fieldmode, field_offset,
1804 &offset0, &offset1, &row_inc, &pix_inc);
1805 else
1806 calc_vrfb_rotation_offset(rotation, mirror,
1807 screen_width, width, frame_height, color_mode,
1808 fieldmode, field_offset,
1809 &offset0, &offset1, &row_inc, &pix_inc);
1810
1811 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1812 offset0, offset1, row_inc, pix_inc);
1813
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001814 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001815
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001816 dispc_ovl_set_ba0(plane, paddr + offset0);
1817 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001818
Amber Jain0d66cbb2011-05-19 19:47:54 +05301819 if (OMAP_DSS_COLOR_NV12 == color_mode) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001820 dispc_ovl_set_ba0_uv(plane, puv_addr + offset0);
1821 dispc_ovl_set_ba1_uv(plane, puv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301822 }
1823
1824
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001825 dispc_ovl_set_row_inc(plane, row_inc);
1826 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001827
1828 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
1829 out_width, out_height);
1830
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001831 dispc_ovl_set_pos(plane, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001832
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001833 dispc_ovl_set_pic_size(plane, width, height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001834
1835 if (plane != OMAP_DSS_GFX) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001836 dispc_ovl_set_scaling(plane, width, height,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001837 out_width, out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301838 ilace, five_taps, fieldmode,
1839 color_mode, rotation);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001840 dispc_ovl_set_vid_size(plane, out_width, out_height);
1841 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001842 }
1843
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001844 dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001845
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001846 dispc_ovl_set_pre_mult_alpha(plane, pre_mult_alpha);
1847 dispc_ovl_setup_global_alpha(plane, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001848
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001849 dispc_ovl_set_channel_out(plane, channel);
Tomi Valkeinen8fa80312011-08-16 12:56:19 +03001850
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001851 return 0;
1852}
1853
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001854int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001855{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001856 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
1857
Archit Taneja9b372c22011-05-06 11:45:49 +05301858 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001859
1860 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001861}
1862
1863static void dispc_disable_isr(void *data, u32 mask)
1864{
1865 struct completion *compl = data;
1866 complete(compl);
1867}
1868
Sumit Semwal2a205f32010-12-02 11:27:12 +00001869static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001870{
Sumit Semwal2a205f32010-12-02 11:27:12 +00001871 if (channel == OMAP_DSS_CHANNEL_LCD2)
1872 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
1873 else
1874 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001875}
1876
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001877static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001878{
1879 struct completion frame_done_completion;
1880 bool is_on;
1881 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001882 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001883
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001884 /* When we disable LCD output, we need to wait until frame is done.
1885 * Otherwise the DSS is still working, and turning off the clocks
1886 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001887 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1888 REG_GET(DISPC_CONTROL2, 0, 0) :
1889 REG_GET(DISPC_CONTROL, 0, 0);
1890
1891 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1892 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001893
1894 if (!enable && is_on) {
1895 init_completion(&frame_done_completion);
1896
1897 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001898 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001899
1900 if (r)
1901 DSSERR("failed to register FRAMEDONE isr\n");
1902 }
1903
Sumit Semwal2a205f32010-12-02 11:27:12 +00001904 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001905
1906 if (!enable && is_on) {
1907 if (!wait_for_completion_timeout(&frame_done_completion,
1908 msecs_to_jiffies(100)))
1909 DSSERR("timeout waiting for FRAME DONE\n");
1910
1911 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001912 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001913
1914 if (r)
1915 DSSERR("failed to unregister FRAMEDONE isr\n");
1916 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001917}
1918
1919static void _enable_digit_out(bool enable)
1920{
1921 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
1922}
1923
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001924static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001925{
1926 struct completion frame_done_completion;
1927 int r;
1928
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001929 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001930 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001931
1932 if (enable) {
1933 unsigned long flags;
1934 /* When we enable digit output, we'll get an extra digit
1935 * sync lost interrupt, that we need to ignore */
1936 spin_lock_irqsave(&dispc.irq_lock, flags);
1937 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
1938 _omap_dispc_set_irqs();
1939 spin_unlock_irqrestore(&dispc.irq_lock, flags);
1940 }
1941
1942 /* When we disable digit output, we need to wait until fields are done.
1943 * Otherwise the DSS is still working, and turning off the clocks
1944 * prevents DSS from going to OFF mode. And when enabling, we need to
1945 * wait for the extra sync losts */
1946 init_completion(&frame_done_completion);
1947
1948 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
1949 DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
1950 if (r)
1951 DSSERR("failed to register EVSYNC isr\n");
1952
1953 _enable_digit_out(enable);
1954
1955 /* XXX I understand from TRM that we should only wait for the
1956 * current field to complete. But it seems we have to wait
1957 * for both fields */
1958 if (!wait_for_completion_timeout(&frame_done_completion,
1959 msecs_to_jiffies(100)))
1960 DSSERR("timeout waiting for EVSYNC\n");
1961
1962 if (!wait_for_completion_timeout(&frame_done_completion,
1963 msecs_to_jiffies(100)))
1964 DSSERR("timeout waiting for EVSYNC\n");
1965
1966 r = omap_dispc_unregister_isr(dispc_disable_isr,
1967 &frame_done_completion,
1968 DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
1969 if (r)
1970 DSSERR("failed to unregister EVSYNC isr\n");
1971
1972 if (enable) {
1973 unsigned long flags;
1974 spin_lock_irqsave(&dispc.irq_lock, flags);
1975 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001976 if (dss_has_feature(FEAT_MGR_LCD2))
1977 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001978 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
1979 _omap_dispc_set_irqs();
1980 spin_unlock_irqrestore(&dispc.irq_lock, flags);
1981 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001982}
1983
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001984bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001985{
1986 if (channel == OMAP_DSS_CHANNEL_LCD)
1987 return !!REG_GET(DISPC_CONTROL, 0, 0);
1988 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
1989 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00001990 else if (channel == OMAP_DSS_CHANNEL_LCD2)
1991 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001992 else
1993 BUG();
1994}
1995
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001996void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001997{
Sumit Semwal2a205f32010-12-02 11:27:12 +00001998 if (channel == OMAP_DSS_CHANNEL_LCD ||
1999 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002000 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002001 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002002 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002003 else
2004 BUG();
2005}
2006
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002007void dispc_lcd_enable_signal_polarity(bool act_high)
2008{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002009 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2010 return;
2011
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002012 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002013}
2014
2015void dispc_lcd_enable_signal(bool enable)
2016{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002017 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2018 return;
2019
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002020 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002021}
2022
2023void dispc_pck_free_enable(bool enable)
2024{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002025 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2026 return;
2027
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002028 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002029}
2030
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002031void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002032{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002033 if (channel == OMAP_DSS_CHANNEL_LCD2)
2034 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2035 else
2036 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002037}
2038
2039
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002040void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002041 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002042{
2043 int mode;
2044
2045 switch (type) {
2046 case OMAP_DSS_LCD_DISPLAY_STN:
2047 mode = 0;
2048 break;
2049
2050 case OMAP_DSS_LCD_DISPLAY_TFT:
2051 mode = 1;
2052 break;
2053
2054 default:
2055 BUG();
2056 return;
2057 }
2058
Sumit Semwal2a205f32010-12-02 11:27:12 +00002059 if (channel == OMAP_DSS_CHANNEL_LCD2)
2060 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2061 else
2062 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002063}
2064
2065void dispc_set_loadmode(enum omap_dss_load_mode mode)
2066{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002067 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002068}
2069
2070
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002071void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002072{
Sumit Semwal8613b002010-12-02 11:27:09 +00002073 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002074}
2075
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002076u32 dispc_mgr_get_default_color(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002077{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002078 u32 l;
2079
2080 BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
Sumit Semwal2a205f32010-12-02 11:27:12 +00002081 channel != OMAP_DSS_CHANNEL_LCD &&
2082 channel != OMAP_DSS_CHANNEL_LCD2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002083
Sumit Semwal8613b002010-12-02 11:27:09 +00002084 l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002085
2086 return l;
2087}
2088
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002089void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002090 enum omap_dss_trans_key_type type,
2091 u32 trans_key)
2092{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002093 if (ch == OMAP_DSS_CHANNEL_LCD)
2094 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002095 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002096 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002097 else /* OMAP_DSS_CHANNEL_LCD2 */
2098 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002099
Sumit Semwal8613b002010-12-02 11:27:09 +00002100 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002101}
2102
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002103void dispc_mgr_get_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002104 enum omap_dss_trans_key_type *type,
2105 u32 *trans_key)
2106{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002107 if (type) {
2108 if (ch == OMAP_DSS_CHANNEL_LCD)
2109 *type = REG_GET(DISPC_CONFIG, 11, 11);
2110 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2111 *type = REG_GET(DISPC_CONFIG, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002112 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2113 *type = REG_GET(DISPC_CONFIG2, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002114 else
2115 BUG();
2116 }
2117
2118 if (trans_key)
Sumit Semwal8613b002010-12-02 11:27:09 +00002119 *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002120}
2121
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002122void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002123{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002124 if (ch == OMAP_DSS_CHANNEL_LCD)
2125 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002126 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002127 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002128 else /* OMAP_DSS_CHANNEL_LCD2 */
2129 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002130}
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002131void dispc_mgr_enable_alpha_blending(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002132{
Archit Tanejaa0acb552010-09-15 19:20:00 +05302133 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002134 return;
2135
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002136 if (ch == OMAP_DSS_CHANNEL_LCD)
2137 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002138 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002139 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002140 else /* OMAP_DSS_CHANNEL_LCD2 */
2141 REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002142}
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002143bool dispc_mgr_alpha_blending_enabled(enum omap_channel ch)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002144{
2145 bool enabled;
2146
Archit Tanejaa0acb552010-09-15 19:20:00 +05302147 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002148 return false;
2149
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002150 if (ch == OMAP_DSS_CHANNEL_LCD)
2151 enabled = REG_GET(DISPC_CONFIG, 18, 18);
2152 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Archit Taneja712247a2010-11-08 12:56:21 +01002153 enabled = REG_GET(DISPC_CONFIG, 19, 19);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002154 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2155 enabled = REG_GET(DISPC_CONFIG2, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002156 else
2157 BUG();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002158
2159 return enabled;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002160}
2161
2162
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002163bool dispc_mgr_trans_key_enabled(enum omap_channel ch)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002164{
2165 bool enabled;
2166
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002167 if (ch == OMAP_DSS_CHANNEL_LCD)
2168 enabled = REG_GET(DISPC_CONFIG, 10, 10);
2169 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2170 enabled = REG_GET(DISPC_CONFIG, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002171 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2172 enabled = REG_GET(DISPC_CONFIG2, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002173 else
2174 BUG();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002175
2176 return enabled;
2177}
2178
2179
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002180void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002181{
2182 int code;
2183
2184 switch (data_lines) {
2185 case 12:
2186 code = 0;
2187 break;
2188 case 16:
2189 code = 1;
2190 break;
2191 case 18:
2192 code = 2;
2193 break;
2194 case 24:
2195 code = 3;
2196 break;
2197 default:
2198 BUG();
2199 return;
2200 }
2201
Sumit Semwal2a205f32010-12-02 11:27:12 +00002202 if (channel == OMAP_DSS_CHANNEL_LCD2)
2203 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2204 else
2205 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002206}
2207
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002208void dispc_mgr_set_parallel_interface_mode(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002209 enum omap_parallel_interface_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002210{
2211 u32 l;
2212 int stallmode;
2213 int gpout0 = 1;
2214 int gpout1;
2215
2216 switch (mode) {
2217 case OMAP_DSS_PARALLELMODE_BYPASS:
2218 stallmode = 0;
2219 gpout1 = 1;
2220 break;
2221
2222 case OMAP_DSS_PARALLELMODE_RFBI:
2223 stallmode = 1;
2224 gpout1 = 0;
2225 break;
2226
2227 case OMAP_DSS_PARALLELMODE_DSI:
2228 stallmode = 1;
2229 gpout1 = 1;
2230 break;
2231
2232 default:
2233 BUG();
2234 return;
2235 }
2236
Sumit Semwal2a205f32010-12-02 11:27:12 +00002237 if (channel == OMAP_DSS_CHANNEL_LCD2) {
2238 l = dispc_read_reg(DISPC_CONTROL2);
2239 l = FLD_MOD(l, stallmode, 11, 11);
2240 dispc_write_reg(DISPC_CONTROL2, l);
2241 } else {
2242 l = dispc_read_reg(DISPC_CONTROL);
2243 l = FLD_MOD(l, stallmode, 11, 11);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002244 l = FLD_MOD(l, gpout0, 15, 15);
2245 l = FLD_MOD(l, gpout1, 16, 16);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002246 dispc_write_reg(DISPC_CONTROL, l);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002247 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002248}
2249
2250static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2251 int vsw, int vfp, int vbp)
2252{
2253 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2254 if (hsw < 1 || hsw > 64 ||
2255 hfp < 1 || hfp > 256 ||
2256 hbp < 1 || hbp > 256 ||
2257 vsw < 1 || vsw > 64 ||
2258 vfp < 0 || vfp > 255 ||
2259 vbp < 0 || vbp > 255)
2260 return false;
2261 } else {
2262 if (hsw < 1 || hsw > 256 ||
2263 hfp < 1 || hfp > 4096 ||
2264 hbp < 1 || hbp > 4096 ||
2265 vsw < 1 || vsw > 256 ||
2266 vfp < 0 || vfp > 4095 ||
2267 vbp < 0 || vbp > 4095)
2268 return false;
2269 }
2270
2271 return true;
2272}
2273
2274bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2275{
2276 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2277 timings->hbp, timings->vsw,
2278 timings->vfp, timings->vbp);
2279}
2280
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002281static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002282 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002283{
2284 u32 timing_h, timing_v;
2285
2286 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2287 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2288 FLD_VAL(hbp-1, 27, 20);
2289
2290 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2291 FLD_VAL(vbp, 27, 20);
2292 } else {
2293 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2294 FLD_VAL(hbp-1, 31, 20);
2295
2296 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2297 FLD_VAL(vbp, 31, 20);
2298 }
2299
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002300 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2301 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002302}
2303
2304/* change name to mode? */
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002305void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002306 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002307{
2308 unsigned xtot, ytot;
2309 unsigned long ht, vt;
2310
2311 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2312 timings->hbp, timings->vsw,
2313 timings->vfp, timings->vbp))
2314 BUG();
2315
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002316 _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002317 timings->hbp, timings->vsw, timings->vfp,
2318 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002319
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002320 dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002321
2322 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2323 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2324
2325 ht = (timings->pixel_clock * 1000) / xtot;
2326 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2327
Sumit Semwal2a205f32010-12-02 11:27:12 +00002328 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2329 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002330 DSSDBG("pck %u\n", timings->pixel_clock);
2331 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2332 timings->hsw, timings->hfp, timings->hbp,
2333 timings->vsw, timings->vfp, timings->vbp);
2334
2335 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2336}
2337
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002338static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002339 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002340{
2341 BUG_ON(lck_div < 1);
2342 BUG_ON(pck_div < 2);
2343
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002344 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002345 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002346}
2347
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002348static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002349 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002350{
2351 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002352 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002353 *lck_div = FLD_GET(l, 23, 16);
2354 *pck_div = FLD_GET(l, 7, 0);
2355}
2356
2357unsigned long dispc_fclk_rate(void)
2358{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302359 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002360 unsigned long r = 0;
2361
Taneja, Archit66534e82011-03-08 05:50:34 -06002362 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302363 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002364 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002365 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302366 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302367 dsidev = dsi_get_dsidev_from_id(0);
2368 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002369 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302370 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2371 dsidev = dsi_get_dsidev_from_id(1);
2372 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2373 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002374 default:
2375 BUG();
2376 }
2377
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002378 return r;
2379}
2380
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002381unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002382{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302383 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002384 int lcd;
2385 unsigned long r;
2386 u32 l;
2387
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002388 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002389
2390 lcd = FLD_GET(l, 23, 16);
2391
Taneja, Architea751592011-03-08 05:50:35 -06002392 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302393 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002394 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002395 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302396 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302397 dsidev = dsi_get_dsidev_from_id(0);
2398 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002399 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302400 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2401 dsidev = dsi_get_dsidev_from_id(1);
2402 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2403 break;
Taneja, Architea751592011-03-08 05:50:35 -06002404 default:
2405 BUG();
2406 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002407
2408 return r / lcd;
2409}
2410
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002411unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002412{
Taneja, Architea751592011-03-08 05:50:35 -06002413 int pcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002414 unsigned long r;
2415 u32 l;
2416
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002417 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002418
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002419 pcd = FLD_GET(l, 7, 0);
2420
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002421 r = dispc_mgr_lclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002422
Taneja, Architea751592011-03-08 05:50:35 -06002423 return r / pcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002424}
2425
2426void dispc_dump_clocks(struct seq_file *s)
2427{
2428 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002429 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302430 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2431 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002432
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002433 if (dispc_runtime_get())
2434 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002435
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002436 seq_printf(s, "- DISPC -\n");
2437
Archit Taneja067a57e2011-03-02 11:57:25 +05302438 seq_printf(s, "dispc fclk source = %s (%s)\n",
2439 dss_get_generic_clk_source_name(dispc_clk_src),
2440 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002441
2442 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002443
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002444 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2445 seq_printf(s, "- DISPC-CORE-CLK -\n");
2446 l = dispc_read_reg(DISPC_DIVISOR);
2447 lcd = FLD_GET(l, 23, 16);
2448
2449 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2450 (dispc_fclk_rate()/lcd), lcd);
2451 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002452 seq_printf(s, "- LCD1 -\n");
2453
Taneja, Architea751592011-03-08 05:50:35 -06002454 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2455
2456 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2457 dss_get_generic_clk_source_name(lcd_clk_src),
2458 dss_feat_get_clk_source_name(lcd_clk_src));
2459
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002460 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002461
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002462 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002463 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002464 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002465 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002466 if (dss_has_feature(FEAT_MGR_LCD2)) {
2467 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002468
Taneja, Architea751592011-03-08 05:50:35 -06002469 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2470
2471 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2472 dss_get_generic_clk_source_name(lcd_clk_src),
2473 dss_feat_get_clk_source_name(lcd_clk_src));
2474
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002475 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002476
2477 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002478 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002479 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002480 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002481 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002482
2483 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002484}
2485
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002486#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2487void dispc_dump_irqs(struct seq_file *s)
2488{
2489 unsigned long flags;
2490 struct dispc_irq_stats stats;
2491
2492 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2493
2494 stats = dispc.irq_stats;
2495 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2496 dispc.irq_stats.last_reset = jiffies;
2497
2498 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2499
2500 seq_printf(s, "period %u ms\n",
2501 jiffies_to_msecs(jiffies - stats.last_reset));
2502
2503 seq_printf(s, "irqs %d\n", stats.irq_count);
2504#define PIS(x) \
2505 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2506
2507 PIS(FRAMEDONE);
2508 PIS(VSYNC);
2509 PIS(EVSYNC_EVEN);
2510 PIS(EVSYNC_ODD);
2511 PIS(ACBIAS_COUNT_STAT);
2512 PIS(PROG_LINE_NUM);
2513 PIS(GFX_FIFO_UNDERFLOW);
2514 PIS(GFX_END_WIN);
2515 PIS(PAL_GAMMA_MASK);
2516 PIS(OCP_ERR);
2517 PIS(VID1_FIFO_UNDERFLOW);
2518 PIS(VID1_END_WIN);
2519 PIS(VID2_FIFO_UNDERFLOW);
2520 PIS(VID2_END_WIN);
2521 PIS(SYNC_LOST);
2522 PIS(SYNC_LOST_DIGIT);
2523 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002524 if (dss_has_feature(FEAT_MGR_LCD2)) {
2525 PIS(FRAMEDONE2);
2526 PIS(VSYNC2);
2527 PIS(ACBIAS_COUNT_STAT2);
2528 PIS(SYNC_LOST2);
2529 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002530#undef PIS
2531}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002532#endif
2533
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002534void dispc_dump_regs(struct seq_file *s)
2535{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302536 int i, j;
2537 const char *mgr_names[] = {
2538 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2539 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2540 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2541 };
2542 const char *ovl_names[] = {
2543 [OMAP_DSS_GFX] = "GFX",
2544 [OMAP_DSS_VIDEO1] = "VID1",
2545 [OMAP_DSS_VIDEO2] = "VID2",
2546 };
2547 const char **p_names;
2548
Archit Taneja9b372c22011-05-06 11:45:49 +05302549#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002550
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002551 if (dispc_runtime_get())
2552 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002553
Archit Taneja5010be82011-08-05 19:06:00 +05302554 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002555 DUMPREG(DISPC_REVISION);
2556 DUMPREG(DISPC_SYSCONFIG);
2557 DUMPREG(DISPC_SYSSTATUS);
2558 DUMPREG(DISPC_IRQSTATUS);
2559 DUMPREG(DISPC_IRQENABLE);
2560 DUMPREG(DISPC_CONTROL);
2561 DUMPREG(DISPC_CONFIG);
2562 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002563 DUMPREG(DISPC_LINE_STATUS);
2564 DUMPREG(DISPC_LINE_NUMBER);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002565 if (dss_has_feature(FEAT_GLOBAL_ALPHA))
2566 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002567 if (dss_has_feature(FEAT_MGR_LCD2)) {
2568 DUMPREG(DISPC_CONTROL2);
2569 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002570 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002571
Archit Taneja5010be82011-08-05 19:06:00 +05302572#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002573
Archit Taneja5010be82011-08-05 19:06:00 +05302574#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302575#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2576 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302577 dispc_read_reg(DISPC_REG(i, r)))
2578
Archit Taneja4dd2da12011-08-05 19:06:01 +05302579 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302580
Archit Taneja4dd2da12011-08-05 19:06:01 +05302581 /* DISPC channel specific registers */
2582 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2583 DUMPREG(i, DISPC_DEFAULT_COLOR);
2584 DUMPREG(i, DISPC_TRANS_COLOR);
2585 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002586
Archit Taneja4dd2da12011-08-05 19:06:01 +05302587 if (i == OMAP_DSS_CHANNEL_DIGIT)
2588 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302589
Archit Taneja4dd2da12011-08-05 19:06:01 +05302590 DUMPREG(i, DISPC_DEFAULT_COLOR);
2591 DUMPREG(i, DISPC_TRANS_COLOR);
2592 DUMPREG(i, DISPC_TIMING_H);
2593 DUMPREG(i, DISPC_TIMING_V);
2594 DUMPREG(i, DISPC_POL_FREQ);
2595 DUMPREG(i, DISPC_DIVISORo);
2596 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302597
Archit Taneja4dd2da12011-08-05 19:06:01 +05302598 DUMPREG(i, DISPC_DATA_CYCLE1);
2599 DUMPREG(i, DISPC_DATA_CYCLE2);
2600 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002601
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002602 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302603 DUMPREG(i, DISPC_CPR_COEF_R);
2604 DUMPREG(i, DISPC_CPR_COEF_G);
2605 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002606 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002607 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002608
Archit Taneja4dd2da12011-08-05 19:06:01 +05302609 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002610
Archit Taneja4dd2da12011-08-05 19:06:01 +05302611 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2612 DUMPREG(i, DISPC_OVL_BA0);
2613 DUMPREG(i, DISPC_OVL_BA1);
2614 DUMPREG(i, DISPC_OVL_POSITION);
2615 DUMPREG(i, DISPC_OVL_SIZE);
2616 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2617 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2618 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2619 DUMPREG(i, DISPC_OVL_ROW_INC);
2620 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2621 if (dss_has_feature(FEAT_PRELOAD))
2622 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002623
Archit Taneja4dd2da12011-08-05 19:06:01 +05302624 if (i == OMAP_DSS_GFX) {
2625 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2626 DUMPREG(i, DISPC_OVL_TABLE_BA);
2627 continue;
2628 }
2629
2630 DUMPREG(i, DISPC_OVL_FIR);
2631 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2632 DUMPREG(i, DISPC_OVL_ACCU0);
2633 DUMPREG(i, DISPC_OVL_ACCU1);
2634 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2635 DUMPREG(i, DISPC_OVL_BA0_UV);
2636 DUMPREG(i, DISPC_OVL_BA1_UV);
2637 DUMPREG(i, DISPC_OVL_FIR2);
2638 DUMPREG(i, DISPC_OVL_ACCU2_0);
2639 DUMPREG(i, DISPC_OVL_ACCU2_1);
2640 }
2641 if (dss_has_feature(FEAT_ATTR2))
2642 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2643 if (dss_has_feature(FEAT_PRELOAD))
2644 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302645 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002646
Archit Taneja5010be82011-08-05 19:06:00 +05302647#undef DISPC_REG
2648#undef DUMPREG
2649
2650#define DISPC_REG(plane, name, i) name(plane, i)
2651#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302652 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2653 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302654 dispc_read_reg(DISPC_REG(plane, name, i)))
2655
Archit Taneja4dd2da12011-08-05 19:06:01 +05302656 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05302657
Archit Taneja4dd2da12011-08-05 19:06:01 +05302658 /* start from OMAP_DSS_VIDEO1 */
2659 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
2660 for (j = 0; j < 8; j++)
2661 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302662
Archit Taneja4dd2da12011-08-05 19:06:01 +05302663 for (j = 0; j < 8; j++)
2664 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302665
Archit Taneja4dd2da12011-08-05 19:06:01 +05302666 for (j = 0; j < 5; j++)
2667 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002668
Archit Taneja4dd2da12011-08-05 19:06:01 +05302669 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2670 for (j = 0; j < 8; j++)
2671 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
2672 }
Amber Jainab5ca072011-05-19 19:47:53 +05302673
Archit Taneja4dd2da12011-08-05 19:06:01 +05302674 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2675 for (j = 0; j < 8; j++)
2676 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302677
Archit Taneja4dd2da12011-08-05 19:06:01 +05302678 for (j = 0; j < 8; j++)
2679 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302680
Archit Taneja4dd2da12011-08-05 19:06:01 +05302681 for (j = 0; j < 8; j++)
2682 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
2683 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002684 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002685
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002686 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05302687
2688#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002689#undef DUMPREG
2690}
2691
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002692static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
2693 bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
2694 u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695{
2696 u32 l = 0;
2697
2698 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2699 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2700
2701 l |= FLD_VAL(onoff, 17, 17);
2702 l |= FLD_VAL(rf, 16, 16);
2703 l |= FLD_VAL(ieo, 15, 15);
2704 l |= FLD_VAL(ipc, 14, 14);
2705 l |= FLD_VAL(ihs, 13, 13);
2706 l |= FLD_VAL(ivs, 12, 12);
2707 l |= FLD_VAL(acbi, 11, 8);
2708 l |= FLD_VAL(acb, 7, 0);
2709
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002710 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002711}
2712
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002713void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002714 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002715{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002716 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002717 (config & OMAP_DSS_LCD_RF) != 0,
2718 (config & OMAP_DSS_LCD_IEO) != 0,
2719 (config & OMAP_DSS_LCD_IPC) != 0,
2720 (config & OMAP_DSS_LCD_IHS) != 0,
2721 (config & OMAP_DSS_LCD_IVS) != 0,
2722 acbi, acb);
2723}
2724
2725/* with fck as input clock rate, find dispc dividers that produce req_pck */
2726void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2727 struct dispc_clock_info *cinfo)
2728{
2729 u16 pcd_min = is_tft ? 2 : 3;
2730 unsigned long best_pck;
2731 u16 best_ld, cur_ld;
2732 u16 best_pd, cur_pd;
2733
2734 best_pck = 0;
2735 best_ld = 0;
2736 best_pd = 0;
2737
2738 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2739 unsigned long lck = fck / cur_ld;
2740
2741 for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
2742 unsigned long pck = lck / cur_pd;
2743 long old_delta = abs(best_pck - req_pck);
2744 long new_delta = abs(pck - req_pck);
2745
2746 if (best_pck == 0 || new_delta < old_delta) {
2747 best_pck = pck;
2748 best_ld = cur_ld;
2749 best_pd = cur_pd;
2750
2751 if (pck == req_pck)
2752 goto found;
2753 }
2754
2755 if (pck < req_pck)
2756 break;
2757 }
2758
2759 if (lck / pcd_min < req_pck)
2760 break;
2761 }
2762
2763found:
2764 cinfo->lck_div = best_ld;
2765 cinfo->pck_div = best_pd;
2766 cinfo->lck = fck / cinfo->lck_div;
2767 cinfo->pck = cinfo->lck / cinfo->pck_div;
2768}
2769
2770/* calculate clock rates using dividers in cinfo */
2771int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2772 struct dispc_clock_info *cinfo)
2773{
2774 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2775 return -EINVAL;
2776 if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
2777 return -EINVAL;
2778
2779 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2780 cinfo->pck = cinfo->lck / cinfo->pck_div;
2781
2782 return 0;
2783}
2784
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002785int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002786 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002787{
2788 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2789 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2790
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002791 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002792
2793 return 0;
2794}
2795
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002796int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002797 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002798{
2799 unsigned long fck;
2800
2801 fck = dispc_fclk_rate();
2802
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002803 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
2804 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002805
2806 cinfo->lck = fck / cinfo->lck_div;
2807 cinfo->pck = cinfo->lck / cinfo->pck_div;
2808
2809 return 0;
2810}
2811
2812/* dispc.irq_lock has to be locked by the caller */
2813static void _omap_dispc_set_irqs(void)
2814{
2815 u32 mask;
2816 u32 old_mask;
2817 int i;
2818 struct omap_dispc_isr_data *isr_data;
2819
2820 mask = dispc.irq_error_mask;
2821
2822 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2823 isr_data = &dispc.registered_isr[i];
2824
2825 if (isr_data->isr == NULL)
2826 continue;
2827
2828 mask |= isr_data->mask;
2829 }
2830
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002831 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2832 /* clear the irqstatus for newly enabled irqs */
2833 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2834
2835 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002836}
2837
2838int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2839{
2840 int i;
2841 int ret;
2842 unsigned long flags;
2843 struct omap_dispc_isr_data *isr_data;
2844
2845 if (isr == NULL)
2846 return -EINVAL;
2847
2848 spin_lock_irqsave(&dispc.irq_lock, flags);
2849
2850 /* check for duplicate entry */
2851 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2852 isr_data = &dispc.registered_isr[i];
2853 if (isr_data->isr == isr && isr_data->arg == arg &&
2854 isr_data->mask == mask) {
2855 ret = -EINVAL;
2856 goto err;
2857 }
2858 }
2859
2860 isr_data = NULL;
2861 ret = -EBUSY;
2862
2863 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2864 isr_data = &dispc.registered_isr[i];
2865
2866 if (isr_data->isr != NULL)
2867 continue;
2868
2869 isr_data->isr = isr;
2870 isr_data->arg = arg;
2871 isr_data->mask = mask;
2872 ret = 0;
2873
2874 break;
2875 }
2876
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02002877 if (ret)
2878 goto err;
2879
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002880 _omap_dispc_set_irqs();
2881
2882 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2883
2884 return 0;
2885err:
2886 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2887
2888 return ret;
2889}
2890EXPORT_SYMBOL(omap_dispc_register_isr);
2891
2892int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2893{
2894 int i;
2895 unsigned long flags;
2896 int ret = -EINVAL;
2897 struct omap_dispc_isr_data *isr_data;
2898
2899 spin_lock_irqsave(&dispc.irq_lock, flags);
2900
2901 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2902 isr_data = &dispc.registered_isr[i];
2903 if (isr_data->isr != isr || isr_data->arg != arg ||
2904 isr_data->mask != mask)
2905 continue;
2906
2907 /* found the correct isr */
2908
2909 isr_data->isr = NULL;
2910 isr_data->arg = NULL;
2911 isr_data->mask = 0;
2912
2913 ret = 0;
2914 break;
2915 }
2916
2917 if (ret == 0)
2918 _omap_dispc_set_irqs();
2919
2920 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2921
2922 return ret;
2923}
2924EXPORT_SYMBOL(omap_dispc_unregister_isr);
2925
2926#ifdef DEBUG
2927static void print_irq_status(u32 status)
2928{
2929 if ((status & dispc.irq_error_mask) == 0)
2930 return;
2931
2932 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
2933
2934#define PIS(x) \
2935 if (status & DISPC_IRQ_##x) \
2936 printk(#x " ");
2937 PIS(GFX_FIFO_UNDERFLOW);
2938 PIS(OCP_ERR);
2939 PIS(VID1_FIFO_UNDERFLOW);
2940 PIS(VID2_FIFO_UNDERFLOW);
2941 PIS(SYNC_LOST);
2942 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002943 if (dss_has_feature(FEAT_MGR_LCD2))
2944 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002945#undef PIS
2946
2947 printk("\n");
2948}
2949#endif
2950
2951/* Called from dss.c. Note that we don't touch clocks here,
2952 * but we presume they are on because we got an IRQ. However,
2953 * an irq handler may turn the clocks off, so we may not have
2954 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00002955static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002956{
2957 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00002958 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002959 u32 handledirqs = 0;
2960 u32 unhandled_errors;
2961 struct omap_dispc_isr_data *isr_data;
2962 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
2963
2964 spin_lock(&dispc.irq_lock);
2965
2966 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00002967 irqenable = dispc_read_reg(DISPC_IRQENABLE);
2968
2969 /* IRQ is not for us */
2970 if (!(irqstatus & irqenable)) {
2971 spin_unlock(&dispc.irq_lock);
2972 return IRQ_NONE;
2973 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002974
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002975#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2976 spin_lock(&dispc.irq_stats_lock);
2977 dispc.irq_stats.irq_count++;
2978 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
2979 spin_unlock(&dispc.irq_stats_lock);
2980#endif
2981
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002982#ifdef DEBUG
2983 if (dss_debug)
2984 print_irq_status(irqstatus);
2985#endif
2986 /* Ack the interrupt. Do it here before clocks are possibly turned
2987 * off */
2988 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
2989 /* flush posted write */
2990 dispc_read_reg(DISPC_IRQSTATUS);
2991
2992 /* make a copy and unlock, so that isrs can unregister
2993 * themselves */
2994 memcpy(registered_isr, dispc.registered_isr,
2995 sizeof(registered_isr));
2996
2997 spin_unlock(&dispc.irq_lock);
2998
2999 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3000 isr_data = &registered_isr[i];
3001
3002 if (!isr_data->isr)
3003 continue;
3004
3005 if (isr_data->mask & irqstatus) {
3006 isr_data->isr(isr_data->arg, irqstatus);
3007 handledirqs |= isr_data->mask;
3008 }
3009 }
3010
3011 spin_lock(&dispc.irq_lock);
3012
3013 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3014
3015 if (unhandled_errors) {
3016 dispc.error_irqs |= unhandled_errors;
3017
3018 dispc.irq_error_mask &= ~unhandled_errors;
3019 _omap_dispc_set_irqs();
3020
3021 schedule_work(&dispc.error_work);
3022 }
3023
3024 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003025
3026 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003027}
3028
3029static void dispc_error_worker(struct work_struct *work)
3030{
3031 int i;
3032 u32 errors;
3033 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003034 static const unsigned fifo_underflow_bits[] = {
3035 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3036 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3037 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
3038 };
3039
3040 static const unsigned sync_lost_bits[] = {
3041 DISPC_IRQ_SYNC_LOST,
3042 DISPC_IRQ_SYNC_LOST_DIGIT,
3043 DISPC_IRQ_SYNC_LOST2,
3044 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003045
3046 spin_lock_irqsave(&dispc.irq_lock, flags);
3047 errors = dispc.error_irqs;
3048 dispc.error_irqs = 0;
3049 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3050
Dima Zavin13eae1f2011-06-27 10:31:05 -07003051 dispc_runtime_get();
3052
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003053 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3054 struct omap_overlay *ovl;
3055 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003056
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003057 ovl = omap_dss_get_overlay(i);
3058 bit = fifo_underflow_bits[i];
3059
3060 if (bit & errors) {
3061 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3062 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003063 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003064 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003065 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003066 }
3067 }
3068
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003069 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3070 struct omap_overlay_manager *mgr;
3071 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003072
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003073 mgr = omap_dss_get_overlay_manager(i);
3074 bit = sync_lost_bits[i];
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003075
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003076 if (bit & errors) {
3077 struct omap_dss_device *dssdev = mgr->device;
3078 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003079
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003080 DSSERR("SYNC_LOST on channel %s, restarting the output "
3081 "with video overlays disabled\n",
3082 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003083
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003084 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3085 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003086
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003087 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3088 struct omap_overlay *ovl;
3089 ovl = omap_dss_get_overlay(i);
3090
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003091 if (ovl->id != OMAP_DSS_GFX &&
3092 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003093 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003094 }
3095
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003096 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003097 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003098
Sumit Semwal2a205f32010-12-02 11:27:12 +00003099 if (enable)
3100 dssdev->driver->enable(dssdev);
3101 }
3102 }
3103
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003104 if (errors & DISPC_IRQ_OCP_ERR) {
3105 DSSERR("OCP_ERR\n");
3106 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3107 struct omap_overlay_manager *mgr;
3108 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03003109 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003110 }
3111 }
3112
3113 spin_lock_irqsave(&dispc.irq_lock, flags);
3114 dispc.irq_error_mask |= errors;
3115 _omap_dispc_set_irqs();
3116 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003117
3118 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003119}
3120
3121int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3122{
3123 void dispc_irq_wait_handler(void *data, u32 mask)
3124 {
3125 complete((struct completion *)data);
3126 }
3127
3128 int r;
3129 DECLARE_COMPLETION_ONSTACK(completion);
3130
3131 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3132 irqmask);
3133
3134 if (r)
3135 return r;
3136
3137 timeout = wait_for_completion_timeout(&completion, timeout);
3138
3139 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3140
3141 if (timeout == 0)
3142 return -ETIMEDOUT;
3143
3144 if (timeout == -ERESTARTSYS)
3145 return -ERESTARTSYS;
3146
3147 return 0;
3148}
3149
3150int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3151 unsigned long timeout)
3152{
3153 void dispc_irq_wait_handler(void *data, u32 mask)
3154 {
3155 complete((struct completion *)data);
3156 }
3157
3158 int r;
3159 DECLARE_COMPLETION_ONSTACK(completion);
3160
3161 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3162 irqmask);
3163
3164 if (r)
3165 return r;
3166
3167 timeout = wait_for_completion_interruptible_timeout(&completion,
3168 timeout);
3169
3170 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3171
3172 if (timeout == 0)
3173 return -ETIMEDOUT;
3174
3175 if (timeout == -ERESTARTSYS)
3176 return -ERESTARTSYS;
3177
3178 return 0;
3179}
3180
3181#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3182void dispc_fake_vsync_irq(void)
3183{
3184 u32 irqstatus = DISPC_IRQ_VSYNC;
3185 int i;
3186
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003187 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003188
3189 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3190 struct omap_dispc_isr_data *isr_data;
3191 isr_data = &dispc.registered_isr[i];
3192
3193 if (!isr_data->isr)
3194 continue;
3195
3196 if (isr_data->mask & irqstatus)
3197 isr_data->isr(isr_data->arg, irqstatus);
3198 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003199}
3200#endif
3201
3202static void _omap_dispc_initialize_irq(void)
3203{
3204 unsigned long flags;
3205
3206 spin_lock_irqsave(&dispc.irq_lock, flags);
3207
3208 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3209
3210 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003211 if (dss_has_feature(FEAT_MGR_LCD2))
3212 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003213
3214 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3215 * so clear it */
3216 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3217
3218 _omap_dispc_set_irqs();
3219
3220 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3221}
3222
3223void dispc_enable_sidle(void)
3224{
3225 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3226}
3227
3228void dispc_disable_sidle(void)
3229{
3230 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3231}
3232
3233static void _omap_dispc_initial_config(void)
3234{
3235 u32 l;
3236
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003237 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3238 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3239 l = dispc_read_reg(DISPC_DIVISOR);
3240 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3241 l = FLD_MOD(l, 1, 0, 0);
3242 l = FLD_MOD(l, 1, 23, 16);
3243 dispc_write_reg(DISPC_DIVISOR, l);
3244 }
3245
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003246 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003247 if (dss_has_feature(FEAT_FUNCGATED))
3248 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003249
3250 /* L3 firewall setting: enable access to OCM RAM */
3251 /* XXX this should be somewhere in plat-omap */
3252 if (cpu_is_omap24xx())
3253 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3254
3255 _dispc_setup_color_conv_coef();
3256
3257 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3258
3259 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003260
3261 dispc_configure_burst_sizes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003262}
3263
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003264/* DISPC HW IP initialisation */
3265static int omap_dispchw_probe(struct platform_device *pdev)
3266{
3267 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003268 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003269 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003270 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003271
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003272 dispc.pdev = pdev;
3273
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003274 clk = clk_get(&pdev->dev, "fck");
3275 if (IS_ERR(clk)) {
3276 DSSERR("can't get fck\n");
3277 r = PTR_ERR(clk);
3278 goto err_get_clk;
3279 }
3280
3281 dispc.dss_clk = clk;
3282
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003283 spin_lock_init(&dispc.irq_lock);
3284
3285#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3286 spin_lock_init(&dispc.irq_stats_lock);
3287 dispc.irq_stats.last_reset = jiffies;
3288#endif
3289
3290 INIT_WORK(&dispc.error_work, dispc_error_worker);
3291
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003292 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3293 if (!dispc_mem) {
3294 DSSERR("can't get IORESOURCE_MEM DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003295 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003296 goto err_ioremap;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003297 }
3298 dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003299 if (!dispc.base) {
3300 DSSERR("can't ioremap DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003301 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003302 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00003303 }
3304 dispc.irq = platform_get_irq(dispc.pdev, 0);
3305 if (dispc.irq < 0) {
3306 DSSERR("platform_get_irq failed\n");
3307 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003308 goto err_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00003309 }
3310
3311 r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
3312 "OMAP DISPC", dispc.pdev);
3313 if (r < 0) {
3314 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003315 goto err_irq;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003316 }
3317
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003318 pm_runtime_enable(&pdev->dev);
3319
3320 r = dispc_runtime_get();
3321 if (r)
3322 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003323
3324 _omap_dispc_initial_config();
3325
3326 _omap_dispc_initialize_irq();
3327
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003328 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003329 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003330 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3331
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003332 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003333
3334 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003335
3336err_runtime_get:
3337 pm_runtime_disable(&pdev->dev);
3338 free_irq(dispc.irq, dispc.pdev);
3339err_irq:
archit tanejaaffe3602011-02-23 08:41:03 +00003340 iounmap(dispc.base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003341err_ioremap:
3342 clk_put(dispc.dss_clk);
3343err_get_clk:
archit tanejaaffe3602011-02-23 08:41:03 +00003344 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003345}
3346
3347static int omap_dispchw_remove(struct platform_device *pdev)
3348{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003349 pm_runtime_disable(&pdev->dev);
3350
3351 clk_put(dispc.dss_clk);
3352
archit tanejaaffe3602011-02-23 08:41:03 +00003353 free_irq(dispc.irq, dispc.pdev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003354 iounmap(dispc.base);
3355 return 0;
3356}
3357
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003358static int dispc_runtime_suspend(struct device *dev)
3359{
3360 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003361 dss_runtime_put();
3362
3363 return 0;
3364}
3365
3366static int dispc_runtime_resume(struct device *dev)
3367{
3368 int r;
3369
3370 r = dss_runtime_get();
3371 if (r < 0)
3372 return r;
3373
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003374 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003375
3376 return 0;
3377}
3378
3379static const struct dev_pm_ops dispc_pm_ops = {
3380 .runtime_suspend = dispc_runtime_suspend,
3381 .runtime_resume = dispc_runtime_resume,
3382};
3383
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003384static struct platform_driver omap_dispchw_driver = {
3385 .probe = omap_dispchw_probe,
3386 .remove = omap_dispchw_remove,
3387 .driver = {
3388 .name = "omapdss_dispc",
3389 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003390 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003391 },
3392};
3393
3394int dispc_init_platform_driver(void)
3395{
3396 return platform_driver_register(&omap_dispchw_driver);
3397}
3398
3399void dispc_uninit_platform_driver(void)
3400{
3401 return platform_driver_unregister(&omap_dispchw_driver);
3402}