blob: ef479aad5ebd8a88bff0506d9a8667f62933fcfd [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070024
25#include "clock-local2.h"
26#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070027#include "clock-rpm.h"
28#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070029
30enum {
31 GCC_BASE,
32 MMSS_BASE,
33 LPASS_BASE,
34 MSS_BASE,
35 N_BASES,
36};
37
38static void __iomem *virt_bases[N_BASES];
39
40#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
41#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
42#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
43#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
44
45#define GPLL0_MODE_REG 0x0000
46#define GPLL0_L_REG 0x0004
47#define GPLL0_M_REG 0x0008
48#define GPLL0_N_REG 0x000C
49#define GPLL0_USER_CTL_REG 0x0010
50#define GPLL0_CONFIG_CTL_REG 0x0014
51#define GPLL0_TEST_CTL_REG 0x0018
52#define GPLL0_STATUS_REG 0x001C
53
54#define GPLL1_MODE_REG 0x0040
55#define GPLL1_L_REG 0x0044
56#define GPLL1_M_REG 0x0048
57#define GPLL1_N_REG 0x004C
58#define GPLL1_USER_CTL_REG 0x0050
59#define GPLL1_CONFIG_CTL_REG 0x0054
60#define GPLL1_TEST_CTL_REG 0x0058
61#define GPLL1_STATUS_REG 0x005C
62
63#define MMPLL0_MODE_REG 0x0000
64#define MMPLL0_L_REG 0x0004
65#define MMPLL0_M_REG 0x0008
66#define MMPLL0_N_REG 0x000C
67#define MMPLL0_USER_CTL_REG 0x0010
68#define MMPLL0_CONFIG_CTL_REG 0x0014
69#define MMPLL0_TEST_CTL_REG 0x0018
70#define MMPLL0_STATUS_REG 0x001C
71
72#define MMPLL1_MODE_REG 0x0040
73#define MMPLL1_L_REG 0x0044
74#define MMPLL1_M_REG 0x0048
75#define MMPLL1_N_REG 0x004C
76#define MMPLL1_USER_CTL_REG 0x0050
77#define MMPLL1_CONFIG_CTL_REG 0x0054
78#define MMPLL1_TEST_CTL_REG 0x0058
79#define MMPLL1_STATUS_REG 0x005C
80
81#define MMPLL3_MODE_REG 0x0080
82#define MMPLL3_L_REG 0x0084
83#define MMPLL3_M_REG 0x0088
84#define MMPLL3_N_REG 0x008C
85#define MMPLL3_USER_CTL_REG 0x0090
86#define MMPLL3_CONFIG_CTL_REG 0x0094
87#define MMPLL3_TEST_CTL_REG 0x0098
88#define MMPLL3_STATUS_REG 0x009C
89
90#define LPAPLL_MODE_REG 0x0000
91#define LPAPLL_L_REG 0x0004
92#define LPAPLL_M_REG 0x0008
93#define LPAPLL_N_REG 0x000C
94#define LPAPLL_USER_CTL_REG 0x0010
95#define LPAPLL_CONFIG_CTL_REG 0x0014
96#define LPAPLL_TEST_CTL_REG 0x0018
97#define LPAPLL_STATUS_REG 0x001C
98
99#define GCC_DEBUG_CLK_CTL_REG 0x1880
100#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
101#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
102#define GCC_XO_DIV4_CBCR_REG 0x10C8
103#define APCS_GPLL_ENA_VOTE_REG 0x1480
104#define MMSS_PLL_VOTE_APCS_REG 0x0100
105#define MMSS_DEBUG_CLK_CTL_REG 0x0900
106#define LPASS_DEBUG_CLK_CTL_REG 0x29000
107#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700108#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700109
110#define USB30_MASTER_CMD_RCGR 0x03D4
111#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
112#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
113#define USB_HSIC_CMD_RCGR 0x0440
114#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
115#define USB_HS_SYSTEM_CMD_RCGR 0x0490
116#define SDCC1_APPS_CMD_RCGR 0x04D0
117#define SDCC2_APPS_CMD_RCGR 0x0510
118#define SDCC3_APPS_CMD_RCGR 0x0550
119#define SDCC4_APPS_CMD_RCGR 0x0590
120#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
121#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
122#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
123#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
124#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
125#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
126#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
127#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
128#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
129#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
130#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
131#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
132#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
133#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
134#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
135#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
136#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
137#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
138#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
139#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
140#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
141#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
142#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
143#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
144#define PDM2_CMD_RCGR 0x0CD0
145#define TSIF_REF_CMD_RCGR 0x0D90
146#define CE1_CMD_RCGR 0x1050
147#define CE2_CMD_RCGR 0x1090
148#define GP1_CMD_RCGR 0x1904
149#define GP2_CMD_RCGR 0x1944
150#define GP3_CMD_RCGR 0x1984
151#define LPAIF_SPKR_CMD_RCGR 0xA000
152#define LPAIF_PRI_CMD_RCGR 0xB000
153#define LPAIF_SEC_CMD_RCGR 0xC000
154#define LPAIF_TER_CMD_RCGR 0xD000
155#define LPAIF_QUAD_CMD_RCGR 0xE000
156#define LPAIF_PCM0_CMD_RCGR 0xF000
157#define LPAIF_PCM1_CMD_RCGR 0x10000
158#define RESAMPLER_CMD_RCGR 0x11000
159#define SLIMBUS_CMD_RCGR 0x12000
160#define LPAIF_PCMOE_CMD_RCGR 0x13000
161#define AHBFABRIC_CMD_RCGR 0x18000
162#define VCODEC0_CMD_RCGR 0x1000
163#define PCLK0_CMD_RCGR 0x2000
164#define PCLK1_CMD_RCGR 0x2020
165#define MDP_CMD_RCGR 0x2040
166#define EXTPCLK_CMD_RCGR 0x2060
167#define VSYNC_CMD_RCGR 0x2080
168#define EDPPIXEL_CMD_RCGR 0x20A0
169#define EDPLINK_CMD_RCGR 0x20C0
170#define EDPAUX_CMD_RCGR 0x20E0
171#define HDMI_CMD_RCGR 0x2100
172#define BYTE0_CMD_RCGR 0x2120
173#define BYTE1_CMD_RCGR 0x2140
174#define ESC0_CMD_RCGR 0x2160
175#define ESC1_CMD_RCGR 0x2180
176#define CSI0PHYTIMER_CMD_RCGR 0x3000
177#define CSI1PHYTIMER_CMD_RCGR 0x3030
178#define CSI2PHYTIMER_CMD_RCGR 0x3060
179#define CSI0_CMD_RCGR 0x3090
180#define CSI1_CMD_RCGR 0x3100
181#define CSI2_CMD_RCGR 0x3160
182#define CSI3_CMD_RCGR 0x31C0
183#define CCI_CMD_RCGR 0x3300
184#define MCLK0_CMD_RCGR 0x3360
185#define MCLK1_CMD_RCGR 0x3390
186#define MCLK2_CMD_RCGR 0x33C0
187#define MCLK3_CMD_RCGR 0x33F0
188#define MMSS_GP0_CMD_RCGR 0x3420
189#define MMSS_GP1_CMD_RCGR 0x3450
190#define JPEG0_CMD_RCGR 0x3500
191#define JPEG1_CMD_RCGR 0x3520
192#define JPEG2_CMD_RCGR 0x3540
193#define VFE0_CMD_RCGR 0x3600
194#define VFE1_CMD_RCGR 0x3620
195#define CPP_CMD_RCGR 0x3640
196#define GFX3D_CMD_RCGR 0x4000
197#define RBCPR_CMD_RCGR 0x4060
198#define AHB_CMD_RCGR 0x5000
199#define AXI_CMD_RCGR 0x5040
200#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700201#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700202
203#define MMSS_BCR 0x0240
204#define USB_30_BCR 0x03C0
205#define USB3_PHY_BCR 0x03FC
206#define USB_HS_HSIC_BCR 0x0400
207#define USB_HS_BCR 0x0480
208#define SDCC1_BCR 0x04C0
209#define SDCC2_BCR 0x0500
210#define SDCC3_BCR 0x0540
211#define SDCC4_BCR 0x0580
212#define BLSP1_BCR 0x05C0
213#define BLSP1_QUP1_BCR 0x0640
214#define BLSP1_UART1_BCR 0x0680
215#define BLSP1_QUP2_BCR 0x06C0
216#define BLSP1_UART2_BCR 0x0700
217#define BLSP1_QUP3_BCR 0x0740
218#define BLSP1_UART3_BCR 0x0780
219#define BLSP1_QUP4_BCR 0x07C0
220#define BLSP1_UART4_BCR 0x0800
221#define BLSP1_QUP5_BCR 0x0840
222#define BLSP1_UART5_BCR 0x0880
223#define BLSP1_QUP6_BCR 0x08C0
224#define BLSP1_UART6_BCR 0x0900
225#define BLSP2_BCR 0x0940
226#define BLSP2_QUP1_BCR 0x0980
227#define BLSP2_UART1_BCR 0x09C0
228#define BLSP2_QUP2_BCR 0x0A00
229#define BLSP2_UART2_BCR 0x0A40
230#define BLSP2_QUP3_BCR 0x0A80
231#define BLSP2_UART3_BCR 0x0AC0
232#define BLSP2_QUP4_BCR 0x0B00
233#define BLSP2_UART4_BCR 0x0B40
234#define BLSP2_QUP5_BCR 0x0B80
235#define BLSP2_UART5_BCR 0x0BC0
236#define BLSP2_QUP6_BCR 0x0C00
237#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700238#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700239#define PDM_BCR 0x0CC0
240#define PRNG_BCR 0x0D00
241#define BAM_DMA_BCR 0x0D40
242#define TSIF_BCR 0x0D80
243#define CE1_BCR 0x1040
244#define CE2_BCR 0x1080
245#define AUDIO_CORE_BCR 0x4000
246#define VENUS0_BCR 0x1020
247#define MDSS_BCR 0x2300
248#define CAMSS_PHY0_BCR 0x3020
249#define CAMSS_PHY1_BCR 0x3050
250#define CAMSS_PHY2_BCR 0x3080
251#define CAMSS_CSI0_BCR 0x30B0
252#define CAMSS_CSI0PHY_BCR 0x30C0
253#define CAMSS_CSI0RDI_BCR 0x30D0
254#define CAMSS_CSI0PIX_BCR 0x30E0
255#define CAMSS_CSI1_BCR 0x3120
256#define CAMSS_CSI1PHY_BCR 0x3130
257#define CAMSS_CSI1RDI_BCR 0x3140
258#define CAMSS_CSI1PIX_BCR 0x3150
259#define CAMSS_CSI2_BCR 0x3180
260#define CAMSS_CSI2PHY_BCR 0x3190
261#define CAMSS_CSI2RDI_BCR 0x31A0
262#define CAMSS_CSI2PIX_BCR 0x31B0
263#define CAMSS_CSI3_BCR 0x31E0
264#define CAMSS_CSI3PHY_BCR 0x31F0
265#define CAMSS_CSI3RDI_BCR 0x3200
266#define CAMSS_CSI3PIX_BCR 0x3210
267#define CAMSS_ISPIF_BCR 0x3220
268#define CAMSS_CCI_BCR 0x3340
269#define CAMSS_MCLK0_BCR 0x3380
270#define CAMSS_MCLK1_BCR 0x33B0
271#define CAMSS_MCLK2_BCR 0x33E0
272#define CAMSS_MCLK3_BCR 0x3410
273#define CAMSS_GP0_BCR 0x3440
274#define CAMSS_GP1_BCR 0x3470
275#define CAMSS_TOP_BCR 0x3480
276#define CAMSS_MICRO_BCR 0x3490
277#define CAMSS_JPEG_BCR 0x35A0
278#define CAMSS_VFE_BCR 0x36A0
279#define CAMSS_CSI_VFE0_BCR 0x3700
280#define CAMSS_CSI_VFE1_BCR 0x3710
281#define OCMEMNOC_BCR 0x50B0
282#define MMSSNOCAHB_BCR 0x5020
283#define MMSSNOCAXI_BCR 0x5060
284#define OXILI_GFX3D_CBCR 0x4028
285#define OXILICX_AHB_CBCR 0x403C
286#define OXILICX_AXI_CBCR 0x4038
287#define OXILI_BCR 0x4020
288#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700289#define LPASS_Q6SS_BCR 0x6000
290#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700291
292#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
293#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
294#define MMSS_NOC_CFG_AHB_CBCR 0x024C
295
296#define USB30_MASTER_CBCR 0x03C8
297#define USB30_MOCK_UTMI_CBCR 0x03D0
298#define USB_HSIC_AHB_CBCR 0x0408
299#define USB_HSIC_SYSTEM_CBCR 0x040C
300#define USB_HSIC_CBCR 0x0410
301#define USB_HSIC_IO_CAL_CBCR 0x0414
302#define USB_HS_SYSTEM_CBCR 0x0484
303#define USB_HS_AHB_CBCR 0x0488
304#define SDCC1_APPS_CBCR 0x04C4
305#define SDCC1_AHB_CBCR 0x04C8
306#define SDCC2_APPS_CBCR 0x0504
307#define SDCC2_AHB_CBCR 0x0508
308#define SDCC3_APPS_CBCR 0x0544
309#define SDCC3_AHB_CBCR 0x0548
310#define SDCC4_APPS_CBCR 0x0584
311#define SDCC4_AHB_CBCR 0x0588
312#define BLSP1_AHB_CBCR 0x05C4
313#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
314#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
315#define BLSP1_UART1_APPS_CBCR 0x0684
316#define BLSP1_UART1_SIM_CBCR 0x0688
317#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
318#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
319#define BLSP1_UART2_APPS_CBCR 0x0704
320#define BLSP1_UART2_SIM_CBCR 0x0708
321#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
322#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
323#define BLSP1_UART3_APPS_CBCR 0x0784
324#define BLSP1_UART3_SIM_CBCR 0x0788
325#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
326#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
327#define BLSP1_UART4_APPS_CBCR 0x0804
328#define BLSP1_UART4_SIM_CBCR 0x0808
329#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
330#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
331#define BLSP1_UART5_APPS_CBCR 0x0884
332#define BLSP1_UART5_SIM_CBCR 0x0888
333#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
334#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
335#define BLSP1_UART6_APPS_CBCR 0x0904
336#define BLSP1_UART6_SIM_CBCR 0x0908
337#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700338#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700339#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
340#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
341#define BLSP2_UART1_APPS_CBCR 0x09C4
342#define BLSP2_UART1_SIM_CBCR 0x09C8
343#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
344#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
345#define BLSP2_UART2_APPS_CBCR 0x0A44
346#define BLSP2_UART2_SIM_CBCR 0x0A48
347#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
348#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
349#define BLSP2_UART3_APPS_CBCR 0x0AC4
350#define BLSP2_UART3_SIM_CBCR 0x0AC8
351#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
352#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
353#define BLSP2_UART4_APPS_CBCR 0x0B44
354#define BLSP2_UART4_SIM_CBCR 0x0B48
355#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
356#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
357#define BLSP2_UART5_APPS_CBCR 0x0BC4
358#define BLSP2_UART5_SIM_CBCR 0x0BC8
359#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
360#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
361#define BLSP2_UART6_APPS_CBCR 0x0C44
362#define BLSP2_UART6_SIM_CBCR 0x0C48
363#define PDM_AHB_CBCR 0x0CC4
364#define PDM_XO4_CBCR 0x0CC8
365#define PDM2_CBCR 0x0CCC
366#define PRNG_AHB_CBCR 0x0D04
367#define BAM_DMA_AHB_CBCR 0x0D44
368#define TSIF_AHB_CBCR 0x0D84
369#define TSIF_REF_CBCR 0x0D88
370#define MSG_RAM_AHB_CBCR 0x0E44
371#define CE1_CBCR 0x1044
372#define CE1_AXI_CBCR 0x1048
373#define CE1_AHB_CBCR 0x104C
374#define CE2_CBCR 0x1084
375#define CE2_AXI_CBCR 0x1088
376#define CE2_AHB_CBCR 0x108C
377#define GCC_AHB_CBCR 0x10C0
378#define GP1_CBCR 0x1900
379#define GP2_CBCR 0x1940
380#define GP3_CBCR 0x1980
381#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
382#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
383#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
384#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
385#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
386#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
387#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
388#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
389#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
390#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
391#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
392#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
393#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
394#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
395#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
396#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
397#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
398#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
399#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
400#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
401#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
402#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
403#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
404#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
405#define VENUS0_VCODEC0_CBCR 0x1028
406#define VENUS0_AHB_CBCR 0x1030
407#define VENUS0_AXI_CBCR 0x1034
408#define VENUS0_OCMEMNOC_CBCR 0x1038
409#define MDSS_AHB_CBCR 0x2308
410#define MDSS_HDMI_AHB_CBCR 0x230C
411#define MDSS_AXI_CBCR 0x2310
412#define MDSS_PCLK0_CBCR 0x2314
413#define MDSS_PCLK1_CBCR 0x2318
414#define MDSS_MDP_CBCR 0x231C
415#define MDSS_MDP_LUT_CBCR 0x2320
416#define MDSS_EXTPCLK_CBCR 0x2324
417#define MDSS_VSYNC_CBCR 0x2328
418#define MDSS_EDPPIXEL_CBCR 0x232C
419#define MDSS_EDPLINK_CBCR 0x2330
420#define MDSS_EDPAUX_CBCR 0x2334
421#define MDSS_HDMI_CBCR 0x2338
422#define MDSS_BYTE0_CBCR 0x233C
423#define MDSS_BYTE1_CBCR 0x2340
424#define MDSS_ESC0_CBCR 0x2344
425#define MDSS_ESC1_CBCR 0x2348
426#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
427#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
428#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
429#define CAMSS_CSI0_CBCR 0x30B4
430#define CAMSS_CSI0_AHB_CBCR 0x30BC
431#define CAMSS_CSI0PHY_CBCR 0x30C4
432#define CAMSS_CSI0RDI_CBCR 0x30D4
433#define CAMSS_CSI0PIX_CBCR 0x30E4
434#define CAMSS_CSI1_CBCR 0x3124
435#define CAMSS_CSI1_AHB_CBCR 0x3128
436#define CAMSS_CSI1PHY_CBCR 0x3134
437#define CAMSS_CSI1RDI_CBCR 0x3144
438#define CAMSS_CSI1PIX_CBCR 0x3154
439#define CAMSS_CSI2_CBCR 0x3184
440#define CAMSS_CSI2_AHB_CBCR 0x3188
441#define CAMSS_CSI2PHY_CBCR 0x3194
442#define CAMSS_CSI2RDI_CBCR 0x31A4
443#define CAMSS_CSI2PIX_CBCR 0x31B4
444#define CAMSS_CSI3_CBCR 0x31E4
445#define CAMSS_CSI3_AHB_CBCR 0x31E8
446#define CAMSS_CSI3PHY_CBCR 0x31F4
447#define CAMSS_CSI3RDI_CBCR 0x3204
448#define CAMSS_CSI3PIX_CBCR 0x3214
449#define CAMSS_ISPIF_AHB_CBCR 0x3224
450#define CAMSS_CCI_CCI_CBCR 0x3344
451#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
452#define CAMSS_MCLK0_CBCR 0x3384
453#define CAMSS_MCLK1_CBCR 0x33B4
454#define CAMSS_MCLK2_CBCR 0x33E4
455#define CAMSS_MCLK3_CBCR 0x3414
456#define CAMSS_GP0_CBCR 0x3444
457#define CAMSS_GP1_CBCR 0x3474
458#define CAMSS_TOP_AHB_CBCR 0x3484
459#define CAMSS_MICRO_AHB_CBCR 0x3494
460#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
461#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
462#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
463#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
464#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
465#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
466#define CAMSS_VFE_VFE0_CBCR 0x36A8
467#define CAMSS_VFE_VFE1_CBCR 0x36AC
468#define CAMSS_VFE_CPP_CBCR 0x36B0
469#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
470#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
471#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
472#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
473#define CAMSS_CSI_VFE0_CBCR 0x3704
474#define CAMSS_CSI_VFE1_CBCR 0x3714
475#define MMSS_MMSSNOC_AXI_CBCR 0x506C
476#define MMSS_MMSSNOC_AHB_CBCR 0x5024
477#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
478#define MMSS_MISC_AHB_CBCR 0x502C
479#define MMSS_S0_AXI_CBCR 0x5064
480#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700481#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
482#define LPASS_Q6SS_XO_CBCR 0x26000
483#define MSS_XO_Q6_CBCR 0x108C
484#define MSS_BUS_Q6_CBCR 0x10A4
485#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700486
487#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
488#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
489
490/* Mux source select values */
491#define cxo_source_val 0
492#define gpll0_source_val 1
493#define gpll1_source_val 2
494#define gnd_source_val 5
495#define mmpll0_mm_source_val 1
496#define mmpll1_mm_source_val 2
497#define mmpll3_mm_source_val 3
498#define gpll0_mm_source_val 5
499#define cxo_mm_source_val 0
500#define mm_gnd_source_val 6
501#define gpll1_hsic_source_val 4
502#define cxo_lpass_source_val 0
503#define lpapll0_lpass_source_val 1
504#define gpll0_lpass_source_val 5
505#define edppll_270_mm_source_val 4
506#define edppll_350_mm_source_val 4
507#define dsipll_750_mm_source_val 1
508#define dsipll_250_mm_source_val 2
509#define hdmipll_297_mm_source_val 3
510
511#define F(f, s, div, m, n) \
512 { \
513 .freq_hz = (f), \
514 .src_clk = &s##_clk_src.c, \
515 .m_val = (m), \
516 .n_val = ~((n)-(m)), \
517 .d_val = ~(n),\
518 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
519 | BVAL(10, 8, s##_source_val), \
520 }
521
522#define F_MM(f, s, div, m, n) \
523 { \
524 .freq_hz = (f), \
525 .src_clk = &s##_clk_src.c, \
526 .m_val = (m), \
527 .n_val = ~((n)-(m)), \
528 .d_val = ~(n),\
529 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
530 | BVAL(10, 8, s##_mm_source_val), \
531 }
532
533#define F_MDSS(f, s, div, m, n) \
534 { \
535 .freq_hz = (f), \
536 .m_val = (m), \
537 .n_val = ~((n)-(m)), \
538 .d_val = ~(n),\
539 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
540 | BVAL(10, 8, s##_mm_source_val), \
541 }
542
543#define F_HSIC(f, s, div, m, n) \
544 { \
545 .freq_hz = (f), \
546 .src_clk = &s##_clk_src.c, \
547 .m_val = (m), \
548 .n_val = ~((n)-(m)), \
549 .d_val = ~(n),\
550 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
551 | BVAL(10, 8, s##_hsic_source_val), \
552 }
553
554#define F_LPASS(f, s, div, m, n) \
555 { \
556 .freq_hz = (f), \
557 .src_clk = &s##_clk_src.c, \
558 .m_val = (m), \
559 .n_val = ~((n)-(m)), \
560 .d_val = ~(n),\
561 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
562 | BVAL(10, 8, s##_lpass_source_val), \
563 }
564
565#define VDD_DIG_FMAX_MAP1(l1, f1) \
566 .vdd_class = &vdd_dig, \
567 .fmax[VDD_DIG_##l1] = (f1)
568#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
569 .vdd_class = &vdd_dig, \
570 .fmax[VDD_DIG_##l1] = (f1), \
571 .fmax[VDD_DIG_##l2] = (f2)
572#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
573 .vdd_class = &vdd_dig, \
574 .fmax[VDD_DIG_##l1] = (f1), \
575 .fmax[VDD_DIG_##l2] = (f2), \
576 .fmax[VDD_DIG_##l3] = (f3)
577
578enum vdd_dig_levels {
579 VDD_DIG_NONE,
580 VDD_DIG_LOW,
581 VDD_DIG_NOMINAL,
582 VDD_DIG_HIGH
583};
584
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700585static const int vdd_corner[] = {
586 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
587 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
588 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
589 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
590};
591
592static struct rpm_regulator *vdd_dig_reg;
593
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700594static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
595{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700596 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
597 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700598}
599
600static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
601
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700602#define RPM_MISC_CLK_TYPE 0x306b6c63
603#define RPM_BUS_CLK_TYPE 0x316b6c63
604#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700605
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700606#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700607#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700608
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700609#define PNOC_ID 0x0
610#define SNOC_ID 0x1
611#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700612#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700613
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700614#define BIMC_ID 0x0
615#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700616
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700617DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
618DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
619DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700620DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
621 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700622
623DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
624DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
625 NULL);
626
627DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
628 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700629DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700630
631static struct pll_vote_clk gpll0_clk_src = {
632 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700633 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
634 .status_mask = BIT(17),
635 .parent = &cxo_clk_src.c,
636 .base = &virt_bases[GCC_BASE],
637 .c = {
638 .rate = 600000000,
639 .dbg_name = "gpll0_clk_src",
640 .ops = &clk_ops_pll_vote,
641 .warned = true,
642 CLK_INIT(gpll0_clk_src.c),
643 },
644};
645
646static struct pll_vote_clk gpll1_clk_src = {
647 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
648 .en_mask = BIT(1),
649 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
650 .status_mask = BIT(17),
651 .parent = &cxo_clk_src.c,
652 .base = &virt_bases[GCC_BASE],
653 .c = {
654 .rate = 480000000,
655 .dbg_name = "gpll1_clk_src",
656 .ops = &clk_ops_pll_vote,
657 .warned = true,
658 CLK_INIT(gpll1_clk_src.c),
659 },
660};
661
662static struct pll_vote_clk lpapll0_clk_src = {
663 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
664 .en_mask = BIT(0),
665 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
666 .status_mask = BIT(17),
667 .parent = &cxo_clk_src.c,
668 .base = &virt_bases[LPASS_BASE],
669 .c = {
670 .rate = 491520000,
671 .dbg_name = "lpapll0_clk_src",
672 .ops = &clk_ops_pll_vote,
673 .warned = true,
674 CLK_INIT(lpapll0_clk_src.c),
675 },
676};
677
678static struct pll_vote_clk mmpll0_clk_src = {
679 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
680 .en_mask = BIT(0),
681 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
682 .status_mask = BIT(17),
683 .parent = &cxo_clk_src.c,
684 .base = &virt_bases[MMSS_BASE],
685 .c = {
686 .dbg_name = "mmpll0_clk_src",
687 .rate = 800000000,
688 .ops = &clk_ops_pll_vote,
689 .warned = true,
690 CLK_INIT(mmpll0_clk_src.c),
691 },
692};
693
694static struct pll_vote_clk mmpll1_clk_src = {
695 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
696 .en_mask = BIT(1),
697 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
698 .status_mask = BIT(17),
699 .parent = &cxo_clk_src.c,
700 .base = &virt_bases[MMSS_BASE],
701 .c = {
702 .dbg_name = "mmpll1_clk_src",
703 .rate = 1000000000,
704 .ops = &clk_ops_pll_vote,
705 .warned = true,
706 CLK_INIT(mmpll1_clk_src.c),
707 },
708};
709
710static struct pll_clk mmpll3_clk_src = {
711 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
712 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
713 .parent = &cxo_clk_src.c,
714 .base = &virt_bases[MMSS_BASE],
715 .c = {
716 .dbg_name = "mmpll3_clk_src",
717 .rate = 1000000000,
718 .ops = &clk_ops_local_pll,
719 CLK_INIT(mmpll3_clk_src.c),
720 },
721};
722
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700723static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
724static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
725static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
726static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
727static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
728static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
729
730static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
731static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
732static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
733static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
734static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
735
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530736static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
737static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
738static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
739static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
740
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700741static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
742 F(125000000, gpll0, 1, 5, 24),
743 F_END
744};
745
746static struct rcg_clk usb30_master_clk_src = {
747 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
748 .set_rate = set_rate_mnd,
749 .freq_tbl = ftbl_gcc_usb30_master_clk,
750 .current_freq = &rcg_dummy_freq,
751 .base = &virt_bases[GCC_BASE],
752 .c = {
753 .dbg_name = "usb30_master_clk_src",
754 .ops = &clk_ops_rcg_mnd,
755 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
756 CLK_INIT(usb30_master_clk_src.c),
757 },
758};
759
760static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
761 F( 960000, cxo, 10, 1, 2),
762 F( 4800000, cxo, 4, 0, 0),
763 F( 9600000, cxo, 2, 0, 0),
764 F(15000000, gpll0, 10, 1, 4),
765 F(19200000, cxo, 1, 0, 0),
766 F(25000000, gpll0, 12, 1, 2),
767 F(50000000, gpll0, 12, 0, 0),
768 F_END
769};
770
771static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
772 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
773 .set_rate = set_rate_mnd,
774 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
775 .current_freq = &rcg_dummy_freq,
776 .base = &virt_bases[GCC_BASE],
777 .c = {
778 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
779 .ops = &clk_ops_rcg_mnd,
780 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
781 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
782 },
783};
784
785static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
786 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
787 .set_rate = set_rate_mnd,
788 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
789 .current_freq = &rcg_dummy_freq,
790 .base = &virt_bases[GCC_BASE],
791 .c = {
792 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
793 .ops = &clk_ops_rcg_mnd,
794 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
795 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
796 },
797};
798
799static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
800 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
801 .set_rate = set_rate_mnd,
802 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
803 .current_freq = &rcg_dummy_freq,
804 .base = &virt_bases[GCC_BASE],
805 .c = {
806 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
807 .ops = &clk_ops_rcg_mnd,
808 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
809 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
810 },
811};
812
813static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
814 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
815 .set_rate = set_rate_mnd,
816 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
817 .current_freq = &rcg_dummy_freq,
818 .base = &virt_bases[GCC_BASE],
819 .c = {
820 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
821 .ops = &clk_ops_rcg_mnd,
822 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
823 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
824 },
825};
826
827static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
828 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
829 .set_rate = set_rate_mnd,
830 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
831 .current_freq = &rcg_dummy_freq,
832 .base = &virt_bases[GCC_BASE],
833 .c = {
834 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
835 .ops = &clk_ops_rcg_mnd,
836 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
837 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
838 },
839};
840
841static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
842 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
843 .set_rate = set_rate_mnd,
844 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
845 .current_freq = &rcg_dummy_freq,
846 .base = &virt_bases[GCC_BASE],
847 .c = {
848 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
849 .ops = &clk_ops_rcg_mnd,
850 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
851 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
852 },
853};
854
855static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
856 F( 3686400, gpll0, 1, 96, 15625),
857 F( 7372800, gpll0, 1, 192, 15625),
858 F(14745600, gpll0, 1, 384, 15625),
859 F(16000000, gpll0, 5, 2, 15),
860 F(19200000, cxo, 1, 0, 0),
861 F(24000000, gpll0, 5, 1, 5),
862 F(32000000, gpll0, 1, 4, 75),
863 F(40000000, gpll0, 15, 0, 0),
864 F(46400000, gpll0, 1, 29, 375),
865 F(48000000, gpll0, 12.5, 0, 0),
866 F(51200000, gpll0, 1, 32, 375),
867 F(56000000, gpll0, 1, 7, 75),
868 F(58982400, gpll0, 1, 1536, 15625),
869 F(60000000, gpll0, 10, 0, 0),
870 F_END
871};
872
873static struct rcg_clk blsp1_uart1_apps_clk_src = {
874 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
875 .set_rate = set_rate_mnd,
876 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
877 .current_freq = &rcg_dummy_freq,
878 .base = &virt_bases[GCC_BASE],
879 .c = {
880 .dbg_name = "blsp1_uart1_apps_clk_src",
881 .ops = &clk_ops_rcg_mnd,
882 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
883 CLK_INIT(blsp1_uart1_apps_clk_src.c),
884 },
885};
886
887static struct rcg_clk blsp1_uart2_apps_clk_src = {
888 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
889 .set_rate = set_rate_mnd,
890 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
891 .current_freq = &rcg_dummy_freq,
892 .base = &virt_bases[GCC_BASE],
893 .c = {
894 .dbg_name = "blsp1_uart2_apps_clk_src",
895 .ops = &clk_ops_rcg_mnd,
896 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
897 CLK_INIT(blsp1_uart2_apps_clk_src.c),
898 },
899};
900
901static struct rcg_clk blsp1_uart3_apps_clk_src = {
902 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
903 .set_rate = set_rate_mnd,
904 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
905 .current_freq = &rcg_dummy_freq,
906 .base = &virt_bases[GCC_BASE],
907 .c = {
908 .dbg_name = "blsp1_uart3_apps_clk_src",
909 .ops = &clk_ops_rcg_mnd,
910 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
911 CLK_INIT(blsp1_uart3_apps_clk_src.c),
912 },
913};
914
915static struct rcg_clk blsp1_uart4_apps_clk_src = {
916 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
917 .set_rate = set_rate_mnd,
918 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
919 .current_freq = &rcg_dummy_freq,
920 .base = &virt_bases[GCC_BASE],
921 .c = {
922 .dbg_name = "blsp1_uart4_apps_clk_src",
923 .ops = &clk_ops_rcg_mnd,
924 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
925 CLK_INIT(blsp1_uart4_apps_clk_src.c),
926 },
927};
928
929static struct rcg_clk blsp1_uart5_apps_clk_src = {
930 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
931 .set_rate = set_rate_mnd,
932 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
933 .current_freq = &rcg_dummy_freq,
934 .base = &virt_bases[GCC_BASE],
935 .c = {
936 .dbg_name = "blsp1_uart5_apps_clk_src",
937 .ops = &clk_ops_rcg_mnd,
938 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
939 CLK_INIT(blsp1_uart5_apps_clk_src.c),
940 },
941};
942
943static struct rcg_clk blsp1_uart6_apps_clk_src = {
944 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
945 .set_rate = set_rate_mnd,
946 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
947 .current_freq = &rcg_dummy_freq,
948 .base = &virt_bases[GCC_BASE],
949 .c = {
950 .dbg_name = "blsp1_uart6_apps_clk_src",
951 .ops = &clk_ops_rcg_mnd,
952 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
953 CLK_INIT(blsp1_uart6_apps_clk_src.c),
954 },
955};
956
957static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
958 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
959 .set_rate = set_rate_mnd,
960 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
961 .current_freq = &rcg_dummy_freq,
962 .base = &virt_bases[GCC_BASE],
963 .c = {
964 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
965 .ops = &clk_ops_rcg_mnd,
966 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
967 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
968 },
969};
970
971static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
972 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
973 .set_rate = set_rate_mnd,
974 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
975 .current_freq = &rcg_dummy_freq,
976 .base = &virt_bases[GCC_BASE],
977 .c = {
978 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
979 .ops = &clk_ops_rcg_mnd,
980 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
981 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
982 },
983};
984
985static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
986 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
987 .set_rate = set_rate_mnd,
988 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
989 .current_freq = &rcg_dummy_freq,
990 .base = &virt_bases[GCC_BASE],
991 .c = {
992 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
993 .ops = &clk_ops_rcg_mnd,
994 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
995 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
996 },
997};
998
999static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1000 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1001 .set_rate = set_rate_mnd,
1002 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1003 .current_freq = &rcg_dummy_freq,
1004 .base = &virt_bases[GCC_BASE],
1005 .c = {
1006 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1007 .ops = &clk_ops_rcg_mnd,
1008 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1009 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1010 },
1011};
1012
1013static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1014 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1015 .set_rate = set_rate_mnd,
1016 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1017 .current_freq = &rcg_dummy_freq,
1018 .base = &virt_bases[GCC_BASE],
1019 .c = {
1020 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1021 .ops = &clk_ops_rcg_mnd,
1022 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1023 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1024 },
1025};
1026
1027static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1028 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1029 .set_rate = set_rate_mnd,
1030 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1031 .current_freq = &rcg_dummy_freq,
1032 .base = &virt_bases[GCC_BASE],
1033 .c = {
1034 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1035 .ops = &clk_ops_rcg_mnd,
1036 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1037 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1038 },
1039};
1040
1041static struct rcg_clk blsp2_uart1_apps_clk_src = {
1042 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1043 .set_rate = set_rate_mnd,
1044 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1045 .current_freq = &rcg_dummy_freq,
1046 .base = &virt_bases[GCC_BASE],
1047 .c = {
1048 .dbg_name = "blsp2_uart1_apps_clk_src",
1049 .ops = &clk_ops_rcg_mnd,
1050 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1051 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1052 },
1053};
1054
1055static struct rcg_clk blsp2_uart2_apps_clk_src = {
1056 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1057 .set_rate = set_rate_mnd,
1058 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1059 .current_freq = &rcg_dummy_freq,
1060 .base = &virt_bases[GCC_BASE],
1061 .c = {
1062 .dbg_name = "blsp2_uart2_apps_clk_src",
1063 .ops = &clk_ops_rcg_mnd,
1064 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1065 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1066 },
1067};
1068
1069static struct rcg_clk blsp2_uart3_apps_clk_src = {
1070 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1071 .set_rate = set_rate_mnd,
1072 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1073 .current_freq = &rcg_dummy_freq,
1074 .base = &virt_bases[GCC_BASE],
1075 .c = {
1076 .dbg_name = "blsp2_uart3_apps_clk_src",
1077 .ops = &clk_ops_rcg_mnd,
1078 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1079 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1080 },
1081};
1082
1083static struct rcg_clk blsp2_uart4_apps_clk_src = {
1084 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1085 .set_rate = set_rate_mnd,
1086 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1087 .current_freq = &rcg_dummy_freq,
1088 .base = &virt_bases[GCC_BASE],
1089 .c = {
1090 .dbg_name = "blsp2_uart4_apps_clk_src",
1091 .ops = &clk_ops_rcg_mnd,
1092 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1093 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1094 },
1095};
1096
1097static struct rcg_clk blsp2_uart5_apps_clk_src = {
1098 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1099 .set_rate = set_rate_mnd,
1100 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1101 .current_freq = &rcg_dummy_freq,
1102 .base = &virt_bases[GCC_BASE],
1103 .c = {
1104 .dbg_name = "blsp2_uart5_apps_clk_src",
1105 .ops = &clk_ops_rcg_mnd,
1106 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1107 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1108 },
1109};
1110
1111static struct rcg_clk blsp2_uart6_apps_clk_src = {
1112 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1113 .set_rate = set_rate_mnd,
1114 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1115 .current_freq = &rcg_dummy_freq,
1116 .base = &virt_bases[GCC_BASE],
1117 .c = {
1118 .dbg_name = "blsp2_uart6_apps_clk_src",
1119 .ops = &clk_ops_rcg_mnd,
1120 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1121 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1122 },
1123};
1124
1125static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1126 F( 50000000, gpll0, 12, 0, 0),
1127 F(100000000, gpll0, 6, 0, 0),
1128 F_END
1129};
1130
1131static struct rcg_clk ce1_clk_src = {
1132 .cmd_rcgr_reg = CE1_CMD_RCGR,
1133 .set_rate = set_rate_hid,
1134 .freq_tbl = ftbl_gcc_ce1_clk,
1135 .current_freq = &rcg_dummy_freq,
1136 .base = &virt_bases[GCC_BASE],
1137 .c = {
1138 .dbg_name = "ce1_clk_src",
1139 .ops = &clk_ops_rcg,
1140 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1141 CLK_INIT(ce1_clk_src.c),
1142 },
1143};
1144
1145static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1146 F( 50000000, gpll0, 12, 0, 0),
1147 F(100000000, gpll0, 6, 0, 0),
1148 F_END
1149};
1150
1151static struct rcg_clk ce2_clk_src = {
1152 .cmd_rcgr_reg = CE2_CMD_RCGR,
1153 .set_rate = set_rate_hid,
1154 .freq_tbl = ftbl_gcc_ce2_clk,
1155 .current_freq = &rcg_dummy_freq,
1156 .base = &virt_bases[GCC_BASE],
1157 .c = {
1158 .dbg_name = "ce2_clk_src",
1159 .ops = &clk_ops_rcg,
1160 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1161 CLK_INIT(ce2_clk_src.c),
1162 },
1163};
1164
1165static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1166 F(19200000, cxo, 1, 0, 0),
1167 F_END
1168};
1169
1170static struct rcg_clk gp1_clk_src = {
1171 .cmd_rcgr_reg = GP1_CMD_RCGR,
1172 .set_rate = set_rate_mnd,
1173 .freq_tbl = ftbl_gcc_gp_clk,
1174 .current_freq = &rcg_dummy_freq,
1175 .base = &virt_bases[GCC_BASE],
1176 .c = {
1177 .dbg_name = "gp1_clk_src",
1178 .ops = &clk_ops_rcg_mnd,
1179 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1180 CLK_INIT(gp1_clk_src.c),
1181 },
1182};
1183
1184static struct rcg_clk gp2_clk_src = {
1185 .cmd_rcgr_reg = GP2_CMD_RCGR,
1186 .set_rate = set_rate_mnd,
1187 .freq_tbl = ftbl_gcc_gp_clk,
1188 .current_freq = &rcg_dummy_freq,
1189 .base = &virt_bases[GCC_BASE],
1190 .c = {
1191 .dbg_name = "gp2_clk_src",
1192 .ops = &clk_ops_rcg_mnd,
1193 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1194 CLK_INIT(gp2_clk_src.c),
1195 },
1196};
1197
1198static struct rcg_clk gp3_clk_src = {
1199 .cmd_rcgr_reg = GP3_CMD_RCGR,
1200 .set_rate = set_rate_mnd,
1201 .freq_tbl = ftbl_gcc_gp_clk,
1202 .current_freq = &rcg_dummy_freq,
1203 .base = &virt_bases[GCC_BASE],
1204 .c = {
1205 .dbg_name = "gp3_clk_src",
1206 .ops = &clk_ops_rcg_mnd,
1207 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1208 CLK_INIT(gp3_clk_src.c),
1209 },
1210};
1211
1212static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1213 F(60000000, gpll0, 10, 0, 0),
1214 F_END
1215};
1216
1217static struct rcg_clk pdm2_clk_src = {
1218 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1219 .set_rate = set_rate_hid,
1220 .freq_tbl = ftbl_gcc_pdm2_clk,
1221 .current_freq = &rcg_dummy_freq,
1222 .base = &virt_bases[GCC_BASE],
1223 .c = {
1224 .dbg_name = "pdm2_clk_src",
1225 .ops = &clk_ops_rcg,
1226 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1227 CLK_INIT(pdm2_clk_src.c),
1228 },
1229};
1230
1231static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1232 F( 144000, cxo, 16, 3, 25),
1233 F( 400000, cxo, 12, 1, 4),
1234 F( 20000000, gpll0, 15, 1, 2),
1235 F( 25000000, gpll0, 12, 1, 2),
1236 F( 50000000, gpll0, 12, 0, 0),
1237 F(100000000, gpll0, 6, 0, 0),
1238 F(200000000, gpll0, 3, 0, 0),
1239 F_END
1240};
1241
1242static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1243 F( 144000, cxo, 16, 3, 25),
1244 F( 400000, cxo, 12, 1, 4),
1245 F( 20000000, gpll0, 15, 1, 2),
1246 F( 25000000, gpll0, 12, 1, 2),
1247 F( 50000000, gpll0, 12, 0, 0),
1248 F(100000000, gpll0, 6, 0, 0),
1249 F_END
1250};
1251
1252static struct rcg_clk sdcc1_apps_clk_src = {
1253 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1254 .set_rate = set_rate_mnd,
1255 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1256 .current_freq = &rcg_dummy_freq,
1257 .base = &virt_bases[GCC_BASE],
1258 .c = {
1259 .dbg_name = "sdcc1_apps_clk_src",
1260 .ops = &clk_ops_rcg_mnd,
1261 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1262 CLK_INIT(sdcc1_apps_clk_src.c),
1263 },
1264};
1265
1266static struct rcg_clk sdcc2_apps_clk_src = {
1267 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1268 .set_rate = set_rate_mnd,
1269 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1270 .current_freq = &rcg_dummy_freq,
1271 .base = &virt_bases[GCC_BASE],
1272 .c = {
1273 .dbg_name = "sdcc2_apps_clk_src",
1274 .ops = &clk_ops_rcg_mnd,
1275 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1276 CLK_INIT(sdcc2_apps_clk_src.c),
1277 },
1278};
1279
1280static struct rcg_clk sdcc3_apps_clk_src = {
1281 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1282 .set_rate = set_rate_mnd,
1283 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1284 .current_freq = &rcg_dummy_freq,
1285 .base = &virt_bases[GCC_BASE],
1286 .c = {
1287 .dbg_name = "sdcc3_apps_clk_src",
1288 .ops = &clk_ops_rcg_mnd,
1289 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1290 CLK_INIT(sdcc3_apps_clk_src.c),
1291 },
1292};
1293
1294static struct rcg_clk sdcc4_apps_clk_src = {
1295 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1296 .set_rate = set_rate_mnd,
1297 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1298 .current_freq = &rcg_dummy_freq,
1299 .base = &virt_bases[GCC_BASE],
1300 .c = {
1301 .dbg_name = "sdcc4_apps_clk_src",
1302 .ops = &clk_ops_rcg_mnd,
1303 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1304 CLK_INIT(sdcc4_apps_clk_src.c),
1305 },
1306};
1307
1308static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1309 F(105000, cxo, 2, 1, 91),
1310 F_END
1311};
1312
1313static struct rcg_clk tsif_ref_clk_src = {
1314 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1315 .set_rate = set_rate_mnd,
1316 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1317 .current_freq = &rcg_dummy_freq,
1318 .base = &virt_bases[GCC_BASE],
1319 .c = {
1320 .dbg_name = "tsif_ref_clk_src",
1321 .ops = &clk_ops_rcg_mnd,
1322 VDD_DIG_FMAX_MAP1(LOW, 105500),
1323 CLK_INIT(tsif_ref_clk_src.c),
1324 },
1325};
1326
1327static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1328 F(60000000, gpll0, 10, 0, 0),
1329 F_END
1330};
1331
1332static struct rcg_clk usb30_mock_utmi_clk_src = {
1333 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1334 .set_rate = set_rate_hid,
1335 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1336 .current_freq = &rcg_dummy_freq,
1337 .base = &virt_bases[GCC_BASE],
1338 .c = {
1339 .dbg_name = "usb30_mock_utmi_clk_src",
1340 .ops = &clk_ops_rcg,
1341 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1342 CLK_INIT(usb30_mock_utmi_clk_src.c),
1343 },
1344};
1345
1346static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1347 F(75000000, gpll0, 8, 0, 0),
1348 F_END
1349};
1350
1351static struct rcg_clk usb_hs_system_clk_src = {
1352 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1353 .set_rate = set_rate_hid,
1354 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1355 .current_freq = &rcg_dummy_freq,
1356 .base = &virt_bases[GCC_BASE],
1357 .c = {
1358 .dbg_name = "usb_hs_system_clk_src",
1359 .ops = &clk_ops_rcg,
1360 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1361 CLK_INIT(usb_hs_system_clk_src.c),
1362 },
1363};
1364
1365static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1366 F_HSIC(480000000, gpll1, 1, 0, 0),
1367 F_END
1368};
1369
1370static struct rcg_clk usb_hsic_clk_src = {
1371 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1372 .set_rate = set_rate_hid,
1373 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1374 .current_freq = &rcg_dummy_freq,
1375 .base = &virt_bases[GCC_BASE],
1376 .c = {
1377 .dbg_name = "usb_hsic_clk_src",
1378 .ops = &clk_ops_rcg,
1379 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1380 CLK_INIT(usb_hsic_clk_src.c),
1381 },
1382};
1383
1384static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1385 F(9600000, cxo, 2, 0, 0),
1386 F_END
1387};
1388
1389static struct rcg_clk usb_hsic_io_cal_clk_src = {
1390 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1391 .set_rate = set_rate_hid,
1392 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1393 .current_freq = &rcg_dummy_freq,
1394 .base = &virt_bases[GCC_BASE],
1395 .c = {
1396 .dbg_name = "usb_hsic_io_cal_clk_src",
1397 .ops = &clk_ops_rcg,
1398 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1399 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1400 },
1401};
1402
1403static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1404 F(75000000, gpll0, 8, 0, 0),
1405 F_END
1406};
1407
1408static struct rcg_clk usb_hsic_system_clk_src = {
1409 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1410 .set_rate = set_rate_hid,
1411 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1412 .current_freq = &rcg_dummy_freq,
1413 .base = &virt_bases[GCC_BASE],
1414 .c = {
1415 .dbg_name = "usb_hsic_system_clk_src",
1416 .ops = &clk_ops_rcg,
1417 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1418 CLK_INIT(usb_hsic_system_clk_src.c),
1419 },
1420};
1421
1422static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1423 .cbcr_reg = BAM_DMA_AHB_CBCR,
1424 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1425 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001426 .base = &virt_bases[GCC_BASE],
1427 .c = {
1428 .dbg_name = "gcc_bam_dma_ahb_clk",
1429 .ops = &clk_ops_vote,
1430 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1431 },
1432};
1433
1434static struct local_vote_clk gcc_blsp1_ahb_clk = {
1435 .cbcr_reg = BLSP1_AHB_CBCR,
1436 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1437 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001438 .base = &virt_bases[GCC_BASE],
1439 .c = {
1440 .dbg_name = "gcc_blsp1_ahb_clk",
1441 .ops = &clk_ops_vote,
1442 CLK_INIT(gcc_blsp1_ahb_clk.c),
1443 },
1444};
1445
1446static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1447 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1448 .parent = &cxo_clk_src.c,
1449 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001450 .base = &virt_bases[GCC_BASE],
1451 .c = {
1452 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1453 .ops = &clk_ops_branch,
1454 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1455 },
1456};
1457
1458static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1459 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1460 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001461 .base = &virt_bases[GCC_BASE],
1462 .c = {
1463 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1464 .ops = &clk_ops_branch,
1465 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1466 },
1467};
1468
1469static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1470 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1471 .parent = &cxo_clk_src.c,
1472 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001473 .base = &virt_bases[GCC_BASE],
1474 .c = {
1475 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1476 .ops = &clk_ops_branch,
1477 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1478 },
1479};
1480
1481static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1482 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1483 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001484 .base = &virt_bases[GCC_BASE],
1485 .c = {
1486 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1487 .ops = &clk_ops_branch,
1488 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1489 },
1490};
1491
1492static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1493 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1494 .parent = &cxo_clk_src.c,
1495 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001496 .base = &virt_bases[GCC_BASE],
1497 .c = {
1498 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1499 .ops = &clk_ops_branch,
1500 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1501 },
1502};
1503
1504static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1505 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1506 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001507 .base = &virt_bases[GCC_BASE],
1508 .c = {
1509 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1510 .ops = &clk_ops_branch,
1511 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1512 },
1513};
1514
1515static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1516 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1517 .parent = &cxo_clk_src.c,
1518 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001519 .base = &virt_bases[GCC_BASE],
1520 .c = {
1521 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1522 .ops = &clk_ops_branch,
1523 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1524 },
1525};
1526
1527static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1528 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1529 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001530 .base = &virt_bases[GCC_BASE],
1531 .c = {
1532 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1533 .ops = &clk_ops_branch,
1534 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1535 },
1536};
1537
1538static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1539 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1540 .parent = &cxo_clk_src.c,
1541 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001542 .base = &virt_bases[GCC_BASE],
1543 .c = {
1544 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1545 .ops = &clk_ops_branch,
1546 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1547 },
1548};
1549
1550static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1551 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1552 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001553 .base = &virt_bases[GCC_BASE],
1554 .c = {
1555 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1556 .ops = &clk_ops_branch,
1557 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1558 },
1559};
1560
1561static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1562 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1563 .parent = &cxo_clk_src.c,
1564 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001565 .base = &virt_bases[GCC_BASE],
1566 .c = {
1567 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1568 .ops = &clk_ops_branch,
1569 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1570 },
1571};
1572
1573static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1574 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1575 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001576 .base = &virt_bases[GCC_BASE],
1577 .c = {
1578 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1579 .ops = &clk_ops_branch,
1580 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1581 },
1582};
1583
1584static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1585 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1586 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001587 .base = &virt_bases[GCC_BASE],
1588 .c = {
1589 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1590 .ops = &clk_ops_branch,
1591 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1592 },
1593};
1594
1595static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1596 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1597 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001598 .base = &virt_bases[GCC_BASE],
1599 .c = {
1600 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1601 .ops = &clk_ops_branch,
1602 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1603 },
1604};
1605
1606static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1607 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1608 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001609 .base = &virt_bases[GCC_BASE],
1610 .c = {
1611 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1612 .ops = &clk_ops_branch,
1613 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1614 },
1615};
1616
1617static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1618 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1619 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001620 .base = &virt_bases[GCC_BASE],
1621 .c = {
1622 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1623 .ops = &clk_ops_branch,
1624 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1625 },
1626};
1627
1628static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1629 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1630 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001631 .base = &virt_bases[GCC_BASE],
1632 .c = {
1633 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1634 .ops = &clk_ops_branch,
1635 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1636 },
1637};
1638
1639static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1640 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1641 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001642 .base = &virt_bases[GCC_BASE],
1643 .c = {
1644 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1645 .ops = &clk_ops_branch,
1646 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1647 },
1648};
1649
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001650static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1651 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1652 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1653 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001654 .base = &virt_bases[GCC_BASE],
1655 .c = {
1656 .dbg_name = "gcc_boot_rom_ahb_clk",
1657 .ops = &clk_ops_vote,
1658 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1659 },
1660};
1661
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001662static struct local_vote_clk gcc_blsp2_ahb_clk = {
1663 .cbcr_reg = BLSP2_AHB_CBCR,
1664 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1665 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001666 .base = &virt_bases[GCC_BASE],
1667 .c = {
1668 .dbg_name = "gcc_blsp2_ahb_clk",
1669 .ops = &clk_ops_vote,
1670 CLK_INIT(gcc_blsp2_ahb_clk.c),
1671 },
1672};
1673
1674static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1675 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1676 .parent = &cxo_clk_src.c,
1677 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001678 .base = &virt_bases[GCC_BASE],
1679 .c = {
1680 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1681 .ops = &clk_ops_branch,
1682 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1683 },
1684};
1685
1686static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1687 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1688 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001689 .base = &virt_bases[GCC_BASE],
1690 .c = {
1691 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1692 .ops = &clk_ops_branch,
1693 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1694 },
1695};
1696
1697static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1698 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1699 .parent = &cxo_clk_src.c,
1700 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001701 .base = &virt_bases[GCC_BASE],
1702 .c = {
1703 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1704 .ops = &clk_ops_branch,
1705 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1706 },
1707};
1708
1709static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1710 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1711 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001712 .base = &virt_bases[GCC_BASE],
1713 .c = {
1714 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1715 .ops = &clk_ops_branch,
1716 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1717 },
1718};
1719
1720static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1721 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1722 .parent = &cxo_clk_src.c,
1723 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001724 .base = &virt_bases[GCC_BASE],
1725 .c = {
1726 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1727 .ops = &clk_ops_branch,
1728 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1729 },
1730};
1731
1732static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1733 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1734 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001735 .base = &virt_bases[GCC_BASE],
1736 .c = {
1737 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1738 .ops = &clk_ops_branch,
1739 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1740 },
1741};
1742
1743static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1744 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1745 .parent = &cxo_clk_src.c,
1746 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001747 .base = &virt_bases[GCC_BASE],
1748 .c = {
1749 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1750 .ops = &clk_ops_branch,
1751 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1752 },
1753};
1754
1755static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1756 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1757 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001758 .base = &virt_bases[GCC_BASE],
1759 .c = {
1760 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1761 .ops = &clk_ops_branch,
1762 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1763 },
1764};
1765
1766static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1767 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1768 .parent = &cxo_clk_src.c,
1769 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001770 .base = &virt_bases[GCC_BASE],
1771 .c = {
1772 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1773 .ops = &clk_ops_branch,
1774 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1775 },
1776};
1777
1778static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1779 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1780 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001781 .base = &virt_bases[GCC_BASE],
1782 .c = {
1783 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1784 .ops = &clk_ops_branch,
1785 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1786 },
1787};
1788
1789static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1790 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1791 .parent = &cxo_clk_src.c,
1792 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001793 .base = &virt_bases[GCC_BASE],
1794 .c = {
1795 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1796 .ops = &clk_ops_branch,
1797 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1798 },
1799};
1800
1801static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1802 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1803 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001804 .base = &virt_bases[GCC_BASE],
1805 .c = {
1806 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1807 .ops = &clk_ops_branch,
1808 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1809 },
1810};
1811
1812static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1813 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1814 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001815 .base = &virt_bases[GCC_BASE],
1816 .c = {
1817 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1818 .ops = &clk_ops_branch,
1819 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1820 },
1821};
1822
1823static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1824 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1825 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001826 .base = &virt_bases[GCC_BASE],
1827 .c = {
1828 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1829 .ops = &clk_ops_branch,
1830 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1831 },
1832};
1833
1834static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1835 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1836 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001837 .base = &virt_bases[GCC_BASE],
1838 .c = {
1839 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1840 .ops = &clk_ops_branch,
1841 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1842 },
1843};
1844
1845static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1846 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1847 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001848 .base = &virt_bases[GCC_BASE],
1849 .c = {
1850 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1851 .ops = &clk_ops_branch,
1852 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1853 },
1854};
1855
1856static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1857 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1858 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001859 .base = &virt_bases[GCC_BASE],
1860 .c = {
1861 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1862 .ops = &clk_ops_branch,
1863 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1864 },
1865};
1866
1867static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1868 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1869 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001870 .base = &virt_bases[GCC_BASE],
1871 .c = {
1872 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1873 .ops = &clk_ops_branch,
1874 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1875 },
1876};
1877
1878static struct local_vote_clk gcc_ce1_clk = {
1879 .cbcr_reg = CE1_CBCR,
1880 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1881 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001882 .base = &virt_bases[GCC_BASE],
1883 .c = {
1884 .dbg_name = "gcc_ce1_clk",
1885 .ops = &clk_ops_vote,
1886 CLK_INIT(gcc_ce1_clk.c),
1887 },
1888};
1889
1890static struct local_vote_clk gcc_ce1_ahb_clk = {
1891 .cbcr_reg = CE1_AHB_CBCR,
1892 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1893 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001894 .base = &virt_bases[GCC_BASE],
1895 .c = {
1896 .dbg_name = "gcc_ce1_ahb_clk",
1897 .ops = &clk_ops_vote,
1898 CLK_INIT(gcc_ce1_ahb_clk.c),
1899 },
1900};
1901
1902static struct local_vote_clk gcc_ce1_axi_clk = {
1903 .cbcr_reg = CE1_AXI_CBCR,
1904 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1905 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001906 .base = &virt_bases[GCC_BASE],
1907 .c = {
1908 .dbg_name = "gcc_ce1_axi_clk",
1909 .ops = &clk_ops_vote,
1910 CLK_INIT(gcc_ce1_axi_clk.c),
1911 },
1912};
1913
1914static struct local_vote_clk gcc_ce2_clk = {
1915 .cbcr_reg = CE2_CBCR,
1916 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1917 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001918 .base = &virt_bases[GCC_BASE],
1919 .c = {
1920 .dbg_name = "gcc_ce2_clk",
1921 .ops = &clk_ops_vote,
1922 CLK_INIT(gcc_ce2_clk.c),
1923 },
1924};
1925
1926static struct local_vote_clk gcc_ce2_ahb_clk = {
1927 .cbcr_reg = CE2_AHB_CBCR,
1928 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1929 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001930 .base = &virt_bases[GCC_BASE],
1931 .c = {
1932 .dbg_name = "gcc_ce1_ahb_clk",
1933 .ops = &clk_ops_vote,
1934 CLK_INIT(gcc_ce1_ahb_clk.c),
1935 },
1936};
1937
1938static struct local_vote_clk gcc_ce2_axi_clk = {
1939 .cbcr_reg = CE2_AXI_CBCR,
1940 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1941 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001942 .base = &virt_bases[GCC_BASE],
1943 .c = {
1944 .dbg_name = "gcc_ce1_axi_clk",
1945 .ops = &clk_ops_vote,
1946 CLK_INIT(gcc_ce2_axi_clk.c),
1947 },
1948};
1949
1950static struct branch_clk gcc_gp1_clk = {
1951 .cbcr_reg = GP1_CBCR,
1952 .parent = &gp1_clk_src.c,
1953 .base = &virt_bases[GCC_BASE],
1954 .c = {
1955 .dbg_name = "gcc_gp1_clk",
1956 .ops = &clk_ops_branch,
1957 CLK_INIT(gcc_gp1_clk.c),
1958 },
1959};
1960
1961static struct branch_clk gcc_gp2_clk = {
1962 .cbcr_reg = GP2_CBCR,
1963 .parent = &gp2_clk_src.c,
1964 .base = &virt_bases[GCC_BASE],
1965 .c = {
1966 .dbg_name = "gcc_gp2_clk",
1967 .ops = &clk_ops_branch,
1968 CLK_INIT(gcc_gp2_clk.c),
1969 },
1970};
1971
1972static struct branch_clk gcc_gp3_clk = {
1973 .cbcr_reg = GP3_CBCR,
1974 .parent = &gp3_clk_src.c,
1975 .base = &virt_bases[GCC_BASE],
1976 .c = {
1977 .dbg_name = "gcc_gp3_clk",
1978 .ops = &clk_ops_branch,
1979 CLK_INIT(gcc_gp3_clk.c),
1980 },
1981};
1982
1983static struct branch_clk gcc_pdm2_clk = {
1984 .cbcr_reg = PDM2_CBCR,
1985 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001986 .base = &virt_bases[GCC_BASE],
1987 .c = {
1988 .dbg_name = "gcc_pdm2_clk",
1989 .ops = &clk_ops_branch,
1990 CLK_INIT(gcc_pdm2_clk.c),
1991 },
1992};
1993
1994static struct branch_clk gcc_pdm_ahb_clk = {
1995 .cbcr_reg = PDM_AHB_CBCR,
1996 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001997 .base = &virt_bases[GCC_BASE],
1998 .c = {
1999 .dbg_name = "gcc_pdm_ahb_clk",
2000 .ops = &clk_ops_branch,
2001 CLK_INIT(gcc_pdm_ahb_clk.c),
2002 },
2003};
2004
2005static struct local_vote_clk gcc_prng_ahb_clk = {
2006 .cbcr_reg = PRNG_AHB_CBCR,
2007 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2008 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002009 .base = &virt_bases[GCC_BASE],
2010 .c = {
2011 .dbg_name = "gcc_prng_ahb_clk",
2012 .ops = &clk_ops_vote,
2013 CLK_INIT(gcc_prng_ahb_clk.c),
2014 },
2015};
2016
2017static struct branch_clk gcc_sdcc1_ahb_clk = {
2018 .cbcr_reg = SDCC1_AHB_CBCR,
2019 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002020 .base = &virt_bases[GCC_BASE],
2021 .c = {
2022 .dbg_name = "gcc_sdcc1_ahb_clk",
2023 .ops = &clk_ops_branch,
2024 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2025 },
2026};
2027
2028static struct branch_clk gcc_sdcc1_apps_clk = {
2029 .cbcr_reg = SDCC1_APPS_CBCR,
2030 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002031 .base = &virt_bases[GCC_BASE],
2032 .c = {
2033 .dbg_name = "gcc_sdcc1_apps_clk",
2034 .ops = &clk_ops_branch,
2035 CLK_INIT(gcc_sdcc1_apps_clk.c),
2036 },
2037};
2038
2039static struct branch_clk gcc_sdcc2_ahb_clk = {
2040 .cbcr_reg = SDCC2_AHB_CBCR,
2041 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002042 .base = &virt_bases[GCC_BASE],
2043 .c = {
2044 .dbg_name = "gcc_sdcc2_ahb_clk",
2045 .ops = &clk_ops_branch,
2046 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2047 },
2048};
2049
2050static struct branch_clk gcc_sdcc2_apps_clk = {
2051 .cbcr_reg = SDCC2_APPS_CBCR,
2052 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002053 .base = &virt_bases[GCC_BASE],
2054 .c = {
2055 .dbg_name = "gcc_sdcc2_apps_clk",
2056 .ops = &clk_ops_branch,
2057 CLK_INIT(gcc_sdcc2_apps_clk.c),
2058 },
2059};
2060
2061static struct branch_clk gcc_sdcc3_ahb_clk = {
2062 .cbcr_reg = SDCC3_AHB_CBCR,
2063 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002064 .base = &virt_bases[GCC_BASE],
2065 .c = {
2066 .dbg_name = "gcc_sdcc3_ahb_clk",
2067 .ops = &clk_ops_branch,
2068 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2069 },
2070};
2071
2072static struct branch_clk gcc_sdcc3_apps_clk = {
2073 .cbcr_reg = SDCC3_APPS_CBCR,
2074 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002075 .base = &virt_bases[GCC_BASE],
2076 .c = {
2077 .dbg_name = "gcc_sdcc3_apps_clk",
2078 .ops = &clk_ops_branch,
2079 CLK_INIT(gcc_sdcc3_apps_clk.c),
2080 },
2081};
2082
2083static struct branch_clk gcc_sdcc4_ahb_clk = {
2084 .cbcr_reg = SDCC4_AHB_CBCR,
2085 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002086 .base = &virt_bases[GCC_BASE],
2087 .c = {
2088 .dbg_name = "gcc_sdcc4_ahb_clk",
2089 .ops = &clk_ops_branch,
2090 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2091 },
2092};
2093
2094static struct branch_clk gcc_sdcc4_apps_clk = {
2095 .cbcr_reg = SDCC4_APPS_CBCR,
2096 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002097 .base = &virt_bases[GCC_BASE],
2098 .c = {
2099 .dbg_name = "gcc_sdcc4_apps_clk",
2100 .ops = &clk_ops_branch,
2101 CLK_INIT(gcc_sdcc4_apps_clk.c),
2102 },
2103};
2104
2105static struct branch_clk gcc_tsif_ahb_clk = {
2106 .cbcr_reg = TSIF_AHB_CBCR,
2107 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002108 .base = &virt_bases[GCC_BASE],
2109 .c = {
2110 .dbg_name = "gcc_tsif_ahb_clk",
2111 .ops = &clk_ops_branch,
2112 CLK_INIT(gcc_tsif_ahb_clk.c),
2113 },
2114};
2115
2116static struct branch_clk gcc_tsif_ref_clk = {
2117 .cbcr_reg = TSIF_REF_CBCR,
2118 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002119 .base = &virt_bases[GCC_BASE],
2120 .c = {
2121 .dbg_name = "gcc_tsif_ref_clk",
2122 .ops = &clk_ops_branch,
2123 CLK_INIT(gcc_tsif_ref_clk.c),
2124 },
2125};
2126
2127static struct branch_clk gcc_usb30_master_clk = {
2128 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002129 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002130 .parent = &usb30_master_clk_src.c,
2131 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002132 .base = &virt_bases[GCC_BASE],
2133 .c = {
2134 .dbg_name = "gcc_usb30_master_clk",
2135 .ops = &clk_ops_branch,
2136 CLK_INIT(gcc_usb30_master_clk.c),
2137 },
2138};
2139
2140static struct branch_clk gcc_usb30_mock_utmi_clk = {
2141 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2142 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002143 .base = &virt_bases[GCC_BASE],
2144 .c = {
2145 .dbg_name = "gcc_usb30_mock_utmi_clk",
2146 .ops = &clk_ops_branch,
2147 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2148 },
2149};
2150
2151static struct branch_clk gcc_usb_hs_ahb_clk = {
2152 .cbcr_reg = USB_HS_AHB_CBCR,
2153 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002154 .base = &virt_bases[GCC_BASE],
2155 .c = {
2156 .dbg_name = "gcc_usb_hs_ahb_clk",
2157 .ops = &clk_ops_branch,
2158 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2159 },
2160};
2161
2162static struct branch_clk gcc_usb_hs_system_clk = {
2163 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002164 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002165 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002166 .base = &virt_bases[GCC_BASE],
2167 .c = {
2168 .dbg_name = "gcc_usb_hs_system_clk",
2169 .ops = &clk_ops_branch,
2170 CLK_INIT(gcc_usb_hs_system_clk.c),
2171 },
2172};
2173
2174static struct branch_clk gcc_usb_hsic_ahb_clk = {
2175 .cbcr_reg = USB_HSIC_AHB_CBCR,
2176 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002177 .base = &virt_bases[GCC_BASE],
2178 .c = {
2179 .dbg_name = "gcc_usb_hsic_ahb_clk",
2180 .ops = &clk_ops_branch,
2181 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2182 },
2183};
2184
2185static struct branch_clk gcc_usb_hsic_clk = {
2186 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002187 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002188 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002189 .base = &virt_bases[GCC_BASE],
2190 .c = {
2191 .dbg_name = "gcc_usb_hsic_clk",
2192 .ops = &clk_ops_branch,
2193 CLK_INIT(gcc_usb_hsic_clk.c),
2194 },
2195};
2196
2197static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2198 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2199 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002200 .base = &virt_bases[GCC_BASE],
2201 .c = {
2202 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2203 .ops = &clk_ops_branch,
2204 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2205 },
2206};
2207
2208static struct branch_clk gcc_usb_hsic_system_clk = {
2209 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2210 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002211 .base = &virt_bases[GCC_BASE],
2212 .c = {
2213 .dbg_name = "gcc_usb_hsic_system_clk",
2214 .ops = &clk_ops_branch,
2215 CLK_INIT(gcc_usb_hsic_system_clk.c),
2216 },
2217};
2218
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002219struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2220 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2221 .has_sibling = 1,
2222 .base = &virt_bases[GCC_BASE],
2223 .c = {
2224 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2225 .ops = &clk_ops_branch,
2226 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2227 },
2228};
2229
2230struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2231 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2232 .has_sibling = 1,
2233 .base = &virt_bases[GCC_BASE],
2234 .c = {
2235 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2236 .ops = &clk_ops_branch,
2237 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2238 },
2239};
2240
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002241static struct branch_clk gcc_mss_cfg_ahb_clk = {
2242 .cbcr_reg = MSS_CFG_AHB_CBCR,
2243 .has_sibling = 1,
2244 .base = &virt_bases[GCC_BASE],
2245 .c = {
2246 .dbg_name = "gcc_mss_cfg_ahb_clk",
2247 .ops = &clk_ops_branch,
2248 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2249 },
2250};
2251
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002252static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
2253 F_MM( 19200000, cxo, 1, 0, 0),
2254 F_MM(150000000, gpll0, 4, 0, 0),
2255 F_MM(333330000, mmpll1, 3, 0, 0),
2256 F_MM(400000000, mmpll0, 2, 0, 0),
2257 F_END
2258};
2259
2260static struct rcg_clk axi_clk_src = {
2261 .cmd_rcgr_reg = 0x5040,
2262 .set_rate = set_rate_hid,
2263 .freq_tbl = ftbl_mmss_axi_clk,
2264 .current_freq = &rcg_dummy_freq,
2265 .base = &virt_bases[MMSS_BASE],
2266 .c = {
2267 .dbg_name = "axi_clk_src",
2268 .ops = &clk_ops_rcg,
2269 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2270 HIGH, 400000000),
2271 CLK_INIT(axi_clk_src.c),
2272 },
2273};
2274
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002275static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2276 F_MM( 19200000, cxo, 1, 0, 0),
2277 F_MM(150000000, gpll0, 4, 0, 0),
2278 F_MM(333330000, mmpll1, 3, 0, 0),
2279 F_MM(400000000, mmpll0, 2, 0, 0),
2280 F_END
2281};
2282
2283struct rcg_clk ocmemnoc_clk_src = {
2284 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2285 .set_rate = set_rate_hid,
2286 .freq_tbl = ftbl_ocmemnoc_clk,
2287 .current_freq = &rcg_dummy_freq,
2288 .base = &virt_bases[MMSS_BASE],
2289 .c = {
2290 .dbg_name = "ocmemnoc_clk_src",
2291 .ops = &clk_ops_rcg,
2292 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 333330000,
2293 HIGH, 400000000),
2294 CLK_INIT(ocmemnoc_clk_src.c),
2295 },
2296};
2297
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002298static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2299 F_MM(100000000, gpll0, 6, 0, 0),
2300 F_MM(200000000, mmpll0, 4, 0, 0),
2301 F_END
2302};
2303
2304static struct rcg_clk csi0_clk_src = {
2305 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2306 .set_rate = set_rate_hid,
2307 .freq_tbl = ftbl_camss_csi0_3_clk,
2308 .current_freq = &rcg_dummy_freq,
2309 .base = &virt_bases[MMSS_BASE],
2310 .c = {
2311 .dbg_name = "csi0_clk_src",
2312 .ops = &clk_ops_rcg,
2313 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2314 CLK_INIT(csi0_clk_src.c),
2315 },
2316};
2317
2318static struct rcg_clk csi1_clk_src = {
2319 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2320 .set_rate = set_rate_hid,
2321 .freq_tbl = ftbl_camss_csi0_3_clk,
2322 .current_freq = &rcg_dummy_freq,
2323 .base = &virt_bases[MMSS_BASE],
2324 .c = {
2325 .dbg_name = "csi1_clk_src",
2326 .ops = &clk_ops_rcg,
2327 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2328 CLK_INIT(csi1_clk_src.c),
2329 },
2330};
2331
2332static struct rcg_clk csi2_clk_src = {
2333 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2334 .set_rate = set_rate_hid,
2335 .freq_tbl = ftbl_camss_csi0_3_clk,
2336 .current_freq = &rcg_dummy_freq,
2337 .base = &virt_bases[MMSS_BASE],
2338 .c = {
2339 .dbg_name = "csi2_clk_src",
2340 .ops = &clk_ops_rcg,
2341 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2342 CLK_INIT(csi2_clk_src.c),
2343 },
2344};
2345
2346static struct rcg_clk csi3_clk_src = {
2347 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2348 .set_rate = set_rate_hid,
2349 .freq_tbl = ftbl_camss_csi0_3_clk,
2350 .current_freq = &rcg_dummy_freq,
2351 .base = &virt_bases[MMSS_BASE],
2352 .c = {
2353 .dbg_name = "csi3_clk_src",
2354 .ops = &clk_ops_rcg,
2355 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2356 CLK_INIT(csi3_clk_src.c),
2357 },
2358};
2359
2360static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2361 F_MM( 37500000, gpll0, 16, 0, 0),
2362 F_MM( 50000000, gpll0, 12, 0, 0),
2363 F_MM( 60000000, gpll0, 10, 0, 0),
2364 F_MM( 80000000, gpll0, 7.5, 0, 0),
2365 F_MM(100000000, gpll0, 6, 0, 0),
2366 F_MM(109090000, gpll0, 5.5, 0, 0),
2367 F_MM(150000000, gpll0, 4, 0, 0),
2368 F_MM(200000000, gpll0, 3, 0, 0),
2369 F_MM(228570000, mmpll0, 3.5, 0, 0),
2370 F_MM(266670000, mmpll0, 3, 0, 0),
2371 F_MM(320000000, mmpll0, 2.5, 0, 0),
2372 F_END
2373};
2374
2375static struct rcg_clk vfe0_clk_src = {
2376 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2377 .set_rate = set_rate_hid,
2378 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2379 .current_freq = &rcg_dummy_freq,
2380 .base = &virt_bases[MMSS_BASE],
2381 .c = {
2382 .dbg_name = "vfe0_clk_src",
2383 .ops = &clk_ops_rcg,
2384 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2385 HIGH, 320000000),
2386 CLK_INIT(vfe0_clk_src.c),
2387 },
2388};
2389
2390static struct rcg_clk vfe1_clk_src = {
2391 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2392 .set_rate = set_rate_hid,
2393 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2394 .current_freq = &rcg_dummy_freq,
2395 .base = &virt_bases[MMSS_BASE],
2396 .c = {
2397 .dbg_name = "vfe1_clk_src",
2398 .ops = &clk_ops_rcg,
2399 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2400 HIGH, 320000000),
2401 CLK_INIT(vfe1_clk_src.c),
2402 },
2403};
2404
2405static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2406 F_MM( 37500000, gpll0, 16, 0, 0),
2407 F_MM( 60000000, gpll0, 10, 0, 0),
2408 F_MM( 75000000, gpll0, 8, 0, 0),
2409 F_MM( 85710000, gpll0, 7, 0, 0),
2410 F_MM(100000000, gpll0, 6, 0, 0),
2411 F_MM(133330000, mmpll0, 6, 0, 0),
2412 F_MM(160000000, mmpll0, 5, 0, 0),
2413 F_MM(200000000, mmpll0, 4, 0, 0),
2414 F_MM(266670000, mmpll0, 3, 0, 0),
2415 F_MM(320000000, mmpll0, 2.5, 0, 0),
2416 F_END
2417};
2418
2419static struct rcg_clk mdp_clk_src = {
2420 .cmd_rcgr_reg = MDP_CMD_RCGR,
2421 .set_rate = set_rate_hid,
2422 .freq_tbl = ftbl_mdss_mdp_clk,
2423 .current_freq = &rcg_dummy_freq,
2424 .base = &virt_bases[MMSS_BASE],
2425 .c = {
2426 .dbg_name = "mdp_clk_src",
2427 .ops = &clk_ops_rcg,
2428 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2429 HIGH, 320000000),
2430 CLK_INIT(mdp_clk_src.c),
2431 },
2432};
2433
2434static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2435 F_MM(19200000, cxo, 1, 0, 0),
2436 F_END
2437};
2438
2439static struct rcg_clk cci_clk_src = {
2440 .cmd_rcgr_reg = CCI_CMD_RCGR,
2441 .set_rate = set_rate_hid,
2442 .freq_tbl = ftbl_camss_cci_cci_clk,
2443 .current_freq = &rcg_dummy_freq,
2444 .base = &virt_bases[MMSS_BASE],
2445 .c = {
2446 .dbg_name = "cci_clk_src",
2447 .ops = &clk_ops_rcg,
2448 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2449 CLK_INIT(cci_clk_src.c),
2450 },
2451};
2452
2453static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2454 F_MM( 10000, cxo, 16, 1, 120),
2455 F_MM( 20000, cxo, 16, 1, 50),
2456 F_MM( 6000000, gpll0, 10, 1, 10),
2457 F_MM(12000000, gpll0, 10, 1, 5),
2458 F_MM(13000000, gpll0, 10, 13, 60),
2459 F_MM(24000000, gpll0, 5, 1, 5),
2460 F_END
2461};
2462
2463static struct rcg_clk mmss_gp0_clk_src = {
2464 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2465 .set_rate = set_rate_mnd,
2466 .freq_tbl = ftbl_camss_gp0_1_clk,
2467 .current_freq = &rcg_dummy_freq,
2468 .base = &virt_bases[MMSS_BASE],
2469 .c = {
2470 .dbg_name = "mmss_gp0_clk_src",
2471 .ops = &clk_ops_rcg_mnd,
2472 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2473 CLK_INIT(mmss_gp0_clk_src.c),
2474 },
2475};
2476
2477static struct rcg_clk mmss_gp1_clk_src = {
2478 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2479 .set_rate = set_rate_mnd,
2480 .freq_tbl = ftbl_camss_gp0_1_clk,
2481 .current_freq = &rcg_dummy_freq,
2482 .base = &virt_bases[MMSS_BASE],
2483 .c = {
2484 .dbg_name = "mmss_gp1_clk_src",
2485 .ops = &clk_ops_rcg_mnd,
2486 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2487 CLK_INIT(mmss_gp1_clk_src.c),
2488 },
2489};
2490
2491static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2492 F_MM( 75000000, gpll0, 8, 0, 0),
2493 F_MM(150000000, gpll0, 4, 0, 0),
2494 F_MM(200000000, gpll0, 3, 0, 0),
2495 F_MM(228570000, mmpll0, 3.5, 0, 0),
2496 F_MM(266670000, mmpll0, 3, 0, 0),
2497 F_MM(320000000, mmpll0, 2.5, 0, 0),
2498 F_END
2499};
2500
2501static struct rcg_clk jpeg0_clk_src = {
2502 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2503 .set_rate = set_rate_hid,
2504 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2505 .current_freq = &rcg_dummy_freq,
2506 .base = &virt_bases[MMSS_BASE],
2507 .c = {
2508 .dbg_name = "jpeg0_clk_src",
2509 .ops = &clk_ops_rcg,
2510 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2511 HIGH, 320000000),
2512 CLK_INIT(jpeg0_clk_src.c),
2513 },
2514};
2515
2516static struct rcg_clk jpeg1_clk_src = {
2517 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2518 .set_rate = set_rate_hid,
2519 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2520 .current_freq = &rcg_dummy_freq,
2521 .base = &virt_bases[MMSS_BASE],
2522 .c = {
2523 .dbg_name = "jpeg1_clk_src",
2524 .ops = &clk_ops_rcg,
2525 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2526 HIGH, 320000000),
2527 CLK_INIT(jpeg1_clk_src.c),
2528 },
2529};
2530
2531static struct rcg_clk jpeg2_clk_src = {
2532 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2533 .set_rate = set_rate_hid,
2534 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2535 .current_freq = &rcg_dummy_freq,
2536 .base = &virt_bases[MMSS_BASE],
2537 .c = {
2538 .dbg_name = "jpeg2_clk_src",
2539 .ops = &clk_ops_rcg,
2540 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2541 HIGH, 320000000),
2542 CLK_INIT(jpeg2_clk_src.c),
2543 },
2544};
2545
2546static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2547 F_MM(66670000, gpll0, 9, 0, 0),
2548 F_END
2549};
2550
2551static struct rcg_clk mclk0_clk_src = {
2552 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2553 .set_rate = set_rate_hid,
2554 .freq_tbl = ftbl_camss_mclk0_3_clk,
2555 .current_freq = &rcg_dummy_freq,
2556 .base = &virt_bases[MMSS_BASE],
2557 .c = {
2558 .dbg_name = "mclk0_clk_src",
2559 .ops = &clk_ops_rcg,
2560 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2561 CLK_INIT(mclk0_clk_src.c),
2562 },
2563};
2564
2565static struct rcg_clk mclk1_clk_src = {
2566 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2567 .set_rate = set_rate_hid,
2568 .freq_tbl = ftbl_camss_mclk0_3_clk,
2569 .current_freq = &rcg_dummy_freq,
2570 .base = &virt_bases[MMSS_BASE],
2571 .c = {
2572 .dbg_name = "mclk1_clk_src",
2573 .ops = &clk_ops_rcg,
2574 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2575 CLK_INIT(mclk1_clk_src.c),
2576 },
2577};
2578
2579static struct rcg_clk mclk2_clk_src = {
2580 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2581 .set_rate = set_rate_hid,
2582 .freq_tbl = ftbl_camss_mclk0_3_clk,
2583 .current_freq = &rcg_dummy_freq,
2584 .base = &virt_bases[MMSS_BASE],
2585 .c = {
2586 .dbg_name = "mclk2_clk_src",
2587 .ops = &clk_ops_rcg,
2588 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2589 CLK_INIT(mclk2_clk_src.c),
2590 },
2591};
2592
2593static struct rcg_clk mclk3_clk_src = {
2594 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2595 .set_rate = set_rate_hid,
2596 .freq_tbl = ftbl_camss_mclk0_3_clk,
2597 .current_freq = &rcg_dummy_freq,
2598 .base = &virt_bases[MMSS_BASE],
2599 .c = {
2600 .dbg_name = "mclk3_clk_src",
2601 .ops = &clk_ops_rcg,
2602 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2603 CLK_INIT(mclk3_clk_src.c),
2604 },
2605};
2606
2607static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2608 F_MM(100000000, gpll0, 6, 0, 0),
2609 F_MM(200000000, mmpll0, 4, 0, 0),
2610 F_END
2611};
2612
2613static struct rcg_clk csi0phytimer_clk_src = {
2614 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2615 .set_rate = set_rate_hid,
2616 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2617 .current_freq = &rcg_dummy_freq,
2618 .base = &virt_bases[MMSS_BASE],
2619 .c = {
2620 .dbg_name = "csi0phytimer_clk_src",
2621 .ops = &clk_ops_rcg,
2622 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2623 CLK_INIT(csi0phytimer_clk_src.c),
2624 },
2625};
2626
2627static struct rcg_clk csi1phytimer_clk_src = {
2628 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2629 .set_rate = set_rate_hid,
2630 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2631 .current_freq = &rcg_dummy_freq,
2632 .base = &virt_bases[MMSS_BASE],
2633 .c = {
2634 .dbg_name = "csi1phytimer_clk_src",
2635 .ops = &clk_ops_rcg,
2636 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2637 CLK_INIT(csi1phytimer_clk_src.c),
2638 },
2639};
2640
2641static struct rcg_clk csi2phytimer_clk_src = {
2642 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2643 .set_rate = set_rate_hid,
2644 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2645 .current_freq = &rcg_dummy_freq,
2646 .base = &virt_bases[MMSS_BASE],
2647 .c = {
2648 .dbg_name = "csi2phytimer_clk_src",
2649 .ops = &clk_ops_rcg,
2650 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2651 CLK_INIT(csi2phytimer_clk_src.c),
2652 },
2653};
2654
2655static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2656 F_MM(150000000, gpll0, 4, 0, 0),
2657 F_MM(266670000, mmpll0, 3, 0, 0),
2658 F_MM(320000000, mmpll0, 2.5, 0, 0),
2659 F_END
2660};
2661
2662static struct rcg_clk cpp_clk_src = {
2663 .cmd_rcgr_reg = CPP_CMD_RCGR,
2664 .set_rate = set_rate_hid,
2665 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2666 .current_freq = &rcg_dummy_freq,
2667 .base = &virt_bases[MMSS_BASE],
2668 .c = {
2669 .dbg_name = "cpp_clk_src",
2670 .ops = &clk_ops_rcg,
2671 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2672 HIGH, 320000000),
2673 CLK_INIT(cpp_clk_src.c),
2674 },
2675};
2676
2677static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2678 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2679 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2680 F_END
2681};
2682
2683static struct rcg_clk byte0_clk_src = {
2684 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2685 .set_rate = set_rate_hid,
2686 .freq_tbl = ftbl_mdss_byte0_1_clk,
2687 .current_freq = &rcg_dummy_freq,
2688 .base = &virt_bases[MMSS_BASE],
2689 .c = {
2690 .dbg_name = "byte0_clk_src",
2691 .ops = &clk_ops_rcg,
2692 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2693 HIGH, 188000000),
2694 CLK_INIT(byte0_clk_src.c),
2695 },
2696};
2697
2698static struct rcg_clk byte1_clk_src = {
2699 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2700 .set_rate = set_rate_hid,
2701 .freq_tbl = ftbl_mdss_byte0_1_clk,
2702 .current_freq = &rcg_dummy_freq,
2703 .base = &virt_bases[MMSS_BASE],
2704 .c = {
2705 .dbg_name = "byte1_clk_src",
2706 .ops = &clk_ops_rcg,
2707 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2708 HIGH, 188000000),
2709 CLK_INIT(byte1_clk_src.c),
2710 },
2711};
2712
2713static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2714 F_MM(19200000, cxo, 1, 0, 0),
2715 F_END
2716};
2717
2718static struct rcg_clk edpaux_clk_src = {
2719 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2720 .set_rate = set_rate_hid,
2721 .freq_tbl = ftbl_mdss_edpaux_clk,
2722 .current_freq = &rcg_dummy_freq,
2723 .base = &virt_bases[MMSS_BASE],
2724 .c = {
2725 .dbg_name = "edpaux_clk_src",
2726 .ops = &clk_ops_rcg,
2727 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2728 CLK_INIT(edpaux_clk_src.c),
2729 },
2730};
2731
2732static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2733 F_MDSS(135000000, edppll_270, 2, 0, 0),
2734 F_MDSS(270000000, edppll_270, 11, 0, 0),
2735 F_END
2736};
2737
2738static struct rcg_clk edplink_clk_src = {
2739 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2740 .set_rate = set_rate_hid,
2741 .freq_tbl = ftbl_mdss_edplink_clk,
2742 .current_freq = &rcg_dummy_freq,
2743 .base = &virt_bases[MMSS_BASE],
2744 .c = {
2745 .dbg_name = "edplink_clk_src",
2746 .ops = &clk_ops_rcg,
2747 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2748 CLK_INIT(edplink_clk_src.c),
2749 },
2750};
2751
2752static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2753 F_MDSS(175000000, edppll_350, 2, 0, 0),
2754 F_MDSS(350000000, edppll_350, 11, 0, 0),
2755 F_END
2756};
2757
2758static struct rcg_clk edppixel_clk_src = {
2759 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2760 .set_rate = set_rate_mnd,
2761 .freq_tbl = ftbl_mdss_edppixel_clk,
2762 .current_freq = &rcg_dummy_freq,
2763 .base = &virt_bases[MMSS_BASE],
2764 .c = {
2765 .dbg_name = "edppixel_clk_src",
2766 .ops = &clk_ops_rcg_mnd,
2767 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2768 CLK_INIT(edppixel_clk_src.c),
2769 },
2770};
2771
2772static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2773 F_MM(19200000, cxo, 1, 0, 0),
2774 F_END
2775};
2776
2777static struct rcg_clk esc0_clk_src = {
2778 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2779 .set_rate = set_rate_hid,
2780 .freq_tbl = ftbl_mdss_esc0_1_clk,
2781 .current_freq = &rcg_dummy_freq,
2782 .base = &virt_bases[MMSS_BASE],
2783 .c = {
2784 .dbg_name = "esc0_clk_src",
2785 .ops = &clk_ops_rcg,
2786 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2787 CLK_INIT(esc0_clk_src.c),
2788 },
2789};
2790
2791static struct rcg_clk esc1_clk_src = {
2792 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2793 .set_rate = set_rate_hid,
2794 .freq_tbl = ftbl_mdss_esc0_1_clk,
2795 .current_freq = &rcg_dummy_freq,
2796 .base = &virt_bases[MMSS_BASE],
2797 .c = {
2798 .dbg_name = "esc1_clk_src",
2799 .ops = &clk_ops_rcg,
2800 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2801 CLK_INIT(esc1_clk_src.c),
2802 },
2803};
2804
2805static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2806 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2807 F_END
2808};
2809
2810static struct rcg_clk extpclk_clk_src = {
2811 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2812 .set_rate = set_rate_hid,
2813 .freq_tbl = ftbl_mdss_extpclk_clk,
2814 .current_freq = &rcg_dummy_freq,
2815 .base = &virt_bases[MMSS_BASE],
2816 .c = {
2817 .dbg_name = "extpclk_clk_src",
2818 .ops = &clk_ops_rcg,
2819 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2820 CLK_INIT(extpclk_clk_src.c),
2821 },
2822};
2823
2824static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2825 F_MDSS(19200000, cxo, 1, 0, 0),
2826 F_END
2827};
2828
2829static struct rcg_clk hdmi_clk_src = {
2830 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2831 .set_rate = set_rate_hid,
2832 .freq_tbl = ftbl_mdss_hdmi_clk,
2833 .current_freq = &rcg_dummy_freq,
2834 .base = &virt_bases[MMSS_BASE],
2835 .c = {
2836 .dbg_name = "hdmi_clk_src",
2837 .ops = &clk_ops_rcg,
2838 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2839 CLK_INIT(hdmi_clk_src.c),
2840 },
2841};
2842
2843static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2844 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2845 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2846 F_END
2847};
2848
2849static struct rcg_clk pclk0_clk_src = {
2850 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2851 .set_rate = set_rate_mnd,
2852 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2853 .current_freq = &rcg_dummy_freq,
2854 .base = &virt_bases[MMSS_BASE],
2855 .c = {
2856 .dbg_name = "pclk0_clk_src",
2857 .ops = &clk_ops_rcg_mnd,
2858 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2859 CLK_INIT(pclk0_clk_src.c),
2860 },
2861};
2862
2863static struct rcg_clk pclk1_clk_src = {
2864 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2865 .set_rate = set_rate_mnd,
2866 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2867 .current_freq = &rcg_dummy_freq,
2868 .base = &virt_bases[MMSS_BASE],
2869 .c = {
2870 .dbg_name = "pclk1_clk_src",
2871 .ops = &clk_ops_rcg_mnd,
2872 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2873 CLK_INIT(pclk1_clk_src.c),
2874 },
2875};
2876
2877static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2878 F_MDSS(19200000, cxo, 1, 0, 0),
2879 F_END
2880};
2881
2882static struct rcg_clk vsync_clk_src = {
2883 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2884 .set_rate = set_rate_hid,
2885 .freq_tbl = ftbl_mdss_vsync_clk,
2886 .current_freq = &rcg_dummy_freq,
2887 .base = &virt_bases[MMSS_BASE],
2888 .c = {
2889 .dbg_name = "vsync_clk_src",
2890 .ops = &clk_ops_rcg,
2891 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2892 CLK_INIT(vsync_clk_src.c),
2893 },
2894};
2895
2896static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2897 F_MM( 50000000, gpll0, 12, 0, 0),
2898 F_MM(100000000, gpll0, 6, 0, 0),
2899 F_MM(133330000, mmpll0, 6, 0, 0),
2900 F_MM(200000000, mmpll0, 4, 0, 0),
2901 F_MM(266670000, mmpll0, 3, 0, 0),
2902 F_MM(410000000, mmpll3, 2, 0, 0),
2903 F_END
2904};
2905
2906static struct rcg_clk vcodec0_clk_src = {
2907 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2908 .set_rate = set_rate_mnd,
2909 .freq_tbl = ftbl_venus0_vcodec0_clk,
2910 .current_freq = &rcg_dummy_freq,
2911 .base = &virt_bases[MMSS_BASE],
2912 .c = {
2913 .dbg_name = "vcodec0_clk_src",
2914 .ops = &clk_ops_rcg_mnd,
2915 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2916 HIGH, 410000000),
2917 CLK_INIT(vcodec0_clk_src.c),
2918 },
2919};
2920
2921static struct branch_clk camss_cci_cci_ahb_clk = {
2922 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002923 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002924 .base = &virt_bases[MMSS_BASE],
2925 .c = {
2926 .dbg_name = "camss_cci_cci_ahb_clk",
2927 .ops = &clk_ops_branch,
2928 CLK_INIT(camss_cci_cci_ahb_clk.c),
2929 },
2930};
2931
2932static struct branch_clk camss_cci_cci_clk = {
2933 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2934 .parent = &cci_clk_src.c,
2935 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002936 .base = &virt_bases[MMSS_BASE],
2937 .c = {
2938 .dbg_name = "camss_cci_cci_clk",
2939 .ops = &clk_ops_branch,
2940 CLK_INIT(camss_cci_cci_clk.c),
2941 },
2942};
2943
2944static struct branch_clk camss_csi0_ahb_clk = {
2945 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002946 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002947 .base = &virt_bases[MMSS_BASE],
2948 .c = {
2949 .dbg_name = "camss_csi0_ahb_clk",
2950 .ops = &clk_ops_branch,
2951 CLK_INIT(camss_csi0_ahb_clk.c),
2952 },
2953};
2954
2955static struct branch_clk camss_csi0_clk = {
2956 .cbcr_reg = CAMSS_CSI0_CBCR,
2957 .parent = &csi0_clk_src.c,
2958 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002959 .base = &virt_bases[MMSS_BASE],
2960 .c = {
2961 .dbg_name = "camss_csi0_clk",
2962 .ops = &clk_ops_branch,
2963 CLK_INIT(camss_csi0_clk.c),
2964 },
2965};
2966
2967static struct branch_clk camss_csi0phy_clk = {
2968 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
2969 .parent = &csi0_clk_src.c,
2970 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002971 .base = &virt_bases[MMSS_BASE],
2972 .c = {
2973 .dbg_name = "camss_csi0phy_clk",
2974 .ops = &clk_ops_branch,
2975 CLK_INIT(camss_csi0phy_clk.c),
2976 },
2977};
2978
2979static struct branch_clk camss_csi0pix_clk = {
2980 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
2981 .parent = &csi0_clk_src.c,
2982 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002983 .base = &virt_bases[MMSS_BASE],
2984 .c = {
2985 .dbg_name = "camss_csi0pix_clk",
2986 .ops = &clk_ops_branch,
2987 CLK_INIT(camss_csi0pix_clk.c),
2988 },
2989};
2990
2991static struct branch_clk camss_csi0rdi_clk = {
2992 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
2993 .parent = &csi0_clk_src.c,
2994 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002995 .base = &virt_bases[MMSS_BASE],
2996 .c = {
2997 .dbg_name = "camss_csi0rdi_clk",
2998 .ops = &clk_ops_branch,
2999 CLK_INIT(camss_csi0rdi_clk.c),
3000 },
3001};
3002
3003static struct branch_clk camss_csi1_ahb_clk = {
3004 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003005 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003006 .base = &virt_bases[MMSS_BASE],
3007 .c = {
3008 .dbg_name = "camss_csi1_ahb_clk",
3009 .ops = &clk_ops_branch,
3010 CLK_INIT(camss_csi1_ahb_clk.c),
3011 },
3012};
3013
3014static struct branch_clk camss_csi1_clk = {
3015 .cbcr_reg = CAMSS_CSI1_CBCR,
3016 .parent = &csi1_clk_src.c,
3017 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003018 .base = &virt_bases[MMSS_BASE],
3019 .c = {
3020 .dbg_name = "camss_csi1_clk",
3021 .ops = &clk_ops_branch,
3022 CLK_INIT(camss_csi1_clk.c),
3023 },
3024};
3025
3026static struct branch_clk camss_csi1phy_clk = {
3027 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3028 .parent = &csi1_clk_src.c,
3029 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003030 .base = &virt_bases[MMSS_BASE],
3031 .c = {
3032 .dbg_name = "camss_csi1phy_clk",
3033 .ops = &clk_ops_branch,
3034 CLK_INIT(camss_csi1phy_clk.c),
3035 },
3036};
3037
3038static struct branch_clk camss_csi1pix_clk = {
3039 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3040 .parent = &csi1_clk_src.c,
3041 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003042 .base = &virt_bases[MMSS_BASE],
3043 .c = {
3044 .dbg_name = "camss_csi1pix_clk",
3045 .ops = &clk_ops_branch,
3046 CLK_INIT(camss_csi1pix_clk.c),
3047 },
3048};
3049
3050static struct branch_clk camss_csi1rdi_clk = {
3051 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3052 .parent = &csi1_clk_src.c,
3053 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003054 .base = &virt_bases[MMSS_BASE],
3055 .c = {
3056 .dbg_name = "camss_csi1rdi_clk",
3057 .ops = &clk_ops_branch,
3058 CLK_INIT(camss_csi1rdi_clk.c),
3059 },
3060};
3061
3062static struct branch_clk camss_csi2_ahb_clk = {
3063 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003064 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003065 .base = &virt_bases[MMSS_BASE],
3066 .c = {
3067 .dbg_name = "camss_csi2_ahb_clk",
3068 .ops = &clk_ops_branch,
3069 CLK_INIT(camss_csi2_ahb_clk.c),
3070 },
3071};
3072
3073static struct branch_clk camss_csi2_clk = {
3074 .cbcr_reg = CAMSS_CSI2_CBCR,
3075 .parent = &csi2_clk_src.c,
3076 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003077 .base = &virt_bases[MMSS_BASE],
3078 .c = {
3079 .dbg_name = "camss_csi2_clk",
3080 .ops = &clk_ops_branch,
3081 CLK_INIT(camss_csi2_clk.c),
3082 },
3083};
3084
3085static struct branch_clk camss_csi2phy_clk = {
3086 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3087 .parent = &csi2_clk_src.c,
3088 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003089 .base = &virt_bases[MMSS_BASE],
3090 .c = {
3091 .dbg_name = "camss_csi2phy_clk",
3092 .ops = &clk_ops_branch,
3093 CLK_INIT(camss_csi2phy_clk.c),
3094 },
3095};
3096
3097static struct branch_clk camss_csi2pix_clk = {
3098 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3099 .parent = &csi2_clk_src.c,
3100 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003101 .base = &virt_bases[MMSS_BASE],
3102 .c = {
3103 .dbg_name = "camss_csi2pix_clk",
3104 .ops = &clk_ops_branch,
3105 CLK_INIT(camss_csi2pix_clk.c),
3106 },
3107};
3108
3109static struct branch_clk camss_csi2rdi_clk = {
3110 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3111 .parent = &csi2_clk_src.c,
3112 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003113 .base = &virt_bases[MMSS_BASE],
3114 .c = {
3115 .dbg_name = "camss_csi2rdi_clk",
3116 .ops = &clk_ops_branch,
3117 CLK_INIT(camss_csi2rdi_clk.c),
3118 },
3119};
3120
3121static struct branch_clk camss_csi3_ahb_clk = {
3122 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003123 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003124 .base = &virt_bases[MMSS_BASE],
3125 .c = {
3126 .dbg_name = "camss_csi3_ahb_clk",
3127 .ops = &clk_ops_branch,
3128 CLK_INIT(camss_csi3_ahb_clk.c),
3129 },
3130};
3131
3132static struct branch_clk camss_csi3_clk = {
3133 .cbcr_reg = CAMSS_CSI3_CBCR,
3134 .parent = &csi3_clk_src.c,
3135 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003136 .base = &virt_bases[MMSS_BASE],
3137 .c = {
3138 .dbg_name = "camss_csi3_clk",
3139 .ops = &clk_ops_branch,
3140 CLK_INIT(camss_csi3_clk.c),
3141 },
3142};
3143
3144static struct branch_clk camss_csi3phy_clk = {
3145 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3146 .parent = &csi3_clk_src.c,
3147 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003148 .base = &virt_bases[MMSS_BASE],
3149 .c = {
3150 .dbg_name = "camss_csi3phy_clk",
3151 .ops = &clk_ops_branch,
3152 CLK_INIT(camss_csi3phy_clk.c),
3153 },
3154};
3155
3156static struct branch_clk camss_csi3pix_clk = {
3157 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3158 .parent = &csi3_clk_src.c,
3159 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003160 .base = &virt_bases[MMSS_BASE],
3161 .c = {
3162 .dbg_name = "camss_csi3pix_clk",
3163 .ops = &clk_ops_branch,
3164 CLK_INIT(camss_csi3pix_clk.c),
3165 },
3166};
3167
3168static struct branch_clk camss_csi3rdi_clk = {
3169 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3170 .parent = &csi3_clk_src.c,
3171 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003172 .base = &virt_bases[MMSS_BASE],
3173 .c = {
3174 .dbg_name = "camss_csi3rdi_clk",
3175 .ops = &clk_ops_branch,
3176 CLK_INIT(camss_csi3rdi_clk.c),
3177 },
3178};
3179
3180static struct branch_clk camss_csi_vfe0_clk = {
3181 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3182 .parent = &vfe0_clk_src.c,
3183 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003184 .base = &virt_bases[MMSS_BASE],
3185 .c = {
3186 .dbg_name = "camss_csi_vfe0_clk",
3187 .ops = &clk_ops_branch,
3188 CLK_INIT(camss_csi_vfe0_clk.c),
3189 },
3190};
3191
3192static struct branch_clk camss_csi_vfe1_clk = {
3193 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3194 .parent = &vfe1_clk_src.c,
3195 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003196 .base = &virt_bases[MMSS_BASE],
3197 .c = {
3198 .dbg_name = "camss_csi_vfe1_clk",
3199 .ops = &clk_ops_branch,
3200 CLK_INIT(camss_csi_vfe1_clk.c),
3201 },
3202};
3203
3204static struct branch_clk camss_gp0_clk = {
3205 .cbcr_reg = CAMSS_GP0_CBCR,
3206 .parent = &mmss_gp0_clk_src.c,
3207 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003208 .base = &virt_bases[MMSS_BASE],
3209 .c = {
3210 .dbg_name = "camss_gp0_clk",
3211 .ops = &clk_ops_branch,
3212 CLK_INIT(camss_gp0_clk.c),
3213 },
3214};
3215
3216static struct branch_clk camss_gp1_clk = {
3217 .cbcr_reg = CAMSS_GP1_CBCR,
3218 .parent = &mmss_gp1_clk_src.c,
3219 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003220 .base = &virt_bases[MMSS_BASE],
3221 .c = {
3222 .dbg_name = "camss_gp1_clk",
3223 .ops = &clk_ops_branch,
3224 CLK_INIT(camss_gp1_clk.c),
3225 },
3226};
3227
3228static struct branch_clk camss_ispif_ahb_clk = {
3229 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003230 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003231 .base = &virt_bases[MMSS_BASE],
3232 .c = {
3233 .dbg_name = "camss_ispif_ahb_clk",
3234 .ops = &clk_ops_branch,
3235 CLK_INIT(camss_ispif_ahb_clk.c),
3236 },
3237};
3238
3239static struct branch_clk camss_jpeg_jpeg0_clk = {
3240 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3241 .parent = &jpeg0_clk_src.c,
3242 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003243 .base = &virt_bases[MMSS_BASE],
3244 .c = {
3245 .dbg_name = "camss_jpeg_jpeg0_clk",
3246 .ops = &clk_ops_branch,
3247 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3248 },
3249};
3250
3251static struct branch_clk camss_jpeg_jpeg1_clk = {
3252 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3253 .parent = &jpeg1_clk_src.c,
3254 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003255 .base = &virt_bases[MMSS_BASE],
3256 .c = {
3257 .dbg_name = "camss_jpeg_jpeg1_clk",
3258 .ops = &clk_ops_branch,
3259 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3260 },
3261};
3262
3263static struct branch_clk camss_jpeg_jpeg2_clk = {
3264 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3265 .parent = &jpeg2_clk_src.c,
3266 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003267 .base = &virt_bases[MMSS_BASE],
3268 .c = {
3269 .dbg_name = "camss_jpeg_jpeg2_clk",
3270 .ops = &clk_ops_branch,
3271 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3272 },
3273};
3274
3275static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3276 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003277 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003278 .base = &virt_bases[MMSS_BASE],
3279 .c = {
3280 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3281 .ops = &clk_ops_branch,
3282 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3283 },
3284};
3285
3286static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3287 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3288 .parent = &axi_clk_src.c,
3289 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003290 .base = &virt_bases[MMSS_BASE],
3291 .c = {
3292 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3293 .ops = &clk_ops_branch,
3294 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3295 },
3296};
3297
3298static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3299 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003300 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003301 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003302 .base = &virt_bases[MMSS_BASE],
3303 .c = {
3304 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3305 .ops = &clk_ops_branch,
3306 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3307 },
3308};
3309
3310static struct branch_clk camss_mclk0_clk = {
3311 .cbcr_reg = CAMSS_MCLK0_CBCR,
3312 .parent = &mclk0_clk_src.c,
3313 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003314 .base = &virt_bases[MMSS_BASE],
3315 .c = {
3316 .dbg_name = "camss_mclk0_clk",
3317 .ops = &clk_ops_branch,
3318 CLK_INIT(camss_mclk0_clk.c),
3319 },
3320};
3321
3322static struct branch_clk camss_mclk1_clk = {
3323 .cbcr_reg = CAMSS_MCLK1_CBCR,
3324 .parent = &mclk1_clk_src.c,
3325 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003326 .base = &virt_bases[MMSS_BASE],
3327 .c = {
3328 .dbg_name = "camss_mclk1_clk",
3329 .ops = &clk_ops_branch,
3330 CLK_INIT(camss_mclk1_clk.c),
3331 },
3332};
3333
3334static struct branch_clk camss_mclk2_clk = {
3335 .cbcr_reg = CAMSS_MCLK2_CBCR,
3336 .parent = &mclk2_clk_src.c,
3337 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003338 .base = &virt_bases[MMSS_BASE],
3339 .c = {
3340 .dbg_name = "camss_mclk2_clk",
3341 .ops = &clk_ops_branch,
3342 CLK_INIT(camss_mclk2_clk.c),
3343 },
3344};
3345
3346static struct branch_clk camss_mclk3_clk = {
3347 .cbcr_reg = CAMSS_MCLK3_CBCR,
3348 .parent = &mclk3_clk_src.c,
3349 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003350 .base = &virt_bases[MMSS_BASE],
3351 .c = {
3352 .dbg_name = "camss_mclk3_clk",
3353 .ops = &clk_ops_branch,
3354 CLK_INIT(camss_mclk3_clk.c),
3355 },
3356};
3357
3358static struct branch_clk camss_micro_ahb_clk = {
3359 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003360 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003361 .base = &virt_bases[MMSS_BASE],
3362 .c = {
3363 .dbg_name = "camss_micro_ahb_clk",
3364 .ops = &clk_ops_branch,
3365 CLK_INIT(camss_micro_ahb_clk.c),
3366 },
3367};
3368
3369static struct branch_clk camss_phy0_csi0phytimer_clk = {
3370 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3371 .parent = &csi0phytimer_clk_src.c,
3372 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003373 .base = &virt_bases[MMSS_BASE],
3374 .c = {
3375 .dbg_name = "camss_phy0_csi0phytimer_clk",
3376 .ops = &clk_ops_branch,
3377 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3378 },
3379};
3380
3381static struct branch_clk camss_phy1_csi1phytimer_clk = {
3382 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3383 .parent = &csi1phytimer_clk_src.c,
3384 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003385 .base = &virt_bases[MMSS_BASE],
3386 .c = {
3387 .dbg_name = "camss_phy1_csi1phytimer_clk",
3388 .ops = &clk_ops_branch,
3389 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3390 },
3391};
3392
3393static struct branch_clk camss_phy2_csi2phytimer_clk = {
3394 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3395 .parent = &csi2phytimer_clk_src.c,
3396 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003397 .base = &virt_bases[MMSS_BASE],
3398 .c = {
3399 .dbg_name = "camss_phy2_csi2phytimer_clk",
3400 .ops = &clk_ops_branch,
3401 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3402 },
3403};
3404
3405static struct branch_clk camss_top_ahb_clk = {
3406 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003407 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003408 .base = &virt_bases[MMSS_BASE],
3409 .c = {
3410 .dbg_name = "camss_top_ahb_clk",
3411 .ops = &clk_ops_branch,
3412 CLK_INIT(camss_top_ahb_clk.c),
3413 },
3414};
3415
3416static struct branch_clk camss_vfe_cpp_ahb_clk = {
3417 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003418 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003419 .base = &virt_bases[MMSS_BASE],
3420 .c = {
3421 .dbg_name = "camss_vfe_cpp_ahb_clk",
3422 .ops = &clk_ops_branch,
3423 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3424 },
3425};
3426
3427static struct branch_clk camss_vfe_cpp_clk = {
3428 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3429 .parent = &cpp_clk_src.c,
3430 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003431 .base = &virt_bases[MMSS_BASE],
3432 .c = {
3433 .dbg_name = "camss_vfe_cpp_clk",
3434 .ops = &clk_ops_branch,
3435 CLK_INIT(camss_vfe_cpp_clk.c),
3436 },
3437};
3438
3439static struct branch_clk camss_vfe_vfe0_clk = {
3440 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3441 .parent = &vfe0_clk_src.c,
3442 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003443 .base = &virt_bases[MMSS_BASE],
3444 .c = {
3445 .dbg_name = "camss_vfe_vfe0_clk",
3446 .ops = &clk_ops_branch,
3447 CLK_INIT(camss_vfe_vfe0_clk.c),
3448 },
3449};
3450
3451static struct branch_clk camss_vfe_vfe1_clk = {
3452 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3453 .parent = &vfe1_clk_src.c,
3454 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003455 .base = &virt_bases[MMSS_BASE],
3456 .c = {
3457 .dbg_name = "camss_vfe_vfe1_clk",
3458 .ops = &clk_ops_branch,
3459 CLK_INIT(camss_vfe_vfe1_clk.c),
3460 },
3461};
3462
3463static struct branch_clk camss_vfe_vfe_ahb_clk = {
3464 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003465 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003466 .base = &virt_bases[MMSS_BASE],
3467 .c = {
3468 .dbg_name = "camss_vfe_vfe_ahb_clk",
3469 .ops = &clk_ops_branch,
3470 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3471 },
3472};
3473
3474static struct branch_clk camss_vfe_vfe_axi_clk = {
3475 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3476 .parent = &axi_clk_src.c,
3477 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003478 .base = &virt_bases[MMSS_BASE],
3479 .c = {
3480 .dbg_name = "camss_vfe_vfe_axi_clk",
3481 .ops = &clk_ops_branch,
3482 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3483 },
3484};
3485
3486static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3487 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003488 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003489 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003490 .base = &virt_bases[MMSS_BASE],
3491 .c = {
3492 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3493 .ops = &clk_ops_branch,
3494 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3495 },
3496};
3497
3498static struct branch_clk mdss_ahb_clk = {
3499 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003500 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003501 .base = &virt_bases[MMSS_BASE],
3502 .c = {
3503 .dbg_name = "mdss_ahb_clk",
3504 .ops = &clk_ops_branch,
3505 CLK_INIT(mdss_ahb_clk.c),
3506 },
3507};
3508
3509static struct branch_clk mdss_axi_clk = {
3510 .cbcr_reg = MDSS_AXI_CBCR,
3511 .parent = &axi_clk_src.c,
3512 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003513 .base = &virt_bases[MMSS_BASE],
3514 .c = {
3515 .dbg_name = "mdss_axi_clk",
3516 .ops = &clk_ops_branch,
3517 CLK_INIT(mdss_axi_clk.c),
3518 },
3519};
3520
3521static struct branch_clk mdss_byte0_clk = {
3522 .cbcr_reg = MDSS_BYTE0_CBCR,
3523 .parent = &byte0_clk_src.c,
3524 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003525 .base = &virt_bases[MMSS_BASE],
3526 .c = {
3527 .dbg_name = "mdss_byte0_clk",
3528 .ops = &clk_ops_branch,
3529 CLK_INIT(mdss_byte0_clk.c),
3530 },
3531};
3532
3533static struct branch_clk mdss_byte1_clk = {
3534 .cbcr_reg = MDSS_BYTE1_CBCR,
3535 .parent = &byte1_clk_src.c,
3536 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003537 .base = &virt_bases[MMSS_BASE],
3538 .c = {
3539 .dbg_name = "mdss_byte1_clk",
3540 .ops = &clk_ops_branch,
3541 CLK_INIT(mdss_byte1_clk.c),
3542 },
3543};
3544
3545static struct branch_clk mdss_edpaux_clk = {
3546 .cbcr_reg = MDSS_EDPAUX_CBCR,
3547 .parent = &edpaux_clk_src.c,
3548 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003549 .base = &virt_bases[MMSS_BASE],
3550 .c = {
3551 .dbg_name = "mdss_edpaux_clk",
3552 .ops = &clk_ops_branch,
3553 CLK_INIT(mdss_edpaux_clk.c),
3554 },
3555};
3556
3557static struct branch_clk mdss_edplink_clk = {
3558 .cbcr_reg = MDSS_EDPLINK_CBCR,
3559 .parent = &edplink_clk_src.c,
3560 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003561 .base = &virt_bases[MMSS_BASE],
3562 .c = {
3563 .dbg_name = "mdss_edplink_clk",
3564 .ops = &clk_ops_branch,
3565 CLK_INIT(mdss_edplink_clk.c),
3566 },
3567};
3568
3569static struct branch_clk mdss_edppixel_clk = {
3570 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3571 .parent = &edppixel_clk_src.c,
3572 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003573 .base = &virt_bases[MMSS_BASE],
3574 .c = {
3575 .dbg_name = "mdss_edppixel_clk",
3576 .ops = &clk_ops_branch,
3577 CLK_INIT(mdss_edppixel_clk.c),
3578 },
3579};
3580
3581static struct branch_clk mdss_esc0_clk = {
3582 .cbcr_reg = MDSS_ESC0_CBCR,
3583 .parent = &esc0_clk_src.c,
3584 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003585 .base = &virt_bases[MMSS_BASE],
3586 .c = {
3587 .dbg_name = "mdss_esc0_clk",
3588 .ops = &clk_ops_branch,
3589 CLK_INIT(mdss_esc0_clk.c),
3590 },
3591};
3592
3593static struct branch_clk mdss_esc1_clk = {
3594 .cbcr_reg = MDSS_ESC1_CBCR,
3595 .parent = &esc1_clk_src.c,
3596 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003597 .base = &virt_bases[MMSS_BASE],
3598 .c = {
3599 .dbg_name = "mdss_esc1_clk",
3600 .ops = &clk_ops_branch,
3601 CLK_INIT(mdss_esc1_clk.c),
3602 },
3603};
3604
3605static struct branch_clk mdss_extpclk_clk = {
3606 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3607 .parent = &extpclk_clk_src.c,
3608 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003609 .base = &virt_bases[MMSS_BASE],
3610 .c = {
3611 .dbg_name = "mdss_extpclk_clk",
3612 .ops = &clk_ops_branch,
3613 CLK_INIT(mdss_extpclk_clk.c),
3614 },
3615};
3616
3617static struct branch_clk mdss_hdmi_ahb_clk = {
3618 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003619 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003620 .base = &virt_bases[MMSS_BASE],
3621 .c = {
3622 .dbg_name = "mdss_hdmi_ahb_clk",
3623 .ops = &clk_ops_branch,
3624 CLK_INIT(mdss_hdmi_ahb_clk.c),
3625 },
3626};
3627
3628static struct branch_clk mdss_hdmi_clk = {
3629 .cbcr_reg = MDSS_HDMI_CBCR,
3630 .parent = &hdmi_clk_src.c,
3631 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003632 .base = &virt_bases[MMSS_BASE],
3633 .c = {
3634 .dbg_name = "mdss_hdmi_clk",
3635 .ops = &clk_ops_branch,
3636 CLK_INIT(mdss_hdmi_clk.c),
3637 },
3638};
3639
3640static struct branch_clk mdss_mdp_clk = {
3641 .cbcr_reg = MDSS_MDP_CBCR,
3642 .parent = &mdp_clk_src.c,
3643 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003644 .base = &virt_bases[MMSS_BASE],
3645 .c = {
3646 .dbg_name = "mdss_mdp_clk",
3647 .ops = &clk_ops_branch,
3648 CLK_INIT(mdss_mdp_clk.c),
3649 },
3650};
3651
3652static struct branch_clk mdss_mdp_lut_clk = {
3653 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3654 .parent = &mdp_clk_src.c,
3655 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003656 .base = &virt_bases[MMSS_BASE],
3657 .c = {
3658 .dbg_name = "mdss_mdp_lut_clk",
3659 .ops = &clk_ops_branch,
3660 CLK_INIT(mdss_mdp_lut_clk.c),
3661 },
3662};
3663
3664static struct branch_clk mdss_pclk0_clk = {
3665 .cbcr_reg = MDSS_PCLK0_CBCR,
3666 .parent = &pclk0_clk_src.c,
3667 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003668 .base = &virt_bases[MMSS_BASE],
3669 .c = {
3670 .dbg_name = "mdss_pclk0_clk",
3671 .ops = &clk_ops_branch,
3672 CLK_INIT(mdss_pclk0_clk.c),
3673 },
3674};
3675
3676static struct branch_clk mdss_pclk1_clk = {
3677 .cbcr_reg = MDSS_PCLK1_CBCR,
3678 .parent = &pclk1_clk_src.c,
3679 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003680 .base = &virt_bases[MMSS_BASE],
3681 .c = {
3682 .dbg_name = "mdss_pclk1_clk",
3683 .ops = &clk_ops_branch,
3684 CLK_INIT(mdss_pclk1_clk.c),
3685 },
3686};
3687
3688static struct branch_clk mdss_vsync_clk = {
3689 .cbcr_reg = MDSS_VSYNC_CBCR,
3690 .parent = &vsync_clk_src.c,
3691 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003692 .base = &virt_bases[MMSS_BASE],
3693 .c = {
3694 .dbg_name = "mdss_vsync_clk",
3695 .ops = &clk_ops_branch,
3696 CLK_INIT(mdss_vsync_clk.c),
3697 },
3698};
3699
3700static struct branch_clk mmss_misc_ahb_clk = {
3701 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003702 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003703 .base = &virt_bases[MMSS_BASE],
3704 .c = {
3705 .dbg_name = "mmss_misc_ahb_clk",
3706 .ops = &clk_ops_branch,
3707 CLK_INIT(mmss_misc_ahb_clk.c),
3708 },
3709};
3710
3711static struct branch_clk mmss_mmssnoc_ahb_clk = {
3712 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003713 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003714 .base = &virt_bases[MMSS_BASE],
3715 .c = {
3716 .dbg_name = "mmss_mmssnoc_ahb_clk",
3717 .ops = &clk_ops_branch,
3718 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3719 },
3720};
3721
3722static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3723 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003724 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003725 .base = &virt_bases[MMSS_BASE],
3726 .c = {
3727 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3728 .ops = &clk_ops_branch,
3729 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3730 },
3731};
3732
3733static struct branch_clk mmss_mmssnoc_axi_clk = {
3734 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3735 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003736 /* The bus driver needs set_rate to go through to the parent */
3737 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003738 .base = &virt_bases[MMSS_BASE],
3739 .c = {
3740 .dbg_name = "mmss_mmssnoc_axi_clk",
3741 .ops = &clk_ops_branch,
3742 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3743 },
3744};
3745
3746static struct branch_clk mmss_s0_axi_clk = {
3747 .cbcr_reg = MMSS_S0_AXI_CBCR,
3748 .parent = &axi_clk_src.c,
3749 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003750 .base = &virt_bases[MMSS_BASE],
3751 .c = {
3752 .dbg_name = "mmss_s0_axi_clk",
3753 .ops = &clk_ops_branch,
3754 CLK_INIT(mmss_s0_axi_clk.c),
3755 },
3756};
3757
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003758struct branch_clk ocmemnoc_clk = {
3759 .cbcr_reg = OCMEMNOC_CBCR,
3760 .parent = &ocmemnoc_clk_src.c,
3761 .has_sibling = 0,
3762 .bcr_reg = 0x50b0,
3763 .base = &virt_bases[MMSS_BASE],
3764 .c = {
3765 .dbg_name = "ocmemnoc_clk",
3766 .ops = &clk_ops_branch,
3767 CLK_INIT(ocmemnoc_clk.c),
3768 },
3769};
3770
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003771struct branch_clk ocmemcx_ocmemnoc_clk = {
3772 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3773 .parent = &ocmemnoc_clk_src.c,
3774 .has_sibling = 1,
3775 .base = &virt_bases[MMSS_BASE],
3776 .c = {
3777 .dbg_name = "ocmemcx_ocmemnoc_clk",
3778 .ops = &clk_ops_branch,
3779 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3780 },
3781};
3782
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003783static struct branch_clk venus0_ahb_clk = {
3784 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003785 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003786 .base = &virt_bases[MMSS_BASE],
3787 .c = {
3788 .dbg_name = "venus0_ahb_clk",
3789 .ops = &clk_ops_branch,
3790 CLK_INIT(venus0_ahb_clk.c),
3791 },
3792};
3793
3794static struct branch_clk venus0_axi_clk = {
3795 .cbcr_reg = VENUS0_AXI_CBCR,
3796 .parent = &axi_clk_src.c,
3797 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003798 .base = &virt_bases[MMSS_BASE],
3799 .c = {
3800 .dbg_name = "venus0_axi_clk",
3801 .ops = &clk_ops_branch,
3802 CLK_INIT(venus0_axi_clk.c),
3803 },
3804};
3805
3806static struct branch_clk venus0_ocmemnoc_clk = {
3807 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003808 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003809 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003810 .base = &virt_bases[MMSS_BASE],
3811 .c = {
3812 .dbg_name = "venus0_ocmemnoc_clk",
3813 .ops = &clk_ops_branch,
3814 CLK_INIT(venus0_ocmemnoc_clk.c),
3815 },
3816};
3817
3818static struct branch_clk venus0_vcodec0_clk = {
3819 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3820 .parent = &vcodec0_clk_src.c,
3821 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003822 .base = &virt_bases[MMSS_BASE],
3823 .c = {
3824 .dbg_name = "venus0_vcodec0_clk",
3825 .ops = &clk_ops_branch,
3826 CLK_INIT(venus0_vcodec0_clk.c),
3827 },
3828};
3829
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003830static struct branch_clk oxilicx_axi_clk = {
3831 .cbcr_reg = OXILICX_AXI_CBCR,
3832 .parent = &axi_clk_src.c,
3833 .has_sibling = 1,
3834 .base = &virt_bases[MMSS_BASE],
3835 .c = {
3836 .dbg_name = "oxilicx_axi_clk",
3837 .ops = &clk_ops_branch,
3838 CLK_INIT(oxilicx_axi_clk.c),
3839 },
3840};
3841
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003842static struct branch_clk oxili_gfx3d_clk = {
3843 .cbcr_reg = OXILI_GFX3D_CBCR,
3844 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003845 .base = &virt_bases[MMSS_BASE],
3846 .c = {
3847 .dbg_name = "oxili_gfx3d_clk",
3848 .ops = &clk_ops_branch,
3849 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003850 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003851 },
3852};
3853
3854static struct branch_clk oxilicx_ahb_clk = {
3855 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003856 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003857 .base = &virt_bases[MMSS_BASE],
3858 .c = {
3859 .dbg_name = "oxilicx_ahb_clk",
3860 .ops = &clk_ops_branch,
3861 CLK_INIT(oxilicx_ahb_clk.c),
3862 },
3863};
3864
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003865static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3866 F_LPASS(28800000, lpapll0, 1, 15, 256),
3867 F_END
3868};
3869
3870static struct rcg_clk audio_core_slimbus_core_clk_src = {
3871 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3872 .set_rate = set_rate_mnd,
3873 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3874 .current_freq = &rcg_dummy_freq,
3875 .base = &virt_bases[LPASS_BASE],
3876 .c = {
3877 .dbg_name = "audio_core_slimbus_core_clk_src",
3878 .ops = &clk_ops_rcg_mnd,
3879 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3880 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3881 },
3882};
3883
3884static struct branch_clk audio_core_slimbus_core_clk = {
3885 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3886 .parent = &audio_core_slimbus_core_clk_src.c,
3887 .base = &virt_bases[LPASS_BASE],
3888 .c = {
3889 .dbg_name = "audio_core_slimbus_core_clk",
3890 .ops = &clk_ops_branch,
3891 CLK_INIT(audio_core_slimbus_core_clk.c),
3892 },
3893};
3894
3895static struct branch_clk audio_core_slimbus_lfabif_clk = {
3896 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3897 .has_sibling = 1,
3898 .base = &virt_bases[LPASS_BASE],
3899 .c = {
3900 .dbg_name = "audio_core_slimbus_lfabif_clk",
3901 .ops = &clk_ops_branch,
3902 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3903 },
3904};
3905
3906static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3907 F_LPASS( 512000, lpapll0, 16, 1, 60),
3908 F_LPASS( 768000, lpapll0, 16, 1, 40),
3909 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3910 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3911 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3912 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3913 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3914 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3915 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3916 F_LPASS(12288000, lpapll0, 10, 1, 4),
3917 F_END
3918};
3919
3920static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3921 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3922 .set_rate = set_rate_mnd,
3923 .freq_tbl = ftbl_audio_core_lpaif_clock,
3924 .current_freq = &rcg_dummy_freq,
3925 .base = &virt_bases[LPASS_BASE],
3926 .c = {
3927 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3928 .ops = &clk_ops_rcg_mnd,
3929 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3930 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3931 },
3932};
3933
3934static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3935 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3936 .set_rate = set_rate_mnd,
3937 .freq_tbl = ftbl_audio_core_lpaif_clock,
3938 .current_freq = &rcg_dummy_freq,
3939 .base = &virt_bases[LPASS_BASE],
3940 .c = {
3941 .dbg_name = "audio_core_lpaif_pri_clk_src",
3942 .ops = &clk_ops_rcg_mnd,
3943 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3944 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3945 },
3946};
3947
3948static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3949 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3950 .set_rate = set_rate_mnd,
3951 .freq_tbl = ftbl_audio_core_lpaif_clock,
3952 .current_freq = &rcg_dummy_freq,
3953 .base = &virt_bases[LPASS_BASE],
3954 .c = {
3955 .dbg_name = "audio_core_lpaif_sec_clk_src",
3956 .ops = &clk_ops_rcg_mnd,
3957 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3958 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3959 },
3960};
3961
3962static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3963 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3964 .set_rate = set_rate_mnd,
3965 .freq_tbl = ftbl_audio_core_lpaif_clock,
3966 .current_freq = &rcg_dummy_freq,
3967 .base = &virt_bases[LPASS_BASE],
3968 .c = {
3969 .dbg_name = "audio_core_lpaif_ter_clk_src",
3970 .ops = &clk_ops_rcg_mnd,
3971 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3972 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
3973 },
3974};
3975
3976static struct rcg_clk audio_core_lpaif_quad_clk_src = {
3977 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
3978 .set_rate = set_rate_mnd,
3979 .freq_tbl = ftbl_audio_core_lpaif_clock,
3980 .current_freq = &rcg_dummy_freq,
3981 .base = &virt_bases[LPASS_BASE],
3982 .c = {
3983 .dbg_name = "audio_core_lpaif_quad_clk_src",
3984 .ops = &clk_ops_rcg_mnd,
3985 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3986 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
3987 },
3988};
3989
3990static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
3991 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
3992 .set_rate = set_rate_mnd,
3993 .freq_tbl = ftbl_audio_core_lpaif_clock,
3994 .current_freq = &rcg_dummy_freq,
3995 .base = &virt_bases[LPASS_BASE],
3996 .c = {
3997 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
3998 .ops = &clk_ops_rcg_mnd,
3999 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4000 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4001 },
4002};
4003
4004static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4005 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4006 .set_rate = set_rate_mnd,
4007 .freq_tbl = ftbl_audio_core_lpaif_clock,
4008 .current_freq = &rcg_dummy_freq,
4009 .base = &virt_bases[LPASS_BASE],
4010 .c = {
4011 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4012 .ops = &clk_ops_rcg_mnd,
4013 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4014 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4015 },
4016};
4017
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004018struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4019 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4020 .set_rate = set_rate_mnd,
4021 .freq_tbl = ftbl_audio_core_lpaif_clock,
4022 .current_freq = &rcg_dummy_freq,
4023 .base = &virt_bases[LPASS_BASE],
4024 .c = {
4025 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4026 .ops = &clk_ops_rcg_mnd,
4027 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4028 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4029 },
4030};
4031
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004032static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4033 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4034 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4035 .has_sibling = 1,
4036 .base = &virt_bases[LPASS_BASE],
4037 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004038 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004039 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004040 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004041 },
4042};
4043
4044static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4045 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004046 .has_sibling = 1,
4047 .base = &virt_bases[LPASS_BASE],
4048 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004049 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004050 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004051 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004052 },
4053};
4054
4055static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4056 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4057 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4058 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004059 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004060 .base = &virt_bases[LPASS_BASE],
4061 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004062 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004063 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004064 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004065 },
4066};
4067
4068static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4069 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4070 .parent = &audio_core_lpaif_pri_clk_src.c,
4071 .has_sibling = 1,
4072 .base = &virt_bases[LPASS_BASE],
4073 .c = {
4074 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4075 .ops = &clk_ops_branch,
4076 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4077 },
4078};
4079
4080static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4081 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004082 .has_sibling = 1,
4083 .base = &virt_bases[LPASS_BASE],
4084 .c = {
4085 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4086 .ops = &clk_ops_branch,
4087 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4088 },
4089};
4090
4091static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4092 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4093 .parent = &audio_core_lpaif_pri_clk_src.c,
4094 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004095 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004096 .base = &virt_bases[LPASS_BASE],
4097 .c = {
4098 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4099 .ops = &clk_ops_branch,
4100 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4101 },
4102};
4103
4104static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4105 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4106 .parent = &audio_core_lpaif_sec_clk_src.c,
4107 .has_sibling = 1,
4108 .base = &virt_bases[LPASS_BASE],
4109 .c = {
4110 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4111 .ops = &clk_ops_branch,
4112 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4113 },
4114};
4115
4116static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4117 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004118 .has_sibling = 1,
4119 .base = &virt_bases[LPASS_BASE],
4120 .c = {
4121 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4122 .ops = &clk_ops_branch,
4123 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4124 },
4125};
4126
4127static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4128 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4129 .parent = &audio_core_lpaif_sec_clk_src.c,
4130 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004131 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004132 .base = &virt_bases[LPASS_BASE],
4133 .c = {
4134 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4135 .ops = &clk_ops_branch,
4136 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4137 },
4138};
4139
4140static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4141 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4142 .parent = &audio_core_lpaif_ter_clk_src.c,
4143 .has_sibling = 1,
4144 .base = &virt_bases[LPASS_BASE],
4145 .c = {
4146 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4147 .ops = &clk_ops_branch,
4148 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4149 },
4150};
4151
4152static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4153 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004154 .has_sibling = 1,
4155 .base = &virt_bases[LPASS_BASE],
4156 .c = {
4157 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4158 .ops = &clk_ops_branch,
4159 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4160 },
4161};
4162
4163static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4164 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4165 .parent = &audio_core_lpaif_ter_clk_src.c,
4166 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004167 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004168 .base = &virt_bases[LPASS_BASE],
4169 .c = {
4170 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4171 .ops = &clk_ops_branch,
4172 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4173 },
4174};
4175
4176static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4177 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4178 .parent = &audio_core_lpaif_quad_clk_src.c,
4179 .has_sibling = 1,
4180 .base = &virt_bases[LPASS_BASE],
4181 .c = {
4182 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4183 .ops = &clk_ops_branch,
4184 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4185 },
4186};
4187
4188static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4189 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004190 .has_sibling = 1,
4191 .base = &virt_bases[LPASS_BASE],
4192 .c = {
4193 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4194 .ops = &clk_ops_branch,
4195 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4196 },
4197};
4198
4199static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4200 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4201 .parent = &audio_core_lpaif_quad_clk_src.c,
4202 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004203 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004204 .base = &virt_bases[LPASS_BASE],
4205 .c = {
4206 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4207 .ops = &clk_ops_branch,
4208 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4209 },
4210};
4211
4212static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4213 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004214 .has_sibling = 1,
4215 .base = &virt_bases[LPASS_BASE],
4216 .c = {
4217 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4218 .ops = &clk_ops_branch,
4219 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4220 },
4221};
4222
4223static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4224 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4225 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4226 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004227 .base = &virt_bases[LPASS_BASE],
4228 .c = {
4229 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4230 .ops = &clk_ops_branch,
4231 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4232 },
4233};
4234
4235static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4236 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4237 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4238 .has_sibling = 1,
4239 .base = &virt_bases[LPASS_BASE],
4240 .c = {
4241 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4242 .ops = &clk_ops_branch,
4243 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4244 },
4245};
4246
4247static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4248 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4249 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4250 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004251 .base = &virt_bases[LPASS_BASE],
4252 .c = {
4253 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4254 .ops = &clk_ops_branch,
4255 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4256 },
4257};
4258
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004259struct branch_clk audio_core_lpaif_pcmoe_clk = {
4260 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4261 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4262 .base = &virt_bases[LPASS_BASE],
4263 .c = {
4264 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4265 .ops = &clk_ops_branch,
4266 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4267 },
4268};
4269
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004270static struct branch_clk q6ss_ahb_lfabif_clk = {
4271 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4272 .has_sibling = 1,
4273 .base = &virt_bases[LPASS_BASE],
4274 .c = {
4275 .dbg_name = "q6ss_ahb_lfabif_clk",
4276 .ops = &clk_ops_branch,
4277 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4278 },
4279};
4280
4281static struct branch_clk q6ss_xo_clk = {
4282 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4283 .bcr_reg = LPASS_Q6SS_BCR,
4284 .has_sibling = 1,
4285 .base = &virt_bases[LPASS_BASE],
4286 .c = {
4287 .dbg_name = "q6ss_xo_clk",
4288 .ops = &clk_ops_branch,
4289 CLK_INIT(q6ss_xo_clk.c),
4290 },
4291};
4292
4293static struct branch_clk mss_xo_q6_clk = {
4294 .cbcr_reg = MSS_XO_Q6_CBCR,
4295 .bcr_reg = MSS_Q6SS_BCR,
4296 .has_sibling = 1,
4297 .base = &virt_bases[MSS_BASE],
4298 .c = {
4299 .dbg_name = "mss_xo_q6_clk",
4300 .ops = &clk_ops_branch,
4301 CLK_INIT(mss_xo_q6_clk.c),
4302 .depends = &gcc_mss_cfg_ahb_clk.c,
4303 },
4304};
4305
4306static struct branch_clk mss_bus_q6_clk = {
4307 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004308 .has_sibling = 1,
4309 .base = &virt_bases[MSS_BASE],
4310 .c = {
4311 .dbg_name = "mss_bus_q6_clk",
4312 .ops = &clk_ops_branch,
4313 CLK_INIT(mss_bus_q6_clk.c),
4314 .depends = &gcc_mss_cfg_ahb_clk.c,
4315 },
4316};
4317
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004318#ifdef CONFIG_DEBUG_FS
4319
4320struct measure_mux_entry {
4321 struct clk *c;
4322 int base;
4323 u32 debug_mux;
4324};
4325
4326struct measure_mux_entry measure_mux[] = {
4327 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e8},
4328 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0090},
4329 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x0093},
4330 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x0092},
4331 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0098},
4332 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x0096},
4333 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x009c},
4334 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x009b},
4335 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x00a1},
4336 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x00a0},
4337 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x00a5},
4338 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x00a4},
4339 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00aa},
4340 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a9},
4341 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x0094},
4342 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0099},
4343 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x009d},
4344 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x00a2},
4345 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x00a6},
4346 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00ab},
4347 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00b0},
4348 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00b3},
4349 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00b2},
4350 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b8},
4351 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00b6},
4352 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00bc},
4353 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00bb},
4354 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00c1},
4355 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00c0},
4356 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00c5},
4357 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00c4},
4358 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00ca},
4359 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c9},
4360 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00b4},
4361 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b9},
4362 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00bd},
4363 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00c2},
4364 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00c6},
4365 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00cb},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004366 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x0100},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004367 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4368 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002A},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004369 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004370 {&gcc_ce1_clk.c, GCC_BASE, 0x0140},
4371 {&gcc_ce2_clk.c, GCC_BASE, 0x0148},
4372 {&gcc_pdm2_clk.c, GCC_BASE, 0x00da},
4373 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d8},
4374 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00e0},
4375 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0071},
4376 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0070},
4377 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0079},
4378 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0078},
4379 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0081},
4380 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0080},
4381 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0089},
4382 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0088},
4383 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00f0},
4384 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00f1},
4385 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
4386 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
4387 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0069},
4388 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0068},
4389 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0060},
4390 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x0062},
4391 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x0063},
4392 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0061},
4393 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4394 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004395 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004396 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004397 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4398 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4399 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4400 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4401 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4402 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4403 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4404 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4405 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4406 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4407 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4408 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4409 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4410 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4411 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4412 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4413 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4414 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4415 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4416 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4417 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4418 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4419 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4420 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4421 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4422 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4423 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4424 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4425 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4426 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4427 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4428 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4429 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4430 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4431 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4432 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4433 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4434 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4435 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4436 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4437 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4438 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4439 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4440 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4441 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4442 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4443 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4444 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4445 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4446 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4447 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4448 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4449 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4450 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4451 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4452 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4453 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4454 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4455 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4456 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4457 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4458 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4459 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4460 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4461 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4462 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4463 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4464 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4465 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4466 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4467 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4468 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004469 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004470 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4471 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004472 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4473 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4474 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4475 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4476
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004477 {&dummy_clk, N_BASES, 0x0000},
4478};
4479
4480static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4481{
4482 struct measure_clk *clk = to_measure_clk(c);
4483 unsigned long flags;
4484 u32 regval, clk_sel, i;
4485
4486 if (!parent)
4487 return -EINVAL;
4488
4489 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4490 if (measure_mux[i].c == parent)
4491 break;
4492
4493 if (measure_mux[i].c == &dummy_clk)
4494 return -EINVAL;
4495
4496 spin_lock_irqsave(&local_clock_reg_lock, flags);
4497 /*
4498 * Program the test vector, measurement period (sample_ticks)
4499 * and scaling multiplier.
4500 */
4501 clk->sample_ticks = 0x10000;
4502 clk->multiplier = 1;
4503
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004504 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004505 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4506 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4507 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4508
4509 switch (measure_mux[i].base) {
4510
4511 case GCC_BASE:
4512 clk_sel = measure_mux[i].debug_mux;
4513 break;
4514
4515 case MMSS_BASE:
4516 clk_sel = 0x02C;
4517 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4518 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4519
4520 /* Activate debug clock output */
4521 regval |= BIT(16);
4522 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4523 break;
4524
4525 case LPASS_BASE:
4526 clk_sel = 0x169;
4527 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4528 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4529
4530 /* Activate debug clock output */
4531 regval |= BIT(16);
4532 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4533 break;
4534
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004535 case MSS_BASE:
4536 clk_sel = 0x32;
4537 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4538 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4539 break;
4540
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004541 default:
4542 return -EINVAL;
4543 }
4544
4545 /* Set debug mux clock index */
4546 regval = BVAL(8, 0, clk_sel);
4547 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4548
4549 /* Activate debug clock output */
4550 regval |= BIT(16);
4551 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4552
4553 /* Make sure test vector is set before starting measurements. */
4554 mb();
4555 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4556
4557 return 0;
4558}
4559
4560/* Sample clock for 'ticks' reference clock ticks. */
4561static u32 run_measurement(unsigned ticks)
4562{
4563 /* Stop counters and set the XO4 counter start value. */
4564 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4565
4566 /* Wait for timer to become ready. */
4567 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4568 BIT(25)) != 0)
4569 cpu_relax();
4570
4571 /* Run measurement and wait for completion. */
4572 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4573 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4574 BIT(25)) == 0)
4575 cpu_relax();
4576
4577 /* Return measured ticks. */
4578 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4579 BM(24, 0);
4580}
4581
4582/*
4583 * Perform a hardware rate measurement for a given clock.
4584 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4585 */
4586static unsigned long measure_clk_get_rate(struct clk *c)
4587{
4588 unsigned long flags;
4589 u32 gcc_xo4_reg_backup;
4590 u64 raw_count_short, raw_count_full;
4591 struct measure_clk *clk = to_measure_clk(c);
4592 unsigned ret;
4593
4594 ret = clk_prepare_enable(&cxo_clk_src.c);
4595 if (ret) {
4596 pr_warning("CXO clock failed to enable. Can't measure\n");
4597 return 0;
4598 }
4599
4600 spin_lock_irqsave(&local_clock_reg_lock, flags);
4601
4602 /* Enable CXO/4 and RINGOSC branch. */
4603 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4604 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4605
4606 /*
4607 * The ring oscillator counter will not reset if the measured clock
4608 * is not running. To detect this, run a short measurement before
4609 * the full measurement. If the raw results of the two are the same
4610 * then the clock must be off.
4611 */
4612
4613 /* Run a short measurement. (~1 ms) */
4614 raw_count_short = run_measurement(0x1000);
4615 /* Run a full measurement. (~14 ms) */
4616 raw_count_full = run_measurement(clk->sample_ticks);
4617
4618 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4619
4620 /* Return 0 if the clock is off. */
4621 if (raw_count_full == raw_count_short) {
4622 ret = 0;
4623 } else {
4624 /* Compute rate in Hz. */
4625 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4626 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4627 ret = (raw_count_full * clk->multiplier);
4628 }
4629
4630 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4631
4632 clk_disable_unprepare(&cxo_clk_src.c);
4633
4634 return ret;
4635}
4636#else /* !CONFIG_DEBUG_FS */
4637static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4638{
4639 return -EINVAL;
4640}
4641
4642static unsigned long measure_clk_get_rate(struct clk *clk)
4643{
4644 return 0;
4645}
4646#endif /* CONFIG_DEBUG_FS */
4647
Matt Wagantallae053222012-05-14 19:42:07 -07004648static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004649 .set_parent = measure_clk_set_parent,
4650 .get_rate = measure_clk_get_rate,
4651};
4652
4653static struct measure_clk measure_clk = {
4654 .c = {
4655 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004656 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004657 CLK_INIT(measure_clk.c),
4658 },
4659 .multiplier = 1,
4660};
4661
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004662static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004663 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4664 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004665 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004666 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004667 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004668 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4669
4670 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4671 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4672 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4673 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004674 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004675 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004676 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004677 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4678 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4679 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4680 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4681 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4682 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4683 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4684 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4685 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004686 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4687 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004688 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4689 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4690 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4691
4692 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4693 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4694 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4695 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4696 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4697 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004698 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004699 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004700 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004701 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4702 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4703 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4704 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4705 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004706 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4707 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004708 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4709 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4710 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4711 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4712
4713 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4714 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4715 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4716 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4717 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4718 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4719
4720 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4721 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4722 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4723
4724 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4725 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4726 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4727
4728 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4729 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304730 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004731 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4732 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304733 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004734 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4735 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304736 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004737 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4738 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304739 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004740
4741 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4742 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4743
Manu Gautam51be9712012-06-06 14:54:52 +05304744 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4745 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4746 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4747 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4748 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4749 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4750 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4751 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004752
4753 /* Multimedia clocks */
4754 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004755 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4756 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4757 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4758 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4759 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4760 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4761 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4762 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004763 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4764 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4765 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4766 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004767 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4768 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4769 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4770 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4771 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4772 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4773 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4774 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4775 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4776 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4777 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4778 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4779 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4780 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4781 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4782 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4783 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4784 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4785 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4786 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4787 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4788 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4789 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4790 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4791 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4792 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4793 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4794 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4795 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4796 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4797 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4798 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4799 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4800 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004801 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4802 "fda64000.qcom,iommu"),
4803 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4804 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004805 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4806 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4807 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4808 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4809 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4810 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4811 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4812 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4813 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4814 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4815 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004816 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4817 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004818 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4819 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4820 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4821 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4822 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4823 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4824 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004825 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004826 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4827 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004828 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004829 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4830 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004831 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4832 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004833 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4834 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004835 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004836 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004837 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004838 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4839 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004840 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4841 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4842 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4843 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4844 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004845 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4846 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4847 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4848 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004849
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004850
4851 /* LPASS clocks */
4852 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4853 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4854 "fe12f000.slim"),
4855 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4856 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4857 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4858 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4859 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4860 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4861 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4862 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4863 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4864 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4865 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4866 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4867 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4868 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4869 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4870 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4871 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4872 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4873 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4874 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4875 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4876 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4877 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4878 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4879 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4880 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004881 CLK_LOOKUP("core_clk_src", audio_core_lpaif_pcmoe_clk_src.c, ""),
4882 CLK_LOOKUP("core_clk", audio_core_lpaif_pcmoe_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004883
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004884 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4885 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4886 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4887 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004888 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4889 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004890 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004891
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004892 /* TODO: Remove dummy clocks as soon as they become unnecessary */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004893 CLK_DUMMY("dfab_clk", DFAB_CLK, "msm_sps", OFF),
4894 CLK_DUMMY("mem_clk", NULL, "msm_sps", OFF),
4895 CLK_DUMMY("bus_clk", NULL, "scm", OFF),
Ramesh Masavarapufb1f01e2012-06-14 09:40:40 -07004896 CLK_DUMMY("bus_clk", NULL, "qseecom", OFF),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004897
4898 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4899 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4900 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4901 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4902 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4903 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4904 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4905 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4906 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4907 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4908
4909 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4910 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4911 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4912 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4913 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4914 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
4915 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
4916 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
4917 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
4918 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
4919 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
4920 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
4921 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07004922 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
4923 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004924 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
4925 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07004926
4927 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
4928 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
4929 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
4930 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
4931 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
4932 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
4933 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
4934 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
4935 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
4936 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
4937 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
4938 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
4939 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
4940 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
4941
4942 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
4943 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
4944 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
4945 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
4946 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
4947 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
4948 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
4949 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
4950 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
4951 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
4952 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
4953 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
4954 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
4955 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004956};
4957
4958static struct pll_config_regs gpll0_regs __initdata = {
4959 .l_reg = (void __iomem *)GPLL0_L_REG,
4960 .m_reg = (void __iomem *)GPLL0_M_REG,
4961 .n_reg = (void __iomem *)GPLL0_N_REG,
4962 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
4963 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
4964 .base = &virt_bases[GCC_BASE],
4965};
4966
4967/* GPLL0 at 600 MHz, main output enabled. */
4968static struct pll_config gpll0_config __initdata = {
4969 .l = 0x1f,
4970 .m = 0x1,
4971 .n = 0x4,
4972 .vco_val = 0x0,
4973 .vco_mask = BM(21, 20),
4974 .pre_div_val = 0x0,
4975 .pre_div_mask = BM(14, 12),
4976 .post_div_val = 0x0,
4977 .post_div_mask = BM(9, 8),
4978 .mn_ena_val = BIT(24),
4979 .mn_ena_mask = BIT(24),
4980 .main_output_val = BIT(0),
4981 .main_output_mask = BIT(0),
4982};
4983
4984static struct pll_config_regs gpll1_regs __initdata = {
4985 .l_reg = (void __iomem *)GPLL1_L_REG,
4986 .m_reg = (void __iomem *)GPLL1_M_REG,
4987 .n_reg = (void __iomem *)GPLL1_N_REG,
4988 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
4989 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
4990 .base = &virt_bases[GCC_BASE],
4991};
4992
4993/* GPLL1 at 480 MHz, main output enabled. */
4994static struct pll_config gpll1_config __initdata = {
4995 .l = 0x19,
4996 .m = 0x0,
4997 .n = 0x1,
4998 .vco_val = 0x0,
4999 .vco_mask = BM(21, 20),
5000 .pre_div_val = 0x0,
5001 .pre_div_mask = BM(14, 12),
5002 .post_div_val = 0x0,
5003 .post_div_mask = BM(9, 8),
5004 .main_output_val = BIT(0),
5005 .main_output_mask = BIT(0),
5006};
5007
5008static struct pll_config_regs mmpll0_regs __initdata = {
5009 .l_reg = (void __iomem *)MMPLL0_L_REG,
5010 .m_reg = (void __iomem *)MMPLL0_M_REG,
5011 .n_reg = (void __iomem *)MMPLL0_N_REG,
5012 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5013 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5014 .base = &virt_bases[MMSS_BASE],
5015};
5016
5017/* MMPLL0 at 800 MHz, main output enabled. */
5018static struct pll_config mmpll0_config __initdata = {
5019 .l = 0x29,
5020 .m = 0x2,
5021 .n = 0x3,
5022 .vco_val = 0x0,
5023 .vco_mask = BM(21, 20),
5024 .pre_div_val = 0x0,
5025 .pre_div_mask = BM(14, 12),
5026 .post_div_val = 0x0,
5027 .post_div_mask = BM(9, 8),
5028 .mn_ena_val = BIT(24),
5029 .mn_ena_mask = BIT(24),
5030 .main_output_val = BIT(0),
5031 .main_output_mask = BIT(0),
5032};
5033
5034static struct pll_config_regs mmpll1_regs __initdata = {
5035 .l_reg = (void __iomem *)MMPLL1_L_REG,
5036 .m_reg = (void __iomem *)MMPLL1_M_REG,
5037 .n_reg = (void __iomem *)MMPLL1_N_REG,
5038 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5039 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5040 .base = &virt_bases[MMSS_BASE],
5041};
5042
5043/* MMPLL1 at 1000 MHz, main output enabled. */
5044static struct pll_config mmpll1_config __initdata = {
5045 .l = 0x34,
5046 .m = 0x1,
5047 .n = 0xC,
5048 .vco_val = 0x0,
5049 .vco_mask = BM(21, 20),
5050 .pre_div_val = 0x0,
5051 .pre_div_mask = BM(14, 12),
5052 .post_div_val = 0x0,
5053 .post_div_mask = BM(9, 8),
5054 .mn_ena_val = BIT(24),
5055 .mn_ena_mask = BIT(24),
5056 .main_output_val = BIT(0),
5057 .main_output_mask = BIT(0),
5058};
5059
5060static struct pll_config_regs mmpll3_regs __initdata = {
5061 .l_reg = (void __iomem *)MMPLL3_L_REG,
5062 .m_reg = (void __iomem *)MMPLL3_M_REG,
5063 .n_reg = (void __iomem *)MMPLL3_N_REG,
5064 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5065 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5066 .base = &virt_bases[MMSS_BASE],
5067};
5068
5069/* MMPLL3 at 820 MHz, main output enabled. */
5070static struct pll_config mmpll3_config __initdata = {
5071 .l = 0x2A,
5072 .m = 0x11,
5073 .n = 0x18,
5074 .vco_val = 0x0,
5075 .vco_mask = BM(21, 20),
5076 .pre_div_val = 0x0,
5077 .pre_div_mask = BM(14, 12),
5078 .post_div_val = 0x0,
5079 .post_div_mask = BM(9, 8),
5080 .mn_ena_val = BIT(24),
5081 .mn_ena_mask = BIT(24),
5082 .main_output_val = BIT(0),
5083 .main_output_mask = BIT(0),
5084};
5085
5086static struct pll_config_regs lpapll0_regs __initdata = {
5087 .l_reg = (void __iomem *)LPAPLL_L_REG,
5088 .m_reg = (void __iomem *)LPAPLL_M_REG,
5089 .n_reg = (void __iomem *)LPAPLL_N_REG,
5090 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5091 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5092 .base = &virt_bases[LPASS_BASE],
5093};
5094
5095/* LPAPLL0 at 491.52 MHz, main output enabled. */
5096static struct pll_config lpapll0_config __initdata = {
5097 .l = 0x33,
5098 .m = 0x1,
5099 .n = 0x5,
5100 .vco_val = 0x0,
5101 .vco_mask = BM(21, 20),
5102 .pre_div_val = BVAL(14, 12, 0x1),
5103 .pre_div_mask = BM(14, 12),
5104 .post_div_val = 0x0,
5105 .post_div_mask = BM(9, 8),
5106 .mn_ena_val = BIT(24),
5107 .mn_ena_mask = BIT(24),
5108 .main_output_val = BIT(0),
5109 .main_output_mask = BIT(0),
5110};
5111
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005112#define PLL_AUX_OUTPUT_BIT 1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005113
5114static void __init reg_init(void)
5115{
5116 u32 regval;
5117
5118 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5119 & gpll0_clk_src.status_mask))
5120 configure_pll(&gpll0_config, &gpll0_regs, 1);
5121
5122 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5123 & gpll1_clk_src.status_mask))
5124 configure_pll(&gpll1_config, &gpll1_regs, 1);
5125
5126 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5127 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5128 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5129 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5130
5131 /* Active GPLL0's aux output. This is needed by acpuclock. */
5132 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005133 regval |= BIT(PLL_AUX_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005134 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5135
5136 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5137 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5138 regval |= BIT(0);
5139 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5140
5141 /*
5142 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5143 * register.
5144 */
5145 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5146}
5147
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005148static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005149{
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005150 clk_set_rate(&axi_clk_src.c, 333330000);
Vikram Mulukutla7e30c8d2012-06-21 14:26:36 -07005151 clk_set_rate(&ocmemnoc_clk_src.c, 333330000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005152
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005153 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005154 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5155 * source. Sleep set vote is 0.
5156 */
5157 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5158 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5159
5160 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005161 * Hold an active set vote for CXO; this is because CXO is expected
5162 * to remain on whenever CPUs aren't power collapsed.
5163 */
5164 clk_prepare_enable(&cxo_a_clk_src.c);
5165
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005166 /*
5167 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5168 * the bus driver is ready.
5169 */
5170 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5171 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5172
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005173 /* Set rates for single-rate clocks. */
5174 clk_set_rate(&usb30_master_clk_src.c,
5175 usb30_master_clk_src.freq_tbl[0].freq_hz);
5176 clk_set_rate(&tsif_ref_clk_src.c,
5177 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5178 clk_set_rate(&usb_hs_system_clk_src.c,
5179 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5180 clk_set_rate(&usb_hsic_clk_src.c,
5181 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5182 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5183 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5184 clk_set_rate(&usb_hsic_system_clk_src.c,
5185 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5186 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5187 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5188 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5189 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5190 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5191 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5192 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5193 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5194 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5195 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5196 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5197 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5198 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5199 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5200}
5201
5202#define GCC_CC_PHYS 0xFC400000
5203#define GCC_CC_SIZE SZ_16K
5204
5205#define MMSS_CC_PHYS 0xFD8C0000
5206#define MMSS_CC_SIZE SZ_256K
5207
5208#define LPASS_CC_PHYS 0xFE000000
5209#define LPASS_CC_SIZE SZ_256K
5210
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005211#define MSS_CC_PHYS 0xFC980000
5212#define MSS_CC_SIZE SZ_16K
5213
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005214static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005215{
5216 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5217 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005218 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005219
5220 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5221 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005222 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005223
5224 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5225 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005226 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005227
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005228 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5229 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005230 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005231
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005232 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005233
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005234 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5235 if (IS_ERR(vdd_dig_reg))
5236 panic("clock-copper: Unable to get the vdd_dig regulator!");
5237
5238 /*
5239 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5240 * until late_init. This may not be necessary with clock handoff;
5241 * Investigate this code on a real non-simulator target to determine
5242 * its necessity.
5243 */
5244 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5245 rpm_regulator_enable(vdd_dig_reg);
5246
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005247 reg_init();
5248}
5249
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005250static int __init msm8974_clock_late_init(void)
5251{
5252 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5253}
5254
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005255struct clock_init_data msm8974_clock_init_data __initdata = {
5256 .table = msm_clocks_8974,
5257 .size = ARRAY_SIZE(msm_clocks_8974),
5258 .pre_init = msm8974_clock_pre_init,
5259 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005260 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005261};