blob: 6a19fa40dceea957e41c6558c55880aecb33ea4b [file] [log] [blame]
Paul Mackerras9b6b5632005-10-06 12:06:20 +10001/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
Paul Mackerras9b6b5632005-10-06 12:06:20 +10005#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
13#include <linux/ide.h>
14#include <linux/tty.h>
15#include <linux/bootmem.h>
16#include <linux/seq_file.h>
17#include <linux/root_dev.h>
18#include <linux/cpu.h>
19#include <linux/console.h>
20
21#include <asm/residual.h>
22#include <asm/io.h>
23#include <asm/prom.h>
24#include <asm/processor.h>
25#include <asm/pgtable.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100026#include <asm/setup.h>
27#include <asm/amigappc.h>
28#include <asm/smp.h>
29#include <asm/elf.h>
30#include <asm/cputable.h>
31#include <asm/bootx.h>
32#include <asm/btext.h>
33#include <asm/machdep.h>
34#include <asm/uaccess.h>
35#include <asm/system.h>
36#include <asm/pmac_feature.h>
37#include <asm/sections.h>
38#include <asm/nvram.h>
39#include <asm/xmon.h>
Kumar Gala6d7f58b2005-10-25 23:57:33 -050040#include <asm/time.h>
Benjamin Herrenschmidt463ce0e2005-11-23 17:56:06 +110041#include <asm/serial.h>
Benjamin Herrenschmidt51d30822005-11-23 17:57:25 +110042#include <asm/udbg.h>
Paul Mackerras9b6b5632005-10-06 12:06:20 +100043
Stephen Rothwell66ba1352005-11-09 11:01:06 +110044#include "setup.h"
45
Paul Mackerras03501da2005-10-26 17:11:18 +100046#define DBG(fmt...)
47
Paul Mackerras9b6b5632005-10-06 12:06:20 +100048#if defined CONFIG_KGDB
49#include <asm/kgdb.h>
50#endif
51
Paul Mackerras9b6b5632005-10-06 12:06:20 +100052extern void bootx_init(unsigned long r4, unsigned long phys);
53
Paul Mackerras9b6b5632005-10-06 12:06:20 +100054struct ide_machdep_calls ppc_ide_md;
55
Paul Mackerras80579e12005-10-27 22:42:04 +100056int boot_cpuid;
57EXPORT_SYMBOL_GPL(boot_cpuid);
58int boot_cpuid_phys;
59
Paul Mackerras9b6b5632005-10-06 12:06:20 +100060unsigned long ISA_DMA_THRESHOLD;
61unsigned int DMA_MODE_READ;
62unsigned int DMA_MODE_WRITE;
63
Paul Mackerrase574d232005-10-10 22:58:10 +100064int have_of = 1;
65
Paul Mackerras9b6b5632005-10-06 12:06:20 +100066#ifdef CONFIG_VGA_CONSOLE
67unsigned long vgacon_remap_base;
Mathieu Desnoyersd003e7a2007-02-07 19:04:44 -050068EXPORT_SYMBOL(vgacon_remap_base);
Paul Mackerras9b6b5632005-10-06 12:06:20 +100069#endif
70
Paul Mackerras9b6b5632005-10-06 12:06:20 +100071/*
72 * These are used in binfmt_elf.c to put aux entries on the stack
73 * for each elf executable being started.
74 */
75int dcache_bsize;
76int icache_bsize;
77int ucache_bsize;
78
Paul Mackerras9b6b5632005-10-06 12:06:20 +100079/*
80 * We're called here very early in the boot. We determine the machine
81 * type and call the appropriate low-level setup functions.
82 * -- Cort <cort@fsmlabs.com>
83 *
84 * Note that the kernel may be running at an address which is different
85 * from the address that it was linked at, so we must use RELOC/PTRRELOC
86 * to access static data (including strings). -- paulus
87 */
88unsigned long __init early_init(unsigned long dt_ptr)
89{
90 unsigned long offset = reloc_offset();
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +100091 struct cpu_spec *spec;
Paul Mackerras9b6b5632005-10-06 12:06:20 +100092
Paul Mackerrasdd1843432005-10-17 20:13:47 +100093 /* First zero the BSS -- use memset_io, some platforms don't have
94 * caches on yet */
Stephen Rothwellaf308372006-03-23 17:38:10 +110095 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0, _end - __bss_start);
Paul Mackerrasdd1843432005-10-17 20:13:47 +100096
Paul Mackerras9b6b5632005-10-06 12:06:20 +100097 /*
98 * Identify the CPU type and fix up code sections
99 * that depend on which cpu we have.
100 */
Paul Mackerras974a76f2006-11-10 20:38:53 +1100101 spec = identify_cpu(offset, mfspr(SPRN_PVR));
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +1000102
Benjamin Herrenschmidt0909c8c2006-10-20 11:47:18 +1000103 do_feature_fixups(spec->cpu_features,
Benjamin Herrenschmidt42c4aaa2006-10-24 16:42:40 +1000104 PTRRELOC(&__start___ftr_fixup),
105 PTRRELOC(&__stop___ftr_fixup));
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000106
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000107 return KERNELBASE + offset;
108}
109
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000110
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000111/*
112 * Find out what kind of machine we're on and save any data we need
113 * from the early boot process (devtree is copied on pmac by prom_init()).
114 * This is called very early on the boot process, after a minimal
115 * MMU environment has been set up but before MMU_init is called.
116 */
117void __init machine_init(unsigned long dt_ptr, unsigned long phys)
118{
Benjamin Herrenschmidt51d30822005-11-23 17:57:25 +1100119 /* If btext is enabled, we might have a BAT setup for early display,
120 * thus we do enable some very basic udbg output
121 */
122#ifdef CONFIG_BOOTX_TEXT
123 udbg_putc = btext_drawchar;
124#endif
125
126 /* Do some early initialization based on the flat device tree */
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000127 early_init_devtree(__va(dt_ptr));
128
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100129 probe_machine();
Paul Mackerras35499c02005-10-22 16:02:39 +1000130
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000131#ifdef CONFIG_6xx
Paul Mackerrasa0652fc2006-03-27 15:03:03 +1100132 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
133 cpu_has_feature(CPU_FTR_CAN_NAP))
134 ppc_md.power_save = ppc6xx_idle;
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000135#endif
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000136
137 if (ppc_md.progress)
138 ppc_md.progress("id mach(): done", 0x200);
139}
140
141#ifdef CONFIG_BOOKE_WDT
142/* Checks wdt=x and wdt_period=xx command-line option */
143int __init early_parse_wdt(char *p)
144{
145 if (p && strncmp(p, "0", 1) != 0)
146 booke_wdt_enabled = 1;
147
148 return 0;
149}
150early_param("wdt", early_parse_wdt);
151
152int __init early_parse_wdt_period (char *p)
153{
154 if (p)
155 booke_wdt_period = simple_strtoul(p, NULL, 0);
156
157 return 0;
158}
159early_param("wdt_period", early_parse_wdt_period);
160#endif /* CONFIG_BOOKE_WDT */
161
162/* Checks "l2cr=xxxx" command-line option */
163int __init ppc_setup_l2cr(char *str)
164{
165 if (cpu_has_feature(CPU_FTR_L2CR)) {
166 unsigned long val = simple_strtoul(str, NULL, 0);
167 printk(KERN_INFO "l2cr set to %lx\n", val);
168 _set_L2CR(0); /* force invalidate by disable cache */
169 _set_L2CR(val); /* and enable it */
170 }
171 return 1;
172}
173__setup("l2cr=", ppc_setup_l2cr);
174
175#ifdef CONFIG_GENERIC_NVRAM
176
177/* Generic nvram hooks used by drivers/char/gen_nvram.c */
178unsigned char nvram_read_byte(int addr)
179{
180 if (ppc_md.nvram_read_val)
181 return ppc_md.nvram_read_val(addr);
182 return 0xff;
183}
184EXPORT_SYMBOL(nvram_read_byte);
185
186void nvram_write_byte(unsigned char val, int addr)
187{
188 if (ppc_md.nvram_write_val)
189 ppc_md.nvram_write_val(addr, val);
190}
191EXPORT_SYMBOL(nvram_write_byte);
192
193void nvram_sync(void)
194{
195 if (ppc_md.nvram_sync)
196 ppc_md.nvram_sync();
197}
198EXPORT_SYMBOL(nvram_sync);
199
200#endif /* CONFIG_NVRAM */
201
202static struct cpu cpu_devices[NR_CPUS];
203
204int __init ppc_init(void)
205{
206 int i;
207
208 /* clear the progress line */
209 if ( ppc_md.progress ) ppc_md.progress(" ", 0xffff);
210
211 /* register CPU devices */
KAMEZAWA Hiroyuki0e551952006-03-28 14:50:51 -0800212 for_each_possible_cpu(i)
KAMEZAWA Hiroyuki76b67ed2006-06-27 02:53:41 -0700213 register_cpu(&cpu_devices[i], i);
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000214
215 /* call platform init */
216 if (ppc_md.init != NULL) {
217 ppc_md.init();
218 }
219 return 0;
220}
221
222arch_initcall(ppc_init);
223
224/* Warning, IO base is not yet inited */
225void __init setup_arch(char **cmdline_p)
226{
Michael Ellerman846f77b2006-05-17 18:00:45 +1000227 *cmdline_p = cmd_line;
228
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000229 /* so udelay does something sensible, assume <= 1000 bogomips */
230 loops_per_jiffy = 500000000 / HZ;
231
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000232 unflatten_device_tree();
David Woodhousea82765b2005-11-02 22:34:20 +0000233 check_for_initrd();
Benjamin Herrenschmidt463ce0e2005-11-23 17:56:06 +1100234
235 if (ppc_md.init_early)
236 ppc_md.init_early();
237
Benjamin Herrenschmidt463ce0e2005-11-23 17:56:06 +1100238 find_legacy_serial_ports();
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000239
Paul Mackerras5ad57072005-11-05 10:33:55 +1100240 smp_setup_cpu_maps();
241
Benjamin Herrenschmidt51d30822005-11-23 17:57:25 +1100242 /* Register early console */
243 register_early_udbg_console();
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000244
Michael Ellerman476792832006-10-03 14:12:08 +1000245 xmon_setup();
246
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000247#if defined(CONFIG_KGDB)
248 if (ppc_md.kgdb_map_scc)
249 ppc_md.kgdb_map_scc();
250 set_debug_traps();
251 if (strstr(cmd_line, "gdb")) {
252 if (ppc_md.progress)
253 ppc_md.progress("setup_arch: kgdb breakpoint", 0x4000);
254 printk("kgdb breakpoint activated\n");
255 breakpoint();
256 }
257#endif
258
259 /*
260 * Set cache line size based on type of cpu as a default.
261 * Systems with OF can look in the properties on the cpu node(s)
262 * for a possibly more accurate value.
263 */
264 if (cpu_has_feature(CPU_FTR_SPLIT_ID_CACHE)) {
265 dcache_bsize = cur_cpu_spec->dcache_bsize;
266 icache_bsize = cur_cpu_spec->icache_bsize;
267 ucache_bsize = 0;
268 } else
269 ucache_bsize = dcache_bsize = icache_bsize
270 = cur_cpu_spec->dcache_bsize;
271
272 /* reboot on panic */
273 panic_timeout = 180;
274
Kumar Gala7e990262006-05-05 00:02:08 -0500275 if (ppc_md.panic)
276 setup_panic();
277
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000278 init_mm.start_code = PAGE_OFFSET;
279 init_mm.end_code = (unsigned long) _etext;
280 init_mm.end_data = (unsigned long) _edata;
Paul Mackerras49b09852005-11-10 15:53:40 +1100281 init_mm.brk = klimit;
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000282
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000283 /* set up the bootmem stuff with available memory */
284 do_init_bootmem();
285 if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
286
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000287#ifdef CONFIG_DUMMY_CONSOLE
288 conswitchp = &dummy_con;
289#endif
290
291 ppc_md.setup_arch();
292 if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
293
294 paging_init();
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000295}