blob: dcc6f159fd945070050ece10f77f64df90b70edb [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * Modified by Cort Dougan (cort@cs.nmt.edu)
10 * and Paul Mackerras (paulus@samba.org)
11 */
12
13/*
14 * This file handles the architecture-dependent parts of hardware exceptions
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
19#include <linux/kernel.h>
20#include <linux/mm.h>
21#include <linux/stddef.h>
22#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100023#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024#include <linux/slab.h>
25#include <linux/user.h>
26#include <linux/a.out.h>
27#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100028#include <linux/init.h>
29#include <linux/module.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100030#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/delay.h>
32#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110033#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070034#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080035#include <linux/bug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100036
Paul Mackerras86417782005-10-10 22:37:57 +100037#include <asm/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100038#include <asm/pgtable.h>
39#include <asm/uaccess.h>
40#include <asm/system.h>
41#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100042#include <asm/machdep.h>
43#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100044#include <asm/pmc.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100045#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +100046#include <asm/reg.h>
Paul Mackerras86417782005-10-10 22:37:57 +100047#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100048#ifdef CONFIG_PMAC_BACKLIGHT
49#include <asm/backlight.h>
50#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100051#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100052#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100053#include <asm/processor.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100054#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070055#include <asm/kexec.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100056
Paul Mackerras14cf11a2005-09-26 16:04:21 +100057#ifdef CONFIG_DEBUGGER
58int (*__debugger)(struct pt_regs *regs);
59int (*__debugger_ipi)(struct pt_regs *regs);
60int (*__debugger_bpt)(struct pt_regs *regs);
61int (*__debugger_sstep)(struct pt_regs *regs);
62int (*__debugger_iabr_match)(struct pt_regs *regs);
63int (*__debugger_dabr_match)(struct pt_regs *regs);
64int (*__debugger_fault_handler)(struct pt_regs *regs);
65
66EXPORT_SYMBOL(__debugger);
67EXPORT_SYMBOL(__debugger_ipi);
68EXPORT_SYMBOL(__debugger_bpt);
69EXPORT_SYMBOL(__debugger_sstep);
70EXPORT_SYMBOL(__debugger_iabr_match);
71EXPORT_SYMBOL(__debugger_dabr_match);
72EXPORT_SYMBOL(__debugger_fault_handler);
73#endif
74
Alan Sterne041c682006-03-27 01:16:30 -080075ATOMIC_NOTIFIER_HEAD(powerpc_die_chain);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100076
77int register_die_notifier(struct notifier_block *nb)
78{
Alan Sterne041c682006-03-27 01:16:30 -080079 return atomic_notifier_chain_register(&powerpc_die_chain, nb);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100080}
Alan Sterne041c682006-03-27 01:16:30 -080081EXPORT_SYMBOL(register_die_notifier);
82
83int unregister_die_notifier(struct notifier_block *nb)
84{
85 return atomic_notifier_chain_unregister(&powerpc_die_chain, nb);
86}
87EXPORT_SYMBOL(unregister_die_notifier);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100088
89/*
90 * Trap & Exception support
91 */
92
93static DEFINE_SPINLOCK(die_lock);
94
95int die(const char *str, struct pt_regs *regs, long err)
96{
David Wilderc0ce7d02006-06-23 15:29:34 -070097 static int die_counter;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100098
99 if (debugger(regs))
100 return 1;
101
102 console_verbose();
103 spin_lock_irq(&die_lock);
104 bust_spinlocks(1);
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000105#ifdef CONFIG_PMAC_BACKLIGHT
Michael Hanselmann5474c122006-06-25 05:47:08 -0700106 mutex_lock(&pmac_backlight_mutex);
107 if (machine_is(powermac) && pmac_backlight) {
108 struct backlight_properties *props;
109
110 down(&pmac_backlight->sem);
111 props = pmac_backlight->props;
112 props->brightness = props->max_brightness;
113 props->power = FB_BLANK_UNBLANK;
114 props->update_status(pmac_backlight);
115 up(&pmac_backlight->sem);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000116 }
Michael Hanselmann5474c122006-06-25 05:47:08 -0700117 mutex_unlock(&pmac_backlight_mutex);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000118#endif
119 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
120#ifdef CONFIG_PREEMPT
121 printk("PREEMPT ");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000122#endif
123#ifdef CONFIG_SMP
124 printk("SMP NR_CPUS=%d ", NR_CPUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000125#endif
126#ifdef CONFIG_DEBUG_PAGEALLOC
127 printk("DEBUG_PAGEALLOC ");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000128#endif
129#ifdef CONFIG_NUMA
130 printk("NUMA ");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000131#endif
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +1100132 printk("%s\n", ppc_md.name ? "" : ppc_md.name);
133
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000134 print_modules();
135 show_regs(regs);
136 bust_spinlocks(0);
137 spin_unlock_irq(&die_lock);
David Wilderc0ce7d02006-06-23 15:29:34 -0700138
139 if (kexec_should_crash(current) ||
140 kexec_sr_activated(smp_processor_id()))
141 crash_kexec(regs);
142 crash_kexec_secondary(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000143
144 if (in_interrupt())
145 panic("Fatal exception in interrupt");
146
Hormscea6a4b2006-07-30 03:03:34 -0700147 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700148 panic("Fatal exception");
Hormscea6a4b2006-07-30 03:03:34 -0700149
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150 do_exit(err);
151
152 return 0;
153}
154
155void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
156{
157 siginfo_t info;
158
159 if (!user_mode(regs)) {
160 if (die("Exception in kernel mode", regs, signr))
161 return;
162 }
163
164 memset(&info, 0, sizeof(info));
165 info.si_signo = signr;
166 info.si_code = code;
167 info.si_addr = (void __user *) addr;
168 force_sig_info(signr, &info, current);
169
170 /*
171 * Init gets no signals that it doesn't have a handler for.
172 * That's all very well, but if it has caused a synchronous
173 * exception and we ignore the resulting signal, it will just
174 * generate the same exception over and over again and we get
175 * nowhere. Better to kill it and let the kernel panic.
176 */
Akinobu Mita60bccbe2006-12-19 17:35:49 +0900177 if (is_init(current)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000178 __sighandler_t handler;
179
180 spin_lock_irq(&current->sighand->siglock);
181 handler = current->sighand->action[signr-1].sa.sa_handler;
182 spin_unlock_irq(&current->sighand->siglock);
183 if (handler == SIG_DFL) {
184 /* init has generated a synchronous exception
185 and it doesn't have a handler for the signal */
186 printk(KERN_CRIT "init has generated signal %d "
187 "but has no handler for it\n", signr);
188 do_exit(signr);
189 }
190 }
191}
192
193#ifdef CONFIG_PPC64
194void system_reset_exception(struct pt_regs *regs)
195{
196 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000197 if (ppc_md.system_reset_exception) {
198 if (ppc_md.system_reset_exception(regs))
199 return;
200 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201
David Wilderc0ce7d02006-06-23 15:29:34 -0700202#ifdef CONFIG_KEXEC
203 cpu_set(smp_processor_id(), cpus_in_sr);
204#endif
205
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000206 die("System Reset", regs, SIGABRT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000207
David Wildereac83922006-06-29 15:17:30 -0700208 /*
209 * Some CPUs when released from the debugger will execute this path.
210 * These CPUs entered the debugger via a soft-reset. If the CPU was
211 * hung before entering the debugger it will return to the hung
212 * state when exiting this function. This causes a problem in
213 * kdump since the hung CPU(s) will not respond to the IPI sent
214 * from kdump. To prevent the problem we call crash_kexec_secondary()
215 * here. If a kdump had not been initiated or we exit the debugger
216 * with the "exit and recover" command (x) crash_kexec_secondary()
217 * will return after 5ms and the CPU returns to its previous state.
218 */
219 crash_kexec_secondary(regs);
220
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000221 /* Must die if the interrupt is not recoverable */
222 if (!(regs->msr & MSR_RI))
223 panic("Unrecoverable System Reset");
224
225 /* What should we do here? We could issue a shutdown or hard reset. */
226}
227#endif
228
229/*
230 * I/O accesses can cause machine checks on powermacs.
231 * Check if the NIP corresponds to the address of a sync
232 * instruction for which there is an entry in the exception
233 * table.
234 * Note that the 601 only takes a machine check on TEA
235 * (transfer error ack) signal assertion, and does not
236 * set any of the top 16 bits of SRR1.
237 * -- paulus.
238 */
239static inline int check_io_access(struct pt_regs *regs)
240{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100241#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000242 unsigned long msr = regs->msr;
243 const struct exception_table_entry *entry;
244 unsigned int *nip = (unsigned int *)regs->nip;
245
246 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
247 && (entry = search_exception_tables(regs->nip)) != NULL) {
248 /*
249 * Check that it's a sync instruction, or somewhere
250 * in the twi; isync; nop sequence that inb/inw/inl uses.
251 * As the address is in the exception table
252 * we should be able to read the instr there.
253 * For the debug message, we look at the preceding
254 * load or store.
255 */
256 if (*nip == 0x60000000) /* nop */
257 nip -= 2;
258 else if (*nip == 0x4c00012c) /* isync */
259 --nip;
260 if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
261 /* sync or twi */
262 unsigned int rb;
263
264 --nip;
265 rb = (*nip >> 11) & 0x1f;
266 printk(KERN_DEBUG "%s bad port %lx at %p\n",
267 (*nip & 0x100)? "OUT to": "IN from",
268 regs->gpr[rb] - _IO_BASE, nip);
269 regs->msr |= MSR_RI;
270 regs->nip = entry->fixup;
271 return 1;
272 }
273 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100274#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000275 return 0;
276}
277
278#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
279/* On 4xx, the reason for the machine check or program exception
280 is in the ESR. */
281#define get_reason(regs) ((regs)->dsisr)
282#ifndef CONFIG_FSL_BOOKE
283#define get_mc_reason(regs) ((regs)->dsisr)
284#else
285#define get_mc_reason(regs) (mfspr(SPRN_MCSR))
286#endif
287#define REASON_FP ESR_FP
288#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
289#define REASON_PRIVILEGED ESR_PPR
290#define REASON_TRAP ESR_PTR
291
292/* single-step stuff */
293#define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC)
294#define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC)
295
296#else
297/* On non-4xx, the reason for the machine check or program
298 exception is in the MSR. */
299#define get_reason(regs) ((regs)->msr)
300#define get_mc_reason(regs) ((regs)->msr)
301#define REASON_FP 0x100000
302#define REASON_ILLEGAL 0x80000
303#define REASON_PRIVILEGED 0x40000
304#define REASON_TRAP 0x20000
305
306#define single_stepping(regs) ((regs)->msr & MSR_SE)
307#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
308#endif
309
310/*
311 * This is "fall-back" implementation for configurations
312 * which don't provide platform-specific machine check info
313 */
314void __attribute__ ((weak))
315platform_machine_check(struct pt_regs *regs)
316{
317}
318
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000319void machine_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000320{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000321 int recover = 0;
Kumar Gala1a6a4ff2006-03-30 21:11:15 -0600322 unsigned long reason = get_mc_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000323
324 /* See if any machine dependent calls */
325 if (ppc_md.machine_check_exception)
326 recover = ppc_md.machine_check_exception(regs);
327
328 if (recover)
329 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000330
331 if (user_mode(regs)) {
332 regs->msr |= MSR_RI;
333 _exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
334 return;
335 }
336
337#if defined(CONFIG_8xx) && defined(CONFIG_PCI)
338 /* the qspan pci read routines can cause machine checks -- Cort */
339 bad_page_fault(regs, regs->dar, SIGBUS);
340 return;
341#endif
342
343 if (debugger_fault_handler(regs)) {
344 regs->msr |= MSR_RI;
345 return;
346 }
347
348 if (check_io_access(regs))
349 return;
350
351#if defined(CONFIG_4xx) && !defined(CONFIG_440A)
352 if (reason & ESR_IMCP) {
353 printk("Instruction");
354 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
355 } else
356 printk("Data");
357 printk(" machine check in kernel mode.\n");
358#elif defined(CONFIG_440A)
359 printk("Machine check in kernel mode.\n");
360 if (reason & ESR_IMCP){
361 printk("Instruction Synchronous Machine Check exception\n");
362 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
363 }
364 else {
365 u32 mcsr = mfspr(SPRN_MCSR);
366 if (mcsr & MCSR_IB)
367 printk("Instruction Read PLB Error\n");
368 if (mcsr & MCSR_DRB)
369 printk("Data Read PLB Error\n");
370 if (mcsr & MCSR_DWB)
371 printk("Data Write PLB Error\n");
372 if (mcsr & MCSR_TLBP)
373 printk("TLB Parity Error\n");
374 if (mcsr & MCSR_ICP){
375 flush_instruction_cache();
376 printk("I-Cache Parity Error\n");
377 }
378 if (mcsr & MCSR_DCSP)
379 printk("D-Cache Search Parity Error\n");
380 if (mcsr & MCSR_DCFP)
381 printk("D-Cache Flush Parity Error\n");
382 if (mcsr & MCSR_IMPE)
383 printk("Machine Check exception is imprecise\n");
384
385 /* Clear MCSR */
386 mtspr(SPRN_MCSR, mcsr);
387 }
388#elif defined (CONFIG_E500)
389 printk("Machine check in kernel mode.\n");
390 printk("Caused by (from MCSR=%lx): ", reason);
391
392 if (reason & MCSR_MCP)
393 printk("Machine Check Signal\n");
394 if (reason & MCSR_ICPERR)
395 printk("Instruction Cache Parity Error\n");
396 if (reason & MCSR_DCP_PERR)
397 printk("Data Cache Push Parity Error\n");
398 if (reason & MCSR_DCPERR)
399 printk("Data Cache Parity Error\n");
400 if (reason & MCSR_GL_CI)
401 printk("Guarded Load or Cache-Inhibited stwcx.\n");
402 if (reason & MCSR_BUS_IAERR)
403 printk("Bus - Instruction Address Error\n");
404 if (reason & MCSR_BUS_RAERR)
405 printk("Bus - Read Address Error\n");
406 if (reason & MCSR_BUS_WAERR)
407 printk("Bus - Write Address Error\n");
408 if (reason & MCSR_BUS_IBERR)
409 printk("Bus - Instruction Data Error\n");
410 if (reason & MCSR_BUS_RBERR)
411 printk("Bus - Read Data Bus Error\n");
412 if (reason & MCSR_BUS_WBERR)
413 printk("Bus - Read Data Bus Error\n");
414 if (reason & MCSR_BUS_IPERR)
415 printk("Bus - Instruction Parity Error\n");
416 if (reason & MCSR_BUS_RPERR)
417 printk("Bus - Read Parity Error\n");
418#elif defined (CONFIG_E200)
419 printk("Machine check in kernel mode.\n");
420 printk("Caused by (from MCSR=%lx): ", reason);
421
422 if (reason & MCSR_MCP)
423 printk("Machine Check Signal\n");
424 if (reason & MCSR_CP_PERR)
425 printk("Cache Push Parity Error\n");
426 if (reason & MCSR_CPERR)
427 printk("Cache Parity Error\n");
428 if (reason & MCSR_EXCP_ERR)
429 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
430 if (reason & MCSR_BUS_IRERR)
431 printk("Bus - Read Bus Error on instruction fetch\n");
432 if (reason & MCSR_BUS_DRERR)
433 printk("Bus - Read Bus Error on data load\n");
434 if (reason & MCSR_BUS_WRERR)
435 printk("Bus - Write Bus Error on buffered store or cache line push\n");
436#else /* !CONFIG_4xx && !CONFIG_E500 && !CONFIG_E200 */
437 printk("Machine check in kernel mode.\n");
438 printk("Caused by (from SRR1=%lx): ", reason);
439 switch (reason & 0x601F0000) {
440 case 0x80000:
441 printk("Machine check signal\n");
442 break;
443 case 0: /* for 601 */
444 case 0x40000:
445 case 0x140000: /* 7450 MSS error and TEA */
446 printk("Transfer error ack signal\n");
447 break;
448 case 0x20000:
449 printk("Data parity error signal\n");
450 break;
451 case 0x10000:
452 printk("Address parity error signal\n");
453 break;
454 case 0x20000000:
455 printk("L1 Data Cache error\n");
456 break;
457 case 0x40000000:
458 printk("L1 Instruction Cache error\n");
459 break;
460 case 0x00100000:
461 printk("L2 data cache parity error\n");
462 break;
463 default:
464 printk("Unknown values in msr\n");
465 }
466#endif /* CONFIG_4xx */
467
468 /*
469 * Optional platform-provided routine to print out
470 * additional info, e.g. bus error registers.
471 */
472 platform_machine_check(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000473
474 if (debugger_fault_handler(regs))
475 return;
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000476 die("Machine check", regs, SIGBUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000477
478 /* Must die if the interrupt is not recoverable */
479 if (!(regs->msr & MSR_RI))
480 panic("Unrecoverable Machine check");
481}
482
483void SMIException(struct pt_regs *regs)
484{
485 die("System Management Interrupt", regs, SIGABRT);
486}
487
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000488void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000489{
490 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
491 regs->nip, regs->msr, regs->trap);
492
493 _exception(SIGTRAP, regs, 0, 0);
494}
495
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000496void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000497{
498 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
499 5, SIGTRAP) == NOTIFY_STOP)
500 return;
501 if (debugger_iabr_match(regs))
502 return;
503 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
504}
505
506void RunModeException(struct pt_regs *regs)
507{
508 _exception(SIGTRAP, regs, 0, 0);
509}
510
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000511void __kprobes single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000512{
513 regs->msr &= ~(MSR_SE | MSR_BE); /* Turn off 'trace' bits */
514
515 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
516 5, SIGTRAP) == NOTIFY_STOP)
517 return;
518 if (debugger_sstep(regs))
519 return;
520
521 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
522}
523
524/*
525 * After we have successfully emulated an instruction, we have to
526 * check if the instruction was being single-stepped, and if so,
527 * pretend we got a single-step exception. This was pointed out
528 * by Kumar Gala. -- paulus
529 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000530static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000531{
532 if (single_stepping(regs)) {
533 clear_single_step(regs);
534 _exception(SIGTRAP, regs, TRAP_TRACE, 0);
535 }
536}
537
Kumar Gala5fad2932007-02-07 01:47:59 -0600538static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000539{
Kumar Gala5fad2932007-02-07 01:47:59 -0600540 int ret = 0;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000541
542 /* Invalid operation */
543 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600544 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000545
546 /* Overflow */
547 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600548 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000549
550 /* Underflow */
551 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600552 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000553
554 /* Divide by zero */
555 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600556 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000557
558 /* Inexact result */
559 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600560 ret = FPE_FLTRES;
561
562 return ret;
563}
564
565static void parse_fpe(struct pt_regs *regs)
566{
567 int code = 0;
568
569 flush_fp_to_thread(current);
570
571 code = __parse_fpscr(current->thread.fpscr.val);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000572
573 _exception(SIGFPE, regs, code, regs->nip);
574}
575
576/*
577 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000578 * provide the PVR to user applications using the mfspr rd, PVR.
579 * Return non-zero if we can't emulate, or -EFAULT if the associated
580 * memory access caused an access fault. Return zero on success.
581 *
582 * There are a couple of ways to do this, either "decode" the instruction
583 * or directly match lots of bits. In this case, matching lots of
584 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +1000585 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000586 */
587#define INST_MFSPR_PVR 0x7c1f42a6
588#define INST_MFSPR_PVR_MASK 0xfc1fffff
589
590#define INST_DCBA 0x7c0005ec
Paul Mackerras87589f02006-08-23 16:58:39 +1000591#define INST_DCBA_MASK 0xfc0007fe
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000592
593#define INST_MCRXR 0x7c000400
Paul Mackerras87589f02006-08-23 16:58:39 +1000594#define INST_MCRXR_MASK 0xfc0007fe
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000595
596#define INST_STRING 0x7c00042a
Paul Mackerras87589f02006-08-23 16:58:39 +1000597#define INST_STRING_MASK 0xfc0007fe
598#define INST_STRING_GEN_MASK 0xfc00067e
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000599#define INST_LSWI 0x7c0004aa
600#define INST_LSWX 0x7c00042a
601#define INST_STSWI 0x7c0005aa
602#define INST_STSWX 0x7c00052a
603
Will Schmidtc3412dc2006-08-30 13:11:38 -0500604#define INST_POPCNTB 0x7c0000f4
605#define INST_POPCNTB_MASK 0xfc0007fe
606
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000607static int emulate_string_inst(struct pt_regs *regs, u32 instword)
608{
609 u8 rT = (instword >> 21) & 0x1f;
610 u8 rA = (instword >> 16) & 0x1f;
611 u8 NB_RB = (instword >> 11) & 0x1f;
612 u32 num_bytes;
613 unsigned long EA;
614 int pos = 0;
615
616 /* Early out if we are an invalid form of lswx */
617 if ((instword & INST_STRING_MASK) == INST_LSWX)
618 if ((rT == rA) || (rT == NB_RB))
619 return -EINVAL;
620
621 EA = (rA == 0) ? 0 : regs->gpr[rA];
622
623 switch (instword & INST_STRING_MASK) {
624 case INST_LSWX:
625 case INST_STSWX:
626 EA += NB_RB;
627 num_bytes = regs->xer & 0x7f;
628 break;
629 case INST_LSWI:
630 case INST_STSWI:
631 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
632 break;
633 default:
634 return -EINVAL;
635 }
636
637 while (num_bytes != 0)
638 {
639 u8 val;
640 u32 shift = 8 * (3 - (pos & 0x3));
641
642 switch ((instword & INST_STRING_MASK)) {
643 case INST_LSWX:
644 case INST_LSWI:
645 if (get_user(val, (u8 __user *)EA))
646 return -EFAULT;
647 /* first time updating this reg,
648 * zero it out */
649 if (pos == 0)
650 regs->gpr[rT] = 0;
651 regs->gpr[rT] |= val << shift;
652 break;
653 case INST_STSWI:
654 case INST_STSWX:
655 val = regs->gpr[rT] >> shift;
656 if (put_user(val, (u8 __user *)EA))
657 return -EFAULT;
658 break;
659 }
660 /* move EA to next address */
661 EA += 1;
662 num_bytes--;
663
664 /* manage our position within the register */
665 if (++pos == 4) {
666 pos = 0;
667 if (++rT == 32)
668 rT = 0;
669 }
670 }
671
672 return 0;
673}
674
Will Schmidtc3412dc2006-08-30 13:11:38 -0500675static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
676{
677 u32 ra,rs;
678 unsigned long tmp;
679
680 ra = (instword >> 16) & 0x1f;
681 rs = (instword >> 21) & 0x1f;
682
683 tmp = regs->gpr[rs];
684 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
685 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
686 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
687 regs->gpr[ra] = tmp;
688
689 return 0;
690}
691
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000692static int emulate_instruction(struct pt_regs *regs)
693{
694 u32 instword;
695 u32 rd;
696
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000697 if (!user_mode(regs) || (regs->msr & MSR_LE))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000698 return -EINVAL;
699 CHECK_FULL_REGS(regs);
700
701 if (get_user(instword, (u32 __user *)(regs->nip)))
702 return -EFAULT;
703
704 /* Emulate the mfspr rD, PVR. */
705 if ((instword & INST_MFSPR_PVR_MASK) == INST_MFSPR_PVR) {
706 rd = (instword >> 21) & 0x1f;
707 regs->gpr[rd] = mfspr(SPRN_PVR);
708 return 0;
709 }
710
711 /* Emulating the dcba insn is just a no-op. */
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000712 if ((instword & INST_DCBA_MASK) == INST_DCBA)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000713 return 0;
714
715 /* Emulate the mcrxr insn. */
716 if ((instword & INST_MCRXR_MASK) == INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +1000717 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000718 unsigned long msk = 0xf0000000UL >> shift;
719
720 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
721 regs->xer &= ~0xf0000000UL;
722 return 0;
723 }
724
725 /* Emulate load/store string insn. */
726 if ((instword & INST_STRING_GEN_MASK) == INST_STRING)
727 return emulate_string_inst(regs, instword);
728
Will Schmidtc3412dc2006-08-30 13:11:38 -0500729 /* Emulate the popcntb (Population Count Bytes) instruction. */
730 if ((instword & INST_POPCNTB_MASK) == INST_POPCNTB) {
731 return emulate_popcntb_inst(regs, instword);
732 }
733
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000734 return -EINVAL;
735}
736
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -0800737int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000738{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -0800739 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000740}
741
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000742void __kprobes program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000743{
744 unsigned int reason = get_reason(regs);
745 extern int do_mathemu(struct pt_regs *regs);
746
Kim Phillipsaa42c692006-12-08 02:43:30 -0600747 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -0600748 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000749
750 if (reason & REASON_FP) {
751 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000752 parse_fpe(regs);
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000753 return;
754 }
755 if (reason & REASON_TRAP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000756 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000757 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
758 == NOTIFY_STOP)
759 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000760 if (debugger_bpt(regs))
761 return;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -0800762
763 if (!(regs->msr & MSR_PR) && /* not user-mode */
764 report_bug(regs->nip) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000765 regs->nip += 4;
766 return;
767 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000768 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
769 return;
770 }
771
Paul Mackerrascd8a5672006-03-03 17:11:40 +1100772 local_irq_enable();
773
Kumar Gala04903a32007-02-07 01:13:32 -0600774#ifdef CONFIG_MATH_EMULATION
775 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
776 * but there seems to be a hardware bug on the 405GP (RevD)
777 * that means ESR is sometimes set incorrectly - either to
778 * ESR_DST (!?) or 0. In the process of chasing this with the
779 * hardware people - not sure if it can happen on any illegal
780 * instruction or only on FP instructions, whether there is a
781 * pattern to occurences etc. -dgibson 31/Mar/2003 */
Kumar Gala5fad2932007-02-07 01:47:59 -0600782 switch (do_mathemu(regs)) {
783 case 0:
Kumar Gala04903a32007-02-07 01:13:32 -0600784 emulate_single_step(regs);
785 return;
Kumar Gala5fad2932007-02-07 01:47:59 -0600786 case 1: {
787 int code = 0;
788 code = __parse_fpscr(current->thread.fpscr.val);
789 _exception(SIGFPE, regs, code, regs->nip);
790 return;
791 }
792 case -EFAULT:
793 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
794 return;
Kumar Gala04903a32007-02-07 01:13:32 -0600795 }
Kumar Gala5fad2932007-02-07 01:47:59 -0600796 /* fall through on any other errors */
Kumar Gala04903a32007-02-07 01:13:32 -0600797#endif /* CONFIG_MATH_EMULATION */
798
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000799 /* Try to emulate it if we should. */
800 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000801 switch (emulate_instruction(regs)) {
802 case 0:
803 regs->nip += 4;
804 emulate_single_step(regs);
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000805 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000806 case -EFAULT:
807 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000808 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000809 }
810 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000811
812 if (reason & REASON_PRIVILEGED)
813 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
814 else
815 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000816}
817
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000818void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000819{
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +1100820 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000821
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000822 /* we don't implement logging of alignment exceptions */
823 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
824 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000825
826 if (fixed == 1) {
827 regs->nip += 4; /* skip over emulated instruction */
828 emulate_single_step(regs);
829 return;
830 }
831
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000832 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000833 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +1100834 sig = SIGSEGV;
835 code = SEGV_ACCERR;
836 } else {
837 sig = SIGBUS;
838 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000839 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +1100840 if (user_mode(regs))
841 _exception(sig, regs, code, regs->dar);
842 else
843 bad_page_fault(regs, regs->dar, sig);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000844}
845
846void StackOverflow(struct pt_regs *regs)
847{
848 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
849 current, regs->gpr[1]);
850 debugger(regs);
851 show_regs(regs);
852 panic("kernel stack overflow");
853}
854
855void nonrecoverable_exception(struct pt_regs *regs)
856{
857 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
858 regs->nip, regs->msr);
859 debugger(regs);
860 die("nonrecoverable exception", regs, SIGKILL);
861}
862
863void trace_syscall(struct pt_regs *regs)
864{
865 printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n",
866 current, current->pid, regs->nip, regs->link, regs->gpr[0],
867 regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
868}
869
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000870void kernel_fp_unavailable_exception(struct pt_regs *regs)
871{
872 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
873 "%lx at %lx\n", regs->trap, regs->nip);
874 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
875}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000876
877void altivec_unavailable_exception(struct pt_regs *regs)
878{
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000879 if (user_mode(regs)) {
880 /* A user program has executed an altivec instruction,
881 but this kernel doesn't support altivec. */
882 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
883 return;
884 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +1000885
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000886 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
887 "%lx at %lx\n", regs->trap, regs->nip);
888 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000889}
890
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000891void performance_monitor_exception(struct pt_regs *regs)
892{
893 perf_irq(regs);
894}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000895
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000896#ifdef CONFIG_8xx
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000897void SoftwareEmulation(struct pt_regs *regs)
898{
899 extern int do_mathemu(struct pt_regs *);
900 extern int Soft_emulate_8xx(struct pt_regs *);
901 int errcode;
902
903 CHECK_FULL_REGS(regs);
904
905 if (!user_mode(regs)) {
906 debugger(regs);
907 die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
908 }
909
910#ifdef CONFIG_MATH_EMULATION
911 errcode = do_mathemu(regs);
Kumar Gala5fad2932007-02-07 01:47:59 -0600912
913 switch (errcode) {
914 case 0:
915 emulate_single_step(regs);
916 return;
917 case 1: {
918 int code = 0;
919 code = __parse_fpscr(current->thread.fpscr.val);
920 _exception(SIGFPE, regs, code, regs->nip);
921 return;
922 }
923 case -EFAULT:
924 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
925 return;
926 default:
927 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
928 return;
929 }
930
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000931#else
932 errcode = Soft_emulate_8xx(regs);
Kumar Gala5fad2932007-02-07 01:47:59 -0600933 switch (errcode) {
934 case 0:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000935 emulate_single_step(regs);
Kumar Gala5fad2932007-02-07 01:47:59 -0600936 return;
937 case 1:
938 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
939 return;
940 case -EFAULT:
941 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
942 return;
943 }
944#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000945}
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000946#endif /* CONFIG_8xx */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000947
948#if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
949
950void DebugException(struct pt_regs *regs, unsigned long debug_status)
951{
952 if (debug_status & DBSR_IC) { /* instruction completion */
953 regs->msr &= ~MSR_DE;
954 if (user_mode(regs)) {
955 current->thread.dbcr0 &= ~DBCR0_IC;
956 } else {
957 /* Disable instruction completion */
958 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
959 /* Clear the instruction completion event */
960 mtspr(SPRN_DBSR, DBSR_IC);
961 if (debugger_sstep(regs))
962 return;
963 }
964 _exception(SIGTRAP, regs, TRAP_TRACE, 0);
965 }
966}
967#endif /* CONFIG_4xx || CONFIG_BOOKE */
968
969#if !defined(CONFIG_TAU_INT)
970void TAUException(struct pt_regs *regs)
971{
972 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
973 regs->nip, regs->msr, regs->trap, print_tainted());
974}
975#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000976
977#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000978void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000979{
980 int err;
981
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000982 if (!user_mode(regs)) {
983 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
984 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000985 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000986 }
987
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000988 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000989
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000990 err = emulate_altivec(regs);
991 if (err == 0) {
992 regs->nip += 4; /* skip emulated instruction */
993 emulate_single_step(regs);
994 return;
995 }
996
997 if (err == -EFAULT) {
998 /* got an error reading the instruction */
999 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1000 } else {
1001 /* didn't recognize the instruction */
1002 /* XXX quick hack for now: set the non-Java bit in the VSCR */
1003 if (printk_ratelimit())
1004 printk(KERN_ERR "Unrecognized altivec instruction "
1005 "in %s at %lx\n", current->comm, regs->nip);
1006 current->thread.vscr.u[3] |= 0x10000;
1007 }
1008}
1009#endif /* CONFIG_ALTIVEC */
1010
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001011#ifdef CONFIG_FSL_BOOKE
1012void CacheLockingException(struct pt_regs *regs, unsigned long address,
1013 unsigned long error_code)
1014{
1015 /* We treat cache locking instructions from the user
1016 * as priv ops, in the future we could try to do
1017 * something smarter
1018 */
1019 if (error_code & (ESR_DLK|ESR_ILK))
1020 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1021 return;
1022}
1023#endif /* CONFIG_FSL_BOOKE */
1024
1025#ifdef CONFIG_SPE
1026void SPEFloatingPointException(struct pt_regs *regs)
1027{
1028 unsigned long spefscr;
1029 int fpexc_mode;
1030 int code = 0;
1031
1032 spefscr = current->thread.spefscr;
1033 fpexc_mode = current->thread.fpexc_mode;
1034
1035 /* Hardware does not neccessarily set sticky
1036 * underflow/overflow/invalid flags */
1037 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
1038 code = FPE_FLTOVF;
1039 spefscr |= SPEFSCR_FOVFS;
1040 }
1041 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
1042 code = FPE_FLTUND;
1043 spefscr |= SPEFSCR_FUNFS;
1044 }
1045 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
1046 code = FPE_FLTDIV;
1047 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
1048 code = FPE_FLTINV;
1049 spefscr |= SPEFSCR_FINVS;
1050 }
1051 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
1052 code = FPE_FLTRES;
1053
1054 current->thread.spefscr = spefscr;
1055
1056 _exception(SIGFPE, regs, code, regs->nip);
1057 return;
1058}
1059#endif
1060
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001061/*
1062 * We enter here if we get an unrecoverable exception, that is, one
1063 * that happened at a point where the RI (recoverable interrupt) bit
1064 * in the MSR is 0. This indicates that SRR0/1 are live, and that
1065 * we therefore lost state by taking this exception.
1066 */
1067void unrecoverable_exception(struct pt_regs *regs)
1068{
1069 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1070 regs->trap, regs->nip);
1071 die("Unrecoverable exception", regs, SIGABRT);
1072}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001073
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001074#ifdef CONFIG_BOOKE_WDT
1075/*
1076 * Default handler for a Watchdog exception,
1077 * spins until a reboot occurs
1078 */
1079void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
1080{
1081 /* Generic WatchdogHandler, implement your own */
1082 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
1083 return;
1084}
1085
1086void WatchdogException(struct pt_regs *regs)
1087{
1088 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
1089 WatchdogHandler(regs);
1090}
1091#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001092
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001093/*
1094 * We enter here if we discover during exception entry that we are
1095 * running in supervisor mode with a userspace value in the stack pointer.
1096 */
1097void kernel_bad_stack(struct pt_regs *regs)
1098{
1099 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1100 regs->gpr[1], regs->nip);
1101 die("Bad kernel stack pointer", regs, SIGABRT);
1102}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001103
1104void __init trap_init(void)
1105{
1106}