blob: b7b5414d9320d7289dad9b6142fa316ef9f2870e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/asm-arm/arch-ixp4xx/io.h
3 *
4 * Author: Deepak Saxena <dsaxena@plexity.net>
5 *
Deepak Saxena450008b2005-07-06 23:06:05 +01006 * Copyright (C) 2002-2005 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __ASM_ARM_ARCH_IO_H
14#define __ASM_ARM_ARCH_IO_H
15
16#include <asm/hardware.h>
17
18#define IO_SPACE_LIMIT 0xffff0000
19
20#define BIT(x) ((1)<<(x))
21
22
23extern int (*ixp4xx_pci_read)(u32 addr, u32 cmd, u32* data);
24extern int ixp4xx_pci_write(u32 addr, u32 cmd, u32 data);
25
26
27/*
28 * IXP4xx provides two methods of accessing PCI memory space:
29 *
30 * 1) A direct mapped window from 0x48000000 to 0x4bffffff (64MB).
31 * To access PCI via this space, we simply ioremap() the BAR
32 * into the kernel and we can use the standard read[bwl]/write[bwl]
33 * macros. This is the preffered method due to speed but it
34 * limits the system to just 64MB of PCI memory. This can be
35 * problamatic if using video cards and other memory-heavy
36 * targets.
37 *
38 * 2) If > 64MB of memory space is required, the IXP4xx can be configured
39 * to use indirect registers to access PCI (as we do below for I/O
40 * transactions). This allows for up to 128MB (0x48000000 to 0x4fffffff)
Adrian Bunkfd245f02006-06-30 18:23:39 +020041 * of memory on the bus. The disadvantage of this is that every
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 * PCI access requires three local register accesses plus a spinlock,
43 * but in some cases the performance hit is acceptable. In addition,
44 * you cannot mmap() PCI devices in this case.
45 *
46 */
47#ifndef CONFIG_IXP4XX_INDIRECT_PCI
48
49#define __mem_pci(a) (a)
50
51#else
52
53#include <linux/mm.h>
54
55/*
56 * In the case of using indirect PCI, we simply return the actual PCI
57 * address and our read/write implementation use that to drive the
58 * access registers. If something outside of PCI is ioremap'd, we
59 * fallback to the default.
60 */
61static inline void __iomem *
Russell King67a19012005-11-17 16:48:00 +000062__ixp4xx_ioremap(unsigned long addr, size_t size, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -070063{
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 if((addr < 0x48000000) || (addr > 0x4fffffff))
Russell King67a19012005-11-17 16:48:00 +000065 return __ioremap(addr, size, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67 return (void *)addr;
68}
69
70static inline void
71__ixp4xx_iounmap(void __iomem *addr)
72{
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 if ((u32)addr >= VMALLOC_START)
74 __iounmap(addr);
75}
76
Russell King67a19012005-11-17 16:48:00 +000077#define __arch_ioremap(a, s, f) __ixp4xx_ioremap(a, s, f)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define __arch_iounmap(a) __ixp4xx_iounmap(a)
79
John Bowlerbfca9452005-11-02 11:55:12 +000080#define writeb(v, p) __ixp4xx_writeb(v, p)
81#define writew(v, p) __ixp4xx_writew(v, p)
82#define writel(v, p) __ixp4xx_writel(v, p)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84#define writesb(p, v, l) __ixp4xx_writesb(p, v, l)
85#define writesw(p, v, l) __ixp4xx_writesw(p, v, l)
86#define writesl(p, v, l) __ixp4xx_writesl(p, v, l)
87
88#define readb(p) __ixp4xx_readb(p)
89#define readw(p) __ixp4xx_readw(p)
90#define readl(p) __ixp4xx_readl(p)
91
92#define readsb(p, v, l) __ixp4xx_readsb(p, v, l)
93#define readsw(p, v, l) __ixp4xx_readsw(p, v, l)
94#define readsl(p, v, l) __ixp4xx_readsl(p, v, l)
95
96static inline void
John Bowlerbfca9452005-11-02 11:55:12 +000097__ixp4xx_writeb(u8 value, volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098{
John Bowlerbfca9452005-11-02 11:55:12 +000099 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 u32 n, byte_enables, data;
101
102 if (addr >= VMALLOC_START) {
103 __raw_writeb(value, addr);
104 return;
105 }
106
107 n = addr % 4;
108 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
109 data = value << (8*n);
110 ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
111}
112
113static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000114__ixp4xx_writesb(volatile void __iomem *bus_addr, const u8 *vaddr, int count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115{
116 while (count--)
117 writeb(*vaddr++, bus_addr);
118}
119
120static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000121__ixp4xx_writew(u16 value, volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122{
John Bowlerbfca9452005-11-02 11:55:12 +0000123 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 u32 n, byte_enables, data;
125
126 if (addr >= VMALLOC_START) {
127 __raw_writew(value, addr);
128 return;
129 }
130
131 n = addr % 4;
132 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
133 data = value << (8*n);
134 ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
135}
136
137static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000138__ixp4xx_writesw(volatile void __iomem *bus_addr, const u16 *vaddr, int count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
140 while (count--)
141 writew(*vaddr++, bus_addr);
142}
143
144static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000145__ixp4xx_writel(u32 value, volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
John Bowlerbfca9452005-11-02 11:55:12 +0000147 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 if (addr >= VMALLOC_START) {
149 __raw_writel(value, addr);
150 return;
151 }
152
153 ixp4xx_pci_write(addr, NP_CMD_MEMWRITE, value);
154}
155
156static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000157__ixp4xx_writesl(volatile void __iomem *bus_addr, const u32 *vaddr, int count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158{
159 while (count--)
160 writel(*vaddr++, bus_addr);
161}
162
163static inline unsigned char
John Bowlerbfca9452005-11-02 11:55:12 +0000164__ixp4xx_readb(const volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
John Bowlerbfca9452005-11-02 11:55:12 +0000166 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 u32 n, byte_enables, data;
168
169 if (addr >= VMALLOC_START)
170 return __raw_readb(addr);
171
172 n = addr % 4;
173 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
174 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
175 return 0xff;
176
177 return data >> (8*n);
178}
179
180static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000181__ixp4xx_readsb(const volatile void __iomem *bus_addr, u8 *vaddr, u32 count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182{
183 while (count--)
184 *vaddr++ = readb(bus_addr);
185}
186
187static inline unsigned short
John Bowlerbfca9452005-11-02 11:55:12 +0000188__ixp4xx_readw(const volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
John Bowlerbfca9452005-11-02 11:55:12 +0000190 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 u32 n, byte_enables, data;
192
193 if (addr >= VMALLOC_START)
194 return __raw_readw(addr);
195
196 n = addr % 4;
197 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
198 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
199 return 0xffff;
200
201 return data>>(8*n);
202}
203
204static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000205__ixp4xx_readsw(const volatile void __iomem *bus_addr, u16 *vaddr, u32 count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206{
207 while (count--)
208 *vaddr++ = readw(bus_addr);
209}
210
211static inline unsigned long
John Bowlerbfca9452005-11-02 11:55:12 +0000212__ixp4xx_readl(const volatile void __iomem *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213{
John Bowlerbfca9452005-11-02 11:55:12 +0000214 u32 addr = (u32)p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 u32 data;
216
217 if (addr >= VMALLOC_START)
218 return __raw_readl(addr);
219
220 if (ixp4xx_pci_read(addr, NP_CMD_MEMREAD, &data))
221 return 0xffffffff;
222
223 return data;
224}
225
226static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000227__ixp4xx_readsl(const volatile void __iomem *bus_addr, u32 *vaddr, u32 count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228{
229 while (count--)
230 *vaddr++ = readl(bus_addr);
231}
232
233
234/*
235 * We can use the built-in functions b/c they end up calling writeb/readb
236 */
237#define memset_io(c,v,l) _memset_io((c),(v),(l))
238#define memcpy_fromio(a,c,l) _memcpy_fromio((a),(c),(l))
239#define memcpy_toio(c,a,l) _memcpy_toio((c),(a),(l))
240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241static inline int
John Bowlerbfca9452005-11-02 11:55:12 +0000242check_signature(const unsigned char __iomem *bus_addr, const unsigned char *signature,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 int length)
244{
245 int retval = 0;
246 do {
247 if (readb(bus_addr) != *signature)
248 goto out;
249 bus_addr++;
250 signature++;
251 length--;
252 } while (length);
253 retval = 1;
254out:
255 return retval;
256}
257
258#endif
259
Deepak Saxena76bbb002006-04-30 15:34:29 +0100260#ifndef CONFIG_PCI
261
262#define __io(v) v
263
264#else
265
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266/*
267 * IXP4xx does not have a transparent cpu -> PCI I/O translation
268 * window. Instead, it has a set of registers that must be tweaked
269 * with the proper byte lanes, command types, and address for the
270 * transaction. This means that we need to override the default
271 * I/O functions.
272 */
273#define outb(p, v) __ixp4xx_outb(p, v)
274#define outw(p, v) __ixp4xx_outw(p, v)
275#define outl(p, v) __ixp4xx_outl(p, v)
276
277#define outsb(p, v, l) __ixp4xx_outsb(p, v, l)
278#define outsw(p, v, l) __ixp4xx_outsw(p, v, l)
279#define outsl(p, v, l) __ixp4xx_outsl(p, v, l)
280
281#define inb(p) __ixp4xx_inb(p)
282#define inw(p) __ixp4xx_inw(p)
283#define inl(p) __ixp4xx_inl(p)
284
285#define insb(p, v, l) __ixp4xx_insb(p, v, l)
286#define insw(p, v, l) __ixp4xx_insw(p, v, l)
287#define insl(p, v, l) __ixp4xx_insl(p, v, l)
288
289
290static inline void
291__ixp4xx_outb(u8 value, u32 addr)
292{
293 u32 n, byte_enables, data;
294 n = addr % 4;
295 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
296 data = value << (8*n);
297 ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
298}
299
300static inline void
301__ixp4xx_outsb(u32 io_addr, const u8 *vaddr, u32 count)
302{
303 while (count--)
304 outb(*vaddr++, io_addr);
305}
306
307static inline void
308__ixp4xx_outw(u16 value, u32 addr)
309{
310 u32 n, byte_enables, data;
311 n = addr % 4;
312 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
313 data = value << (8*n);
314 ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
315}
316
317static inline void
318__ixp4xx_outsw(u32 io_addr, const u16 *vaddr, u32 count)
319{
320 while (count--)
321 outw(cpu_to_le16(*vaddr++), io_addr);
322}
323
324static inline void
325__ixp4xx_outl(u32 value, u32 addr)
326{
327 ixp4xx_pci_write(addr, NP_CMD_IOWRITE, value);
328}
329
330static inline void
331__ixp4xx_outsl(u32 io_addr, const u32 *vaddr, u32 count)
332{
333 while (count--)
334 outl(*vaddr++, io_addr);
335}
336
337static inline u8
338__ixp4xx_inb(u32 addr)
339{
340 u32 n, byte_enables, data;
341 n = addr % 4;
342 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
343 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
344 return 0xff;
345
346 return data >> (8*n);
347}
348
349static inline void
350__ixp4xx_insb(u32 io_addr, u8 *vaddr, u32 count)
351{
352 while (count--)
353 *vaddr++ = inb(io_addr);
354}
355
356static inline u16
357__ixp4xx_inw(u32 addr)
358{
359 u32 n, byte_enables, data;
360 n = addr % 4;
361 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
362 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
363 return 0xffff;
364
365 return data>>(8*n);
366}
367
368static inline void
369__ixp4xx_insw(u32 io_addr, u16 *vaddr, u32 count)
370{
371 while (count--)
372 *vaddr++ = le16_to_cpu(inw(io_addr));
373}
374
375static inline u32
376__ixp4xx_inl(u32 addr)
377{
378 u32 data;
379 if (ixp4xx_pci_read(addr, NP_CMD_IOREAD, &data))
380 return 0xffffffff;
381
382 return data;
383}
384
385static inline void
386__ixp4xx_insl(u32 io_addr, u32 *vaddr, u32 count)
387{
388 while (count--)
389 *vaddr++ = inl(io_addr);
390}
391
David Vrabel147056f2005-08-31 21:45:14 +0100392#define PIO_OFFSET 0x10000UL
393#define PIO_MASK 0x0ffffUL
394
395#define __is_io_address(p) (((unsigned long)p >= PIO_OFFSET) && \
396 ((unsigned long)p <= (PIO_MASK + PIO_OFFSET)))
Deepak Saxena450008b2005-07-06 23:06:05 +0100397static inline unsigned int
John Bowlerbfca9452005-11-02 11:55:12 +0000398__ixp4xx_ioread8(const void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100399{
David Vrabel147056f2005-08-31 21:45:14 +0100400 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100401 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100402 return (unsigned int)__ixp4xx_inb(port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100403 else
404#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100405 return (unsigned int)__raw_readb(port);
Deepak Saxena450008b2005-07-06 23:06:05 +0100406#else
John Bowlerbfca9452005-11-02 11:55:12 +0000407 return (unsigned int)__ixp4xx_readb(addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100408#endif
409}
410
411static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000412__ixp4xx_ioread8_rep(const void __iomem *addr, void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100413{
David Vrabel147056f2005-08-31 21:45:14 +0100414 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100415 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100416 __ixp4xx_insb(port & PIO_MASK, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100417 else
418#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100419 __raw_readsb(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100420#else
John Bowlerbfca9452005-11-02 11:55:12 +0000421 __ixp4xx_readsb(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100422#endif
423}
424
425static inline unsigned int
John Bowlerbfca9452005-11-02 11:55:12 +0000426__ixp4xx_ioread16(const void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100427{
David Vrabel147056f2005-08-31 21:45:14 +0100428 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100429 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100430 return (unsigned int)__ixp4xx_inw(port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100431 else
432#ifndef CONFIG_IXP4XX_INDIRECT_PCI
433 return le16_to_cpu(__raw_readw((u32)port));
434#else
John Bowlerbfca9452005-11-02 11:55:12 +0000435 return (unsigned int)__ixp4xx_readw(addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100436#endif
437}
438
439static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000440__ixp4xx_ioread16_rep(const void __iomem *addr, void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100441{
David Vrabel147056f2005-08-31 21:45:14 +0100442 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100443 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100444 __ixp4xx_insw(port & PIO_MASK, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100445 else
446#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100447 __raw_readsw(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100448#else
John Bowlerbfca9452005-11-02 11:55:12 +0000449 __ixp4xx_readsw(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100450#endif
451}
452
453static inline unsigned int
John Bowlerbfca9452005-11-02 11:55:12 +0000454__ixp4xx_ioread32(const void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100455{
David Vrabel147056f2005-08-31 21:45:14 +0100456 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100457 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100458 return (unsigned int)__ixp4xx_inl(port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100459 else {
460#ifndef CONFIG_IXP4XX_INDIRECT_PCI
461 return le32_to_cpu(__raw_readl((u32)port));
462#else
John Bowlerbfca9452005-11-02 11:55:12 +0000463 return (unsigned int)__ixp4xx_readl(addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100464#endif
465 }
466}
467
468static inline void
John Bowlerbfca9452005-11-02 11:55:12 +0000469__ixp4xx_ioread32_rep(const void __iomem *addr, void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100470{
David Vrabel147056f2005-08-31 21:45:14 +0100471 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100472 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100473 __ixp4xx_insl(port & PIO_MASK, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100474 else
475#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100476 __raw_readsl(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100477#else
John Bowlerbfca9452005-11-02 11:55:12 +0000478 __ixp4xx_readsl(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100479#endif
480}
481
482static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100483__ixp4xx_iowrite8(u8 value, void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100484{
David Vrabel147056f2005-08-31 21:45:14 +0100485 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100486 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100487 __ixp4xx_outb(value, port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100488 else
489#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100490 __raw_writeb(value, port);
Deepak Saxena450008b2005-07-06 23:06:05 +0100491#else
John Bowlerbfca9452005-11-02 11:55:12 +0000492 __ixp4xx_writeb(value, addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100493#endif
494}
495
496static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100497__ixp4xx_iowrite8_rep(void __iomem *addr, const void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100498{
David Vrabel147056f2005-08-31 21:45:14 +0100499 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100500 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100501 __ixp4xx_outsb(port & PIO_MASK, vaddr, count);
502 else
Deepak Saxena450008b2005-07-06 23:06:05 +0100503#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100504 __raw_writesb(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100505#else
John Bowlerbfca9452005-11-02 11:55:12 +0000506 __ixp4xx_writesb(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100507#endif
508}
509
510static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100511__ixp4xx_iowrite16(u16 value, void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100512{
David Vrabel147056f2005-08-31 21:45:14 +0100513 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100514 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100515 __ixp4xx_outw(value, port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100516 else
517#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100518 __raw_writew(cpu_to_le16(value), addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100519#else
John Bowlerbfca9452005-11-02 11:55:12 +0000520 __ixp4xx_writew(value, addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100521#endif
522}
523
524static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100525__ixp4xx_iowrite16_rep(void __iomem *addr, const void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100526{
David Vrabel147056f2005-08-31 21:45:14 +0100527 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100528 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100529 __ixp4xx_outsw(port & PIO_MASK, vaddr, count);
530 else
Deepak Saxena450008b2005-07-06 23:06:05 +0100531#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100532 __raw_writesw(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100533#else
John Bowlerbfca9452005-11-02 11:55:12 +0000534 __ixp4xx_writesw(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100535#endif
536}
537
538static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100539__ixp4xx_iowrite32(u32 value, void __iomem *addr)
Deepak Saxena450008b2005-07-06 23:06:05 +0100540{
David Vrabel147056f2005-08-31 21:45:14 +0100541 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100542 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100543 __ixp4xx_outl(value, port & PIO_MASK);
Deepak Saxena450008b2005-07-06 23:06:05 +0100544 else
545#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100546 __raw_writel(cpu_to_le32(value), port);
Deepak Saxena450008b2005-07-06 23:06:05 +0100547#else
John Bowlerbfca9452005-11-02 11:55:12 +0000548 __ixp4xx_writel(value, addr);
Deepak Saxena450008b2005-07-06 23:06:05 +0100549#endif
550}
551
552static inline void
David Vrabel147056f2005-08-31 21:45:14 +0100553__ixp4xx_iowrite32_rep(void __iomem *addr, const void *vaddr, u32 count)
Deepak Saxena450008b2005-07-06 23:06:05 +0100554{
David Vrabel147056f2005-08-31 21:45:14 +0100555 unsigned long port = (unsigned long __force)addr;
Deepak Saxena450008b2005-07-06 23:06:05 +0100556 if (__is_io_address(port))
David Vrabel147056f2005-08-31 21:45:14 +0100557 __ixp4xx_outsl(port & PIO_MASK, vaddr, count);
558 else
Deepak Saxena450008b2005-07-06 23:06:05 +0100559#ifndef CONFIG_IXP4XX_INDIRECT_PCI
David Vrabel147056f2005-08-31 21:45:14 +0100560 __raw_writesl(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100561#else
John Bowlerbfca9452005-11-02 11:55:12 +0000562 __ixp4xx_writesl(addr, vaddr, count);
Deepak Saxena450008b2005-07-06 23:06:05 +0100563#endif
564}
565
566#define ioread8(p) __ixp4xx_ioread8(p)
567#define ioread16(p) __ixp4xx_ioread16(p)
568#define ioread32(p) __ixp4xx_ioread32(p)
569
570#define ioread8_rep(p, v, c) __ixp4xx_ioread8_rep(p, v, c)
571#define ioread16_rep(p, v, c) __ixp4xx_ioread16_rep(p, v, c)
572#define ioread32_rep(p, v, c) __ixp4xx_ioread32_rep(p, v, c)
573
574#define iowrite8(v,p) __ixp4xx_iowrite8(v,p)
575#define iowrite16(v,p) __ixp4xx_iowrite16(v,p)
576#define iowrite32(v,p) __ixp4xx_iowrite32(v,p)
577
578#define iowrite8_rep(p, v, c) __ixp4xx_iowrite8_rep(p, v, c)
579#define iowrite16_rep(p, v, c) __ixp4xx_iowrite16_rep(p, v, c)
580#define iowrite32_rep(p, v, c) __ixp4xx_iowrite32_rep(p, v, c)
581
David Vrabel147056f2005-08-31 21:45:14 +0100582#define ioport_map(port, nr) ((void __iomem*)(port + PIO_OFFSET))
Deepak Saxena450008b2005-07-06 23:06:05 +0100583#define ioport_unmap(addr)
Deepak Saxena76bbb002006-04-30 15:34:29 +0100584#endif // !CONFIG_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
586#endif // __ASM_ARM_ARCH_IO_H
587