blob: dcb2cef38f509b1eee3f88d54037b76aeab207d3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/include/asm-arm/arch-s3c2410/uncompress.h
2 *
Ben Dooksf0560762006-12-17 19:59:20 +01003 * Copyright (c) 2003 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * S3C2410 - uncompress code
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011*/
12
13#ifndef __ASM_ARCH_UNCOMPRESS_H
14#define __ASM_ARCH_UNCOMPRESS_H
15
Ben Dooksb6d1f542006-12-17 23:22:26 +010016typedef unsigned int upf_t; /* cannot include linux/serial_core.h */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18/* defines for UART registers */
19#include "asm/arch/regs-serial.h"
20#include "asm/arch/regs-gpio.h"
21#include "asm/arch/regs-watchdog.h"
22
23#include <asm/arch/map.h>
24
25/* working in physical space... */
26#undef S3C2410_GPIOREG
27#undef S3C2410_WDOGREG
28
Lucas Correia Villa Real0367a8d2006-01-26 15:20:50 +000029#define S3C2410_GPIOREG(x) ((S3C24XX_PA_GPIO + (x)))
30#define S3C2410_WDOGREG(x) ((S3C24XX_PA_WATCHDOG + (x)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32/* how many bytes we allow into the FIFO at a time in FIFO mode */
33#define FIFO_MAX (14)
34
Lucas Correia Villa Real0367a8d2006-01-26 15:20:50 +000035#define uart_base S3C24XX_PA_UART + (0x4000*CONFIG_S3C2410_LOWLEVEL_UART_PORT)
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37static __inline__ void
38uart_wr(unsigned int reg, unsigned int val)
39{
40 volatile unsigned int *ptr;
41
42 ptr = (volatile unsigned int *)(reg + uart_base);
43 *ptr = val;
44}
45
46static __inline__ unsigned int
47uart_rd(unsigned int reg)
48{
49 volatile unsigned int *ptr;
50
51 ptr = (volatile unsigned int *)(reg + uart_base);
52 return *ptr;
53}
54
55
56/* we can deal with the case the UARTs are being run
57 * in FIFO mode, so that we don't hold up our execution
58 * waiting for tx to happen...
59*/
60
Russell Kinga0815682006-03-28 10:24:33 +010061static void putc(int ch)
Linus Torvalds1da177e2005-04-16 15:20:36 -070062{
Lucas Correia Villa Realbd7b1702005-04-25 23:12:50 +010063 int cpuid = S3C2410_GSTATUS1_2410;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Lucas Correia Villa Realbd7b1702005-04-25 23:12:50 +010065#ifndef CONFIG_CPU_S3C2400
66 cpuid = *((volatile unsigned int *)S3C2410_GSTATUS1);
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 cpuid &= S3C2410_GSTATUS1_IDMASK;
Lucas Correia Villa Realbd7b1702005-04-25 23:12:50 +010068#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 if (uart_rd(S3C2410_UFCON) & S3C2410_UFCON_FIFOMODE) {
71 int level;
72
73 while (1) {
74 level = uart_rd(S3C2410_UFSTAT);
75
Ben Dooks96ce2382006-06-18 23:06:41 +010076 if (cpuid == S3C2410_GSTATUS1_2440 ||
77 cpuid == S3C2410_GSTATUS1_2442) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 level &= S3C2440_UFSTAT_TXMASK;
79 level >>= S3C2440_UFSTAT_TXSHIFT;
80 } else {
81 level &= S3C2410_UFSTAT_TXMASK;
82 level >>= S3C2410_UFSTAT_TXSHIFT;
83 }
84
85 if (level < FIFO_MAX)
86 break;
87 }
88
89 } else {
90 /* not using fifos */
91
Russell Kinga0815682006-03-28 10:24:33 +010092 while ((uart_rd(S3C2410_UTRSTAT) & S3C2410_UTRSTAT_TXE) != S3C2410_UTRSTAT_TXE)
93 barrier();
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 }
95
96 /* write byte to transmission register */
97 uart_wr(S3C2410_UTXH, ch);
98}
99
Russell Kinga0815682006-03-28 10:24:33 +0100100static inline void flush(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102}
103
Ben Dooksf8c905d2005-11-08 22:43:05 +0000104#define __raw_writel(d,ad) do { *((volatile unsigned int *)(ad)) = (d); } while(0)
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106/* CONFIG_S3C2410_BOOT_WATCHDOG
107 *
108 * Simple boot-time watchdog setup, to reboot the system if there is
109 * any problem with the boot process
110*/
111
112#ifdef CONFIG_S3C2410_BOOT_WATCHDOG
113
114#define WDOG_COUNT (0xff00)
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116static inline void arch_decomp_wdog(void)
117{
118 __raw_writel(WDOG_COUNT, S3C2410_WTCNT);
119}
120
121static void arch_decomp_wdog_start(void)
122{
123 __raw_writel(WDOG_COUNT, S3C2410_WTDAT);
124 __raw_writel(WDOG_COUNT, S3C2410_WTCNT);
Ben Dooks96ce2382006-06-18 23:06:41 +0100125 __raw_writel(S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128 | S3C2410_WTCON_RSTEN | S3C2410_WTCON_PRESCALE(0x80), S3C2410_WTCON);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126}
127
128#else
129#define arch_decomp_wdog_start()
130#define arch_decomp_wdog()
131#endif
132
Ben Dooksf8c905d2005-11-08 22:43:05 +0000133#ifdef CONFIG_S3C2410_BOOT_ERROR_RESET
134
135static void arch_decomp_error(const char *x)
136{
137 putstr("\n\n");
138 putstr(x);
139 putstr("\n\n -- System resetting\n");
140
141 __raw_writel(0x4000, S3C2410_WTDAT);
142 __raw_writel(0x4000, S3C2410_WTCNT);
143 __raw_writel(S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128 | S3C2410_WTCON_RSTEN | S3C2410_WTCON_PRESCALE(0x40), S3C2410_WTCON);
144
145 while(1);
146}
147
148#define arch_error arch_decomp_error
149#endif
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151static void error(char *err);
152
153static void
154arch_decomp_setup(void)
155{
156 /* we may need to setup the uart(s) here if we are not running
157 * on an BAST... the BAST will have left the uarts configured
158 * after calling linux.
159 */
160
161 arch_decomp_wdog_start();
162}
163
164
165#endif /* __ASM_ARCH_UNCOMPRESS_H */