blob: 982aa67f2685cb6b4b0b16f94256c8a948f6bd64 [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP Power Management debug routines
3 *
4 * Copyright (C) 2005 Texas Instruments, Inc.
5 * Copyright (C) 2006-2008 Nokia Corporation
6 *
7 * Written by:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Tony Lindgren
10 * Juha Yrjola
11 * Amit Kucheria <amit.kucheria@nokia.com>
12 * Igor Stoppa <igor.stoppa@nokia.com>
13 * Jouni Hogander
14 *
15 * Based on pm.c for omap2
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
20 */
21
22#include <linux/kernel.h>
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +030023#include <linux/sched.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070024#include <linux/clk.h>
25#include <linux/err.h>
26#include <linux/io.h>
27
28#include <mach/clock.h>
29#include <mach/board.h>
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +030030#include <mach/powerdomain.h>
31#include <mach/clockdomain.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070032
33#include "prm.h"
34#include "cm.h"
35#include "pm.h"
36
37int omap2_pm_debug;
38
39#define DUMP_PRM_MOD_REG(mod, reg) \
40 regs[reg_count].name = #mod "." #reg; \
41 regs[reg_count++].val = prm_read_mod_reg(mod, reg)
42#define DUMP_CM_MOD_REG(mod, reg) \
43 regs[reg_count].name = #mod "." #reg; \
44 regs[reg_count++].val = cm_read_mod_reg(mod, reg)
45#define DUMP_PRM_REG(reg) \
46 regs[reg_count].name = #reg; \
47 regs[reg_count++].val = __raw_readl(reg)
48#define DUMP_CM_REG(reg) \
49 regs[reg_count].name = #reg; \
50 regs[reg_count++].val = __raw_readl(reg)
51#define DUMP_INTC_REG(reg, off) \
52 regs[reg_count].name = #reg; \
Tony Lindgren94113262009-08-28 10:50:33 -070053 regs[reg_count++].val = __raw_readl(OMAP2_IO_ADDRESS(0x480fe000 + (off)))
Kevin Hilman8bd22942009-05-28 10:56:16 -070054
Tero Kristo2811d6b2008-10-29 13:31:24 +020055static int __init pm_dbg_init(void);
56
Kevin Hilman8bd22942009-05-28 10:56:16 -070057void omap2_pm_dump(int mode, int resume, unsigned int us)
58{
59 struct reg {
60 const char *name;
61 u32 val;
62 } regs[32];
63 int reg_count = 0, i;
64 const char *s1 = NULL, *s2 = NULL;
65
66 if (!resume) {
67#if 0
68 /* MPU */
69 DUMP_PRM_MOD_REG(OCP_MOD, OMAP2_PRM_IRQENABLE_MPU_OFFSET);
70 DUMP_CM_MOD_REG(MPU_MOD, CM_CLKSTCTRL);
71 DUMP_PRM_MOD_REG(MPU_MOD, PM_PWSTCTRL);
72 DUMP_PRM_MOD_REG(MPU_MOD, PM_PWSTST);
73 DUMP_PRM_MOD_REG(MPU_MOD, PM_WKDEP);
74#endif
75#if 0
76 /* INTC */
77 DUMP_INTC_REG(INTC_MIR0, 0x0084);
78 DUMP_INTC_REG(INTC_MIR1, 0x00a4);
79 DUMP_INTC_REG(INTC_MIR2, 0x00c4);
80#endif
81#if 0
82 DUMP_CM_MOD_REG(CORE_MOD, CM_FCLKEN1);
83 if (cpu_is_omap24xx()) {
84 DUMP_CM_MOD_REG(CORE_MOD, OMAP24XX_CM_FCLKEN2);
85 DUMP_PRM_MOD_REG(OMAP24XX_GR_MOD,
86 OMAP2_PRCM_CLKEMUL_CTRL_OFFSET);
87 DUMP_PRM_MOD_REG(OMAP24XX_GR_MOD,
88 OMAP2_PRCM_CLKSRC_CTRL_OFFSET);
89 }
90 DUMP_CM_MOD_REG(WKUP_MOD, CM_FCLKEN);
91 DUMP_CM_MOD_REG(CORE_MOD, CM_ICLKEN1);
92 DUMP_CM_MOD_REG(CORE_MOD, CM_ICLKEN2);
93 DUMP_CM_MOD_REG(WKUP_MOD, CM_ICLKEN);
94 DUMP_CM_MOD_REG(PLL_MOD, CM_CLKEN);
95 DUMP_CM_MOD_REG(PLL_MOD, CM_AUTOIDLE);
96 DUMP_PRM_MOD_REG(CORE_MOD, PM_PWSTST);
97#endif
98#if 0
99 /* DSP */
100 if (cpu_is_omap24xx()) {
101 DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_FCLKEN);
102 DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_ICLKEN);
103 DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_IDLEST);
104 DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_AUTOIDLE);
105 DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_CLKSEL);
106 DUMP_CM_MOD_REG(OMAP24XX_DSP_MOD, CM_CLKSTCTRL);
107 DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, RM_RSTCTRL);
108 DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, RM_RSTST);
109 DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, PM_PWSTCTRL);
110 DUMP_PRM_MOD_REG(OMAP24XX_DSP_MOD, PM_PWSTST);
111 }
112#endif
113 } else {
114 DUMP_PRM_MOD_REG(CORE_MOD, PM_WKST1);
115 if (cpu_is_omap24xx())
116 DUMP_PRM_MOD_REG(CORE_MOD, OMAP24XX_PM_WKST2);
117 DUMP_PRM_MOD_REG(WKUP_MOD, PM_WKST);
118 DUMP_PRM_MOD_REG(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
119#if 1
120 DUMP_INTC_REG(INTC_PENDING_IRQ0, 0x0098);
121 DUMP_INTC_REG(INTC_PENDING_IRQ1, 0x00b8);
122 DUMP_INTC_REG(INTC_PENDING_IRQ2, 0x00d8);
123#endif
124 }
125
126 switch (mode) {
127 case 0:
128 s1 = "full";
129 s2 = "retention";
130 break;
131 case 1:
132 s1 = "MPU";
133 s2 = "retention";
134 break;
135 case 2:
136 s1 = "MPU";
137 s2 = "idle";
138 break;
139 }
140
141 if (!resume)
142#ifdef CONFIG_NO_HZ
143 printk(KERN_INFO
144 "--- Going to %s %s (next timer after %u ms)\n", s1, s2,
145 jiffies_to_msecs(get_next_timer_interrupt(jiffies) -
146 jiffies));
147#else
148 printk(KERN_INFO "--- Going to %s %s\n", s1, s2);
149#endif
150 else
151 printk(KERN_INFO "--- Woke up (slept for %u.%03u ms)\n",
152 us / 1000, us % 1000);
153
154 for (i = 0; i < reg_count; i++)
155 printk(KERN_INFO "%-20s: 0x%08x\n", regs[i].name, regs[i].val);
156}
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300157
158#ifdef CONFIG_DEBUG_FS
159#include <linux/debugfs.h>
160#include <linux/seq_file.h>
161
Tero Kristo2811d6b2008-10-29 13:31:24 +0200162static void pm_dbg_regset_store(u32 *ptr);
163
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300164struct dentry *pm_dbg_dir;
165
166static int pm_dbg_init_done;
167
168enum {
169 DEBUG_FILE_COUNTERS = 0,
170 DEBUG_FILE_TIMERS,
171};
172
Tero Kristo2811d6b2008-10-29 13:31:24 +0200173struct pm_module_def {
174 char name[8]; /* Name of the module */
175 short type; /* CM or PRM */
176 unsigned short offset;
177 int low; /* First register address on this module */
178 int high; /* Last register address on this module */
179};
180
181#define MOD_CM 0
182#define MOD_PRM 1
183
184static const struct pm_module_def *pm_dbg_reg_modules;
185static const struct pm_module_def omap3_pm_reg_modules[] = {
186 { "IVA2", MOD_CM, OMAP3430_IVA2_MOD, 0, 0x4c },
187 { "OCP", MOD_CM, OCP_MOD, 0, 0x10 },
188 { "MPU", MOD_CM, MPU_MOD, 4, 0x4c },
189 { "CORE", MOD_CM, CORE_MOD, 0, 0x4c },
190 { "SGX", MOD_CM, OMAP3430ES2_SGX_MOD, 0, 0x4c },
191 { "WKUP", MOD_CM, WKUP_MOD, 0, 0x40 },
192 { "CCR", MOD_CM, PLL_MOD, 0, 0x70 },
193 { "DSS", MOD_CM, OMAP3430_DSS_MOD, 0, 0x4c },
194 { "CAM", MOD_CM, OMAP3430_CAM_MOD, 0, 0x4c },
195 { "PER", MOD_CM, OMAP3430_PER_MOD, 0, 0x4c },
196 { "EMU", MOD_CM, OMAP3430_EMU_MOD, 0x40, 0x54 },
197 { "NEON", MOD_CM, OMAP3430_NEON_MOD, 0x20, 0x48 },
198 { "USB", MOD_CM, OMAP3430ES2_USBHOST_MOD, 0, 0x4c },
199
200 { "IVA2", MOD_PRM, OMAP3430_IVA2_MOD, 0x50, 0xfc },
201 { "OCP", MOD_PRM, OCP_MOD, 4, 0x1c },
202 { "MPU", MOD_PRM, MPU_MOD, 0x58, 0xe8 },
203 { "CORE", MOD_PRM, CORE_MOD, 0x58, 0xf8 },
204 { "SGX", MOD_PRM, OMAP3430ES2_SGX_MOD, 0x58, 0xe8 },
205 { "WKUP", MOD_PRM, WKUP_MOD, 0xa0, 0xb0 },
206 { "CCR", MOD_PRM, PLL_MOD, 0x40, 0x70 },
207 { "DSS", MOD_PRM, OMAP3430_DSS_MOD, 0x58, 0xe8 },
208 { "CAM", MOD_PRM, OMAP3430_CAM_MOD, 0x58, 0xe8 },
209 { "PER", MOD_PRM, OMAP3430_PER_MOD, 0x58, 0xe8 },
210 { "EMU", MOD_PRM, OMAP3430_EMU_MOD, 0x58, 0xe4 },
211 { "GLBL", MOD_PRM, OMAP3430_GR_MOD, 0x20, 0xe4 },
212 { "NEON", MOD_PRM, OMAP3430_NEON_MOD, 0x58, 0xe8 },
213 { "USB", MOD_PRM, OMAP3430ES2_USBHOST_MOD, 0x58, 0xe8 },
214 { "", 0, 0, 0, 0 },
215};
216
217#define PM_DBG_MAX_REG_SETS 4
218
219static void *pm_dbg_reg_set[PM_DBG_MAX_REG_SETS];
220
221static int pm_dbg_get_regset_size(void)
222{
223 static int regset_size;
224
225 if (regset_size == 0) {
226 int i = 0;
227
228 while (pm_dbg_reg_modules[i].name[0] != 0) {
229 regset_size += pm_dbg_reg_modules[i].high +
230 4 - pm_dbg_reg_modules[i].low;
231 i++;
232 }
233 }
234 return regset_size;
235}
236
237static int pm_dbg_show_regs(struct seq_file *s, void *unused)
238{
239 int i, j;
240 unsigned long val;
241 int reg_set = (int)s->private;
242 u32 *ptr;
243 void *store = NULL;
244 int regs;
245 int linefeed;
246
247 if (reg_set == 0) {
248 store = kmalloc(pm_dbg_get_regset_size(), GFP_KERNEL);
249 ptr = store;
250 pm_dbg_regset_store(ptr);
251 } else {
252 ptr = pm_dbg_reg_set[reg_set - 1];
253 }
254
255 i = 0;
256
257 while (pm_dbg_reg_modules[i].name[0] != 0) {
258 regs = 0;
259 linefeed = 0;
260 if (pm_dbg_reg_modules[i].type == MOD_CM)
261 seq_printf(s, "MOD: CM_%s (%08x)\n",
262 pm_dbg_reg_modules[i].name,
263 (u32)(OMAP3430_CM_BASE +
264 pm_dbg_reg_modules[i].offset));
265 else
266 seq_printf(s, "MOD: PRM_%s (%08x)\n",
267 pm_dbg_reg_modules[i].name,
268 (u32)(OMAP3430_PRM_BASE +
269 pm_dbg_reg_modules[i].offset));
270
271 for (j = pm_dbg_reg_modules[i].low;
272 j <= pm_dbg_reg_modules[i].high; j += 4) {
273 val = *(ptr++);
274 if (val != 0) {
275 regs++;
276 if (linefeed) {
277 seq_printf(s, "\n");
278 linefeed = 0;
279 }
280 seq_printf(s, " %02x => %08lx", j, val);
281 if (regs % 4 == 0)
282 linefeed = 1;
283 }
284 }
285 seq_printf(s, "\n");
286 i++;
287 }
288
289 if (store != NULL)
290 kfree(store);
291
292 return 0;
293}
294
295static void pm_dbg_regset_store(u32 *ptr)
296{
297 int i, j;
298 u32 val;
299
300 i = 0;
301
302 while (pm_dbg_reg_modules[i].name[0] != 0) {
303 for (j = pm_dbg_reg_modules[i].low;
304 j <= pm_dbg_reg_modules[i].high; j += 4) {
305 if (pm_dbg_reg_modules[i].type == MOD_CM)
306 val = cm_read_mod_reg(
307 pm_dbg_reg_modules[i].offset, j);
308 else
309 val = prm_read_mod_reg(
310 pm_dbg_reg_modules[i].offset, j);
311 *(ptr++) = val;
312 }
313 i++;
314 }
315}
316
317int pm_dbg_regset_save(int reg_set)
318{
319 if (pm_dbg_reg_set[reg_set-1] == NULL)
320 return -EINVAL;
321
322 pm_dbg_regset_store(pm_dbg_reg_set[reg_set-1]);
323
324 return 0;
325}
326
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300327static const char pwrdm_state_names[][4] = {
328 "OFF",
329 "RET",
330 "INA",
331 "ON"
332};
333
334void pm_dbg_update_time(struct powerdomain *pwrdm, int prev)
335{
336 s64 t;
337
338 if (!pm_dbg_init_done)
339 return ;
340
341 /* Update timer for previous state */
342 t = sched_clock();
343
344 pwrdm->state_timer[prev] += t - pwrdm->timer;
345
346 pwrdm->timer = t;
347}
348
349static int clkdm_dbg_show_counter(struct clockdomain *clkdm, void *user)
350{
351 struct seq_file *s = (struct seq_file *)user;
352
353 if (strcmp(clkdm->name, "emu_clkdm") == 0 ||
354 strcmp(clkdm->name, "wkup_clkdm") == 0 ||
355 strncmp(clkdm->name, "dpll", 4) == 0)
356 return 0;
357
358 seq_printf(s, "%s->%s (%d)", clkdm->name,
359 clkdm->pwrdm.ptr->name,
360 atomic_read(&clkdm->usecount));
361 seq_printf(s, "\n");
362
363 return 0;
364}
365
366static int pwrdm_dbg_show_counter(struct powerdomain *pwrdm, void *user)
367{
368 struct seq_file *s = (struct seq_file *)user;
369 int i;
370
371 if (strcmp(pwrdm->name, "emu_pwrdm") == 0 ||
372 strcmp(pwrdm->name, "wkup_pwrdm") == 0 ||
373 strncmp(pwrdm->name, "dpll", 4) == 0)
374 return 0;
375
376 if (pwrdm->state != pwrdm_read_pwrst(pwrdm))
377 printk(KERN_ERR "pwrdm state mismatch(%s) %d != %d\n",
378 pwrdm->name, pwrdm->state, pwrdm_read_pwrst(pwrdm));
379
380 seq_printf(s, "%s (%s)", pwrdm->name,
381 pwrdm_state_names[pwrdm->state]);
382 for (i = 0; i < 4; i++)
383 seq_printf(s, ",%s:%d", pwrdm_state_names[i],
384 pwrdm->state_counter[i]);
385
386 seq_printf(s, "\n");
387
388 return 0;
389}
390
391static int pwrdm_dbg_show_timer(struct powerdomain *pwrdm, void *user)
392{
393 struct seq_file *s = (struct seq_file *)user;
394 int i;
395
396 if (strcmp(pwrdm->name, "emu_pwrdm") == 0 ||
397 strcmp(pwrdm->name, "wkup_pwrdm") == 0 ||
398 strncmp(pwrdm->name, "dpll", 4) == 0)
399 return 0;
400
401 pwrdm_state_switch(pwrdm);
402
403 seq_printf(s, "%s (%s)", pwrdm->name,
404 pwrdm_state_names[pwrdm->state]);
405
406 for (i = 0; i < 4; i++)
407 seq_printf(s, ",%s:%lld", pwrdm_state_names[i],
408 pwrdm->state_timer[i]);
409
410 seq_printf(s, "\n");
411 return 0;
412}
413
414static int pm_dbg_show_counters(struct seq_file *s, void *unused)
415{
416 pwrdm_for_each(pwrdm_dbg_show_counter, s);
417 clkdm_for_each(clkdm_dbg_show_counter, s);
418
419 return 0;
420}
421
422static int pm_dbg_show_timers(struct seq_file *s, void *unused)
423{
424 pwrdm_for_each(pwrdm_dbg_show_timer, s);
425 return 0;
426}
427
428static int pm_dbg_open(struct inode *inode, struct file *file)
429{
430 switch ((int)inode->i_private) {
431 case DEBUG_FILE_COUNTERS:
432 return single_open(file, pm_dbg_show_counters,
433 &inode->i_private);
434 case DEBUG_FILE_TIMERS:
435 default:
436 return single_open(file, pm_dbg_show_timers,
437 &inode->i_private);
438 };
439}
440
Tero Kristo2811d6b2008-10-29 13:31:24 +0200441static int pm_dbg_reg_open(struct inode *inode, struct file *file)
442{
443 return single_open(file, pm_dbg_show_regs, inode->i_private);
444}
445
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300446static const struct file_operations debug_fops = {
447 .open = pm_dbg_open,
448 .read = seq_read,
449 .llseek = seq_lseek,
450 .release = single_release,
451};
452
Tero Kristo2811d6b2008-10-29 13:31:24 +0200453static const struct file_operations debug_reg_fops = {
454 .open = pm_dbg_reg_open,
455 .read = seq_read,
456 .llseek = seq_lseek,
457 .release = single_release,
458};
459
460int pm_dbg_regset_init(int reg_set)
461{
462 char name[2];
463
464 if (!pm_dbg_init_done)
465 pm_dbg_init();
466
467 if (reg_set < 1 || reg_set > PM_DBG_MAX_REG_SETS ||
468 pm_dbg_reg_set[reg_set-1] != NULL)
469 return -EINVAL;
470
471 pm_dbg_reg_set[reg_set-1] =
472 kmalloc(pm_dbg_get_regset_size(), GFP_KERNEL);
473
474 if (pm_dbg_reg_set[reg_set-1] == NULL)
475 return -ENOMEM;
476
477 if (pm_dbg_dir != NULL) {
478 sprintf(name, "%d", reg_set);
479
480 (void) debugfs_create_file(name, S_IRUGO,
481 pm_dbg_dir, (void *)reg_set, &debug_reg_fops);
482 }
483
484 return 0;
485}
486
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300487static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
488{
489 int i;
490 s64 t;
491
492 t = sched_clock();
493
494 for (i = 0; i < 4; i++)
495 pwrdm->state_timer[i] = 0;
496
497 pwrdm->timer = t;
498
499 return 0;
500}
501
502static int __init pm_dbg_init(void)
503{
Tero Kristo2811d6b2008-10-29 13:31:24 +0200504 int i;
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300505 struct dentry *d;
Tero Kristo2811d6b2008-10-29 13:31:24 +0200506 char name[2];
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300507
Tero Kristo2811d6b2008-10-29 13:31:24 +0200508 if (pm_dbg_init_done)
509 return 0;
510
511 if (cpu_is_omap34xx())
512 pm_dbg_reg_modules = omap3_pm_reg_modules;
513 else {
514 printk(KERN_ERR "%s: only OMAP3 supported\n", __func__);
515 return -ENODEV;
516 }
517
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300518 d = debugfs_create_dir("pm_debug", NULL);
519 if (IS_ERR(d))
520 return PTR_ERR(d);
521
522 (void) debugfs_create_file("count", S_IRUGO,
523 d, (void *)DEBUG_FILE_COUNTERS, &debug_fops);
524 (void) debugfs_create_file("time", S_IRUGO,
525 d, (void *)DEBUG_FILE_TIMERS, &debug_fops);
526
527 pwrdm_for_each(pwrdms_setup, NULL);
528
Tero Kristo2811d6b2008-10-29 13:31:24 +0200529 pm_dbg_dir = debugfs_create_dir("registers", d);
530 if (IS_ERR(pm_dbg_dir))
531 return PTR_ERR(pm_dbg_dir);
532
533 (void) debugfs_create_file("current", S_IRUGO,
534 pm_dbg_dir, (void *)0, &debug_reg_fops);
535
536 for (i = 0; i < PM_DBG_MAX_REG_SETS; i++)
537 if (pm_dbg_reg_set[i] != NULL) {
538 sprintf(name, "%d", i+1);
539 (void) debugfs_create_file(name, S_IRUGO,
540 pm_dbg_dir, (void *)(i+1), &debug_reg_fops);
541
542 }
543
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300544 pm_dbg_init_done = 1;
545
546 return 0;
547}
Tero Kristo2811d6b2008-10-29 13:31:24 +0200548arch_initcall(pm_dbg_init);
Peter 'p2' De Schrijver331b93f2008-10-15 18:13:48 +0300549
550#else
551void pm_dbg_update_time(struct powerdomain *pwrdm, int prev) {}
552#endif