blob: 729330e1ac35f1537e1a319ca2594d45117f3dc9 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evansf5960b62011-06-01 10:22:55 +1000116 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700117}
118
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700119static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000122 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700123}
124
Sarah Sharpae636742009-04-29 19:02:31 -0700125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
John Youna1669b22010-08-09 13:56:11 -0700138 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700139 }
140}
141
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700147{
Sarah Sharp66e49d82009-07-27 12:03:46 -0700148 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700149
150 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800151
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700152 /*
153 * If this is not event ring, and the dequeue pointer
154 * is not on a link TRB, there is one more usable TRB
155 */
Andiry Xub008df62012-03-05 17:49:34 +0800156 if (ring->type != TYPE_EVENT &&
157 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
158 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800159
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700160 do {
161 /*
162 * Update the dequeue pointer further if that was a link TRB or
163 * we're at the end of an event ring segment (which doesn't have
164 * link TRBS)
165 */
166 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
167 if (ring->type == TYPE_EVENT &&
168 last_trb_on_last_seg(xhci, ring,
169 ring->deq_seg, ring->dequeue)) {
170 ring->cycle_state = (ring->cycle_state ? 0 : 1);
171 }
172 ring->deq_seg = ring->deq_seg->next;
173 ring->dequeue = ring->deq_seg->trbs;
174 } else {
175 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700176 }
Sarah Sharp1aac2e72012-07-26 12:03:59 -0700177 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
178
Sarah Sharp66e49d82009-07-27 12:03:46 -0700179 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700180}
181
182/*
183 * See Cycle bit rules. SW is the consumer for the event ring only.
184 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
185 *
186 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
187 * chain bit is set), then set the chain bit in all the following link TRBs.
188 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
189 * have their chain bit cleared (so that each Link TRB is a separate TD).
190 *
191 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700192 * set, but other sections talk about dealing with the chain bit set. This was
193 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
194 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700195 *
196 * @more_trbs_coming: Will you enqueue more TRBs before calling
197 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700198 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700199static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800200 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700201{
202 u32 chain;
203 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700204 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700205
Matt Evans28ccd292011-03-29 13:40:46 +1100206 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800207 /* If this is not event ring, there is one less usable TRB */
208 if (ring->type != TYPE_EVENT &&
209 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
210 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700211 next = ++(ring->enqueue);
212
213 ring->enq_updates++;
214 /* Update the dequeue pointer further if that was a link TRB or we're at
215 * the end of an event ring segment (which doesn't have link TRBS)
216 */
217 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800218 if (ring->type != TYPE_EVENT) {
219 /*
220 * If the caller doesn't plan on enqueueing more
221 * TDs before ringing the doorbell, then we
222 * don't want to give the link TRB to the
223 * hardware just yet. We'll give the link TRB
224 * back in prepare_ring() just before we enqueue
225 * the TD at the top of the ring.
226 */
227 if (!chain && !more_trbs_coming)
228 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700229
Andiry Xu3b72fca2012-03-05 17:49:32 +0800230 /* If we're not dealing with 0.95 hardware or
231 * isoc rings on AMD 0.96 host,
232 * carry over the chain bit of the previous TRB
233 * (which may mean the chain bit is cleared).
234 */
235 if (!(ring->type == TYPE_ISOC &&
236 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700237 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800238 next->link.control &=
239 cpu_to_le32(~TRB_CHAIN);
240 next->link.control |=
241 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700242 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800243 /* Give this link TRB to the hardware */
244 wmb();
245 next->link.control ^= cpu_to_le32(TRB_CYCLE);
246
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700247 /* Toggle the cycle bit after the last ring segment. */
248 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
249 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700250 }
251 }
252 ring->enq_seg = ring->enq_seg->next;
253 ring->enqueue = ring->enq_seg->trbs;
254 next = ring->enqueue;
255 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700256 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700257}
258
259/*
Andiry Xu085deb12012-03-05 17:49:40 +0800260 * Check to see if there's room to enqueue num_trbs on the ring and make sure
261 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700262 */
Andiry Xub008df62012-03-05 17:49:34 +0800263static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700264 unsigned int num_trbs)
265{
Andiry Xu085deb12012-03-05 17:49:40 +0800266 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800267
Andiry Xu085deb12012-03-05 17:49:40 +0800268 if (ring->num_trbs_free < num_trbs)
269 return 0;
270
271 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
272 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
273 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
274 return 0;
275 }
276
277 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700278}
279
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700280/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700281void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700282{
Elric Fu1976fff2012-06-27 16:30:57 +0800283 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
284 return;
285
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700286 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500287 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700288 /* Flush PCI posted writes */
289 xhci_readl(xhci, &xhci->dba->doorbell[0]);
290}
291
Elric Fu28182472012-06-27 16:31:12 +0800292static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
293{
294 u64 temp_64;
295 int ret;
296
297 xhci_dbg(xhci, "Abort command ring\n");
298
299 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
300 xhci_dbg(xhci, "The command ring isn't running, "
301 "Have the command ring been stopped?\n");
302 return 0;
303 }
304
305 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
306 if (!(temp_64 & CMD_RING_RUNNING)) {
307 xhci_dbg(xhci, "Command ring had been stopped\n");
308 return 0;
309 }
310 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
311 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
312 &xhci->op_regs->cmd_ring);
313
314 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
315 * time the completion od all xHCI commands, including
316 * the Command Abort operation. If software doesn't see
317 * CRR negated in a timely manner (e.g. longer than 5
318 * seconds), then it should assume that the there are
319 * larger problems with the xHC and assert HCRST.
320 */
321 ret = handshake(xhci, &xhci->op_regs->cmd_ring,
322 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
323 if (ret < 0) {
324 xhci_err(xhci, "Stopped the command ring failed, "
325 "maybe the host is dead\n");
326 xhci->xhc_state |= XHCI_STATE_DYING;
327 xhci_quiesce(xhci);
328 xhci_halt(xhci);
329 return -ESHUTDOWN;
330 }
331
332 return 0;
333}
334
335static int xhci_queue_cd(struct xhci_hcd *xhci,
336 struct xhci_command *command,
337 union xhci_trb *cmd_trb)
338{
339 struct xhci_cd *cd;
340 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
341 if (!cd)
342 return -ENOMEM;
343 INIT_LIST_HEAD(&cd->cancel_cmd_list);
344
345 cd->command = command;
346 cd->cmd_trb = cmd_trb;
347 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
348
349 return 0;
350}
351
352/*
353 * Cancel the command which has issue.
354 *
355 * Some commands may hang due to waiting for acknowledgement from
356 * usb device. It is outside of the xHC's ability to control and
357 * will cause the command ring is blocked. When it occurs software
358 * should intervene to recover the command ring.
359 * See Section 4.6.1.1 and 4.6.1.2
360 */
361int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
362 union xhci_trb *cmd_trb)
363{
364 int retval = 0;
365 unsigned long flags;
366
367 spin_lock_irqsave(&xhci->lock, flags);
368
369 if (xhci->xhc_state & XHCI_STATE_DYING) {
370 xhci_warn(xhci, "Abort the command ring,"
371 " but the xHCI is dead.\n");
372 retval = -ESHUTDOWN;
373 goto fail;
374 }
375
376 /* queue the cmd desriptor to cancel_cmd_list */
377 retval = xhci_queue_cd(xhci, command, cmd_trb);
378 if (retval) {
379 xhci_warn(xhci, "Queuing command descriptor failed.\n");
380 goto fail;
381 }
382
383 /* abort command ring */
384 retval = xhci_abort_cmd_ring(xhci);
385 if (retval) {
386 xhci_err(xhci, "Abort command ring failed\n");
387 if (unlikely(retval == -ESHUTDOWN)) {
388 spin_unlock_irqrestore(&xhci->lock, flags);
389 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
390 xhci_dbg(xhci, "xHCI host controller is dead.\n");
391 return retval;
392 }
393 }
394
395fail:
396 spin_unlock_irqrestore(&xhci->lock, flags);
397 return retval;
398}
399
Andiry Xube88fe42010-10-14 07:22:57 -0700400void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700401 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700402 unsigned int ep_index,
403 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700404{
Matt Evans28ccd292011-03-29 13:40:46 +1100405 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500406 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
407 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700408
Sarah Sharpae636742009-04-29 19:02:31 -0700409 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500410 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700411 * We don't want to restart any stream rings if there's a set dequeue
412 * pointer command pending because the device can choose to start any
413 * stream once the endpoint is on the HW schedule.
414 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700415 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500416 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
417 (ep_state & EP_HALTED))
418 return;
419 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
420 /* The CPU has better things to do at this point than wait for a
421 * write-posting flush. It'll get there soon enough.
422 */
Sarah Sharpae636742009-04-29 19:02:31 -0700423}
424
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700425/* Ring the doorbell for any rings with pending URBs */
426static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
427 unsigned int slot_id,
428 unsigned int ep_index)
429{
430 unsigned int stream_id;
431 struct xhci_virt_ep *ep;
432
433 ep = &xhci->devs[slot_id]->eps[ep_index];
434
435 /* A ring has pending URBs if its TD list is not empty */
436 if (!(ep->ep_state & EP_HAS_STREAMS)) {
437 if (!(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700438 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700439 return;
440 }
441
442 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
443 stream_id++) {
444 struct xhci_stream_info *stream_info = ep->stream_info;
445 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700446 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
447 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700448 }
449}
450
Sarah Sharpae636742009-04-29 19:02:31 -0700451/*
452 * Find the segment that trb is in. Start searching in start_seg.
453 * If we must move past a segment that has a link TRB with a toggle cycle state
454 * bit set, then we will toggle the value pointed at by cycle_state.
455 */
456static struct xhci_segment *find_trb_seg(
457 struct xhci_segment *start_seg,
458 union xhci_trb *trb, int *cycle_state)
459{
460 struct xhci_segment *cur_seg = start_seg;
461 struct xhci_generic_trb *generic_trb;
462
463 while (cur_seg->trbs > trb ||
464 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
465 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000466 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800467 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700468 cur_seg = cur_seg->next;
469 if (cur_seg == start_seg)
470 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700471 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700472 }
473 return cur_seg;
474}
475
Sarah Sharp021bff92010-07-29 22:12:20 -0700476
477static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
478 unsigned int slot_id, unsigned int ep_index,
479 unsigned int stream_id)
480{
481 struct xhci_virt_ep *ep;
482
483 ep = &xhci->devs[slot_id]->eps[ep_index];
484 /* Common case: no streams */
485 if (!(ep->ep_state & EP_HAS_STREAMS))
486 return ep->ring;
487
488 if (stream_id == 0) {
489 xhci_warn(xhci,
490 "WARN: Slot ID %u, ep index %u has streams, "
491 "but URB has no stream ID.\n",
492 slot_id, ep_index);
493 return NULL;
494 }
495
496 if (stream_id < ep->stream_info->num_streams)
497 return ep->stream_info->stream_rings[stream_id];
498
499 xhci_warn(xhci,
500 "WARN: Slot ID %u, ep index %u has "
501 "stream IDs 1 to %u allocated, "
502 "but stream ID %u is requested.\n",
503 slot_id, ep_index,
504 ep->stream_info->num_streams - 1,
505 stream_id);
506 return NULL;
507}
508
509/* Get the right ring for the given URB.
510 * If the endpoint supports streams, boundary check the URB's stream ID.
511 * If the endpoint doesn't support streams, return the singular endpoint ring.
512 */
513static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
514 struct urb *urb)
515{
516 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
517 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
518}
519
Sarah Sharpae636742009-04-29 19:02:31 -0700520/*
521 * Move the xHC's endpoint ring dequeue pointer past cur_td.
522 * Record the new state of the xHC's endpoint ring dequeue segment,
523 * dequeue pointer, and new consumer cycle state in state.
524 * Update our internal representation of the ring's dequeue pointer.
525 *
526 * We do this in three jumps:
527 * - First we update our new ring state to be the same as when the xHC stopped.
528 * - Then we traverse the ring to find the segment that contains
529 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
530 * any link TRBs with the toggle cycle bit set.
531 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
532 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100533 *
534 * Some of the uses of xhci_generic_trb are grotty, but if they're done
535 * with correct __le32 accesses they should work fine. Only users of this are
536 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700537 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700538void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700539 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700540 unsigned int stream_id, struct xhci_td *cur_td,
541 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700542{
543 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700544 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700545 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700546 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700547 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700548
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700549 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
550 ep_index, stream_id);
551 if (!ep_ring) {
552 xhci_warn(xhci, "WARN can't find new dequeue state "
553 "for invalid stream ID %u.\n",
554 stream_id);
555 return;
556 }
Sarah Sharpae636742009-04-29 19:02:31 -0700557 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700558 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700559 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700560 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700561 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800562 if (!state->new_deq_seg) {
563 WARN_ON(1);
564 return;
565 }
566
Sarah Sharpae636742009-04-29 19:02:31 -0700567 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700568 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700569 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100570 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700571
572 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700573 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700574 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
575 state->new_deq_ptr,
576 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800577 if (!state->new_deq_seg) {
578 WARN_ON(1);
579 return;
580 }
Sarah Sharpae636742009-04-29 19:02:31 -0700581
582 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000583 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
584 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800585 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700586 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
587
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800588 /*
589 * If there is only one segment in a ring, find_trb_seg()'s while loop
590 * will not run, and it will return before it has a chance to see if it
591 * needs to toggle the cycle bit. It can't tell if the stalled transfer
592 * ended just before the link TRB on a one-segment ring, or if the TD
593 * wrapped around the top of the ring, because it doesn't have the TD in
594 * question. Look for the one-segment case where stalled TRB's address
595 * is greater than the new dequeue pointer address.
596 */
597 if (ep_ring->first_seg == ep_ring->first_seg->next &&
598 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
599 state->new_cycle_state ^= 0x1;
600 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
601
Sarah Sharpae636742009-04-29 19:02:31 -0700602 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700603 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
604 state->new_deq_seg);
605 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
606 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
607 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700608}
609
Sarah Sharp522989a2011-07-29 12:44:32 -0700610/* flip_cycle means flip the cycle bit of all but the first and last TRB.
611 * (The last TRB actually points to the ring enqueue pointer, which is not part
612 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
613 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700614static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700615 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700616{
617 struct xhci_segment *cur_seg;
618 union xhci_trb *cur_trb;
619
620 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
621 true;
622 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000623 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700624 /* Unchain any chained Link TRBs, but
625 * leave the pointers intact.
626 */
Matt Evans28ccd292011-03-29 13:40:46 +1100627 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700628 /* Flip the cycle bit (link TRBs can't be the first
629 * or last TRB).
630 */
631 if (flip_cycle)
632 cur_trb->generic.field[3] ^=
633 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700634 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700635 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
636 "in seg %p (0x%llx dma)\n",
637 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700638 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700639 cur_seg,
640 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700641 } else {
642 cur_trb->generic.field[0] = 0;
643 cur_trb->generic.field[1] = 0;
644 cur_trb->generic.field[2] = 0;
645 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100646 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700647 /* Flip the cycle bit except on the first or last TRB */
648 if (flip_cycle && cur_trb != cur_td->first_trb &&
649 cur_trb != cur_td->last_trb)
650 cur_trb->generic.field[3] ^=
651 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100652 cur_trb->generic.field[3] |= cpu_to_le32(
653 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800654 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
655 (unsigned long long)
656 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700657 }
658 if (cur_trb == cur_td->last_trb)
659 break;
660 }
661}
662
663static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700664 unsigned int ep_index, unsigned int stream_id,
665 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700666 union xhci_trb *deq_ptr, u32 cycle_state);
667
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700668void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700669 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700670 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700671 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700672{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700673 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
674
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700675 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
676 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
677 deq_state->new_deq_seg,
678 (unsigned long long)deq_state->new_deq_seg->dma,
679 deq_state->new_deq_ptr,
680 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
681 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700682 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700683 deq_state->new_deq_seg,
684 deq_state->new_deq_ptr,
685 (u32) deq_state->new_cycle_state);
686 /* Stop the TD queueing code from ringing the doorbell until
687 * this command completes. The HC won't set the dequeue pointer
688 * if the ring is running, and ringing the doorbell starts the
689 * ring running.
690 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700691 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700692}
693
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700694static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700695 struct xhci_virt_ep *ep)
696{
697 ep->ep_state &= ~EP_HALT_PENDING;
698 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
699 * timer is running on another CPU, we don't decrement stop_cmds_pending
700 * (since we didn't successfully stop the watchdog timer).
701 */
702 if (del_timer(&ep->stop_cmd_timer))
703 ep->stop_cmds_pending--;
704}
705
706/* Must be called with xhci->lock held in interrupt context */
707static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
708 struct xhci_td *cur_td, int status, char *adjective)
709{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700710 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700711 struct urb *urb;
712 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700713
Andiry Xu8e51adc2010-07-22 15:23:31 -0700714 urb = cur_td->urb;
715 urb_priv = urb->hcpriv;
716 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700717 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700718
Andiry Xu8e51adc2010-07-22 15:23:31 -0700719 /* Only giveback urb when this is the last td in urb */
720 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800721 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
722 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
723 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
724 if (xhci->quirks & XHCI_AMD_PLL_FIX)
725 usb_amd_quirk_pll_enable();
726 }
727 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700728 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700729
730 spin_unlock(&xhci->lock);
731 usb_hcd_giveback_urb(hcd, urb, status);
732 xhci_urb_free_priv(xhci, urb_priv);
733 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700734 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700735}
736
Sarah Sharpae636742009-04-29 19:02:31 -0700737/*
738 * When we get a command completion for a Stop Endpoint Command, we need to
739 * unlink any cancelled TDs from the ring. There are two ways to do that:
740 *
741 * 1. If the HW was in the middle of processing the TD that needs to be
742 * cancelled, then we must move the ring's dequeue pointer past the last TRB
743 * in the TD with a Set Dequeue Pointer Command.
744 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
745 * bit cleared) so that the HW will skip over them.
746 */
747static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700748 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700749{
750 unsigned int slot_id;
751 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700752 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700753 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700754 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700755 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700756 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700757 struct xhci_td *last_unlinked_td;
758
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700759 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700760
Andiry Xube88fe42010-10-14 07:22:57 -0700761 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100762 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700763 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100764 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700765 virt_dev = xhci->devs[slot_id];
766 if (virt_dev)
767 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
768 event);
769 else
770 xhci_warn(xhci, "Stop endpoint command "
771 "completion for disabled slot %u\n",
772 slot_id);
773 return;
774 }
775
Sarah Sharpae636742009-04-29 19:02:31 -0700776 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100777 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
778 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700779 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700780
Sarah Sharp678539c2009-10-27 10:55:52 -0700781 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700782 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700783 ep->stopped_td = NULL;
784 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700785 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700786 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700787 }
Sarah Sharpae636742009-04-29 19:02:31 -0700788
789 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
790 * We have the xHCI lock, so nothing can modify this list until we drop
791 * it. We're also in the event handler, so we can't get re-interrupted
792 * if another Stop Endpoint command completes
793 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700794 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700795 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800796 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
797 (unsigned long long)xhci_trb_virt_to_dma(
798 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700799 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
800 if (!ep_ring) {
801 /* This shouldn't happen unless a driver is mucking
802 * with the stream ID after submission. This will
803 * leave the TD on the hardware ring, and the hardware
804 * will try to execute it, and may access a buffer
805 * that has already been freed. In the best case, the
806 * hardware will execute it, and the event handler will
807 * ignore the completion event for that TD, since it was
808 * removed from the td_list for that endpoint. In
809 * short, don't muck with the stream ID after
810 * submission.
811 */
812 xhci_warn(xhci, "WARN Cancelled URB %p "
813 "has invalid stream ID %u.\n",
814 cur_td->urb,
815 cur_td->urb->stream_id);
816 goto remove_finished_td;
817 }
Sarah Sharpae636742009-04-29 19:02:31 -0700818 /*
819 * If we stopped on the TD we need to cancel, then we have to
820 * move the xHC endpoint ring dequeue pointer past this TD.
821 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700822 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700823 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
824 cur_td->urb->stream_id,
825 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700826 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700827 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700828remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700829 /*
830 * The event handler won't see a completion for this TD anymore,
831 * so remove it from the endpoint ring's TD list. Keep it in
832 * the cancelled TD list for URB completion later.
833 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700834 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700835 }
836 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700837 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700838
839 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
840 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700841 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700842 slot_id, ep_index,
843 ep->stopped_td->urb->stream_id,
844 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700845 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700846 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700847 /* Otherwise ring the doorbell(s) to restart queued transfers */
848 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700849 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700850 ep->stopped_td = NULL;
851 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700852
853 /*
854 * Drop the lock and complete the URBs in the cancelled TD list.
855 * New TDs to be cancelled might be added to the end of the list before
856 * we can complete all the URBs for the TDs we already unlinked.
857 * So stop when we've completed the URB for the last TD we unlinked.
858 */
859 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700860 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700861 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700862 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700863
864 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700865 /* Doesn't matter what we pass for status, since the core will
866 * just overwrite it (because the URB has been unlinked).
867 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700868 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700869
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700870 /* Stop processing the cancelled list if the watchdog timer is
871 * running.
872 */
873 if (xhci->xhc_state & XHCI_STATE_DYING)
874 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700875 } while (cur_td != last_unlinked_td);
876
877 /* Return to the event handler with xhci->lock re-acquired */
878}
879
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700880/* Watchdog timer function for when a stop endpoint command fails to complete.
881 * In this case, we assume the host controller is broken or dying or dead. The
882 * host may still be completing some other events, so we have to be careful to
883 * let the event ring handler and the URB dequeueing/enqueueing functions know
884 * through xhci->state.
885 *
886 * The timer may also fire if the host takes a very long time to respond to the
887 * command, and the stop endpoint command completion handler cannot delete the
888 * timer before the timer function is called. Another endpoint cancellation may
889 * sneak in before the timer function can grab the lock, and that may queue
890 * another stop endpoint command and add the timer back. So we cannot use a
891 * simple flag to say whether there is a pending stop endpoint command for a
892 * particular endpoint.
893 *
894 * Instead we use a combination of that flag and a counter for the number of
895 * pending stop endpoint commands. If the timer is the tail end of the last
896 * stop endpoint command, and the endpoint's command is still pending, we assume
897 * the host is dying.
898 */
899void xhci_stop_endpoint_command_watchdog(unsigned long arg)
900{
901 struct xhci_hcd *xhci;
902 struct xhci_virt_ep *ep;
903 struct xhci_virt_ep *temp_ep;
904 struct xhci_ring *ring;
905 struct xhci_td *cur_td;
906 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400907 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700908
909 ep = (struct xhci_virt_ep *) arg;
910 xhci = ep->xhci;
911
Don Zickusf43d6232011-10-20 23:52:14 -0400912 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700913
914 ep->stop_cmds_pending--;
915 if (xhci->xhc_state & XHCI_STATE_DYING) {
916 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
917 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400918 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700919 return;
920 }
921 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
922 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
923 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400924 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700925 return;
926 }
927
928 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
929 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
930 /* Oops, HC is dead or dying or at least not responding to the stop
931 * endpoint command.
932 */
933 xhci->xhc_state |= XHCI_STATE_DYING;
934 /* Disable interrupts from the host controller and start halting it */
935 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400936 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700937
938 ret = xhci_halt(xhci);
939
Don Zickusf43d6232011-10-20 23:52:14 -0400940 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700941 if (ret < 0) {
942 /* This is bad; the host is not responding to commands and it's
943 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800944 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700945 * disconnect all device drivers under this host. Those
946 * disconnect() methods will wait for all URBs to be unlinked,
947 * so we must complete them.
948 */
949 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
950 xhci_warn(xhci, "Completing active URBs anyway.\n");
951 /* We could turn all TDs on the rings to no-ops. This won't
952 * help if the host has cached part of the ring, and is slow if
953 * we want to preserve the cycle bit. Skip it and hope the host
954 * doesn't touch the memory.
955 */
956 }
957 for (i = 0; i < MAX_HC_SLOTS; i++) {
958 if (!xhci->devs[i])
959 continue;
960 for (j = 0; j < 31; j++) {
961 temp_ep = &xhci->devs[i]->eps[j];
962 ring = temp_ep->ring;
963 if (!ring)
964 continue;
965 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
966 "ep index %u\n", i, j);
967 while (!list_empty(&ring->td_list)) {
968 cur_td = list_first_entry(&ring->td_list,
969 struct xhci_td,
970 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700971 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700972 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700973 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700974 xhci_giveback_urb_in_irq(xhci, cur_td,
975 -ESHUTDOWN, "killed");
976 }
977 while (!list_empty(&temp_ep->cancelled_td_list)) {
978 cur_td = list_first_entry(
979 &temp_ep->cancelled_td_list,
980 struct xhci_td,
981 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700982 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700983 xhci_giveback_urb_in_irq(xhci, cur_td,
984 -ESHUTDOWN, "killed");
985 }
986 }
987 }
Don Zickusf43d6232011-10-20 23:52:14 -0400988 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700989 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800990 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700991 xhci_dbg(xhci, "xHCI host controller is dead.\n");
992}
993
Andiry Xub008df62012-03-05 17:49:34 +0800994
995static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
996 struct xhci_virt_device *dev,
997 struct xhci_ring *ep_ring,
998 unsigned int ep_index)
999{
1000 union xhci_trb *dequeue_temp;
1001 int num_trbs_free_temp;
1002 bool revert = false;
1003
1004 num_trbs_free_temp = ep_ring->num_trbs_free;
1005 dequeue_temp = ep_ring->dequeue;
1006
Sarah Sharpb62d32b2012-06-21 16:28:30 -07001007 /* If we get two back-to-back stalls, and the first stalled transfer
1008 * ends just before a link TRB, the dequeue pointer will be left on
1009 * the link TRB by the code in the while loop. So we have to update
1010 * the dequeue pointer one segment further, or we'll jump off
1011 * the segment into la-la-land.
1012 */
1013 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1014 ep_ring->deq_seg = ep_ring->deq_seg->next;
1015 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1016 }
1017
Andiry Xub008df62012-03-05 17:49:34 +08001018 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1019 /* We have more usable TRBs */
1020 ep_ring->num_trbs_free++;
1021 ep_ring->dequeue++;
1022 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1023 ep_ring->dequeue)) {
1024 if (ep_ring->dequeue ==
1025 dev->eps[ep_index].queued_deq_ptr)
1026 break;
1027 ep_ring->deq_seg = ep_ring->deq_seg->next;
1028 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1029 }
1030 if (ep_ring->dequeue == dequeue_temp) {
1031 revert = true;
1032 break;
1033 }
1034 }
1035
1036 if (revert) {
1037 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1038 ep_ring->num_trbs_free = num_trbs_free_temp;
1039 }
1040}
1041
Sarah Sharpae636742009-04-29 19:02:31 -07001042/*
1043 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1044 * we need to clear the set deq pending flag in the endpoint ring state, so that
1045 * the TD queueing code can ring the doorbell again. We also need to ring the
1046 * endpoint doorbell to restart the ring, but only if there aren't more
1047 * cancellations pending.
1048 */
1049static void handle_set_deq_completion(struct xhci_hcd *xhci,
1050 struct xhci_event_cmd *event,
1051 union xhci_trb *trb)
1052{
1053 unsigned int slot_id;
1054 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001055 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001056 struct xhci_ring *ep_ring;
1057 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001058 struct xhci_ep_ctx *ep_ctx;
1059 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001060
Matt Evans28ccd292011-03-29 13:40:46 +11001061 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1062 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1063 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001064 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001065
1066 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1067 if (!ep_ring) {
1068 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1069 "freed stream ID %u\n",
1070 stream_id);
1071 /* XXX: Harmless??? */
1072 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1073 return;
1074 }
1075
John Yound115b042009-07-27 12:05:15 -07001076 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1077 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001078
Matt Evans28ccd292011-03-29 13:40:46 +11001079 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001080 unsigned int ep_state;
1081 unsigned int slot_state;
1082
Matt Evans28ccd292011-03-29 13:40:46 +11001083 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -07001084 case COMP_TRB_ERR:
1085 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1086 "of stream ID configuration\n");
1087 break;
1088 case COMP_CTX_STATE:
1089 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1090 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001091 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001092 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001093 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001094 slot_state = GET_SLOT_STATE(slot_state);
1095 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
1096 slot_state, ep_state);
1097 break;
1098 case COMP_EBADSLT:
1099 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1100 "slot %u was not enabled.\n", slot_id);
1101 break;
1102 default:
1103 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1104 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001105 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -07001106 break;
1107 }
1108 /* OK what do we do now? The endpoint state is hosed, and we
1109 * should never get to this point if the synchronization between
1110 * queueing, and endpoint state are correct. This might happen
1111 * if the device gets disconnected after we've finished
1112 * cancelling URBs, which might not be an error...
1113 */
1114 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -07001115 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001116 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001117 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001118 dev->eps[ep_index].queued_deq_ptr) ==
1119 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001120 /* Update the ring's dequeue segment and dequeue pointer
1121 * to reflect the new position.
1122 */
Andiry Xub008df62012-03-05 17:49:34 +08001123 update_ring_for_set_deq_completion(xhci, dev,
1124 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001125 } else {
1126 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1127 "Ptr command & xHCI internal state.\n");
1128 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1129 dev->eps[ep_index].queued_deq_seg,
1130 dev->eps[ep_index].queued_deq_ptr);
1131 }
Sarah Sharpae636742009-04-29 19:02:31 -07001132 }
1133
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001134 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001135 dev->eps[ep_index].queued_deq_seg = NULL;
1136 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001137 /* Restart any rings with pending URBs */
1138 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001139}
1140
Sarah Sharpa1587d92009-07-27 12:03:15 -07001141static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1142 struct xhci_event_cmd *event,
1143 union xhci_trb *trb)
1144{
1145 int slot_id;
1146 unsigned int ep_index;
1147
Matt Evans28ccd292011-03-29 13:40:46 +11001148 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1149 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001150 /* This command will only fail if the endpoint wasn't halted,
1151 * but we don't care.
1152 */
1153 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001154 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001155
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001156 /* HW with the reset endpoint quirk needs to have a configure endpoint
1157 * command complete before the endpoint can be used. Queue that here
1158 * because the HW can't handle two commands being queued in a row.
1159 */
1160 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1161 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1162 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001163 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1164 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001165 xhci_ring_cmd_db(xhci);
1166 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001167 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001168 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001169 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001170 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001171}
Sarah Sharpae636742009-04-29 19:02:31 -07001172
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001173/* Check to see if a command in the device's command queue matches this one.
1174 * Signal the completion or free the command, and return 1. Return 0 if the
1175 * completed command isn't at the head of the command list.
1176 */
1177static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1178 struct xhci_virt_device *virt_dev,
1179 struct xhci_event_cmd *event)
1180{
1181 struct xhci_command *command;
1182
1183 if (list_empty(&virt_dev->cmd_list))
1184 return 0;
1185
1186 command = list_entry(virt_dev->cmd_list.next,
1187 struct xhci_command, cmd_list);
1188 if (xhci->cmd_ring->dequeue != command->command_trb)
1189 return 0;
1190
Matt Evans28ccd292011-03-29 13:40:46 +11001191 command->status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001192 list_del(&command->cmd_list);
1193 if (command->completion)
1194 complete(command->completion);
1195 else
1196 xhci_free_command(xhci, command);
1197 return 1;
1198}
1199
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001200static void handle_cmd_completion(struct xhci_hcd *xhci,
1201 struct xhci_event_cmd *event)
1202{
Matt Evans28ccd292011-03-29 13:40:46 +11001203 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001204 u64 cmd_dma;
1205 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001206 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001207 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001208 unsigned int ep_index;
1209 struct xhci_ring *ep_ring;
1210 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001211
Matt Evans28ccd292011-03-29 13:40:46 +11001212 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001213 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001214 xhci->cmd_ring->dequeue);
1215 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1216 if (cmd_dequeue_dma == 0) {
1217 xhci->error_bitmask |= 1 << 4;
1218 return;
1219 }
1220 /* Does the DMA address match our internal dequeue pointer address? */
1221 if (cmd_dma != (u64) cmd_dequeue_dma) {
1222 xhci->error_bitmask |= 1 << 5;
1223 return;
1224 }
Matt Evans28ccd292011-03-29 13:40:46 +11001225 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1226 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001227 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001228 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001229 xhci->slot_id = slot_id;
1230 else
1231 xhci->slot_id = 0;
1232 complete(&xhci->addr_dev);
1233 break;
1234 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001235 if (xhci->devs[slot_id]) {
1236 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1237 /* Delete default control endpoint resources */
1238 xhci_free_device_endpoint_resources(xhci,
1239 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001240 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001241 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001242 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001243 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001244 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001245 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001246 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001247 /*
1248 * Configure endpoint commands can come from the USB core
1249 * configuration or alt setting changes, or because the HW
1250 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001251 * endpoint command or streams were being configured.
1252 * If the command was for a halted endpoint, the xHCI driver
1253 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001254 */
1255 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001256 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001257 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001258 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001259 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001260 * condition may race on this quirky hardware. Not worth
1261 * worrying about, since this is prototype hardware. Not sure
1262 * if this will work for streams, but streams support was
1263 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001264 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001265 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001266 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001267 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1268 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001269 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1270 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1271 if (!(ep_state & EP_HALTED))
1272 goto bandwidth_change;
1273 xhci_dbg(xhci, "Completed config ep cmd - "
1274 "last ep index = %d, state = %d\n",
1275 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001276 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001277 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001278 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001279 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001280 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001281 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001282bandwidth_change:
1283 xhci_dbg(xhci, "Completed config ep cmd\n");
1284 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001285 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001286 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001287 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001288 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001289 virt_dev = xhci->devs[slot_id];
1290 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1291 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001292 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001293 complete(&xhci->devs[slot_id]->cmd_completion);
1294 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001295 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001296 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001297 complete(&xhci->addr_dev);
1298 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001299 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001300 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001301 break;
1302 case TRB_TYPE(TRB_SET_DEQ):
1303 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1304 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001305 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001306 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001307 case TRB_TYPE(TRB_RESET_EP):
1308 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1309 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001310 case TRB_TYPE(TRB_RESET_DEV):
1311 xhci_dbg(xhci, "Completed reset device command.\n");
1312 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001313 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001314 virt_dev = xhci->devs[slot_id];
1315 if (virt_dev)
1316 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1317 else
1318 xhci_warn(xhci, "Reset device command completion "
1319 "for disabled slot %u\n", slot_id);
1320 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001321 case TRB_TYPE(TRB_NEC_GET_FW):
1322 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1323 xhci->error_bitmask |= 1 << 6;
1324 break;
1325 }
1326 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001327 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1328 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001329 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001330 default:
1331 /* Skip over unknown commands on the event ring */
1332 xhci->error_bitmask |= 1 << 6;
1333 break;
1334 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001335 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001336}
1337
Sarah Sharp02386342010-05-24 13:25:28 -07001338static void handle_vendor_event(struct xhci_hcd *xhci,
1339 union xhci_trb *event)
1340{
1341 u32 trb_type;
1342
Matt Evans28ccd292011-03-29 13:40:46 +11001343 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001344 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1345 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1346 handle_cmd_completion(xhci, &event->event_cmd);
1347}
1348
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001349/* @port_id: the one-based port ID from the hardware (indexed from array of all
1350 * port registers -- USB 3.0 and USB 2.0).
1351 *
1352 * Returns a zero-based port number, which is suitable for indexing into each of
1353 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001354 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001355 */
1356static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1357 struct xhci_hcd *xhci, u32 port_id)
1358{
1359 unsigned int i;
1360 unsigned int num_similar_speed_ports = 0;
1361
1362 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1363 * and usb2_ports are 0-based indexes. Count the number of similar
1364 * speed ports, up to 1 port before this port.
1365 */
1366 for (i = 0; i < (port_id - 1); i++) {
1367 u8 port_speed = xhci->port_array[i];
1368
1369 /*
1370 * Skip ports that don't have known speeds, or have duplicate
1371 * Extended Capabilities port speed entries.
1372 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001373 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001374 continue;
1375
1376 /*
1377 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1378 * 1.1 ports are under the USB 2.0 hub. If the port speed
1379 * matches the device speed, it's a similar speed port.
1380 */
1381 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1382 num_similar_speed_ports++;
1383 }
1384 return num_similar_speed_ports;
1385}
1386
Sarah Sharp623bef92011-11-11 14:57:33 -08001387static void handle_device_notification(struct xhci_hcd *xhci,
1388 union xhci_trb *event)
1389{
1390 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001391 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001392
1393 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001394 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001395 xhci_warn(xhci, "Device Notification event for "
1396 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001397 return;
1398 }
1399
1400 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1401 slot_id);
1402 udev = xhci->devs[slot_id]->udev;
1403 if (udev && udev->parent)
1404 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001405}
1406
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001407static void handle_port_status(struct xhci_hcd *xhci,
1408 union xhci_trb *event)
1409{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001410 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001411 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001412 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001413 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001414 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001415 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001416 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001417 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001418 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001419 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001420
1421 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001422 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001423 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1424 xhci->error_bitmask |= 1 << 8;
1425 }
Matt Evans28ccd292011-03-29 13:40:46 +11001426 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001427 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1428
Sarah Sharp518e8482010-12-15 11:56:29 -08001429 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1430 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001431 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001432 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001433 goto cleanup;
1434 }
1435
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001436 /* Figure out which usb_hcd this port is attached to:
1437 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1438 */
1439 major_revision = xhci->port_array[port_id - 1];
1440 if (major_revision == 0) {
1441 xhci_warn(xhci, "Event for port %u not in "
1442 "Extended Capabilities, ignoring.\n",
1443 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001444 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001445 goto cleanup;
1446 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001447 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001448 xhci_warn(xhci, "Event for port %u duplicated in"
1449 "Extended Capabilities, ignoring.\n",
1450 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001451 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001452 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001453 }
1454
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001455 /*
1456 * Hardware port IDs reported by a Port Status Change Event include USB
1457 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1458 * resume event, but we first need to translate the hardware port ID
1459 * into the index into the ports on the correct split roothub, and the
1460 * correct bus_state structure.
1461 */
1462 /* Find the right roothub. */
1463 hcd = xhci_to_hcd(xhci);
1464 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1465 hcd = xhci->shared_hcd;
1466 bus_state = &xhci->bus_state[hcd_index(hcd)];
1467 if (hcd->speed == HCD_USB3)
1468 port_array = xhci->usb3_ports;
1469 else
1470 port_array = xhci->usb2_ports;
1471 /* Find the faked port hub number */
1472 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1473 port_id);
1474
Sarah Sharp5308a912010-12-01 11:34:59 -08001475 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001476 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001477 xhci_dbg(xhci, "resume root hub\n");
1478 usb_hcd_resume_root_hub(hcd);
1479 }
1480
1481 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1482 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1483
1484 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1485 if (!(temp1 & CMD_RUN)) {
1486 xhci_warn(xhci, "xHC is not running.\n");
1487 goto cleanup;
1488 }
1489
1490 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001491 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001492 /* Set a flag to say the port signaled remote wakeup,
1493 * so we can tell the difference between the end of
1494 * device and host initiated resume.
1495 */
1496 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001497 xhci_test_and_clear_bit(xhci, port_array,
1498 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001499 xhci_set_link_state(xhci, port_array, faked_port_index,
1500 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001501 /* Need to wait until the next link state change
1502 * indicates the device is actually in U0.
1503 */
1504 bogus_port_status = true;
1505 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001506 } else {
1507 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001508 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001509 msecs_to_jiffies(20);
Andiry Xu296b8ce2012-04-14 02:54:30 +08001510 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001511 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001512 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001513 /* Do the rest in GetPortStatus */
1514 }
1515 }
1516
Sarah Sharpd93814c2012-01-24 16:39:02 -08001517 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1518 DEV_SUPERSPEED(temp)) {
1519 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001520 /* We've just brought the device into U0 through either the
1521 * Resume state after a device remote wakeup, or through the
1522 * U3Exit state after a host-initiated resume. If it's a device
1523 * initiated remote wake, don't pass up the link state change,
1524 * so the roothub behavior is consistent with external
1525 * USB 3.0 hub behavior.
1526 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001527 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1528 faked_port_index + 1);
1529 if (slot_id && xhci->devs[slot_id])
1530 xhci_ring_device(xhci, slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001531 if (bus_state->port_remote_wakeup && (1 << faked_port_index)) {
1532 bus_state->port_remote_wakeup &=
1533 ~(1 << faked_port_index);
1534 xhci_test_and_clear_bit(xhci, port_array,
1535 faked_port_index, PORT_PLC);
1536 usb_wakeup_notification(hcd->self.root_hub,
1537 faked_port_index + 1);
1538 bogus_port_status = true;
1539 goto cleanup;
1540 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001541 }
1542
Andiry Xu6fd45622011-09-23 14:19:50 -07001543 if (hcd->speed != HCD_USB3)
1544 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1545 PORT_PLC);
1546
Andiry Xu56192532010-10-14 07:23:00 -07001547cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001548 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001549 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001550
Sarah Sharp386139d2011-03-24 08:02:58 -07001551 /* Don't make the USB core poll the roothub if we got a bad port status
1552 * change event. Besides, at that point we can't tell which roothub
1553 * (USB 2.0 or USB 3.0) to kick.
1554 */
1555 if (bogus_port_status)
1556 return;
1557
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001558 spin_unlock(&xhci->lock);
1559 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001560 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001561 spin_lock(&xhci->lock);
1562}
1563
1564/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001565 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1566 * at end_trb, which may be in another segment. If the suspect DMA address is a
1567 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1568 * returns 0.
1569 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001570struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001571 union xhci_trb *start_trb,
1572 union xhci_trb *end_trb,
1573 dma_addr_t suspect_dma)
1574{
1575 dma_addr_t start_dma;
1576 dma_addr_t end_seg_dma;
1577 dma_addr_t end_trb_dma;
1578 struct xhci_segment *cur_seg;
1579
Sarah Sharp23e3be12009-04-29 19:05:20 -07001580 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001581 cur_seg = start_seg;
1582
1583 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001584 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001585 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001586 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001587 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001588 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001589 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001590 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001591
1592 if (end_trb_dma > 0) {
1593 /* The end TRB is in this segment, so suspect should be here */
1594 if (start_dma <= end_trb_dma) {
1595 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1596 return cur_seg;
1597 } else {
1598 /* Case for one segment with
1599 * a TD wrapped around to the top
1600 */
1601 if ((suspect_dma >= start_dma &&
1602 suspect_dma <= end_seg_dma) ||
1603 (suspect_dma >= cur_seg->dma &&
1604 suspect_dma <= end_trb_dma))
1605 return cur_seg;
1606 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001607 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001608 } else {
1609 /* Might still be somewhere in this segment */
1610 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1611 return cur_seg;
1612 }
1613 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001614 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001615 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001616
Randy Dunlap326b4812010-04-19 08:53:50 -07001617 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001618}
1619
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001620static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1621 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001622 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001623 struct xhci_td *td, union xhci_trb *event_trb)
1624{
1625 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1626 ep->ep_state |= EP_HALTED;
1627 ep->stopped_td = td;
1628 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001629 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001630
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001631 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1632 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001633
1634 ep->stopped_td = NULL;
1635 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001636 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001637
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001638 xhci_ring_cmd_db(xhci);
1639}
1640
1641/* Check if an error has halted the endpoint ring. The class driver will
1642 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1643 * However, a babble and other errors also halt the endpoint ring, and the class
1644 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1645 * Ring Dequeue Pointer command manually.
1646 */
1647static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1648 struct xhci_ep_ctx *ep_ctx,
1649 unsigned int trb_comp_code)
1650{
1651 /* TRB completion codes that may require a manual halt cleanup */
1652 if (trb_comp_code == COMP_TX_ERR ||
1653 trb_comp_code == COMP_BABBLE ||
1654 trb_comp_code == COMP_SPLIT_ERR)
1655 /* The 0.96 spec says a babbling control endpoint
1656 * is not halted. The 0.96 spec says it is. Some HW
1657 * claims to be 0.95 compliant, but it halts the control
1658 * endpoint anyway. Check if a babble halted the
1659 * endpoint.
1660 */
Matt Evansf5960b62011-06-01 10:22:55 +10001661 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1662 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001663 return 1;
1664
1665 return 0;
1666}
1667
Sarah Sharpb45b5062009-12-09 15:59:06 -08001668int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1669{
1670 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1671 /* Vendor defined "informational" completion code,
1672 * treat as not-an-error.
1673 */
1674 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1675 trb_comp_code);
1676 xhci_dbg(xhci, "Treating code as success.\n");
1677 return 1;
1678 }
1679 return 0;
1680}
1681
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001682/*
Andiry Xu4422da62010-07-22 15:22:55 -07001683 * Finish the td processing, remove the td from td list;
1684 * Return 1 if the urb can be given back.
1685 */
1686static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1687 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1688 struct xhci_virt_ep *ep, int *status, bool skip)
1689{
1690 struct xhci_virt_device *xdev;
1691 struct xhci_ring *ep_ring;
1692 unsigned int slot_id;
1693 int ep_index;
1694 struct urb *urb = NULL;
1695 struct xhci_ep_ctx *ep_ctx;
1696 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001697 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001698 u32 trb_comp_code;
1699
Matt Evans28ccd292011-03-29 13:40:46 +11001700 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001701 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001702 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1703 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001704 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001705 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001706
1707 if (skip)
1708 goto td_cleanup;
1709
1710 if (trb_comp_code == COMP_STOP_INVAL ||
1711 trb_comp_code == COMP_STOP) {
1712 /* The Endpoint Stop Command completion will take care of any
1713 * stopped TDs. A stopped TD may be restarted, so don't update
1714 * the ring dequeue pointer or take this TD off any lists yet.
1715 */
1716 ep->stopped_td = td;
1717 ep->stopped_trb = event_trb;
1718 return 0;
1719 } else {
1720 if (trb_comp_code == COMP_STALL) {
1721 /* The transfer is completed from the driver's
1722 * perspective, but we need to issue a set dequeue
1723 * command for this stalled endpoint to move the dequeue
1724 * pointer past the TD. We can't do that here because
1725 * the halt condition must be cleared first. Let the
1726 * USB class driver clear the stall later.
1727 */
1728 ep->stopped_td = td;
1729 ep->stopped_trb = event_trb;
1730 ep->stopped_stream = ep_ring->stream_id;
1731 } else if (xhci_requires_manual_halt_cleanup(xhci,
1732 ep_ctx, trb_comp_code)) {
1733 /* Other types of errors halt the endpoint, but the
1734 * class driver doesn't call usb_reset_endpoint() unless
1735 * the error is -EPIPE. Clear the halted status in the
1736 * xHCI hardware manually.
1737 */
1738 xhci_cleanup_halted_endpoint(xhci,
1739 slot_id, ep_index, ep_ring->stream_id,
1740 td, event_trb);
1741 } else {
1742 /* Update ring dequeue pointer */
1743 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001744 inc_deq(xhci, ep_ring);
1745 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001746 }
1747
1748td_cleanup:
1749 /* Clean up the endpoint's TD list */
1750 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001751 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001752
1753 /* Do one last check of the actual transfer length.
1754 * If the host controller said we transferred more data than
1755 * the buffer length, urb->actual_length will be a very big
1756 * number (since it's unsigned). Play it safe and say we didn't
1757 * transfer anything.
1758 */
1759 if (urb->actual_length > urb->transfer_buffer_length) {
1760 xhci_warn(xhci, "URB transfer length is wrong, "
1761 "xHC issue? req. len = %u, "
1762 "act. len = %u\n",
1763 urb->transfer_buffer_length,
1764 urb->actual_length);
1765 urb->actual_length = 0;
1766 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1767 *status = -EREMOTEIO;
1768 else
1769 *status = 0;
1770 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001771 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001772 /* Was this TD slated to be cancelled but completed anyway? */
1773 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001774 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001775
Andiry Xu8e51adc2010-07-22 15:23:31 -07001776 urb_priv->td_cnt++;
1777 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001778 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001779 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001780 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1781 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1782 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1783 == 0) {
1784 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1785 usb_amd_quirk_pll_enable();
1786 }
1787 }
1788 }
Andiry Xu4422da62010-07-22 15:22:55 -07001789 }
1790
1791 return ret;
1792}
1793
1794/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001795 * Process control tds, update urb status and actual_length.
1796 */
1797static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1798 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1799 struct xhci_virt_ep *ep, int *status)
1800{
1801 struct xhci_virt_device *xdev;
1802 struct xhci_ring *ep_ring;
1803 unsigned int slot_id;
1804 int ep_index;
1805 struct xhci_ep_ctx *ep_ctx;
1806 u32 trb_comp_code;
1807
Matt Evans28ccd292011-03-29 13:40:46 +11001808 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001809 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001810 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1811 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001812 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001813 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001814
Andiry Xu8af56be2010-07-22 15:23:03 -07001815 switch (trb_comp_code) {
1816 case COMP_SUCCESS:
1817 if (event_trb == ep_ring->dequeue) {
1818 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1819 "without IOC set??\n");
1820 *status = -ESHUTDOWN;
1821 } else if (event_trb != td->last_trb) {
1822 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1823 "without IOC set??\n");
1824 *status = -ESHUTDOWN;
1825 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001826 *status = 0;
1827 }
1828 break;
1829 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001830 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1831 *status = -EREMOTEIO;
1832 else
1833 *status = 0;
1834 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001835 case COMP_STOP_INVAL:
1836 case COMP_STOP:
1837 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001838 default:
1839 if (!xhci_requires_manual_halt_cleanup(xhci,
1840 ep_ctx, trb_comp_code))
1841 break;
1842 xhci_dbg(xhci, "TRB error code %u, "
1843 "halted endpoint index = %u\n",
1844 trb_comp_code, ep_index);
1845 /* else fall through */
1846 case COMP_STALL:
1847 /* Did we transfer part of the data (middle) phase? */
1848 if (event_trb != ep_ring->dequeue &&
1849 event_trb != td->last_trb)
1850 td->urb->actual_length =
1851 td->urb->transfer_buffer_length
Matt Evans28ccd292011-03-29 13:40:46 +11001852 - TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001853 else
1854 td->urb->actual_length = 0;
1855
1856 xhci_cleanup_halted_endpoint(xhci,
1857 slot_id, ep_index, 0, td, event_trb);
1858 return finish_td(xhci, td, event_trb, event, ep, status, true);
1859 }
1860 /*
1861 * Did we transfer any data, despite the errors that might have
1862 * happened? I.e. did we get past the setup stage?
1863 */
1864 if (event_trb != ep_ring->dequeue) {
1865 /* The event was for the status stage */
1866 if (event_trb == td->last_trb) {
1867 if (td->urb->actual_length != 0) {
1868 /* Don't overwrite a previously set error code
1869 */
1870 if ((*status == -EINPROGRESS || *status == 0) &&
1871 (td->urb->transfer_flags
1872 & URB_SHORT_NOT_OK))
1873 /* Did we already see a short data
1874 * stage? */
1875 *status = -EREMOTEIO;
1876 } else {
1877 td->urb->actual_length =
1878 td->urb->transfer_buffer_length;
1879 }
1880 } else {
1881 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07001882 td->urb->actual_length =
1883 td->urb->transfer_buffer_length -
1884 TRB_LEN(le32_to_cpu(event->transfer_len));
1885 xhci_dbg(xhci, "Waiting for status "
1886 "stage event\n");
1887 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001888 }
1889 }
1890
1891 return finish_td(xhci, td, event_trb, event, ep, status, false);
1892}
1893
1894/*
Andiry Xu04e51902010-07-22 15:23:39 -07001895 * Process isochronous tds, update urb packet status and actual_length.
1896 */
1897static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1898 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1899 struct xhci_virt_ep *ep, int *status)
1900{
1901 struct xhci_ring *ep_ring;
1902 struct urb_priv *urb_priv;
1903 int idx;
1904 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07001905 union xhci_trb *cur_trb;
1906 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001907 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07001908 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001909 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07001910
Matt Evans28ccd292011-03-29 13:40:46 +11001911 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1912 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001913 urb_priv = td->urb->hcpriv;
1914 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001915 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07001916
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001917 /* handle completion code */
1918 switch (trb_comp_code) {
1919 case COMP_SUCCESS:
Sarah Sharp587c53c2012-05-08 09:22:49 -07001920 if (TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
1921 frame->status = 0;
1922 break;
1923 }
1924 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
1925 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001926 case COMP_SHORT_TX:
1927 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
1928 -EREMOTEIO : 0;
1929 break;
1930 case COMP_BW_OVER:
1931 frame->status = -ECOMM;
1932 skip_td = true;
1933 break;
1934 case COMP_BUFF_OVER:
1935 case COMP_BABBLE:
1936 frame->status = -EOVERFLOW;
1937 skip_td = true;
1938 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001939 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001940 case COMP_STALL:
Hans de Goedea3cb26c2012-04-23 15:06:09 +02001941 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001942 frame->status = -EPROTO;
1943 skip_td = true;
1944 break;
1945 case COMP_STOP:
1946 case COMP_STOP_INVAL:
1947 break;
1948 default:
1949 frame->status = -1;
1950 break;
Andiry Xu04e51902010-07-22 15:23:39 -07001951 }
1952
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001953 if (trb_comp_code == COMP_SUCCESS || skip_td) {
1954 frame->actual_length = frame->length;
1955 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07001956 } else {
1957 for (cur_trb = ep_ring->dequeue,
1958 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1959 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001960 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1961 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11001962 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07001963 }
Matt Evans28ccd292011-03-29 13:40:46 +11001964 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1965 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001966
1967 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001968 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07001969 td->urb->actual_length += len;
1970 }
1971 }
1972
Andiry Xu04e51902010-07-22 15:23:39 -07001973 return finish_td(xhci, td, event_trb, event, ep, status, false);
1974}
1975
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001976static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1977 struct xhci_transfer_event *event,
1978 struct xhci_virt_ep *ep, int *status)
1979{
1980 struct xhci_ring *ep_ring;
1981 struct urb_priv *urb_priv;
1982 struct usb_iso_packet_descriptor *frame;
1983 int idx;
1984
Matt Evansf6975312011-06-01 13:01:01 +10001985 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001986 urb_priv = td->urb->hcpriv;
1987 idx = urb_priv->td_cnt;
1988 frame = &td->urb->iso_frame_desc[idx];
1989
Sarah Sharpb3df3f92011-06-15 19:57:46 -07001990 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001991 frame->status = -EXDEV;
1992
1993 /* calc actual length */
1994 frame->actual_length = 0;
1995
1996 /* Update ring dequeue pointer */
1997 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001998 inc_deq(xhci, ep_ring);
1999 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002000
2001 return finish_td(xhci, td, NULL, event, ep, status, true);
2002}
2003
Andiry Xu04e51902010-07-22 15:23:39 -07002004/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002005 * Process bulk and interrupt tds, update urb status and actual_length.
2006 */
2007static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2008 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2009 struct xhci_virt_ep *ep, int *status)
2010{
2011 struct xhci_ring *ep_ring;
2012 union xhci_trb *cur_trb;
2013 struct xhci_segment *cur_seg;
2014 u32 trb_comp_code;
2015
Matt Evans28ccd292011-03-29 13:40:46 +11002016 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2017 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002018
2019 switch (trb_comp_code) {
2020 case COMP_SUCCESS:
2021 /* Double check that the HW transferred everything. */
Sarah Sharp587c53c2012-05-08 09:22:49 -07002022 if (event_trb != td->last_trb ||
2023 TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002024 xhci_warn(xhci, "WARN Successful completion "
2025 "on short TX\n");
2026 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2027 *status = -EREMOTEIO;
2028 else
2029 *status = 0;
Sarah Sharp587c53c2012-05-08 09:22:49 -07002030 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2031 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002032 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002033 *status = 0;
2034 }
2035 break;
2036 case COMP_SHORT_TX:
2037 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2038 *status = -EREMOTEIO;
2039 else
2040 *status = 0;
2041 break;
2042 default:
2043 /* Others already handled above */
2044 break;
2045 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002046 if (trb_comp_code == COMP_SHORT_TX)
2047 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2048 "%d bytes untransferred\n",
2049 td->urb->ep->desc.bEndpointAddress,
2050 td->urb->transfer_buffer_length,
2051 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002052 /* Fast path - was this the last TRB in the TD for this URB? */
2053 if (event_trb == td->last_trb) {
Matt Evans28ccd292011-03-29 13:40:46 +11002054 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002055 td->urb->actual_length =
2056 td->urb->transfer_buffer_length -
Matt Evans28ccd292011-03-29 13:40:46 +11002057 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002058 if (td->urb->transfer_buffer_length <
2059 td->urb->actual_length) {
2060 xhci_warn(xhci, "HC gave bad length "
2061 "of %d bytes left\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002062 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002063 td->urb->actual_length = 0;
2064 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2065 *status = -EREMOTEIO;
2066 else
2067 *status = 0;
2068 }
2069 /* Don't overwrite a previously set error code */
2070 if (*status == -EINPROGRESS) {
2071 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2072 *status = -EREMOTEIO;
2073 else
2074 *status = 0;
2075 }
2076 } else {
2077 td->urb->actual_length =
2078 td->urb->transfer_buffer_length;
2079 /* Ignore a short packet completion if the
2080 * untransferred length was zero.
2081 */
2082 if (*status == -EREMOTEIO)
2083 *status = 0;
2084 }
2085 } else {
2086 /* Slow path - walk the list, starting from the dequeue
2087 * pointer, to get the actual length transferred.
2088 */
2089 td->urb->actual_length = 0;
2090 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2091 cur_trb != event_trb;
2092 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002093 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2094 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002095 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002096 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002097 }
2098 /* If the ring didn't stop on a Link or No-op TRB, add
2099 * in the actual bytes transferred from the Normal TRB
2100 */
2101 if (trb_comp_code != COMP_STOP_INVAL)
2102 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002103 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2104 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002105 }
2106
2107 return finish_td(xhci, td, event_trb, event, ep, status, false);
2108}
2109
2110/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002111 * If this function returns an error condition, it means it got a Transfer
2112 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2113 * At this point, the host controller is probably hosed and should be reset.
2114 */
2115static int handle_tx_event(struct xhci_hcd *xhci,
2116 struct xhci_transfer_event *event)
2117{
2118 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002119 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002120 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002121 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002122 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002123 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002124 dma_addr_t event_dma;
2125 struct xhci_segment *event_seg;
2126 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002127 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002128 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002129 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002130 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002131 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002132 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002133 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002134 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002135
Matt Evans28ccd292011-03-29 13:40:46 +11002136 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002137 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002138 if (!xdev) {
2139 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002140 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002141 (unsigned long long) xhci_trb_virt_to_dma(
2142 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002143 xhci->event_ring->dequeue),
2144 lower_32_bits(le64_to_cpu(event->buffer)),
2145 upper_32_bits(le64_to_cpu(event->buffer)),
2146 le32_to_cpu(event->transfer_len),
2147 le32_to_cpu(event->flags));
2148 xhci_dbg(xhci, "Event ring:\n");
2149 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002150 return -ENODEV;
2151 }
2152
2153 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002154 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002155 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002156 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002157 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002158 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002159 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2160 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002161 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2162 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002163 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002164 (unsigned long long) xhci_trb_virt_to_dma(
2165 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002166 xhci->event_ring->dequeue),
2167 lower_32_bits(le64_to_cpu(event->buffer)),
2168 upper_32_bits(le64_to_cpu(event->buffer)),
2169 le32_to_cpu(event->transfer_len),
2170 le32_to_cpu(event->flags));
2171 xhci_dbg(xhci, "Event ring:\n");
2172 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002173 return -ENODEV;
2174 }
2175
Andiry Xuc2d7b492011-09-19 16:05:12 -07002176 /* Count current td numbers if ep->skip is set */
2177 if (ep->skip) {
2178 list_for_each(tmp, &ep_ring->td_list)
2179 td_num++;
2180 }
2181
Matt Evans28ccd292011-03-29 13:40:46 +11002182 event_dma = le64_to_cpu(event->buffer);
2183 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002184 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002185 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002186 /* Skip codes that require special handling depending on
2187 * transfer type
2188 */
2189 case COMP_SUCCESS:
Sarah Sharp587c53c2012-05-08 09:22:49 -07002190 if (TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2191 break;
2192 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2193 trb_comp_code = COMP_SHORT_TX;
2194 else
2195 xhci_warn(xhci, "WARN Successful completion on short TX: "
2196 "needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002197 case COMP_SHORT_TX:
2198 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002199 case COMP_STOP:
2200 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2201 break;
2202 case COMP_STOP_INVAL:
2203 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2204 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002205 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002206 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002207 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002208 status = -EPIPE;
2209 break;
2210 case COMP_TRB_ERR:
2211 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2212 status = -EILSEQ;
2213 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002214 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002215 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002216 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002217 status = -EPROTO;
2218 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002219 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002220 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002221 status = -EOVERFLOW;
2222 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002223 case COMP_DB_ERR:
2224 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2225 status = -ENOSR;
2226 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002227 case COMP_BW_OVER:
2228 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2229 break;
2230 case COMP_BUFF_OVER:
2231 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2232 break;
2233 case COMP_UNDERRUN:
2234 /*
2235 * When the Isoch ring is empty, the xHC will generate
2236 * a Ring Overrun Event for IN Isoch endpoint or Ring
2237 * Underrun Event for OUT Isoch endpoint.
2238 */
2239 xhci_dbg(xhci, "underrun event on endpoint\n");
2240 if (!list_empty(&ep_ring->td_list))
2241 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2242 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002243 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2244 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002245 goto cleanup;
2246 case COMP_OVERRUN:
2247 xhci_dbg(xhci, "overrun event on endpoint\n");
2248 if (!list_empty(&ep_ring->td_list))
2249 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2250 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002251 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2252 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002253 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002254 case COMP_DEV_ERR:
2255 xhci_warn(xhci, "WARN: detect an incompatible device");
2256 status = -EPROTO;
2257 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002258 case COMP_MISSED_INT:
2259 /*
2260 * When encounter missed service error, one or more isoc tds
2261 * may be missed by xHC.
2262 * Set skip flag of the ep_ring; Complete the missed tds as
2263 * short transfer when process the ep_ring next time.
2264 */
2265 ep->skip = true;
2266 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2267 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002268 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002269 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002270 status = 0;
2271 break;
2272 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002273 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2274 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002275 goto cleanup;
2276 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002277
Andiry Xud18240d2010-07-22 15:23:25 -07002278 do {
2279 /* This TRB should be in the TD at the head of this ring's
2280 * TD list.
2281 */
2282 if (list_empty(&ep_ring->td_list)) {
2283 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2284 "with no TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002285 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2286 ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002287 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10002288 (le32_to_cpu(event->flags) &
2289 TRB_TYPE_BITMASK)>>10);
Andiry Xud18240d2010-07-22 15:23:25 -07002290 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2291 if (ep->skip) {
2292 ep->skip = false;
2293 xhci_dbg(xhci, "td_list is empty while skip "
2294 "flag set. Clear skip flag.\n");
2295 }
2296 ret = 0;
2297 goto cleanup;
2298 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002299
Andiry Xuc2d7b492011-09-19 16:05:12 -07002300 /* We've skipped all the TDs on the ep ring when ep->skip set */
2301 if (ep->skip && td_num == 0) {
2302 ep->skip = false;
2303 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2304 "Clear skip flag.\n");
2305 ret = 0;
2306 goto cleanup;
2307 }
2308
Andiry Xud18240d2010-07-22 15:23:25 -07002309 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002310 if (ep->skip)
2311 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002312
Andiry Xud18240d2010-07-22 15:23:25 -07002313 /* Is this a TRB in the currently executing TD? */
2314 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2315 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002316
2317 /*
2318 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2319 * is not in the current TD pointed by ep_ring->dequeue because
2320 * that the hardware dequeue pointer still at the previous TRB
2321 * of the current TD. The previous TRB maybe a Link TD or the
2322 * last TRB of the previous TD. The command completion handle
2323 * will take care the rest.
2324 */
2325 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2326 ret = 0;
2327 goto cleanup;
2328 }
2329
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002330 if (!event_seg) {
2331 if (!ep->skip ||
2332 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002333 /* Some host controllers give a spurious
2334 * successful event after a short transfer.
2335 * Ignore it.
2336 */
2337 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2338 ep_ring->last_td_was_short) {
2339 ep_ring->last_td_was_short = false;
2340 ret = 0;
2341 goto cleanup;
2342 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002343 /* HC is busted, give up! */
2344 xhci_err(xhci,
2345 "ERROR Transfer event TRB DMA ptr not "
2346 "part of current TD\n");
2347 return -ESHUTDOWN;
2348 }
2349
2350 ret = skip_isoc_td(xhci, td, event, ep, &status);
2351 goto cleanup;
2352 }
Sarah Sharpad808332011-05-25 10:43:56 -07002353 if (trb_comp_code == COMP_SHORT_TX)
2354 ep_ring->last_td_was_short = true;
2355 else
2356 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002357
2358 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002359 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2360 ep->skip = false;
2361 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002362
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002363 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2364 sizeof(*event_trb)];
2365 /*
2366 * No-op TRB should not trigger interrupts.
2367 * If event_trb is a no-op TRB, it means the
2368 * corresponding TD has been cancelled. Just ignore
2369 * the TD.
2370 */
Matt Evansf5960b62011-06-01 10:22:55 +10002371 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002372 xhci_dbg(xhci,
2373 "event_trb is a no-op TRB. Skip it\n");
2374 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002375 }
2376
2377 /* Now update the urb's actual_length and give back to
2378 * the core
2379 */
2380 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2381 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2382 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002383 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2384 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2385 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002386 else
2387 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2388 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002389
2390cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002391 /*
2392 * Do not update event ring dequeue pointer if ep->skip is set.
2393 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002394 */
Andiry Xud18240d2010-07-22 15:23:25 -07002395 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002396 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002397 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002398
Andiry Xud18240d2010-07-22 15:23:25 -07002399 if (ret) {
2400 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002401 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002402 /* Leave the TD around for the reset endpoint function
2403 * to use(but only if it's not a control endpoint,
2404 * since we already queued the Set TR dequeue pointer
2405 * command for stalled control endpoints).
2406 */
2407 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2408 (trb_comp_code != COMP_STALL &&
2409 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002410 xhci_urb_free_priv(xhci, urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002411
Sarah Sharp214f76f2010-10-26 11:22:02 -07002412 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002413 if ((urb->actual_length != urb->transfer_buffer_length &&
2414 (urb->transfer_flags &
2415 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002416 (status != 0 &&
2417 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002418 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2419 "expected = %x, status = %d\n",
2420 urb, urb->actual_length,
2421 urb->transfer_buffer_length,
2422 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002423 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002424 /* EHCI, UHCI, and OHCI always unconditionally set the
2425 * urb->status of an isochronous endpoint to 0.
2426 */
2427 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2428 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002429 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002430 spin_lock(&xhci->lock);
2431 }
2432
2433 /*
2434 * If ep->skip is set, it means there are missed tds on the
2435 * endpoint ring need to take care of.
2436 * Process them as short transfer until reach the td pointed by
2437 * the event.
2438 */
2439 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2440
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002441 return 0;
2442}
2443
2444/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002445 * This function handles all OS-owned events on the event ring. It may drop
2446 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002447 * Returns >0 for "possibly more events to process" (caller should call again),
2448 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002449 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002450static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002451{
2452 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002453 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002454 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002455
2456 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2457 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002458 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002459 }
2460
2461 event = xhci->event_ring->dequeue;
2462 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002463 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2464 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002465 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002466 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002467 }
2468
Matt Evans92a3da42011-03-29 13:40:51 +11002469 /*
2470 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2471 * speculative reads of the event's flags/data below.
2472 */
2473 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002474 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002475 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002476 case TRB_TYPE(TRB_COMPLETION):
2477 handle_cmd_completion(xhci, &event->event_cmd);
2478 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002479 case TRB_TYPE(TRB_PORT_STATUS):
2480 handle_port_status(xhci, event);
2481 update_ptrs = 0;
2482 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002483 case TRB_TYPE(TRB_TRANSFER):
2484 ret = handle_tx_event(xhci, &event->trans_event);
2485 if (ret < 0)
2486 xhci->error_bitmask |= 1 << 9;
2487 else
2488 update_ptrs = 0;
2489 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002490 case TRB_TYPE(TRB_DEV_NOTE):
2491 handle_device_notification(xhci, event);
2492 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002493 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002494 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2495 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002496 handle_vendor_event(xhci, event);
2497 else
2498 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002499 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002500 /* Any of the above functions may drop and re-acquire the lock, so check
2501 * to make sure a watchdog timer didn't mark the host as non-responsive.
2502 */
2503 if (xhci->xhc_state & XHCI_STATE_DYING) {
2504 xhci_dbg(xhci, "xHCI host dying, returning from "
2505 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002506 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002507 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002508
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002509 if (update_ptrs)
2510 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002511 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002512
Matt Evans9dee9a22011-03-29 13:41:02 +11002513 /* Are there more items on the event ring? Caller will call us again to
2514 * check.
2515 */
2516 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002517}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002518
2519/*
2520 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2521 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2522 * indicators of an event TRB error, but we check the status *first* to be safe.
2523 */
2524irqreturn_t xhci_irq(struct usb_hcd *hcd)
2525{
2526 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002527 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002528 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002529 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002530 union xhci_trb *event_ring_deq;
2531 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002532
2533 spin_lock(&xhci->lock);
2534 trb = xhci->event_ring->dequeue;
2535 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002536 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002537 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002538 goto hw_died;
2539
Sarah Sharpc21599a2010-07-29 22:13:00 -07002540 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002541 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002542 return IRQ_NONE;
2543 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002544 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002545 xhci_warn(xhci, "WARNING: Host System Error\n");
2546 xhci_halt(xhci);
2547hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002548 spin_unlock(&xhci->lock);
2549 return -ESHUTDOWN;
2550 }
2551
Sarah Sharpbda53142010-07-29 22:12:38 -07002552 /*
2553 * Clear the op reg interrupt status first,
2554 * so we can receive interrupts from other MSI-X interrupters.
2555 * Write 1 to clear the interrupt status.
2556 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002557 status |= STS_EINT;
2558 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002559 /* FIXME when MSI-X is supported and there are multiple vectors */
2560 /* Clear the MSI-X event interrupt status */
2561
Felipe Balbicd704692012-02-29 16:46:23 +02002562 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002563 u32 irq_pending;
2564 /* Acknowledge the PCI interrupt */
2565 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002566 irq_pending |= IMAN_IP;
Sarah Sharpc21599a2010-07-29 22:13:00 -07002567 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2568 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002569
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002570 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002571 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2572 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002573 /* Clear the event handler busy flag (RW1C);
2574 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002575 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002576 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2577 xhci_write_64(xhci, temp_64 | ERST_EHB,
2578 &xhci->ir_set->erst_dequeue);
2579 spin_unlock(&xhci->lock);
2580
2581 return IRQ_HANDLED;
2582 }
2583
2584 event_ring_deq = xhci->event_ring->dequeue;
2585 /* FIXME this should be a delayed service routine
2586 * that clears the EHB.
2587 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002588 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002589
2590 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2591 /* If necessary, update the HW's version of the event ring deq ptr. */
2592 if (event_ring_deq != xhci->event_ring->dequeue) {
2593 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2594 xhci->event_ring->dequeue);
2595 if (deq == 0)
2596 xhci_warn(xhci, "WARN something wrong with SW event "
2597 "ring dequeue ptr.\n");
2598 /* Update HC event ring dequeue pointer */
2599 temp_64 &= ERST_PTR_MASK;
2600 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2601 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002602
2603 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002604 temp_64 |= ERST_EHB;
2605 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2606
Sarah Sharp9032cd52010-07-29 22:12:29 -07002607 spin_unlock(&xhci->lock);
2608
2609 return IRQ_HANDLED;
2610}
2611
2612irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2613{
Alan Stern968b8222011-11-03 12:03:38 -04002614 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002615}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002616
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002617/**** Endpoint Ring Operations ****/
2618
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002619/*
2620 * Generic function for queueing a TRB on a ring.
2621 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002622 *
2623 * @more_trbs_coming: Will you enqueue more TRBs before calling
2624 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002625 */
2626static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002627 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002628 u32 field1, u32 field2, u32 field3, u32 field4)
2629{
2630 struct xhci_generic_trb *trb;
2631
2632 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002633 trb->field[0] = cpu_to_le32(field1);
2634 trb->field[1] = cpu_to_le32(field2);
2635 trb->field[2] = cpu_to_le32(field3);
2636 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002637 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002638}
2639
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002640/*
2641 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2642 * FIXME allocate segments if the ring is full.
2643 */
2644static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002645 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002646{
Andiry Xu8dfec612012-03-05 17:49:37 +08002647 unsigned int num_trbs_needed;
2648
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002649 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002650 switch (ep_state) {
2651 case EP_STATE_DISABLED:
2652 /*
2653 * USB core changed config/interfaces without notifying us,
2654 * or hardware is reporting the wrong state.
2655 */
2656 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2657 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002658 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002659 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002660 /* FIXME event handling code for error needs to clear it */
2661 /* XXX not sure if this should be -ENOENT or not */
2662 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002663 case EP_STATE_HALTED:
2664 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002665 case EP_STATE_STOPPED:
2666 case EP_STATE_RUNNING:
2667 break;
2668 default:
2669 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2670 /*
2671 * FIXME issue Configure Endpoint command to try to get the HC
2672 * back into a known state.
2673 */
2674 return -EINVAL;
2675 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002676
2677 while (1) {
2678 if (room_on_ring(xhci, ep_ring, num_trbs))
2679 break;
2680
2681 if (ep_ring == xhci->cmd_ring) {
2682 xhci_err(xhci, "Do not support expand command ring\n");
2683 return -ENOMEM;
2684 }
2685
Andiry Xu8dfec612012-03-05 17:49:37 +08002686 xhci_dbg(xhci, "ERROR no room on ep ring, "
2687 "try ring expansion\n");
2688 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2689 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2690 mem_flags)) {
2691 xhci_err(xhci, "Ring expansion failed\n");
2692 return -ENOMEM;
2693 }
2694 };
John Youn6c12db92010-05-10 15:33:00 -07002695
2696 if (enqueue_is_link_trb(ep_ring)) {
2697 struct xhci_ring *ring = ep_ring;
2698 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002699
John Youn6c12db92010-05-10 15:33:00 -07002700 next = ring->enqueue;
2701
2702 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002703 /* If we're not dealing with 0.95 hardware or isoc rings
2704 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002705 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002706 if (!xhci_link_trb_quirk(xhci) &&
2707 !(ring->type == TYPE_ISOC &&
2708 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002709 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002710 else
Matt Evans28ccd292011-03-29 13:40:46 +11002711 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002712
2713 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002714 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002715
2716 /* Toggle the cycle bit after the last ring segment. */
2717 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2718 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002719 }
2720 ring->enq_seg = ring->enq_seg->next;
2721 ring->enqueue = ring->enq_seg->trbs;
2722 next = ring->enqueue;
2723 }
2724 }
2725
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002726 return 0;
2727}
2728
Sarah Sharp23e3be12009-04-29 19:05:20 -07002729static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002730 struct xhci_virt_device *xdev,
2731 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002732 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002733 unsigned int num_trbs,
2734 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002735 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002736 gfp_t mem_flags)
2737{
2738 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002739 struct urb_priv *urb_priv;
2740 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002741 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002742 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002743
2744 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2745 if (!ep_ring) {
2746 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2747 stream_id);
2748 return -EINVAL;
2749 }
2750
2751 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002752 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002753 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002754 if (ret)
2755 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002756
Andiry Xu8e51adc2010-07-22 15:23:31 -07002757 urb_priv = urb->hcpriv;
2758 td = urb_priv->td[td_index];
2759
2760 INIT_LIST_HEAD(&td->td_list);
2761 INIT_LIST_HEAD(&td->cancelled_td_list);
2762
2763 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002764 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002765 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002766 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002767 }
2768
Andiry Xu8e51adc2010-07-22 15:23:31 -07002769 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002770 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002771 list_add_tail(&td->td_list, &ep_ring->td_list);
2772 td->start_seg = ep_ring->enq_seg;
2773 td->first_trb = ep_ring->enqueue;
2774
2775 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002776
2777 return 0;
2778}
2779
Sarah Sharp23e3be12009-04-29 19:05:20 -07002780static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002781{
2782 int num_sgs, num_trbs, running_total, temp, i;
2783 struct scatterlist *sg;
2784
2785 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002786 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002787 temp = urb->transfer_buffer_length;
2788
Sarah Sharp8a96c052009-04-27 19:59:19 -07002789 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002790 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002791 unsigned int len = sg_dma_len(sg);
2792
2793 /* Scatter gather list entries may cross 64KB boundaries */
2794 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002795 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002796 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002797 if (running_total != 0)
2798 num_trbs++;
2799
2800 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002801 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002802 num_trbs++;
2803 running_total += TRB_MAX_BUFF_SIZE;
2804 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002805 len = min_t(int, len, temp);
2806 temp -= len;
2807 if (temp == 0)
2808 break;
2809 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002810 return num_trbs;
2811}
2812
Sarah Sharp23e3be12009-04-29 19:05:20 -07002813static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002814{
2815 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08002816 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002817 "TRBs, %d left\n", __func__,
2818 urb->ep->desc.bEndpointAddress, num_trbs);
2819 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08002820 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002821 "queued %#x (%d), asked for %#x (%d)\n",
2822 __func__,
2823 urb->ep->desc.bEndpointAddress,
2824 running_total, running_total,
2825 urb->transfer_buffer_length,
2826 urb->transfer_buffer_length);
2827}
2828
Sarah Sharp23e3be12009-04-29 19:05:20 -07002829static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002830 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002831 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002832{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002833 /*
2834 * Pass all the TRBs to the hardware at once and make sure this write
2835 * isn't reordered.
2836 */
2837 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002838 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002839 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002840 else
Matt Evans28ccd292011-03-29 13:40:46 +11002841 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002842 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002843}
2844
Sarah Sharp624defa2009-09-02 12:14:28 -07002845/*
2846 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2847 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2848 * (comprised of sg list entries) can take several service intervals to
2849 * transmit.
2850 */
2851int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2852 struct urb *urb, int slot_id, unsigned int ep_index)
2853{
2854 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2855 xhci->devs[slot_id]->out_ctx, ep_index);
2856 int xhci_interval;
2857 int ep_interval;
2858
Matt Evans28ccd292011-03-29 13:40:46 +11002859 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002860 ep_interval = urb->interval;
2861 /* Convert to microframes */
2862 if (urb->dev->speed == USB_SPEED_LOW ||
2863 urb->dev->speed == USB_SPEED_FULL)
2864 ep_interval *= 8;
2865 /* FIXME change this to a warning and a suggestion to use the new API
2866 * to set the polling interval (once the API is added).
2867 */
2868 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08002869 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07002870 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2871 " (%d microframe%s) than xHCI "
2872 "(%d microframe%s)\n",
2873 ep_interval,
2874 ep_interval == 1 ? "" : "s",
2875 xhci_interval,
2876 xhci_interval == 1 ? "" : "s");
2877 urb->interval = xhci_interval;
2878 /* Convert back to frames for LS/FS devices */
2879 if (urb->dev->speed == USB_SPEED_LOW ||
2880 urb->dev->speed == USB_SPEED_FULL)
2881 urb->interval /= 8;
2882 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03002883 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07002884}
2885
Sarah Sharp04dd9502009-11-11 10:28:30 -08002886/*
2887 * The TD size is the number of bytes remaining in the TD (including this TRB),
2888 * right shifted by 10.
2889 * It must fit in bits 21:17, so it can't be bigger than 31.
2890 */
2891static u32 xhci_td_remainder(unsigned int remainder)
2892{
2893 u32 max = (1 << (21 - 17 + 1)) - 1;
2894
2895 if ((remainder >> 10) >= max)
2896 return max << 17;
2897 else
2898 return (remainder >> 10) << 17;
2899}
2900
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002901/*
2902 * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
2903 * the TD (*not* including this TRB).
2904 *
2905 * Total TD packet count = total_packet_count =
2906 * roundup(TD size in bytes / wMaxPacketSize)
2907 *
2908 * Packets transferred up to and including this TRB = packets_transferred =
2909 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2910 *
2911 * TD size = total_packet_count - packets_transferred
2912 *
2913 * It must fit in bits 21:17, so it can't be bigger than 31.
2914 */
2915
2916static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
2917 unsigned int total_packet_count, struct urb *urb)
2918{
2919 int packets_transferred;
2920
Sarah Sharp48df4a62011-08-12 10:23:01 -07002921 /* One TRB with a zero-length data packet. */
2922 if (running_total == 0 && trb_buff_len == 0)
2923 return 0;
2924
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002925 /* All the TRB queueing functions don't count the current TRB in
2926 * running_total.
2927 */
2928 packets_transferred = (running_total + trb_buff_len) /
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002929 usb_endpoint_maxp(&urb->ep->desc);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002930
2931 return xhci_td_remainder(total_packet_count - packets_transferred);
2932}
2933
Sarah Sharp23e3be12009-04-29 19:05:20 -07002934static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002935 struct urb *urb, int slot_id, unsigned int ep_index)
2936{
2937 struct xhci_ring *ep_ring;
2938 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002939 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002940 struct xhci_td *td;
2941 struct scatterlist *sg;
2942 int num_sgs;
2943 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002944 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002945 bool first_trb;
2946 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002947 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002948
2949 struct xhci_generic_trb *start_trb;
2950 int start_cycle;
2951
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002952 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2953 if (!ep_ring)
2954 return -EINVAL;
2955
Sarah Sharp8a96c052009-04-27 19:59:19 -07002956 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01002957 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002958 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002959 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002960
Sarah Sharp23e3be12009-04-29 19:05:20 -07002961 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002962 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002963 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002964 if (trb_buff_len < 0)
2965 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002966
2967 urb_priv = urb->hcpriv;
2968 td = urb_priv->td[0];
2969
Sarah Sharp8a96c052009-04-27 19:59:19 -07002970 /*
2971 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2972 * until we've finished creating all the other TRBs. The ring's cycle
2973 * state may change as we enqueue the other TRBs, so save it too.
2974 */
2975 start_trb = &ep_ring->enqueue->generic;
2976 start_cycle = ep_ring->cycle_state;
2977
2978 running_total = 0;
2979 /*
2980 * How much data is in the first TRB?
2981 *
2982 * There are three forces at work for TRB buffer pointers and lengths:
2983 * 1. We don't want to walk off the end of this sg-list entry buffer.
2984 * 2. The transfer length that the driver requested may be smaller than
2985 * the amount of memory allocated for this scatter-gather list.
2986 * 3. TRBs buffers can't cross 64KB boundaries.
2987 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002988 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002989 addr = (u64) sg_dma_address(sg);
2990 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08002991 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002992 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2993 if (trb_buff_len > urb->transfer_buffer_length)
2994 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002995
2996 first_trb = true;
2997 /* Queue the first TRB, even if it's zero-length */
2998 do {
2999 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003000 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003001 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003002
3003 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003004 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003005 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003006 if (start_cycle == 0)
3007 field |= 0x1;
3008 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003009 field |= ep_ring->cycle_state;
3010
3011 /* Chain all the TRBs together; clear the chain bit in the last
3012 * TRB to indicate it's the last TRB in the chain.
3013 */
3014 if (num_trbs > 1) {
3015 field |= TRB_CHAIN;
3016 } else {
3017 /* FIXME - add check for ZERO_PACKET flag before this */
3018 td->last_trb = ep_ring->enqueue;
3019 field |= TRB_IOC;
3020 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003021
3022 /* Only set interrupt on short packet for IN endpoints */
3023 if (usb_urb_dir_in(urb))
3024 field |= TRB_ISP;
3025
Sarah Sharp8a96c052009-04-27 19:59:19 -07003026 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003027 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003028 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3029 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3030 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3031 (unsigned int) addr + trb_buff_len);
3032 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003033
3034 /* Set the TRB length, TD size, and interrupter fields. */
3035 if (xhci->hci_version < 0x100) {
3036 remainder = xhci_td_remainder(
3037 urb->transfer_buffer_length -
3038 running_total);
3039 } else {
3040 remainder = xhci_v1_0_td_remainder(running_total,
3041 trb_buff_len, total_packet_count, urb);
3042 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003043 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003044 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003045 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003046
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003047 if (num_trbs > 1)
3048 more_trbs_coming = true;
3049 else
3050 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003051 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003052 lower_32_bits(addr),
3053 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003054 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003055 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003056 --num_trbs;
3057 running_total += trb_buff_len;
3058
3059 /* Calculate length for next transfer --
3060 * Are we done queueing all the TRBs for this sg entry?
3061 */
3062 this_sg_len -= trb_buff_len;
3063 if (this_sg_len == 0) {
3064 --num_sgs;
3065 if (num_sgs == 0)
3066 break;
3067 sg = sg_next(sg);
3068 addr = (u64) sg_dma_address(sg);
3069 this_sg_len = sg_dma_len(sg);
3070 } else {
3071 addr += trb_buff_len;
3072 }
3073
3074 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003075 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003076 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3077 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3078 trb_buff_len =
3079 urb->transfer_buffer_length - running_total;
3080 } while (running_total < urb->transfer_buffer_length);
3081
3082 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003083 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003084 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003085 return 0;
3086}
3087
Sarah Sharpb10de142009-04-27 19:58:50 -07003088/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003089int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003090 struct urb *urb, int slot_id, unsigned int ep_index)
3091{
3092 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003093 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003094 struct xhci_td *td;
3095 int num_trbs;
3096 struct xhci_generic_trb *start_trb;
3097 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003098 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003099 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003100 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003101
3102 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003103 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003104 u64 addr;
3105
Alan Sternff9c8952010-04-02 13:27:28 -04003106 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003107 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3108
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003109 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3110 if (!ep_ring)
3111 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003112
3113 num_trbs = 0;
3114 /* How much data is (potentially) left before the 64KB boundary? */
3115 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003116 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003117 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003118
3119 /* If there's some data on this 64KB chunk, or we have to send a
3120 * zero-length transfer, we need at least one TRB
3121 */
3122 if (running_total != 0 || urb->transfer_buffer_length == 0)
3123 num_trbs++;
3124 /* How many more 64KB chunks to transfer, how many more TRBs? */
3125 while (running_total < urb->transfer_buffer_length) {
3126 num_trbs++;
3127 running_total += TRB_MAX_BUFF_SIZE;
3128 }
3129 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3130
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003131 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3132 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003133 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003134 if (ret < 0)
3135 return ret;
3136
Andiry Xu8e51adc2010-07-22 15:23:31 -07003137 urb_priv = urb->hcpriv;
3138 td = urb_priv->td[0];
3139
Sarah Sharpb10de142009-04-27 19:58:50 -07003140 /*
3141 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3142 * until we've finished creating all the other TRBs. The ring's cycle
3143 * state may change as we enqueue the other TRBs, so save it too.
3144 */
3145 start_trb = &ep_ring->enqueue->generic;
3146 start_cycle = ep_ring->cycle_state;
3147
3148 running_total = 0;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003149 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003150 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003151 /* How much data is in the first TRB? */
3152 addr = (u64) urb->transfer_dma;
3153 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003154 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3155 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003156 trb_buff_len = urb->transfer_buffer_length;
3157
3158 first_trb = true;
3159
3160 /* Queue the first TRB, even if it's zero-length */
3161 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003162 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003163 field = 0;
3164
3165 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003166 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003167 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003168 if (start_cycle == 0)
3169 field |= 0x1;
3170 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003171 field |= ep_ring->cycle_state;
3172
3173 /* Chain all the TRBs together; clear the chain bit in the last
3174 * TRB to indicate it's the last TRB in the chain.
3175 */
3176 if (num_trbs > 1) {
3177 field |= TRB_CHAIN;
3178 } else {
3179 /* FIXME - add check for ZERO_PACKET flag before this */
3180 td->last_trb = ep_ring->enqueue;
3181 field |= TRB_IOC;
3182 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003183
3184 /* Only set interrupt on short packet for IN endpoints */
3185 if (usb_urb_dir_in(urb))
3186 field |= TRB_ISP;
3187
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003188 /* Set the TRB length, TD size, and interrupter fields. */
3189 if (xhci->hci_version < 0x100) {
3190 remainder = xhci_td_remainder(
3191 urb->transfer_buffer_length -
3192 running_total);
3193 } else {
3194 remainder = xhci_v1_0_td_remainder(running_total,
3195 trb_buff_len, total_packet_count, urb);
3196 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003197 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003198 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003199 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003200
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003201 if (num_trbs > 1)
3202 more_trbs_coming = true;
3203 else
3204 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003205 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003206 lower_32_bits(addr),
3207 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003208 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003209 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003210 --num_trbs;
3211 running_total += trb_buff_len;
3212
3213 /* Calculate length for next transfer */
3214 addr += trb_buff_len;
3215 trb_buff_len = urb->transfer_buffer_length - running_total;
3216 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3217 trb_buff_len = TRB_MAX_BUFF_SIZE;
3218 } while (running_total < urb->transfer_buffer_length);
3219
Sarah Sharp8a96c052009-04-27 19:59:19 -07003220 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003221 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003222 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003223 return 0;
3224}
3225
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003226/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003227int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003228 struct urb *urb, int slot_id, unsigned int ep_index)
3229{
3230 struct xhci_ring *ep_ring;
3231 int num_trbs;
3232 int ret;
3233 struct usb_ctrlrequest *setup;
3234 struct xhci_generic_trb *start_trb;
3235 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003236 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003237 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003238 struct xhci_td *td;
3239
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003240 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3241 if (!ep_ring)
3242 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003243
3244 /*
3245 * Need to copy setup packet into setup TRB, so we can't use the setup
3246 * DMA address.
3247 */
3248 if (!urb->setup_packet)
3249 return -EINVAL;
3250
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003251 /* 1 TRB for setup, 1 for status */
3252 num_trbs = 2;
3253 /*
3254 * Don't need to check if we need additional event data and normal TRBs,
3255 * since data in control transfers will never get bigger than 16MB
3256 * XXX: can we get a buffer that crosses 64KB boundaries?
3257 */
3258 if (urb->transfer_buffer_length > 0)
3259 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003260 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3261 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003262 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003263 if (ret < 0)
3264 return ret;
3265
Andiry Xu8e51adc2010-07-22 15:23:31 -07003266 urb_priv = urb->hcpriv;
3267 td = urb_priv->td[0];
3268
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003269 /*
3270 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3271 * until we've finished creating all the other TRBs. The ring's cycle
3272 * state may change as we enqueue the other TRBs, so save it too.
3273 */
3274 start_trb = &ep_ring->enqueue->generic;
3275 start_cycle = ep_ring->cycle_state;
3276
3277 /* Queue setup TRB - see section 6.4.1.2.1 */
3278 /* FIXME better way to translate setup_packet into two u32 fields? */
3279 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003280 field = 0;
3281 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3282 if (start_cycle == 0)
3283 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003284
3285 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3286 if (xhci->hci_version == 0x100) {
3287 if (urb->transfer_buffer_length > 0) {
3288 if (setup->bRequestType & USB_DIR_IN)
3289 field |= TRB_TX_TYPE(TRB_DATA_IN);
3290 else
3291 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3292 }
3293 }
3294
Andiry Xu3b72fca2012-03-05 17:49:32 +08003295 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003296 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3297 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3298 TRB_LEN(8) | TRB_INTR_TARGET(0),
3299 /* Immediate data in pointer */
3300 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003301
3302 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003303 /* Only set interrupt on short packet for IN endpoints */
3304 if (usb_urb_dir_in(urb))
3305 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3306 else
3307 field = TRB_TYPE(TRB_DATA);
3308
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003309 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003310 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003311 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003312 if (urb->transfer_buffer_length > 0) {
3313 if (setup->bRequestType & USB_DIR_IN)
3314 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003315 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003316 lower_32_bits(urb->transfer_dma),
3317 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003318 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003319 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003320 }
3321
3322 /* Save the DMA address of the last TRB in the TD */
3323 td->last_trb = ep_ring->enqueue;
3324
3325 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3326 /* If the device sent data, the status stage is an OUT transfer */
3327 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3328 field = 0;
3329 else
3330 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003331 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003332 0,
3333 0,
3334 TRB_INTR_TARGET(0),
3335 /* Event on completion */
3336 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3337
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003338 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003339 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003340 return 0;
3341}
3342
Andiry Xu04e51902010-07-22 15:23:39 -07003343static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3344 struct urb *urb, int i)
3345{
3346 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003347 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003348
3349 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3350 td_len = urb->iso_frame_desc[i].length;
3351
Sarah Sharp48df4a62011-08-12 10:23:01 -07003352 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3353 TRB_MAX_BUFF_SIZE);
3354 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003355 num_trbs++;
3356
Andiry Xu04e51902010-07-22 15:23:39 -07003357 return num_trbs;
3358}
3359
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003360/*
3361 * The transfer burst count field of the isochronous TRB defines the number of
3362 * bursts that are required to move all packets in this TD. Only SuperSpeed
3363 * devices can burst up to bMaxBurst number of packets per service interval.
3364 * This field is zero based, meaning a value of zero in the field means one
3365 * burst. Basically, for everything but SuperSpeed devices, this field will be
3366 * zero. Only xHCI 1.0 host controllers support this field.
3367 */
3368static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3369 struct usb_device *udev,
3370 struct urb *urb, unsigned int total_packet_count)
3371{
3372 unsigned int max_burst;
3373
3374 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3375 return 0;
3376
3377 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3378 return roundup(total_packet_count, max_burst + 1) - 1;
3379}
3380
Sarah Sharpb61d3782011-04-19 17:43:33 -07003381/*
3382 * Returns the number of packets in the last "burst" of packets. This field is
3383 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3384 * the last burst packet count is equal to the total number of packets in the
3385 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3386 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3387 * contain 1 to (bMaxBurst + 1) packets.
3388 */
3389static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3390 struct usb_device *udev,
3391 struct urb *urb, unsigned int total_packet_count)
3392{
3393 unsigned int max_burst;
3394 unsigned int residue;
3395
3396 if (xhci->hci_version < 0x100)
3397 return 0;
3398
3399 switch (udev->speed) {
3400 case USB_SPEED_SUPER:
3401 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3402 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3403 residue = total_packet_count % (max_burst + 1);
3404 /* If residue is zero, the last burst contains (max_burst + 1)
3405 * number of packets, but the TLBPC field is zero-based.
3406 */
3407 if (residue == 0)
3408 return max_burst;
3409 return residue - 1;
3410 default:
3411 if (total_packet_count == 0)
3412 return 0;
3413 return total_packet_count - 1;
3414 }
3415}
3416
Andiry Xu04e51902010-07-22 15:23:39 -07003417/* This is for isoc transfer */
3418static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3419 struct urb *urb, int slot_id, unsigned int ep_index)
3420{
3421 struct xhci_ring *ep_ring;
3422 struct urb_priv *urb_priv;
3423 struct xhci_td *td;
3424 int num_tds, trbs_per_td;
3425 struct xhci_generic_trb *start_trb;
3426 bool first_trb;
3427 int start_cycle;
3428 u32 field, length_field;
3429 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3430 u64 start_addr, addr;
3431 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003432 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003433
3434 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3435
3436 num_tds = urb->number_of_packets;
3437 if (num_tds < 1) {
3438 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3439 return -EINVAL;
3440 }
3441
Andiry Xu04e51902010-07-22 15:23:39 -07003442 start_addr = (u64) urb->transfer_dma;
3443 start_trb = &ep_ring->enqueue->generic;
3444 start_cycle = ep_ring->cycle_state;
3445
Sarah Sharp522989a2011-07-29 12:44:32 -07003446 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003447 /* Queue the first TRB, even if it's zero-length */
3448 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003449 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003450 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003451 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003452
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003453 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003454 running_total = 0;
3455 addr = start_addr + urb->iso_frame_desc[i].offset;
3456 td_len = urb->iso_frame_desc[i].length;
3457 td_remain_len = td_len;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003458 total_packet_count = roundup(td_len,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003459 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003460 /* A zero-length transfer still involves at least one packet. */
3461 if (total_packet_count == 0)
3462 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003463 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3464 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003465 residue = xhci_get_last_burst_packet_count(xhci,
3466 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003467
3468 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3469
3470 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003471 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003472 if (ret < 0) {
3473 if (i == 0)
3474 return ret;
3475 goto cleanup;
3476 }
Andiry Xu04e51902010-07-22 15:23:39 -07003477
Andiry Xu04e51902010-07-22 15:23:39 -07003478 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003479 for (j = 0; j < trbs_per_td; j++) {
3480 u32 remainder = 0;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003481 field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003482
3483 if (first_trb) {
3484 /* Queue the isoc TRB */
3485 field |= TRB_TYPE(TRB_ISOC);
3486 /* Assume URB_ISO_ASAP is set */
3487 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003488 if (i == 0) {
3489 if (start_cycle == 0)
3490 field |= 0x1;
3491 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003492 field |= ep_ring->cycle_state;
3493 first_trb = false;
3494 } else {
3495 /* Queue other normal TRBs */
3496 field |= TRB_TYPE(TRB_NORMAL);
3497 field |= ep_ring->cycle_state;
3498 }
3499
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003500 /* Only set interrupt on short packet for IN EPs */
3501 if (usb_urb_dir_in(urb))
3502 field |= TRB_ISP;
3503
Andiry Xu04e51902010-07-22 15:23:39 -07003504 /* Chain all the TRBs together; clear the chain bit in
3505 * the last TRB to indicate it's the last TRB in the
3506 * chain.
3507 */
3508 if (j < trbs_per_td - 1) {
3509 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003510 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003511 } else {
3512 td->last_trb = ep_ring->enqueue;
3513 field |= TRB_IOC;
Sarah Sharp59b91d22012-09-19 16:27:26 -07003514 if (xhci->hci_version == 0x100 &&
3515 !(xhci->quirks &
3516 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003517 /* Set BEI bit except for the last td */
3518 if (i < num_tds - 1)
3519 field |= TRB_BEI;
3520 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003521 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003522 }
3523
3524 /* Calculate TRB length */
3525 trb_buff_len = TRB_MAX_BUFF_SIZE -
3526 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3527 if (trb_buff_len > td_remain_len)
3528 trb_buff_len = td_remain_len;
3529
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003530 /* Set the TRB length, TD size, & interrupter fields. */
3531 if (xhci->hci_version < 0x100) {
3532 remainder = xhci_td_remainder(
3533 td_len - running_total);
3534 } else {
3535 remainder = xhci_v1_0_td_remainder(
3536 running_total, trb_buff_len,
3537 total_packet_count, urb);
3538 }
Andiry Xu04e51902010-07-22 15:23:39 -07003539 length_field = TRB_LEN(trb_buff_len) |
3540 remainder |
3541 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003542
Andiry Xu3b72fca2012-03-05 17:49:32 +08003543 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003544 lower_32_bits(addr),
3545 upper_32_bits(addr),
3546 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003547 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003548 running_total += trb_buff_len;
3549
3550 addr += trb_buff_len;
3551 td_remain_len -= trb_buff_len;
3552 }
3553
3554 /* Check TD length */
3555 if (running_total != td_len) {
3556 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003557 ret = -EINVAL;
3558 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003559 }
3560 }
3561
Andiry Xuc41136b2011-03-22 17:08:14 +08003562 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3563 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3564 usb_amd_quirk_pll_disable();
3565 }
3566 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3567
Andiry Xue1eab2e2011-01-04 16:30:39 -08003568 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3569 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003570 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003571cleanup:
3572 /* Clean up a partially enqueued isoc transfer. */
3573
3574 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003575 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003576
3577 /* Use the first TD as a temporary variable to turn the TDs we've queued
3578 * into No-ops with a software-owned cycle bit. That way the hardware
3579 * won't accidentally start executing bogus TDs when we partially
3580 * overwrite them. td->first_trb and td->start_seg are already set.
3581 */
3582 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3583 /* Every TRB except the first & last will have its cycle bit flipped. */
3584 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3585
3586 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3587 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3588 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3589 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003590 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003591 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3592 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003593}
3594
3595/*
3596 * Check transfer ring to guarantee there is enough room for the urb.
3597 * Update ISO URB start_frame and interval.
3598 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3599 * update the urb->start_frame by now.
3600 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3601 */
3602int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3603 struct urb *urb, int slot_id, unsigned int ep_index)
3604{
3605 struct xhci_virt_device *xdev;
3606 struct xhci_ring *ep_ring;
3607 struct xhci_ep_ctx *ep_ctx;
3608 int start_frame;
3609 int xhci_interval;
3610 int ep_interval;
3611 int num_tds, num_trbs, i;
3612 int ret;
3613
3614 xdev = xhci->devs[slot_id];
3615 ep_ring = xdev->eps[ep_index].ring;
3616 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3617
3618 num_trbs = 0;
3619 num_tds = urb->number_of_packets;
3620 for (i = 0; i < num_tds; i++)
3621 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3622
3623 /* Check the ring to guarantee there is enough room for the whole urb.
3624 * Do not insert any td of the urb to the ring if the check failed.
3625 */
Matt Evans28ccd292011-03-29 13:40:46 +11003626 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003627 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003628 if (ret)
3629 return ret;
3630
3631 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3632 start_frame &= 0x3fff;
3633
3634 urb->start_frame = start_frame;
3635 if (urb->dev->speed == USB_SPEED_LOW ||
3636 urb->dev->speed == USB_SPEED_FULL)
3637 urb->start_frame >>= 3;
3638
Matt Evans28ccd292011-03-29 13:40:46 +11003639 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003640 ep_interval = urb->interval;
3641 /* Convert to microframes */
3642 if (urb->dev->speed == USB_SPEED_LOW ||
3643 urb->dev->speed == USB_SPEED_FULL)
3644 ep_interval *= 8;
3645 /* FIXME change this to a warning and a suggestion to use the new API
3646 * to set the polling interval (once the API is added).
3647 */
3648 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003649 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003650 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3651 " (%d microframe%s) than xHCI "
3652 "(%d microframe%s)\n",
3653 ep_interval,
3654 ep_interval == 1 ? "" : "s",
3655 xhci_interval,
3656 xhci_interval == 1 ? "" : "s");
3657 urb->interval = xhci_interval;
3658 /* Convert back to frames for LS/FS devices */
3659 if (urb->dev->speed == USB_SPEED_LOW ||
3660 urb->dev->speed == USB_SPEED_FULL)
3661 urb->interval /= 8;
3662 }
Andiry Xub008df62012-03-05 17:49:34 +08003663 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3664
Dan Carpenter3fc82062012-03-28 10:30:26 +03003665 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003666}
3667
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003668/**** Command Ring Operations ****/
3669
Sarah Sharp913a8a32009-09-04 10:53:13 -07003670/* Generic function for queueing a command TRB on the command ring.
3671 * Check to make sure there's room on the command ring for one command TRB.
3672 * Also check that there's room reserved for commands that must not fail.
3673 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3674 * then only check for the number of reserved spots.
3675 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3676 * because the command event handler may want to resubmit a failed command.
3677 */
3678static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3679 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003680{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003681 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003682 int ret;
3683
Sarah Sharp913a8a32009-09-04 10:53:13 -07003684 if (!command_must_succeed)
3685 reserved_trbs++;
3686
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003687 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003688 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003689 if (ret < 0) {
3690 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003691 if (command_must_succeed)
3692 xhci_err(xhci, "ERR: Reserved TRB counting for "
3693 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003694 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003695 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003696 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3697 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003698 return 0;
3699}
3700
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003701/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003702int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003703{
3704 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003705 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003706}
3707
3708/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003709int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3710 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003711{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003712 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3713 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003714 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3715 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003716}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003717
Sarah Sharp02386342010-05-24 13:25:28 -07003718int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3719 u32 field1, u32 field2, u32 field3, u32 field4)
3720{
3721 return queue_command(xhci, field1, field2, field3, field4, false);
3722}
3723
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003724/* Queue a reset device command TRB */
3725int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3726{
3727 return queue_command(xhci, 0, 0, 0,
3728 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3729 false);
3730}
3731
Sarah Sharpf94e01862009-04-27 19:58:38 -07003732/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003733int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003734 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003735{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003736 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3737 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003738 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3739 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003740}
Sarah Sharpae636742009-04-29 19:02:31 -07003741
Sarah Sharpf2217e82009-08-07 14:04:43 -07003742/* Queue an evaluate context command TRB */
3743int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3744 u32 slot_id)
3745{
3746 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3747 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003748 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3749 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003750}
3751
Andiry Xube88fe42010-10-14 07:22:57 -07003752/*
3753 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3754 * activity on an endpoint that is about to be suspended.
3755 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003756int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003757 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003758{
3759 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3760 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3761 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003762 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003763
3764 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003765 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003766}
3767
3768/* Set Transfer Ring Dequeue Pointer command.
3769 * This should not be used for endpoints that have streams enabled.
3770 */
3771static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003772 unsigned int ep_index, unsigned int stream_id,
3773 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003774 union xhci_trb *deq_ptr, u32 cycle_state)
3775{
3776 dma_addr_t addr;
3777 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3778 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003779 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003780 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003781 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003782
Sarah Sharp23e3be12009-04-29 19:05:20 -07003783 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003784 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003785 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003786 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3787 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003788 return 0;
3789 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003790 ep = &xhci->devs[slot_id]->eps[ep_index];
3791 if ((ep->ep_state & SET_DEQ_PENDING)) {
3792 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3793 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3794 return 0;
3795 }
3796 ep->queued_deq_seg = deq_seg;
3797 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003798 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003799 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003800 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003801}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003802
3803int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3804 unsigned int ep_index)
3805{
3806 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3807 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3808 u32 type = TRB_TYPE(TRB_RESET_EP);
3809
Sarah Sharp913a8a32009-09-04 10:53:13 -07003810 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3811 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003812}