blob: 396541315004c60fff9f3967586b66eb7f2f75d7 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080034#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035#include "clock.h"
36#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080037#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070038#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060039#include "rpm_stats.h"
40#include "rpm_log.h"
41#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042
43/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070044#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070045#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060046#define MSM_GSBI4_PHYS 0x16300000
47#define MSM_GSBI5_PHYS 0x1A200000
48#define MSM_GSBI6_PHYS 0x16500000
49#define MSM_GSBI7_PHYS 0x16600000
50
Kenneth Heitke748593a2011-07-15 15:45:11 -060051/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070052#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080054#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055
Harini Jayaramanc4c58692011-07-19 14:50:10 -060056/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080057#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060058#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
59#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
60#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
61#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
62#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
63#define MSM_QUP_SIZE SZ_4K
64
Kenneth Heitke36920d32011-07-20 16:44:30 -060065/* Address of SSBI CMD */
66#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
67#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
68#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060069
Hemant Kumarcaa09092011-07-30 00:26:33 -070070/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080071#define MSM_HSUSB1_PHYS 0x12500000
72#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070073
Manu Gautam91223e02011-11-08 15:27:22 +053074/* Address of HS USB3 */
75#define MSM_HSUSB3_PHYS 0x12520000
76#define MSM_HSUSB3_SIZE SZ_4K
77
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080078/* Address of HS USB4 */
79#define MSM_HSUSB4_PHYS 0x12530000
80#define MSM_HSUSB4_SIZE SZ_4K
81
82
Jeff Ohlstein7e668552011-10-06 16:17:25 -070083static struct msm_watchdog_pdata msm_watchdog_pdata = {
84 .pet_time = 10000,
85 .bark_time = 11000,
86 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080087 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070088};
89
90struct platform_device msm8064_device_watchdog = {
91 .name = "msm_watchdog",
92 .id = -1,
93 .dev = {
94 .platform_data = &msm_watchdog_pdata,
95 },
96};
97
Joel King0581896d2011-07-19 16:43:28 -070098static struct resource msm_dmov_resource[] = {
99 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800100 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700101 .flags = IORESOURCE_IRQ,
102 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700103 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800104 .start = 0x18320000,
105 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700106 .flags = IORESOURCE_MEM,
107 },
108};
109
110static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800111 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700112 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700113};
114
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700115struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700116 .name = "msm_dmov",
117 .id = -1,
118 .resource = msm_dmov_resource,
119 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700120 .dev = {
121 .platform_data = &msm_dmov_pdata,
122 },
Joel King0581896d2011-07-19 16:43:28 -0700123};
124
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700125static struct resource resources_uart_gsbi1[] = {
126 {
127 .start = APQ8064_GSBI1_UARTDM_IRQ,
128 .end = APQ8064_GSBI1_UARTDM_IRQ,
129 .flags = IORESOURCE_IRQ,
130 },
131 {
132 .start = MSM_UART1DM_PHYS,
133 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
134 .name = "uartdm_resource",
135 .flags = IORESOURCE_MEM,
136 },
137 {
138 .start = MSM_GSBI1_PHYS,
139 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
140 .name = "gsbi_resource",
141 .flags = IORESOURCE_MEM,
142 },
143};
144
145struct platform_device apq8064_device_uart_gsbi1 = {
146 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800147 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700148 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
149 .resource = resources_uart_gsbi1,
150};
151
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152static struct resource resources_uart_gsbi3[] = {
153 {
154 .start = GSBI3_UARTDM_IRQ,
155 .end = GSBI3_UARTDM_IRQ,
156 .flags = IORESOURCE_IRQ,
157 },
158 {
159 .start = MSM_UART3DM_PHYS,
160 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
161 .name = "uartdm_resource",
162 .flags = IORESOURCE_MEM,
163 },
164 {
165 .start = MSM_GSBI3_PHYS,
166 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
167 .name = "gsbi_resource",
168 .flags = IORESOURCE_MEM,
169 },
170};
171
172struct platform_device apq8064_device_uart_gsbi3 = {
173 .name = "msm_serial_hsl",
174 .id = 0,
175 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
176 .resource = resources_uart_gsbi3,
177};
178
Jing Lin04601f92012-02-05 15:36:07 -0800179static struct resource resources_qup_i2c_gsbi3[] = {
180 {
181 .name = "gsbi_qup_i2c_addr",
182 .start = MSM_GSBI3_PHYS,
183 .end = MSM_GSBI3_PHYS + 4 - 1,
184 .flags = IORESOURCE_MEM,
185 },
186 {
187 .name = "qup_phys_addr",
188 .start = MSM_GSBI3_QUP_PHYS,
189 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
190 .flags = IORESOURCE_MEM,
191 },
192 {
193 .name = "qup_err_intr",
194 .start = GSBI3_QUP_IRQ,
195 .end = GSBI3_QUP_IRQ,
196 .flags = IORESOURCE_IRQ,
197 },
198 {
199 .name = "i2c_clk",
200 .start = 9,
201 .end = 9,
202 .flags = IORESOURCE_IO,
203 },
204 {
205 .name = "i2c_sda",
206 .start = 8,
207 .end = 8,
208 .flags = IORESOURCE_IO,
209 },
210};
211
David Keitel3c40fc52012-02-09 17:53:52 -0800212static struct resource resources_qup_i2c_gsbi1[] = {
213 {
214 .name = "gsbi_qup_i2c_addr",
215 .start = MSM_GSBI1_PHYS,
216 .end = MSM_GSBI1_PHYS + 4 - 1,
217 .flags = IORESOURCE_MEM,
218 },
219 {
220 .name = "qup_phys_addr",
221 .start = MSM_GSBI1_QUP_PHYS,
222 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
223 .flags = IORESOURCE_MEM,
224 },
225 {
226 .name = "qup_err_intr",
227 .start = APQ8064_GSBI1_QUP_IRQ,
228 .end = APQ8064_GSBI1_QUP_IRQ,
229 .flags = IORESOURCE_IRQ,
230 },
231 {
232 .name = "i2c_clk",
233 .start = 21,
234 .end = 21,
235 .flags = IORESOURCE_IO,
236 },
237 {
238 .name = "i2c_sda",
239 .start = 20,
240 .end = 20,
241 .flags = IORESOURCE_IO,
242 },
243};
244
245struct platform_device apq8064_device_qup_i2c_gsbi1 = {
246 .name = "qup_i2c",
247 .id = 0,
248 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
249 .resource = resources_qup_i2c_gsbi1,
250};
251
Jing Lin04601f92012-02-05 15:36:07 -0800252struct platform_device apq8064_device_qup_i2c_gsbi3 = {
253 .name = "qup_i2c",
254 .id = 3,
255 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
256 .resource = resources_qup_i2c_gsbi3,
257};
258
Kenneth Heitke748593a2011-07-15 15:45:11 -0600259static struct resource resources_qup_i2c_gsbi4[] = {
260 {
261 .name = "gsbi_qup_i2c_addr",
262 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600263 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600264 .flags = IORESOURCE_MEM,
265 },
266 {
267 .name = "qup_phys_addr",
268 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600269 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600270 .flags = IORESOURCE_MEM,
271 },
272 {
273 .name = "qup_err_intr",
274 .start = GSBI4_QUP_IRQ,
275 .end = GSBI4_QUP_IRQ,
276 .flags = IORESOURCE_IRQ,
277 },
Kevin Chand07220e2012-02-13 15:52:22 -0800278 {
279 .name = "i2c_clk",
280 .start = 11,
281 .end = 11,
282 .flags = IORESOURCE_IO,
283 },
284 {
285 .name = "i2c_sda",
286 .start = 10,
287 .end = 10,
288 .flags = IORESOURCE_IO,
289 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600290};
291
292struct platform_device apq8064_device_qup_i2c_gsbi4 = {
293 .name = "qup_i2c",
294 .id = 4,
295 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
296 .resource = resources_qup_i2c_gsbi4,
297};
298
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700299static struct resource resources_qup_spi_gsbi5[] = {
300 {
301 .name = "spi_base",
302 .start = MSM_GSBI5_QUP_PHYS,
303 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
304 .flags = IORESOURCE_MEM,
305 },
306 {
307 .name = "gsbi_base",
308 .start = MSM_GSBI5_PHYS,
309 .end = MSM_GSBI5_PHYS + 4 - 1,
310 .flags = IORESOURCE_MEM,
311 },
312 {
313 .name = "spi_irq_in",
314 .start = GSBI5_QUP_IRQ,
315 .end = GSBI5_QUP_IRQ,
316 .flags = IORESOURCE_IRQ,
317 },
318};
319
320struct platform_device apq8064_device_qup_spi_gsbi5 = {
321 .name = "spi_qsd",
322 .id = 0,
323 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
324 .resource = resources_qup_spi_gsbi5,
325};
326
Jin Hong4bbbfba2012-02-02 21:48:07 -0800327static struct resource resources_uart_gsbi7[] = {
328 {
329 .start = GSBI7_UARTDM_IRQ,
330 .end = GSBI7_UARTDM_IRQ,
331 .flags = IORESOURCE_IRQ,
332 },
333 {
334 .start = MSM_UART7DM_PHYS,
335 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
336 .name = "uartdm_resource",
337 .flags = IORESOURCE_MEM,
338 },
339 {
340 .start = MSM_GSBI7_PHYS,
341 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
342 .name = "gsbi_resource",
343 .flags = IORESOURCE_MEM,
344 },
345};
346
347struct platform_device apq8064_device_uart_gsbi7 = {
348 .name = "msm_serial_hsl",
349 .id = 0,
350 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
351 .resource = resources_uart_gsbi7,
352};
353
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800354struct platform_device apq_pcm = {
355 .name = "msm-pcm-dsp",
356 .id = -1,
357};
358
359struct platform_device apq_pcm_routing = {
360 .name = "msm-pcm-routing",
361 .id = -1,
362};
363
364struct platform_device apq_cpudai0 = {
365 .name = "msm-dai-q6",
366 .id = 0x4000,
367};
368
369struct platform_device apq_cpudai1 = {
370 .name = "msm-dai-q6",
371 .id = 0x4001,
372};
373
374struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800375 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800376 .id = 8,
377};
378
379struct platform_device apq_cpudai_bt_rx = {
380 .name = "msm-dai-q6",
381 .id = 0x3000,
382};
383
384struct platform_device apq_cpudai_bt_tx = {
385 .name = "msm-dai-q6",
386 .id = 0x3001,
387};
388
389struct platform_device apq_cpudai_fm_rx = {
390 .name = "msm-dai-q6",
391 .id = 0x3004,
392};
393
394struct platform_device apq_cpudai_fm_tx = {
395 .name = "msm-dai-q6",
396 .id = 0x3005,
397};
398
399/*
400 * Machine specific data for AUX PCM Interface
401 * which the driver will be unware of.
402 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800403struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800404 .clk = "pcm_clk",
405 .mode = AFE_PCM_CFG_MODE_PCM,
406 .sync = AFE_PCM_CFG_SYNC_INT,
407 .frame = AFE_PCM_CFG_FRM_256BPF,
408 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
409 .slot = 0,
410 .data = AFE_PCM_CFG_CDATAOE_MASTER,
411 .pcm_clk_rate = 2048000,
412};
413
414struct platform_device apq_cpudai_auxpcm_rx = {
415 .name = "msm-dai-q6",
416 .id = 2,
417 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800418 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800419 },
420};
421
422struct platform_device apq_cpudai_auxpcm_tx = {
423 .name = "msm-dai-q6",
424 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800425 .dev = {
426 .platform_data = &apq_auxpcm_pdata,
427 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800428};
429
430struct platform_device apq_cpu_fe = {
431 .name = "msm-dai-fe",
432 .id = -1,
433};
434
435struct platform_device apq_stub_codec = {
436 .name = "msm-stub-codec",
437 .id = 1,
438};
439
440struct platform_device apq_voice = {
441 .name = "msm-pcm-voice",
442 .id = -1,
443};
444
445struct platform_device apq_voip = {
446 .name = "msm-voip-dsp",
447 .id = -1,
448};
449
450struct platform_device apq_lpa_pcm = {
451 .name = "msm-pcm-lpa",
452 .id = -1,
453};
454
455struct platform_device apq_pcm_hostless = {
456 .name = "msm-pcm-hostless",
457 .id = -1,
458};
459
460struct platform_device apq_cpudai_afe_01_rx = {
461 .name = "msm-dai-q6",
462 .id = 0xE0,
463};
464
465struct platform_device apq_cpudai_afe_01_tx = {
466 .name = "msm-dai-q6",
467 .id = 0xF0,
468};
469
470struct platform_device apq_cpudai_afe_02_rx = {
471 .name = "msm-dai-q6",
472 .id = 0xF1,
473};
474
475struct platform_device apq_cpudai_afe_02_tx = {
476 .name = "msm-dai-q6",
477 .id = 0xE1,
478};
479
480struct platform_device apq_pcm_afe = {
481 .name = "msm-pcm-afe",
482 .id = -1,
483};
484
Neema Shetty8427c262012-02-16 11:23:43 -0800485struct platform_device apq_cpudai_stub = {
486 .name = "msm-dai-stub",
487 .id = -1,
488};
489
Neema Shetty3c9d2862012-03-11 01:25:32 -0800490struct platform_device apq_cpudai_slimbus_1_rx = {
491 .name = "msm-dai-q6",
492 .id = 0x4002,
493};
494
495struct platform_device apq_cpudai_slimbus_1_tx = {
496 .name = "msm-dai-q6",
497 .id = 0x4003,
498};
499
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700500static struct resource resources_ssbi_pmic1[] = {
501 {
502 .start = MSM_PMIC1_SSBI_CMD_PHYS,
503 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
504 .flags = IORESOURCE_MEM,
505 },
506};
507
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600508#define LPASS_SLIMBUS_PHYS 0x28080000
509#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800510#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600511/* Board info for the slimbus slave device */
512static struct resource slimbus_res[] = {
513 {
514 .start = LPASS_SLIMBUS_PHYS,
515 .end = LPASS_SLIMBUS_PHYS + 8191,
516 .flags = IORESOURCE_MEM,
517 .name = "slimbus_physical",
518 },
519 {
520 .start = LPASS_SLIMBUS_BAM_PHYS,
521 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
522 .flags = IORESOURCE_MEM,
523 .name = "slimbus_bam_physical",
524 },
525 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800526 .start = LPASS_SLIMBUS_SLEW,
527 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
528 .flags = IORESOURCE_MEM,
529 .name = "slimbus_slew_reg",
530 },
531 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600532 .start = SLIMBUS0_CORE_EE1_IRQ,
533 .end = SLIMBUS0_CORE_EE1_IRQ,
534 .flags = IORESOURCE_IRQ,
535 .name = "slimbus_irq",
536 },
537 {
538 .start = SLIMBUS0_BAM_EE1_IRQ,
539 .end = SLIMBUS0_BAM_EE1_IRQ,
540 .flags = IORESOURCE_IRQ,
541 .name = "slimbus_bam_irq",
542 },
543};
544
545struct platform_device apq8064_slim_ctrl = {
546 .name = "msm_slim_ctrl",
547 .id = 1,
548 .num_resources = ARRAY_SIZE(slimbus_res),
549 .resource = slimbus_res,
550 .dev = {
551 .coherent_dma_mask = 0xffffffffULL,
552 },
553};
554
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700555struct platform_device apq8064_device_ssbi_pmic1 = {
556 .name = "msm_ssbi",
557 .id = 0,
558 .resource = resources_ssbi_pmic1,
559 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
560};
561
562static struct resource resources_ssbi_pmic2[] = {
563 {
564 .start = MSM_PMIC2_SSBI_CMD_PHYS,
565 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
566 .flags = IORESOURCE_MEM,
567 },
568};
569
570struct platform_device apq8064_device_ssbi_pmic2 = {
571 .name = "msm_ssbi",
572 .id = 1,
573 .resource = resources_ssbi_pmic2,
574 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
575};
576
577static struct resource resources_otg[] = {
578 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800579 .start = MSM_HSUSB1_PHYS,
580 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700581 .flags = IORESOURCE_MEM,
582 },
583 {
584 .start = USB1_HS_IRQ,
585 .end = USB1_HS_IRQ,
586 .flags = IORESOURCE_IRQ,
587 },
588};
589
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700590struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700591 .name = "msm_otg",
592 .id = -1,
593 .num_resources = ARRAY_SIZE(resources_otg),
594 .resource = resources_otg,
595 .dev = {
596 .coherent_dma_mask = 0xffffffff,
597 },
598};
599
600static struct resource resources_hsusb[] = {
601 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800602 .start = MSM_HSUSB1_PHYS,
603 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700604 .flags = IORESOURCE_MEM,
605 },
606 {
607 .start = USB1_HS_IRQ,
608 .end = USB1_HS_IRQ,
609 .flags = IORESOURCE_IRQ,
610 },
611};
612
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700613struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700614 .name = "msm_hsusb",
615 .id = -1,
616 .num_resources = ARRAY_SIZE(resources_hsusb),
617 .resource = resources_hsusb,
618 .dev = {
619 .coherent_dma_mask = 0xffffffff,
620 },
621};
622
Hemant Kumard86c4882012-01-24 19:39:37 -0800623static struct resource resources_hsusb_host[] = {
624 {
625 .start = MSM_HSUSB1_PHYS,
626 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
627 .flags = IORESOURCE_MEM,
628 },
629 {
630 .start = USB1_HS_IRQ,
631 .end = USB1_HS_IRQ,
632 .flags = IORESOURCE_IRQ,
633 },
634};
635
Hemant Kumara945b472012-01-25 15:08:06 -0800636static struct resource resources_hsic_host[] = {
637 {
638 .start = 0x12510000,
639 .end = 0x12510000 + SZ_4K - 1,
640 .flags = IORESOURCE_MEM,
641 },
642 {
643 .start = USB2_HSIC_IRQ,
644 .end = USB2_HSIC_IRQ,
645 .flags = IORESOURCE_IRQ,
646 },
647 {
648 .start = MSM_GPIO_TO_INT(49),
649 .end = MSM_GPIO_TO_INT(49),
650 .name = "peripheral_status_irq",
651 .flags = IORESOURCE_IRQ,
652 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800653 {
654 .start = MSM_GPIO_TO_INT(88),
655 .end = MSM_GPIO_TO_INT(88),
656 .name = "wakeup_irq",
657 .flags = IORESOURCE_IRQ,
658 },
Hemant Kumara945b472012-01-25 15:08:06 -0800659};
660
Hemant Kumard86c4882012-01-24 19:39:37 -0800661static u64 dma_mask = DMA_BIT_MASK(32);
662struct platform_device apq8064_device_hsusb_host = {
663 .name = "msm_hsusb_host",
664 .id = -1,
665 .num_resources = ARRAY_SIZE(resources_hsusb_host),
666 .resource = resources_hsusb_host,
667 .dev = {
668 .dma_mask = &dma_mask,
669 .coherent_dma_mask = 0xffffffff,
670 },
671};
672
Hemant Kumara945b472012-01-25 15:08:06 -0800673struct platform_device apq8064_device_hsic_host = {
674 .name = "msm_hsic_host",
675 .id = -1,
676 .num_resources = ARRAY_SIZE(resources_hsic_host),
677 .resource = resources_hsic_host,
678 .dev = {
679 .dma_mask = &dma_mask,
680 .coherent_dma_mask = DMA_BIT_MASK(32),
681 },
682};
683
Manu Gautam91223e02011-11-08 15:27:22 +0530684static struct resource resources_ehci_host3[] = {
685{
686 .start = MSM_HSUSB3_PHYS,
687 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
688 .flags = IORESOURCE_MEM,
689 },
690 {
691 .start = USB3_HS_IRQ,
692 .end = USB3_HS_IRQ,
693 .flags = IORESOURCE_IRQ,
694 },
695};
696
697struct platform_device apq8064_device_ehci_host3 = {
698 .name = "msm_ehci_host",
699 .id = 0,
700 .num_resources = ARRAY_SIZE(resources_ehci_host3),
701 .resource = resources_ehci_host3,
702 .dev = {
703 .dma_mask = &dma_mask,
704 .coherent_dma_mask = 0xffffffff,
705 },
706};
707
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800708static struct resource resources_ehci_host4[] = {
709{
710 .start = MSM_HSUSB4_PHYS,
711 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
712 .flags = IORESOURCE_MEM,
713 },
714 {
715 .start = USB4_HS_IRQ,
716 .end = USB4_HS_IRQ,
717 .flags = IORESOURCE_IRQ,
718 },
719};
720
721struct platform_device apq8064_device_ehci_host4 = {
722 .name = "msm_ehci_host",
723 .id = 1,
724 .num_resources = ARRAY_SIZE(resources_ehci_host4),
725 .resource = resources_ehci_host4,
726 .dev = {
727 .dma_mask = &dma_mask,
728 .coherent_dma_mask = 0xffffffff,
729 },
730};
731
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800732/* MSM Video core device */
733#ifdef CONFIG_MSM_BUS_SCALING
734static struct msm_bus_vectors vidc_init_vectors[] = {
735 {
736 .src = MSM_BUS_MASTER_VIDEO_ENC,
737 .dst = MSM_BUS_SLAVE_EBI_CH0,
738 .ab = 0,
739 .ib = 0,
740 },
741 {
742 .src = MSM_BUS_MASTER_VIDEO_DEC,
743 .dst = MSM_BUS_SLAVE_EBI_CH0,
744 .ab = 0,
745 .ib = 0,
746 },
747 {
748 .src = MSM_BUS_MASTER_AMPSS_M0,
749 .dst = MSM_BUS_SLAVE_EBI_CH0,
750 .ab = 0,
751 .ib = 0,
752 },
753 {
754 .src = MSM_BUS_MASTER_AMPSS_M0,
755 .dst = MSM_BUS_SLAVE_EBI_CH0,
756 .ab = 0,
757 .ib = 0,
758 },
759};
760static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
761 {
762 .src = MSM_BUS_MASTER_VIDEO_ENC,
763 .dst = MSM_BUS_SLAVE_EBI_CH0,
764 .ab = 54525952,
765 .ib = 436207616,
766 },
767 {
768 .src = MSM_BUS_MASTER_VIDEO_DEC,
769 .dst = MSM_BUS_SLAVE_EBI_CH0,
770 .ab = 72351744,
771 .ib = 289406976,
772 },
773 {
774 .src = MSM_BUS_MASTER_AMPSS_M0,
775 .dst = MSM_BUS_SLAVE_EBI_CH0,
776 .ab = 500000,
777 .ib = 1000000,
778 },
779 {
780 .src = MSM_BUS_MASTER_AMPSS_M0,
781 .dst = MSM_BUS_SLAVE_EBI_CH0,
782 .ab = 500000,
783 .ib = 1000000,
784 },
785};
786static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
787 {
788 .src = MSM_BUS_MASTER_VIDEO_ENC,
789 .dst = MSM_BUS_SLAVE_EBI_CH0,
790 .ab = 40894464,
791 .ib = 327155712,
792 },
793 {
794 .src = MSM_BUS_MASTER_VIDEO_DEC,
795 .dst = MSM_BUS_SLAVE_EBI_CH0,
796 .ab = 48234496,
797 .ib = 192937984,
798 },
799 {
800 .src = MSM_BUS_MASTER_AMPSS_M0,
801 .dst = MSM_BUS_SLAVE_EBI_CH0,
802 .ab = 500000,
803 .ib = 2000000,
804 },
805 {
806 .src = MSM_BUS_MASTER_AMPSS_M0,
807 .dst = MSM_BUS_SLAVE_EBI_CH0,
808 .ab = 500000,
809 .ib = 2000000,
810 },
811};
812static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
813 {
814 .src = MSM_BUS_MASTER_VIDEO_ENC,
815 .dst = MSM_BUS_SLAVE_EBI_CH0,
816 .ab = 163577856,
817 .ib = 1308622848,
818 },
819 {
820 .src = MSM_BUS_MASTER_VIDEO_DEC,
821 .dst = MSM_BUS_SLAVE_EBI_CH0,
822 .ab = 219152384,
823 .ib = 876609536,
824 },
825 {
826 .src = MSM_BUS_MASTER_AMPSS_M0,
827 .dst = MSM_BUS_SLAVE_EBI_CH0,
828 .ab = 1750000,
829 .ib = 3500000,
830 },
831 {
832 .src = MSM_BUS_MASTER_AMPSS_M0,
833 .dst = MSM_BUS_SLAVE_EBI_CH0,
834 .ab = 1750000,
835 .ib = 3500000,
836 },
837};
838static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
839 {
840 .src = MSM_BUS_MASTER_VIDEO_ENC,
841 .dst = MSM_BUS_SLAVE_EBI_CH0,
842 .ab = 121634816,
843 .ib = 973078528,
844 },
845 {
846 .src = MSM_BUS_MASTER_VIDEO_DEC,
847 .dst = MSM_BUS_SLAVE_EBI_CH0,
848 .ab = 155189248,
849 .ib = 620756992,
850 },
851 {
852 .src = MSM_BUS_MASTER_AMPSS_M0,
853 .dst = MSM_BUS_SLAVE_EBI_CH0,
854 .ab = 1750000,
855 .ib = 7000000,
856 },
857 {
858 .src = MSM_BUS_MASTER_AMPSS_M0,
859 .dst = MSM_BUS_SLAVE_EBI_CH0,
860 .ab = 1750000,
861 .ib = 7000000,
862 },
863};
864static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
865 {
866 .src = MSM_BUS_MASTER_VIDEO_ENC,
867 .dst = MSM_BUS_SLAVE_EBI_CH0,
868 .ab = 372244480,
869 .ib = 2560000000U,
870 },
871 {
872 .src = MSM_BUS_MASTER_VIDEO_DEC,
873 .dst = MSM_BUS_SLAVE_EBI_CH0,
874 .ab = 501219328,
875 .ib = 2560000000U,
876 },
877 {
878 .src = MSM_BUS_MASTER_AMPSS_M0,
879 .dst = MSM_BUS_SLAVE_EBI_CH0,
880 .ab = 2500000,
881 .ib = 5000000,
882 },
883 {
884 .src = MSM_BUS_MASTER_AMPSS_M0,
885 .dst = MSM_BUS_SLAVE_EBI_CH0,
886 .ab = 2500000,
887 .ib = 5000000,
888 },
889};
890static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
891 {
892 .src = MSM_BUS_MASTER_VIDEO_ENC,
893 .dst = MSM_BUS_SLAVE_EBI_CH0,
894 .ab = 222298112,
895 .ib = 2560000000U,
896 },
897 {
898 .src = MSM_BUS_MASTER_VIDEO_DEC,
899 .dst = MSM_BUS_SLAVE_EBI_CH0,
900 .ab = 330301440,
901 .ib = 2560000000U,
902 },
903 {
904 .src = MSM_BUS_MASTER_AMPSS_M0,
905 .dst = MSM_BUS_SLAVE_EBI_CH0,
906 .ab = 2500000,
907 .ib = 700000000,
908 },
909 {
910 .src = MSM_BUS_MASTER_AMPSS_M0,
911 .dst = MSM_BUS_SLAVE_EBI_CH0,
912 .ab = 2500000,
913 .ib = 10000000,
914 },
915};
916
917static struct msm_bus_paths vidc_bus_client_config[] = {
918 {
919 ARRAY_SIZE(vidc_init_vectors),
920 vidc_init_vectors,
921 },
922 {
923 ARRAY_SIZE(vidc_venc_vga_vectors),
924 vidc_venc_vga_vectors,
925 },
926 {
927 ARRAY_SIZE(vidc_vdec_vga_vectors),
928 vidc_vdec_vga_vectors,
929 },
930 {
931 ARRAY_SIZE(vidc_venc_720p_vectors),
932 vidc_venc_720p_vectors,
933 },
934 {
935 ARRAY_SIZE(vidc_vdec_720p_vectors),
936 vidc_vdec_720p_vectors,
937 },
938 {
939 ARRAY_SIZE(vidc_venc_1080p_vectors),
940 vidc_venc_1080p_vectors,
941 },
942 {
943 ARRAY_SIZE(vidc_vdec_1080p_vectors),
944 vidc_vdec_1080p_vectors,
945 },
946};
947
948static struct msm_bus_scale_pdata vidc_bus_client_data = {
949 vidc_bus_client_config,
950 ARRAY_SIZE(vidc_bus_client_config),
951 .name = "vidc",
952};
953#endif
954
955
956#define APQ8064_VIDC_BASE_PHYS 0x04400000
957#define APQ8064_VIDC_BASE_SIZE 0x00100000
958
959static struct resource apq8064_device_vidc_resources[] = {
960 {
961 .start = APQ8064_VIDC_BASE_PHYS,
962 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
963 .flags = IORESOURCE_MEM,
964 },
965 {
966 .start = VCODEC_IRQ,
967 .end = VCODEC_IRQ,
968 .flags = IORESOURCE_IRQ,
969 },
970};
971
972struct msm_vidc_platform_data apq8064_vidc_platform_data = {
973#ifdef CONFIG_MSM_BUS_SCALING
974 .vidc_bus_client_pdata = &vidc_bus_client_data,
975#endif
976#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
977 .memtype = ION_CP_MM_HEAP_ID,
978 .enable_ion = 1,
979#else
980 .memtype = MEMTYPE_EBI1,
981 .enable_ion = 0,
982#endif
983 .disable_dmx = 0,
984 .disable_fullhd = 0,
985};
986
987struct platform_device apq8064_msm_device_vidc = {
988 .name = "msm_vidc",
989 .id = 0,
990 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
991 .resource = apq8064_device_vidc_resources,
992 .dev = {
993 .platform_data = &apq8064_vidc_platform_data,
994 },
995};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700996#define MSM_SDC1_BASE 0x12400000
997#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
998#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
999#define MSM_SDC2_BASE 0x12140000
1000#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1001#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1002#define MSM_SDC3_BASE 0x12180000
1003#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1004#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1005#define MSM_SDC4_BASE 0x121C0000
1006#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1007#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1008
1009static struct resource resources_sdc1[] = {
1010 {
1011 .name = "core_mem",
1012 .flags = IORESOURCE_MEM,
1013 .start = MSM_SDC1_BASE,
1014 .end = MSM_SDC1_DML_BASE - 1,
1015 },
1016 {
1017 .name = "core_irq",
1018 .flags = IORESOURCE_IRQ,
1019 .start = SDC1_IRQ_0,
1020 .end = SDC1_IRQ_0
1021 },
1022#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1023 {
1024 .name = "sdcc_dml_addr",
1025 .start = MSM_SDC1_DML_BASE,
1026 .end = MSM_SDC1_BAM_BASE - 1,
1027 .flags = IORESOURCE_MEM,
1028 },
1029 {
1030 .name = "sdcc_bam_addr",
1031 .start = MSM_SDC1_BAM_BASE,
1032 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1033 .flags = IORESOURCE_MEM,
1034 },
1035 {
1036 .name = "sdcc_bam_irq",
1037 .start = SDC1_BAM_IRQ,
1038 .end = SDC1_BAM_IRQ,
1039 .flags = IORESOURCE_IRQ,
1040 },
1041#endif
1042};
1043
1044static struct resource resources_sdc2[] = {
1045 {
1046 .name = "core_mem",
1047 .flags = IORESOURCE_MEM,
1048 .start = MSM_SDC2_BASE,
1049 .end = MSM_SDC2_DML_BASE - 1,
1050 },
1051 {
1052 .name = "core_irq",
1053 .flags = IORESOURCE_IRQ,
1054 .start = SDC2_IRQ_0,
1055 .end = SDC2_IRQ_0
1056 },
1057#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1058 {
1059 .name = "sdcc_dml_addr",
1060 .start = MSM_SDC2_DML_BASE,
1061 .end = MSM_SDC2_BAM_BASE - 1,
1062 .flags = IORESOURCE_MEM,
1063 },
1064 {
1065 .name = "sdcc_bam_addr",
1066 .start = MSM_SDC2_BAM_BASE,
1067 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1068 .flags = IORESOURCE_MEM,
1069 },
1070 {
1071 .name = "sdcc_bam_irq",
1072 .start = SDC2_BAM_IRQ,
1073 .end = SDC2_BAM_IRQ,
1074 .flags = IORESOURCE_IRQ,
1075 },
1076#endif
1077};
1078
1079static struct resource resources_sdc3[] = {
1080 {
1081 .name = "core_mem",
1082 .flags = IORESOURCE_MEM,
1083 .start = MSM_SDC3_BASE,
1084 .end = MSM_SDC3_DML_BASE - 1,
1085 },
1086 {
1087 .name = "core_irq",
1088 .flags = IORESOURCE_IRQ,
1089 .start = SDC3_IRQ_0,
1090 .end = SDC3_IRQ_0
1091 },
1092#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1093 {
1094 .name = "sdcc_dml_addr",
1095 .start = MSM_SDC3_DML_BASE,
1096 .end = MSM_SDC3_BAM_BASE - 1,
1097 .flags = IORESOURCE_MEM,
1098 },
1099 {
1100 .name = "sdcc_bam_addr",
1101 .start = MSM_SDC3_BAM_BASE,
1102 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1103 .flags = IORESOURCE_MEM,
1104 },
1105 {
1106 .name = "sdcc_bam_irq",
1107 .start = SDC3_BAM_IRQ,
1108 .end = SDC3_BAM_IRQ,
1109 .flags = IORESOURCE_IRQ,
1110 },
1111#endif
1112};
1113
1114static struct resource resources_sdc4[] = {
1115 {
1116 .name = "core_mem",
1117 .flags = IORESOURCE_MEM,
1118 .start = MSM_SDC4_BASE,
1119 .end = MSM_SDC4_DML_BASE - 1,
1120 },
1121 {
1122 .name = "core_irq",
1123 .flags = IORESOURCE_IRQ,
1124 .start = SDC4_IRQ_0,
1125 .end = SDC4_IRQ_0
1126 },
1127#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1128 {
1129 .name = "sdcc_dml_addr",
1130 .start = MSM_SDC4_DML_BASE,
1131 .end = MSM_SDC4_BAM_BASE - 1,
1132 .flags = IORESOURCE_MEM,
1133 },
1134 {
1135 .name = "sdcc_bam_addr",
1136 .start = MSM_SDC4_BAM_BASE,
1137 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1138 .flags = IORESOURCE_MEM,
1139 },
1140 {
1141 .name = "sdcc_bam_irq",
1142 .start = SDC4_BAM_IRQ,
1143 .end = SDC4_BAM_IRQ,
1144 .flags = IORESOURCE_IRQ,
1145 },
1146#endif
1147};
1148
1149struct platform_device apq8064_device_sdc1 = {
1150 .name = "msm_sdcc",
1151 .id = 1,
1152 .num_resources = ARRAY_SIZE(resources_sdc1),
1153 .resource = resources_sdc1,
1154 .dev = {
1155 .coherent_dma_mask = 0xffffffff,
1156 },
1157};
1158
1159struct platform_device apq8064_device_sdc2 = {
1160 .name = "msm_sdcc",
1161 .id = 2,
1162 .num_resources = ARRAY_SIZE(resources_sdc2),
1163 .resource = resources_sdc2,
1164 .dev = {
1165 .coherent_dma_mask = 0xffffffff,
1166 },
1167};
1168
1169struct platform_device apq8064_device_sdc3 = {
1170 .name = "msm_sdcc",
1171 .id = 3,
1172 .num_resources = ARRAY_SIZE(resources_sdc3),
1173 .resource = resources_sdc3,
1174 .dev = {
1175 .coherent_dma_mask = 0xffffffff,
1176 },
1177};
1178
1179struct platform_device apq8064_device_sdc4 = {
1180 .name = "msm_sdcc",
1181 .id = 4,
1182 .num_resources = ARRAY_SIZE(resources_sdc4),
1183 .resource = resources_sdc4,
1184 .dev = {
1185 .coherent_dma_mask = 0xffffffff,
1186 },
1187};
1188
1189static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1190 &apq8064_device_sdc1,
1191 &apq8064_device_sdc2,
1192 &apq8064_device_sdc3,
1193 &apq8064_device_sdc4,
1194};
1195
1196int __init apq8064_add_sdcc(unsigned int controller,
1197 struct mmc_platform_data *plat)
1198{
1199 struct platform_device *pdev;
1200
1201 if (!plat)
1202 return 0;
1203 if (controller < 1 || controller > 4)
1204 return -EINVAL;
1205
1206 pdev = apq8064_sdcc_devices[controller-1];
1207 pdev->dev.platform_data = plat;
1208 return platform_device_register(pdev);
1209}
1210
Yan He06913ce2011-08-26 16:33:46 -07001211static struct resource resources_sps[] = {
1212 {
1213 .name = "pipe_mem",
1214 .start = 0x12800000,
1215 .end = 0x12800000 + 0x4000 - 1,
1216 .flags = IORESOURCE_MEM,
1217 },
1218 {
1219 .name = "bamdma_dma",
1220 .start = 0x12240000,
1221 .end = 0x12240000 + 0x1000 - 1,
1222 .flags = IORESOURCE_MEM,
1223 },
1224 {
1225 .name = "bamdma_bam",
1226 .start = 0x12244000,
1227 .end = 0x12244000 + 0x4000 - 1,
1228 .flags = IORESOURCE_MEM,
1229 },
1230 {
1231 .name = "bamdma_irq",
1232 .start = SPS_BAM_DMA_IRQ,
1233 .end = SPS_BAM_DMA_IRQ,
1234 .flags = IORESOURCE_IRQ,
1235 },
1236};
1237
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001238struct platform_device msm_bus_8064_sys_fabric = {
1239 .name = "msm_bus_fabric",
1240 .id = MSM_BUS_FAB_SYSTEM,
1241};
1242struct platform_device msm_bus_8064_apps_fabric = {
1243 .name = "msm_bus_fabric",
1244 .id = MSM_BUS_FAB_APPSS,
1245};
1246struct platform_device msm_bus_8064_mm_fabric = {
1247 .name = "msm_bus_fabric",
1248 .id = MSM_BUS_FAB_MMSS,
1249};
1250struct platform_device msm_bus_8064_sys_fpb = {
1251 .name = "msm_bus_fabric",
1252 .id = MSM_BUS_FAB_SYSTEM_FPB,
1253};
1254struct platform_device msm_bus_8064_cpss_fpb = {
1255 .name = "msm_bus_fabric",
1256 .id = MSM_BUS_FAB_CPSS_FPB,
1257};
1258
Yan He06913ce2011-08-26 16:33:46 -07001259static struct msm_sps_platform_data msm_sps_pdata = {
1260 .bamdma_restricted_pipes = 0x06,
1261};
1262
1263struct platform_device msm_device_sps_apq8064 = {
1264 .name = "msm_sps",
1265 .id = -1,
1266 .num_resources = ARRAY_SIZE(resources_sps),
1267 .resource = resources_sps,
1268 .dev.platform_data = &msm_sps_pdata,
1269};
1270
Eric Holmberg023d25c2012-03-01 12:27:55 -07001271static struct resource smd_resource[] = {
1272 {
1273 .name = "a9_m2a_0",
1274 .start = INT_A9_M2A_0,
1275 .flags = IORESOURCE_IRQ,
1276 },
1277 {
1278 .name = "a9_m2a_5",
1279 .start = INT_A9_M2A_5,
1280 .flags = IORESOURCE_IRQ,
1281 },
1282 {
1283 .name = "adsp_a11",
1284 .start = INT_ADSP_A11,
1285 .flags = IORESOURCE_IRQ,
1286 },
1287 {
1288 .name = "adsp_a11_smsm",
1289 .start = INT_ADSP_A11_SMSM,
1290 .flags = IORESOURCE_IRQ,
1291 },
1292 {
1293 .name = "dsps_a11",
1294 .start = INT_DSPS_A11,
1295 .flags = IORESOURCE_IRQ,
1296 },
1297 {
1298 .name = "dsps_a11_smsm",
1299 .start = INT_DSPS_A11_SMSM,
1300 .flags = IORESOURCE_IRQ,
1301 },
1302 {
1303 .name = "wcnss_a11",
1304 .start = INT_WCNSS_A11,
1305 .flags = IORESOURCE_IRQ,
1306 },
1307 {
1308 .name = "wcnss_a11_smsm",
1309 .start = INT_WCNSS_A11_SMSM,
1310 .flags = IORESOURCE_IRQ,
1311 },
1312};
1313
1314static struct smd_subsystem_config smd_config_list[] = {
1315 {
1316 .irq_config_id = SMD_MODEM,
1317 .subsys_name = "gss",
1318 .edge = SMD_APPS_MODEM,
1319
1320 .smd_int.irq_name = "a9_m2a_0",
1321 .smd_int.flags = IRQF_TRIGGER_RISING,
1322 .smd_int.irq_id = -1,
1323 .smd_int.device_name = "smd_dev",
1324 .smd_int.dev_id = 0,
1325 .smd_int.out_bit_pos = 1 << 3,
1326 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1327 .smd_int.out_offset = 0x8,
1328
1329 .smsm_int.irq_name = "a9_m2a_5",
1330 .smsm_int.flags = IRQF_TRIGGER_RISING,
1331 .smsm_int.irq_id = -1,
1332 .smsm_int.device_name = "smd_smsm",
1333 .smsm_int.dev_id = 0,
1334 .smsm_int.out_bit_pos = 1 << 4,
1335 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1336 .smsm_int.out_offset = 0x8,
1337 },
1338 {
1339 .irq_config_id = SMD_Q6,
1340 .subsys_name = "q6",
1341 .edge = SMD_APPS_QDSP,
1342
1343 .smd_int.irq_name = "adsp_a11",
1344 .smd_int.flags = IRQF_TRIGGER_RISING,
1345 .smd_int.irq_id = -1,
1346 .smd_int.device_name = "smd_dev",
1347 .smd_int.dev_id = 0,
1348 .smd_int.out_bit_pos = 1 << 15,
1349 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1350 .smd_int.out_offset = 0x8,
1351
1352 .smsm_int.irq_name = "adsp_a11_smsm",
1353 .smsm_int.flags = IRQF_TRIGGER_RISING,
1354 .smsm_int.irq_id = -1,
1355 .smsm_int.device_name = "smd_smsm",
1356 .smsm_int.dev_id = 0,
1357 .smsm_int.out_bit_pos = 1 << 14,
1358 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1359 .smsm_int.out_offset = 0x8,
1360 },
1361 {
1362 .irq_config_id = SMD_DSPS,
1363 .subsys_name = "dsps",
1364 .edge = SMD_APPS_DSPS,
1365
1366 .smd_int.irq_name = "dsps_a11",
1367 .smd_int.flags = IRQF_TRIGGER_RISING,
1368 .smd_int.irq_id = -1,
1369 .smd_int.device_name = "smd_dev",
1370 .smd_int.dev_id = 0,
1371 .smd_int.out_bit_pos = 1,
1372 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1373 .smd_int.out_offset = 0x4080,
1374
1375 .smsm_int.irq_name = "dsps_a11_smsm",
1376 .smsm_int.flags = IRQF_TRIGGER_RISING,
1377 .smsm_int.irq_id = -1,
1378 .smsm_int.device_name = "smd_smsm",
1379 .smsm_int.dev_id = 0,
1380 .smsm_int.out_bit_pos = 1,
1381 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1382 .smsm_int.out_offset = 0x4094,
1383 },
1384 {
1385 .irq_config_id = SMD_WCNSS,
1386 .subsys_name = "wcnss",
1387 .edge = SMD_APPS_WCNSS,
1388
1389 .smd_int.irq_name = "wcnss_a11",
1390 .smd_int.flags = IRQF_TRIGGER_RISING,
1391 .smd_int.irq_id = -1,
1392 .smd_int.device_name = "smd_dev",
1393 .smd_int.dev_id = 0,
1394 .smd_int.out_bit_pos = 1 << 25,
1395 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1396 .smd_int.out_offset = 0x8,
1397
1398 .smsm_int.irq_name = "wcnss_a11_smsm",
1399 .smsm_int.flags = IRQF_TRIGGER_RISING,
1400 .smsm_int.irq_id = -1,
1401 .smsm_int.device_name = "smd_smsm",
1402 .smsm_int.dev_id = 0,
1403 .smsm_int.out_bit_pos = 1 << 23,
1404 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1405 .smsm_int.out_offset = 0x8,
1406 },
1407};
1408
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001409static struct smd_subsystem_restart_config smd_ssr_config = {
1410 .disable_smsm_reset_handshake = 1,
1411};
1412
Eric Holmberg023d25c2012-03-01 12:27:55 -07001413static struct smd_platform smd_platform_data = {
1414 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1415 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001416 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001417};
1418
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001419struct platform_device msm_device_smd_apq8064 = {
1420 .name = "msm_smd",
1421 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001422 .resource = smd_resource,
1423 .num_resources = ARRAY_SIZE(smd_resource),
1424 .dev = {
1425 .platform_data = &smd_platform_data,
1426 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001427};
1428
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001429#ifdef CONFIG_HW_RANDOM_MSM
1430/* PRNG device */
1431#define MSM_PRNG_PHYS 0x1A500000
1432static struct resource rng_resources = {
1433 .flags = IORESOURCE_MEM,
1434 .start = MSM_PRNG_PHYS,
1435 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1436};
1437
1438struct platform_device apq8064_device_rng = {
1439 .name = "msm_rng",
1440 .id = 0,
1441 .num_resources = 1,
1442 .resource = &rng_resources,
1443};
1444#endif
1445
Matt Wagantall292aace2012-01-26 19:12:34 -08001446static struct resource msm_gss_resources[] = {
1447 {
1448 .start = 0x10000000,
1449 .end = 0x10000000 + SZ_256 - 1,
1450 .flags = IORESOURCE_MEM,
1451 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001452 {
1453 .start = 0x10008000,
1454 .end = 0x10008000 + SZ_256 - 1,
1455 .flags = IORESOURCE_MEM,
1456 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001457};
1458
1459struct platform_device msm_gss = {
1460 .name = "pil_gss",
1461 .id = -1,
1462 .num_resources = ARRAY_SIZE(msm_gss_resources),
1463 .resource = msm_gss_resources,
1464};
1465
Matt Wagantall1875d322012-02-22 16:11:33 -08001466struct platform_device *apq8064_fs_devices[] = {
1467 FS_8X60(FS_ROT, "fs_rot"),
1468 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1469 FS_8X60(FS_VFE, "fs_vfe"),
1470 FS_8X60(FS_VPE, "fs_vpe"),
1471 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1472 FS_8X60(FS_VED, "fs_ved"),
1473 FS_8X60(FS_VCAP, "fs_vcap"),
1474};
1475unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1476
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001477static struct clk_lookup msm_clocks_8064_dummy[] = {
1478 CLK_DUMMY("pll2", PLL2, NULL, 0),
1479 CLK_DUMMY("pll8", PLL8, NULL, 0),
1480 CLK_DUMMY("pll4", PLL4, NULL, 0),
1481
1482 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1483 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1484 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1485 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1486 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1487 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1488 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1489 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1490 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1491 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1492 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1493 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1494 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1495 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1496 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1497 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1498
Matt Wagantalle2522372011-08-17 14:52:21 -07001499 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1500 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
1501 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Jing Lin04601f92012-02-05 15:36:07 -08001502 NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001503 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1504 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1505 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1506 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1507 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1508 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1509 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1510 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1511 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001512 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
1513 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001514 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001515 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1516 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001517 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1518 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001519 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001520 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001521 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001522 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1523 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1524 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1525 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001526 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001527 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001528 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1529 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
1530 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
1531 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
1532 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1533 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1534 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001535 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
1536 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
1537 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
1538 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001539 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
1540 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
1541 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
1542 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001543 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001544 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
1545 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001546 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001547 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
1548 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001549 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001550 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001551 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001552 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
1553 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
1554 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
1555 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001556 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1557 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1558 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1559 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001560 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
1561 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001562 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1563 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1564 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1565 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1566 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001567 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1568 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1569 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1570 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1571 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1572 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1573 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1574 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1575 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1576 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1577 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1578 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
1579 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
1580 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
1581 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001582 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
1583 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001584 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001585 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001586 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001587 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001588 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1589 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1590 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001591 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001592 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001593 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001594 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001595 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
1596 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001597 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001598 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001599 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1600 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1601 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1602 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1603 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1604 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001605 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001606 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1607 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1608 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1609 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001610 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001611 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1612 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001613 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1614 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1615 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1616 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1617 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1618 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001619 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1620 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1621 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1622 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001623 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001624 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1625 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001626 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1627 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001628 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001629 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001630 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001631 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001632 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1633 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1634 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1635 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1636 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1637 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1638 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1639 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1640 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1641 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1642 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1643 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1644 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1645 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001646 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001647
1648 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001649 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001650 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1651 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1652 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1653 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001654 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1655 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001656 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001657 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1658 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1659 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1660 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1661 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1662 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001663};
1664
Stephen Boydbb600ae2011-08-02 20:11:40 -07001665struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1666 .table = msm_clocks_8064_dummy,
1667 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1668};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001669
1670struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1671 .reg_base_addrs = {
1672 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1673 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1674 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1675 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1676 },
1677 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001678 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001679 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1680 .ipc_rpm_val = 4,
1681 .target_id = {
1682 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1683 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1684 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1685 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1686 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1687 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1688 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1689 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1690 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1691 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1692 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1693 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1694 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1695 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1696 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1697 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1698 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1699 APPS_FABRIC_CFG_HALT, 2),
1700 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1701 APPS_FABRIC_CFG_CLKMOD, 3),
1702 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1703 APPS_FABRIC_CFG_IOCTL, 1),
1704 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1705 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1706 SYS_FABRIC_CFG_HALT, 2),
1707 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1708 SYS_FABRIC_CFG_CLKMOD, 3),
1709 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1710 SYS_FABRIC_CFG_IOCTL, 1),
1711 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1712 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1713 MMSS_FABRIC_CFG_HALT, 2),
1714 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1715 MMSS_FABRIC_CFG_CLKMOD, 3),
1716 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1717 MMSS_FABRIC_CFG_IOCTL, 1),
1718 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1719 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1720 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1721 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1722 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1723 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1724 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1725 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1726 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1727 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1728 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1729 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1730 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1731 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1732 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1733 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1734 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1735 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1736 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1737 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1738 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1739 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1740 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1741 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1742 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1743 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1744 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1745 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1746 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1747 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1748 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1749 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1750 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1751 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1752 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1753 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1754 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1755 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1756 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1757 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1758 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1759 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1760 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1761 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1762 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1763 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1764 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1765 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1766 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1767 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1768 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1769 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1770 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1771 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1772 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1773 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1774 },
1775 .target_status = {
1776 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1777 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1778 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1779 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1780 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1781 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1782 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1783 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1784 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1785 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1786 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1787 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1788 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1789 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1790 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1791 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1792 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1793 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1794 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1795 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1796 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1797 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1798 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1799 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1800 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1801 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1802 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1803 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1804 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1805 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1806 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1807 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1808 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1809 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1810 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1811 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1812 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1813 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1814 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1815 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1816 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1817 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1818 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1819 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1820 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1821 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1822 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1823 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1824 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1825 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1826 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1827 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1828 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1829 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1830 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1831 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1832 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1833 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1834 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1835 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1836 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1837 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1838 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1839 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1840 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1841 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1842 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1843 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1844 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1845 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1846 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1847 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1848 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1849 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1850 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1851 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1852 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1853 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1854 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1855 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1856 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1857 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1858 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1859 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1860 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1861 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1862 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1863 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1864 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1865 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1866 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1867 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1868 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1869 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1870 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1871 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1872 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1873 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1874 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1875 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1876 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1877 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1878 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1879 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1880 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1881 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1882 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1883 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1884 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1885 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1886 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1887 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1888 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1889 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1890 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1891 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1892 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1893 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1894 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1895 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1896 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1897 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1898 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1899 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1900 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1901 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1902 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1903 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1904 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1905 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1906 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1907 },
1908 .target_ctrl_id = {
1909 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1910 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1911 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1912 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1913 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1914 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1915 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1916 },
1917 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1918 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1919 .sel_last = MSM_RPM_8064_SEL_LAST,
1920 .ver = {3, 0, 0},
1921};
1922
1923struct platform_device apq8064_rpm_device = {
1924 .name = "msm_rpm",
1925 .id = -1,
1926};
1927
1928static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1929 .phys_addr_base = 0x0010D204,
1930 .phys_size = SZ_8K,
1931};
1932
1933struct platform_device apq8064_rpm_stat_device = {
1934 .name = "msm_rpm_stat",
1935 .id = -1,
1936 .dev = {
1937 .platform_data = &msm_rpm_stat_pdata,
1938 },
1939};
1940
1941static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1942 .phys_addr_base = 0x0010C000,
1943 .reg_offsets = {
1944 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1945 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1946 },
1947 .phys_size = SZ_8K,
1948 .log_len = 4096, /* log's buffer length in bytes */
1949 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1950};
1951
1952struct platform_device apq8064_rpm_log_device = {
1953 .name = "msm_rpm_log",
1954 .id = -1,
1955 .dev = {
1956 .platform_data = &msm_rpm_log_pdata,
1957 },
1958};
1959
Jin Hongd3024e62012-02-09 16:13:32 -08001960/* Sensors DSPS platform data */
1961
1962#define PPSS_REG_PHYS_BASE 0x12080000
1963
1964static struct dsps_clk_info dsps_clks[] = {};
1965static struct dsps_regulator_info dsps_regs[] = {};
1966
1967/*
1968 * Note: GPIOs field is intialized in run-time at the function
1969 * apq8064_init_dsps().
1970 */
1971
1972struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
1973 .clks = dsps_clks,
1974 .clks_num = ARRAY_SIZE(dsps_clks),
1975 .gpios = NULL,
1976 .gpios_num = 0,
1977 .regs = dsps_regs,
1978 .regs_num = ARRAY_SIZE(dsps_regs),
1979 .dsps_pwr_ctl_en = 1,
1980 .signature = DSPS_SIGNATURE,
1981};
1982
1983static struct resource msm_dsps_resources[] = {
1984 {
1985 .start = PPSS_REG_PHYS_BASE,
1986 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1987 .name = "ppss_reg",
1988 .flags = IORESOURCE_MEM,
1989 },
1990
1991 {
1992 .start = PPSS_WDOG_TIMER_IRQ,
1993 .end = PPSS_WDOG_TIMER_IRQ,
1994 .name = "ppss_wdog",
1995 .flags = IORESOURCE_IRQ,
1996 },
1997};
1998
1999struct platform_device msm_dsps_device_8064 = {
2000 .name = "msm_dsps",
2001 .id = 0,
2002 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2003 .resource = msm_dsps_resources,
2004 .dev.platform_data = &msm_dsps_pdata_8064,
2005};
2006
Praveen Chidambaram78499012011-11-01 17:15:17 -06002007#ifdef CONFIG_MSM_MPM
2008static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2009 [1] = MSM_GPIO_TO_INT(26),
2010 [2] = MSM_GPIO_TO_INT(88),
2011 [4] = MSM_GPIO_TO_INT(73),
2012 [5] = MSM_GPIO_TO_INT(74),
2013 [6] = MSM_GPIO_TO_INT(75),
2014 [7] = MSM_GPIO_TO_INT(76),
2015 [8] = MSM_GPIO_TO_INT(77),
2016 [9] = MSM_GPIO_TO_INT(36),
2017 [10] = MSM_GPIO_TO_INT(84),
2018 [11] = MSM_GPIO_TO_INT(7),
2019 [12] = MSM_GPIO_TO_INT(11),
2020 [13] = MSM_GPIO_TO_INT(52),
2021 [14] = MSM_GPIO_TO_INT(15),
2022 [15] = MSM_GPIO_TO_INT(83),
2023 [16] = USB3_HS_IRQ,
2024 [19] = MSM_GPIO_TO_INT(61),
2025 [20] = MSM_GPIO_TO_INT(58),
2026 [23] = MSM_GPIO_TO_INT(65),
2027 [24] = MSM_GPIO_TO_INT(63),
2028 [25] = USB1_HS_IRQ,
2029 [27] = HDMI_IRQ,
2030 [29] = MSM_GPIO_TO_INT(22),
2031 [30] = MSM_GPIO_TO_INT(72),
2032 [31] = USB4_HS_IRQ,
2033 [33] = MSM_GPIO_TO_INT(44),
2034 [34] = MSM_GPIO_TO_INT(39),
2035 [35] = MSM_GPIO_TO_INT(19),
2036 [36] = MSM_GPIO_TO_INT(23),
2037 [37] = MSM_GPIO_TO_INT(41),
2038 [38] = MSM_GPIO_TO_INT(30),
2039 [41] = MSM_GPIO_TO_INT(42),
2040 [42] = MSM_GPIO_TO_INT(56),
2041 [43] = MSM_GPIO_TO_INT(55),
2042 [44] = MSM_GPIO_TO_INT(50),
2043 [45] = MSM_GPIO_TO_INT(49),
2044 [46] = MSM_GPIO_TO_INT(47),
2045 [47] = MSM_GPIO_TO_INT(45),
2046 [48] = MSM_GPIO_TO_INT(38),
2047 [49] = MSM_GPIO_TO_INT(34),
2048 [50] = MSM_GPIO_TO_INT(32),
2049 [51] = MSM_GPIO_TO_INT(29),
2050 [52] = MSM_GPIO_TO_INT(18),
2051 [53] = MSM_GPIO_TO_INT(10),
2052 [54] = MSM_GPIO_TO_INT(81),
2053 [55] = MSM_GPIO_TO_INT(6),
2054};
2055
2056static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2057 TLMM_MSM_SUMMARY_IRQ,
2058 RPM_APCC_CPU0_GP_HIGH_IRQ,
2059 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2060 RPM_APCC_CPU0_GP_LOW_IRQ,
2061 RPM_APCC_CPU0_WAKE_UP_IRQ,
2062 RPM_APCC_CPU1_GP_HIGH_IRQ,
2063 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2064 RPM_APCC_CPU1_GP_LOW_IRQ,
2065 RPM_APCC_CPU1_WAKE_UP_IRQ,
2066 MSS_TO_APPS_IRQ_0,
2067 MSS_TO_APPS_IRQ_1,
2068 MSS_TO_APPS_IRQ_2,
2069 MSS_TO_APPS_IRQ_3,
2070 MSS_TO_APPS_IRQ_4,
2071 MSS_TO_APPS_IRQ_5,
2072 MSS_TO_APPS_IRQ_6,
2073 MSS_TO_APPS_IRQ_7,
2074 MSS_TO_APPS_IRQ_8,
2075 MSS_TO_APPS_IRQ_9,
2076 LPASS_SCSS_GP_LOW_IRQ,
2077 LPASS_SCSS_GP_MEDIUM_IRQ,
2078 LPASS_SCSS_GP_HIGH_IRQ,
2079 SPS_MTI_30,
2080 SPS_MTI_31,
2081 RIVA_APSS_SPARE_IRQ,
2082 RIVA_APPS_WLAN_SMSM_IRQ,
2083 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2084 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2085};
2086
2087struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2088 .irqs_m2a = msm_mpm_irqs_m2a,
2089 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2090 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2091 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2092 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2093 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2094 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2095 .mpm_apps_ipc_val = BIT(1),
2096 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2097
2098};
2099#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002100
2101#define MDM2AP_ERRFATAL 19
2102#define AP2MDM_ERRFATAL 18
2103#define MDM2AP_STATUS 49
2104#define AP2MDM_STATUS 48
2105#define AP2MDM_PMIC_RESET_N 27
2106
2107static struct resource mdm_resources[] = {
2108 {
2109 .start = MDM2AP_ERRFATAL,
2110 .end = MDM2AP_ERRFATAL,
2111 .name = "MDM2AP_ERRFATAL",
2112 .flags = IORESOURCE_IO,
2113 },
2114 {
2115 .start = AP2MDM_ERRFATAL,
2116 .end = AP2MDM_ERRFATAL,
2117 .name = "AP2MDM_ERRFATAL",
2118 .flags = IORESOURCE_IO,
2119 },
2120 {
2121 .start = MDM2AP_STATUS,
2122 .end = MDM2AP_STATUS,
2123 .name = "MDM2AP_STATUS",
2124 .flags = IORESOURCE_IO,
2125 },
2126 {
2127 .start = AP2MDM_STATUS,
2128 .end = AP2MDM_STATUS,
2129 .name = "AP2MDM_STATUS",
2130 .flags = IORESOURCE_IO,
2131 },
2132 {
2133 .start = AP2MDM_PMIC_RESET_N,
2134 .end = AP2MDM_PMIC_RESET_N,
2135 .name = "AP2MDM_PMIC_RESET_N",
2136 .flags = IORESOURCE_IO,
2137 },
2138};
2139
2140struct platform_device mdm_8064_device = {
2141 .name = "mdm2_modem",
2142 .id = -1,
2143 .num_resources = ARRAY_SIZE(mdm_resources),
2144 .resource = mdm_resources,
2145};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002146
2147static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2148
2149struct platform_device apq8064_cpu_idle_device = {
2150 .name = "msm_cpu_idle",
2151 .id = -1,
2152 .dev = {
2153 .platform_data = &apq8064_LPM_latency,
2154 },
2155};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002156
2157static struct msm_dcvs_freq_entry apq8064_freq[] = {
2158 { 384000, 166981, 345600},
2159 { 702000, 213049, 632502},
2160 {1026000, 285712, 925613},
2161 {1242000, 383945, 1176550},
2162 {1458000, 419729, 1465478},
2163 {1512000, 434116, 1546674},
2164
2165};
2166
2167static struct msm_dcvs_core_info apq8064_core_info = {
2168 .freq_tbl = &apq8064_freq[0],
2169 .core_param = {
2170 .max_time_us = 100000,
2171 .num_freq = ARRAY_SIZE(apq8064_freq),
2172 },
2173 .algo_param = {
2174 .slack_time_us = 58000,
2175 .scale_slack_time = 0,
2176 .scale_slack_time_pct = 0,
2177 .disable_pc_threshold = 1458000,
2178 .em_window_size = 100000,
2179 .em_max_util_pct = 97,
2180 .ss_window_size = 1000000,
2181 .ss_util_pct = 95,
2182 .ss_iobusy_conv = 100,
2183 },
2184};
2185
2186struct platform_device apq8064_msm_gov_device = {
2187 .name = "msm_dcvs_gov",
2188 .id = -1,
2189 .dev = {
2190 .platform_data = &apq8064_core_info,
2191 },
2192};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002193
2194static struct resource msm_cache_erp_resources[] = {
2195 {
2196 .name = "l1_irq",
2197 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2198 .flags = IORESOURCE_IRQ,
2199 },
2200 {
2201 .name = "l2_irq",
2202 .start = APCC_QGICL2IRPTREQ,
2203 .flags = IORESOURCE_IRQ,
2204 }
2205};
2206
2207struct platform_device apq8064_device_cache_erp = {
2208 .name = "msm_cache_erp",
2209 .id = -1,
2210 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2211 .resource = msm_cache_erp_resources,
2212};