blob: b5b970d2954aeedf33709ee9d66c0aa8d27fd521 [file] [log] [blame]
David Howellsb920de12008-02-08 04:19:31 -08001/* MN10300 Arch-specific interrupt handling
2 *
3 * Copyright (C) 2007 Red Hat, Inc. All Rights Reserved.
4 * Written by David Howells (dhowells@redhat.com)
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public Licence
8 * as published by the Free Software Foundation; either version
9 * 2 of the Licence, or (at your option) any later version.
10 */
11#include <linux/module.h>
12#include <linux/interrupt.h>
13#include <linux/kernel_stat.h>
14#include <linux/seq_file.h>
15#include <asm/setup.h>
16
17unsigned long __mn10300_irq_enabled_epsw = EPSW_IE | EPSW_IM_7;
18EXPORT_SYMBOL(__mn10300_irq_enabled_epsw);
19
20atomic_t irq_err_count;
21
22/*
David Howellsd6478fa2008-10-01 13:47:06 +010023 * MN10300 interrupt controller operations
David Howellsb920de12008-02-08 04:19:31 -080024 */
David Howellsb920de12008-02-08 04:19:31 -080025static void mn10300_cpupic_ack(unsigned int irq)
26{
27 u16 tmp;
28 *(volatile u8 *) &GxICR(irq) = GxICR_DETECT;
29 tmp = GxICR(irq);
30}
31
32static void mn10300_cpupic_mask(unsigned int irq)
33{
34 u16 tmp = GxICR(irq);
35 GxICR(irq) = (tmp & GxICR_LEVEL);
36 tmp = GxICR(irq);
37}
38
39static void mn10300_cpupic_mask_ack(unsigned int irq)
40{
41 u16 tmp = GxICR(irq);
42 GxICR(irq) = (tmp & GxICR_LEVEL) | GxICR_DETECT;
43 tmp = GxICR(irq);
44}
45
46static void mn10300_cpupic_unmask(unsigned int irq)
47{
48 u16 tmp = GxICR(irq);
David Howellsb920de12008-02-08 04:19:31 -080049 GxICR(irq) = (tmp & GxICR_LEVEL) | GxICR_ENABLE;
50 tmp = GxICR(irq);
51}
52
David Howellsd6478fa2008-10-01 13:47:06 +010053static void mn10300_cpupic_unmask_clear(unsigned int irq)
54{
55 /* the MN10300 PIC latches its interrupt request bit, even after the
56 * device has ceased to assert its interrupt line and the interrupt
57 * channel has been disabled in the PIC, so for level-triggered
58 * interrupts we need to clear the request bit when we re-enable */
59 u16 tmp = GxICR(irq);
60 GxICR(irq) = (tmp & GxICR_LEVEL) | GxICR_ENABLE | GxICR_DETECT;
61 tmp = GxICR(irq);
62}
63
64/*
65 * MN10300 PIC level-triggered IRQ handling.
66 *
67 * The PIC has no 'ACK' function per se. It is possible to clear individual
68 * channel latches, but each latch relatches whether or not the channel is
69 * masked, so we need to clear the latch when we unmask the channel.
70 *
71 * Also for this reason, we don't supply an ack() op (it's unused anyway if
72 * mask_ack() is provided), and mask_ack() just masks.
73 */
74static struct irq_chip mn10300_cpu_pic_level = {
75 .name = "cpu_l",
76 .disable = mn10300_cpupic_mask,
77 .enable = mn10300_cpupic_unmask_clear,
78 .ack = NULL,
79 .mask = mn10300_cpupic_mask,
80 .mask_ack = mn10300_cpupic_mask,
81 .unmask = mn10300_cpupic_unmask_clear,
82};
83
84/*
85 * MN10300 PIC edge-triggered IRQ handling.
86 *
87 * We use the latch clearing function of the PIC as the 'ACK' function.
88 */
89static struct irq_chip mn10300_cpu_pic_edge = {
90 .name = "cpu_e",
91 .disable = mn10300_cpupic_mask,
92 .enable = mn10300_cpupic_unmask,
David Howellsb920de12008-02-08 04:19:31 -080093 .ack = mn10300_cpupic_ack,
94 .mask = mn10300_cpupic_mask,
95 .mask_ack = mn10300_cpupic_mask_ack,
96 .unmask = mn10300_cpupic_unmask,
David Howellsb920de12008-02-08 04:19:31 -080097};
98
99/*
100 * 'what should we do if we get a hw irq event on an illegal vector'.
101 * each architecture has to answer this themselves.
102 */
103void ack_bad_irq(int irq)
104{
105 printk(KERN_WARNING "unexpected IRQ trap at vector %02x\n", irq);
106}
107
108/*
109 * change the level at which an IRQ executes
110 * - must not be called whilst interrupts are being processed!
111 */
112void set_intr_level(int irq, u16 level)
113{
114 u16 tmp;
115
116 if (in_interrupt())
117 BUG();
118
119 tmp = GxICR(irq);
120 GxICR(irq) = (tmp & GxICR_ENABLE) | level;
121 tmp = GxICR(irq);
122}
123
124/*
125 * mark an interrupt to be ACK'd after interrupt handlers have been run rather
126 * than before
127 * - see Documentation/mn10300/features.txt
128 */
129void set_intr_postackable(int irq)
130{
David Howellsd6478fa2008-10-01 13:47:06 +0100131 set_irq_chip_and_handler(irq, &mn10300_cpu_pic_level,
132 handle_level_irq);
David Howellsb920de12008-02-08 04:19:31 -0800133}
134
135/*
136 * initialise the interrupt system
137 */
138void __init init_IRQ(void)
139{
140 int irq;
141
142 for (irq = 0; irq < NR_IRQS; irq++)
Thomas Gleixner91e58b62009-04-09 18:18:47 +0100143 if (irq_desc[irq].chip == &no_irq_chip)
David Howellsd6478fa2008-10-01 13:47:06 +0100144 /* due to the PIC latching interrupt requests, even
145 * when the IRQ is disabled, IRQ_PENDING is superfluous
146 * and we can use handle_level_irq() for edge-triggered
147 * interrupts */
148 set_irq_chip_and_handler(irq, &mn10300_cpu_pic_edge,
149 handle_level_irq);
David Howellsb920de12008-02-08 04:19:31 -0800150 unit_init_IRQ();
151}
152
153/*
154 * handle normal device IRQs
155 */
156asmlinkage void do_IRQ(void)
157{
158 unsigned long sp, epsw, irq_disabled_epsw, old_irq_enabled_epsw;
159 int irq;
160
161 sp = current_stack_pointer();
Stoyan Gaydarov292aa142010-10-27 17:28:33 +0100162 BUG_ON(sp - (sp & ~(THREAD_SIZE - 1)) < STACK_WARN);
David Howellsb920de12008-02-08 04:19:31 -0800163
164 /* make sure local_irq_enable() doesn't muck up the interrupt priority
165 * setting in EPSW */
166 old_irq_enabled_epsw = __mn10300_irq_enabled_epsw;
167 local_save_flags(epsw);
168 __mn10300_irq_enabled_epsw = EPSW_IE | (EPSW_IM & epsw);
169 irq_disabled_epsw = EPSW_IE | MN10300_CLI_LEVEL;
170
171 __IRQ_STAT(smp_processor_id(), __irq_count)++;
172
173 irq_enter();
174
175 for (;;) {
176 /* ask the interrupt controller for the next IRQ to process
177 * - the result we get depends on EPSW.IM
178 */
179 irq = IAGR & IAGR_GN;
180 if (!irq)
181 break;
182
183 local_irq_restore(irq_disabled_epsw);
184
185 generic_handle_irq(irq >> 2);
186
187 /* restore IRQ controls for IAGR access */
188 local_irq_restore(epsw);
189 }
190
191 __mn10300_irq_enabled_epsw = old_irq_enabled_epsw;
192
193 irq_exit();
194}
195
196/*
197 * Display interrupt management information through /proc/interrupts
198 */
199int show_interrupts(struct seq_file *p, void *v)
200{
201 int i = *(loff_t *) v, j, cpu;
202 struct irqaction *action;
203 unsigned long flags;
204
205 switch (i) {
206 /* display column title bar naming CPUs */
207 case 0:
208 seq_printf(p, " ");
209 for (j = 0; j < NR_CPUS; j++)
210 if (cpu_online(j))
211 seq_printf(p, "CPU%d ", j);
212 seq_putc(p, '\n');
213 break;
214
215 /* display information rows, one per active CPU */
216 case 1 ... NR_IRQS - 1:
Thomas Gleixner239007b2009-11-17 16:46:45 +0100217 raw_spin_lock_irqsave(&irq_desc[i].lock, flags);
David Howellsb920de12008-02-08 04:19:31 -0800218
219 action = irq_desc[i].action;
220 if (action) {
221 seq_printf(p, "%3d: ", i);
222 for_each_present_cpu(cpu)
Yinghai Ludee41022009-01-11 00:29:15 -0800223 seq_printf(p, "%10u ", kstat_irqs_cpu(i, cpu));
David Howellsb920de12008-02-08 04:19:31 -0800224 seq_printf(p, " %14s.%u", irq_desc[i].chip->name,
225 (GxICR(i) & GxICR_LEVEL) >>
226 GxICR_LEVEL_SHIFT);
227 seq_printf(p, " %s", action->name);
228
229 for (action = action->next;
230 action;
231 action = action->next)
232 seq_printf(p, ", %s", action->name);
233
234 seq_putc(p, '\n');
235 }
236
Thomas Gleixner239007b2009-11-17 16:46:45 +0100237 raw_spin_unlock_irqrestore(&irq_desc[i].lock, flags);
David Howellsb920de12008-02-08 04:19:31 -0800238 break;
239
240 /* polish off with NMI and error counters */
241 case NR_IRQS:
242 seq_printf(p, "NMI: ");
243 for (j = 0; j < NR_CPUS; j++)
244 if (cpu_online(j))
245 seq_printf(p, "%10u ", nmi_count(j));
246 seq_putc(p, '\n');
247
248 seq_printf(p, "ERR: %10u\n", atomic_read(&irq_err_count));
249 break;
250 }
251
252 return 0;
253}