blob: 357251f42518bdb51e7c402ae720140880425007 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle0004a9d2006-10-31 03:45:07 +00006 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2003, 06 by Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1996 by Paul M. Antoine
8 * Copyright (C) 1999 Silicon Graphics
9 * Kevin D. Kissell, kevink@mips.org and Carsten Langgaard, carstenl@mips.com
10 * Copyright (C) 2000 MIPS Technologies, Inc.
11 */
12#ifndef _ASM_SYSTEM_H
13#define _ASM_SYSTEM_H
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/types.h>
Ralf Baechle192ef362006-07-07 14:07:18 +010016#include <linux/irqflags.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#include <asm/addrspace.h>
Ralf Baechle0004a9d2006-10-31 03:45:07 +000019#include <asm/barrier.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/cpu-features.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000021#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Linus Torvalds1da177e2005-04-16 15:20:36 -070025/*
26 * switch_to(n) should switch tasks to task nr n, first
27 * checking that n isn't the current task, in which case it does nothing.
28 */
29extern asmlinkage void *resume(void *last, void *next, void *next_ti);
30
31struct task_struct;
32
Ralf Baechlef088fc82006-04-05 09:45:47 +010033#ifdef CONFIG_MIPS_MT_FPAFF
34
35/*
36 * Handle the scheduler resume end of FPU affinity management. We do this
37 * inline to try to keep the overhead down. If we have been forced to run on
38 * a "CPU" with an FPU because of a previous high level of FP computation,
39 * but did not actually use the FPU during the most recent time-slice (CU1
40 * isn't set), we undo the restriction on cpus_allowed.
41 *
42 * We're not calling set_cpus_allowed() here, because we have no need to
43 * force prompt migration - we're already switching the current CPU to a
44 * different thread.
45 */
46
Ralf Baechled223a862007-07-10 17:33:02 +010047#define __mips_mt_fpaff_switch_to(prev) \
Ralf Baechlef088fc82006-04-05 09:45:47 +010048do { \
Ralf Baechle293c5bd2007-07-25 16:19:33 +010049 struct thread_info *__prev_ti = task_thread_info(prev); \
50 \
Ralf Baechlef088fc82006-04-05 09:45:47 +010051 if (cpu_has_fpu && \
Ralf Baechle293c5bd2007-07-25 16:19:33 +010052 test_ti_thread_flag(__prev_ti, TIF_FPUBOUND) && \
53 (!(KSTK_STATUS(prev) & ST0_CU1))) { \
54 clear_ti_thread_flag(__prev_ti, TIF_FPUBOUND); \
Ralf Baechlef088fc82006-04-05 09:45:47 +010055 prev->cpus_allowed = prev->thread.user_cpus_allowed; \
56 } \
Ralf Baechlef088fc82006-04-05 09:45:47 +010057 next->thread.emulated_fp = 0; \
Ralf Baechlef088fc82006-04-05 09:45:47 +010058} while(0)
59
60#else
Ralf Baechle35c700c2007-07-10 08:59:17 +010061#define __mips_mt_fpaff_switch_to(prev) do { (void) (prev); } while (0)
Ralf Baechled223a862007-07-10 17:33:02 +010062#endif
63
Ralf Baechlee50c0a82005-05-31 11:49:19 +000064#define switch_to(prev,next,last) \
65do { \
Ralf Baechled223a862007-07-10 17:33:02 +010066 __mips_mt_fpaff_switch_to(prev); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +000067 if (cpu_has_dsp) \
68 __save_dsp(prev); \
Al Viro40bc9c62006-01-12 01:06:07 -080069 (last) = resume(prev, next, task_thread_info(next)); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +000070 if (cpu_has_dsp) \
71 __restore_dsp(current); \
Ralf Baechlea3692022007-07-10 17:33:02 +010072 if (cpu_has_userlocal) \
73 write_c0_userlocal(task_thread_info(current)->tp_value);\
Linus Torvalds1da177e2005-04-16 15:20:36 -070074} while(0)
75
Linus Torvalds1da177e2005-04-16 15:20:36 -070076static inline unsigned long __xchg_u32(volatile int * m, unsigned int val)
77{
78 __u32 retval;
79
80 if (cpu_has_llsc && R10000_LLSC_WAR) {
81 unsigned long dummy;
82
83 __asm__ __volatile__(
Maciej W. Rozyckic4559f62005-06-23 15:57:15 +000084 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 "1: ll %0, %3 # xchg_u32 \n"
Ralf Baechle72224242005-06-29 13:35:19 +000086 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 " move %2, %z4 \n"
Ralf Baechle72224242005-06-29 13:35:19 +000088 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 " sc %2, %1 \n"
90 " beqzl %2, 1b \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +000091 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
93 : "R" (*m), "Jr" (val)
94 : "memory");
95 } else if (cpu_has_llsc) {
96 unsigned long dummy;
97
98 __asm__ __volatile__(
Maciej W. Rozyckic4559f62005-06-23 15:57:15 +000099 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 "1: ll %0, %3 # xchg_u32 \n"
Ralf Baechle72224242005-06-29 13:35:19 +0000101 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 " move %2, %z4 \n"
Ralf Baechle72224242005-06-29 13:35:19 +0000103 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 " sc %2, %1 \n"
Ralf Baechlef65e4fa2006-09-28 01:45:21 +0100105 " beqz %2, 2f \n"
106 " .subsection 2 \n"
107 "2: b 1b \n"
108 " .previous \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000109 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
111 : "R" (*m), "Jr" (val)
112 : "memory");
113 } else {
114 unsigned long flags;
115
Ralf Baechle49edd092007-03-16 16:10:36 +0000116 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 retval = *m;
118 *m = val;
Ralf Baechle49edd092007-03-16 16:10:36 +0000119 raw_local_irq_restore(flags); /* implies memory barrier */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 }
121
Ralf Baechle17099b12007-07-14 13:24:05 +0100122 smp_llsc_mb();
Ralf Baechle0004a9d2006-10-31 03:45:07 +0000123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 return retval;
125}
126
Ralf Baechle875d43e2005-09-03 15:56:16 -0700127#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128static inline __u64 __xchg_u64(volatile __u64 * m, __u64 val)
129{
130 __u64 retval;
131
132 if (cpu_has_llsc && R10000_LLSC_WAR) {
133 unsigned long dummy;
134
135 __asm__ __volatile__(
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000136 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 "1: lld %0, %3 # xchg_u64 \n"
138 " move %2, %z4 \n"
139 " scd %2, %1 \n"
140 " beqzl %2, 1b \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000141 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
143 : "R" (*m), "Jr" (val)
144 : "memory");
145 } else if (cpu_has_llsc) {
146 unsigned long dummy;
147
148 __asm__ __volatile__(
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000149 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 "1: lld %0, %3 # xchg_u64 \n"
151 " move %2, %z4 \n"
152 " scd %2, %1 \n"
Ralf Baechlef65e4fa2006-09-28 01:45:21 +0100153 " beqz %2, 2f \n"
154 " .subsection 2 \n"
155 "2: b 1b \n"
156 " .previous \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000157 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
159 : "R" (*m), "Jr" (val)
160 : "memory");
161 } else {
162 unsigned long flags;
163
Ralf Baechle49edd092007-03-16 16:10:36 +0000164 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 retval = *m;
166 *m = val;
Ralf Baechle49edd092007-03-16 16:10:36 +0000167 raw_local_irq_restore(flags); /* implies memory barrier */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 }
169
Ralf Baechle17099b12007-07-14 13:24:05 +0100170 smp_llsc_mb();
Ralf Baechle0004a9d2006-10-31 03:45:07 +0000171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 return retval;
173}
174#else
175extern __u64 __xchg_u64_unsupported_on_32bit_kernels(volatile __u64 * m, __u64 val);
176#define __xchg_u64 __xchg_u64_unsupported_on_32bit_kernels
177#endif
178
179/* This function doesn't exist, so you'll get a linker error
180 if something tries to do an invalid xchg(). */
181extern void __xchg_called_with_bad_pointer(void);
182
183static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
184{
185 switch (size) {
Ralf Baechle0cea0432006-03-03 09:42:05 +0000186 case 4:
187 return __xchg_u32(ptr, x);
188 case 8:
189 return __xchg_u64(ptr, x);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 }
191 __xchg_called_with_bad_pointer();
192 return x;
193}
194
195#define xchg(ptr,x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
197#define __HAVE_ARCH_CMPXCHG 1
198
199static inline unsigned long __cmpxchg_u32(volatile int * m, unsigned long old,
200 unsigned long new)
201{
202 __u32 retval;
203
204 if (cpu_has_llsc && R10000_LLSC_WAR) {
205 __asm__ __volatile__(
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000206 " .set push \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 " .set noat \n"
Maciej W. Rozyckic4559f62005-06-23 15:57:15 +0000208 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 "1: ll %0, %2 # __cmpxchg_u32 \n"
210 " bne %0, %z3, 2f \n"
Ralf Baechlef99d3022005-08-25 16:22:09 +0000211 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 " move $1, %z4 \n"
Ralf Baechlef99d3022005-08-25 16:22:09 +0000213 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 " sc $1, %1 \n"
215 " beqzl $1, 1b \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 "2: \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000217 " .set pop \n"
Ralf Baechle3e6cb2d2006-02-21 18:32:14 +0000218 : "=&r" (retval), "=R" (*m)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 : "R" (*m), "Jr" (old), "Jr" (new)
220 : "memory");
221 } else if (cpu_has_llsc) {
222 __asm__ __volatile__(
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000223 " .set push \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 " .set noat \n"
Maciej W. Rozyckic4559f62005-06-23 15:57:15 +0000225 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 "1: ll %0, %2 # __cmpxchg_u32 \n"
227 " bne %0, %z3, 2f \n"
Ralf Baechlef99d3022005-08-25 16:22:09 +0000228 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 " move $1, %z4 \n"
Ralf Baechlef99d3022005-08-25 16:22:09 +0000230 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 " sc $1, %1 \n"
Ralf Baechlef65e4fa2006-09-28 01:45:21 +0100232 " beqz $1, 3f \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 "2: \n"
Ralf Baechlef65e4fa2006-09-28 01:45:21 +0100234 " .subsection 2 \n"
235 "3: b 1b \n"
236 " .previous \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000237 " .set pop \n"
Ralf Baechle3e6cb2d2006-02-21 18:32:14 +0000238 : "=&r" (retval), "=R" (*m)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 : "R" (*m), "Jr" (old), "Jr" (new)
240 : "memory");
241 } else {
242 unsigned long flags;
243
Ralf Baechle49edd092007-03-16 16:10:36 +0000244 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 retval = *m;
246 if (retval == old)
247 *m = new;
Ralf Baechle49edd092007-03-16 16:10:36 +0000248 raw_local_irq_restore(flags); /* implies memory barrier */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 }
250
Ralf Baechle17099b12007-07-14 13:24:05 +0100251 smp_llsc_mb();
Ralf Baechle0004a9d2006-10-31 03:45:07 +0000252
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 return retval;
254}
255
Mathieu Desnoyers72323112007-05-08 00:34:47 -0700256static inline unsigned long __cmpxchg_u32_local(volatile int * m,
257 unsigned long old, unsigned long new)
258{
259 __u32 retval;
260
261 if (cpu_has_llsc && R10000_LLSC_WAR) {
262 __asm__ __volatile__(
263 " .set push \n"
264 " .set noat \n"
265 " .set mips3 \n"
266 "1: ll %0, %2 # __cmpxchg_u32 \n"
267 " bne %0, %z3, 2f \n"
268 " .set mips0 \n"
269 " move $1, %z4 \n"
270 " .set mips3 \n"
271 " sc $1, %1 \n"
272 " beqzl $1, 1b \n"
273 "2: \n"
274 " .set pop \n"
275 : "=&r" (retval), "=R" (*m)
276 : "R" (*m), "Jr" (old), "Jr" (new)
277 : "memory");
278 } else if (cpu_has_llsc) {
279 __asm__ __volatile__(
280 " .set push \n"
281 " .set noat \n"
282 " .set mips3 \n"
283 "1: ll %0, %2 # __cmpxchg_u32 \n"
284 " bne %0, %z3, 2f \n"
285 " .set mips0 \n"
286 " move $1, %z4 \n"
287 " .set mips3 \n"
288 " sc $1, %1 \n"
289 " beqz $1, 1b \n"
290 "2: \n"
291 " .set pop \n"
292 : "=&r" (retval), "=R" (*m)
293 : "R" (*m), "Jr" (old), "Jr" (new)
294 : "memory");
295 } else {
296 unsigned long flags;
297
298 local_irq_save(flags);
299 retval = *m;
300 if (retval == old)
301 *m = new;
302 local_irq_restore(flags); /* implies memory barrier */
303 }
304
305 return retval;
306}
307
Ralf Baechle875d43e2005-09-03 15:56:16 -0700308#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309static inline unsigned long __cmpxchg_u64(volatile int * m, unsigned long old,
310 unsigned long new)
311{
312 __u64 retval;
313
Ralf Baechle904880e2006-10-13 11:32:50 +0100314 if (cpu_has_llsc && R10000_LLSC_WAR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 __asm__ __volatile__(
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000316 " .set push \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 " .set noat \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000318 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 "1: lld %0, %2 # __cmpxchg_u64 \n"
320 " bne %0, %z3, 2f \n"
321 " move $1, %z4 \n"
322 " scd $1, %1 \n"
323 " beqzl $1, 1b \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 "2: \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000325 " .set pop \n"
Ralf Baechle3e6cb2d2006-02-21 18:32:14 +0000326 : "=&r" (retval), "=R" (*m)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 : "R" (*m), "Jr" (old), "Jr" (new)
328 : "memory");
329 } else if (cpu_has_llsc) {
330 __asm__ __volatile__(
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000331 " .set push \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 " .set noat \n"
Maciej W. Rozyckic4559f62005-06-23 15:57:15 +0000333 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 "1: lld %0, %2 # __cmpxchg_u64 \n"
335 " bne %0, %z3, 2f \n"
336 " move $1, %z4 \n"
337 " scd $1, %1 \n"
Ralf Baechlef65e4fa2006-09-28 01:45:21 +0100338 " beqz $1, 3f \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 "2: \n"
Ralf Baechlef65e4fa2006-09-28 01:45:21 +0100340 " .subsection 2 \n"
341 "3: b 1b \n"
342 " .previous \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000343 " .set pop \n"
Ralf Baechle3e6cb2d2006-02-21 18:32:14 +0000344 : "=&r" (retval), "=R" (*m)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 : "R" (*m), "Jr" (old), "Jr" (new)
346 : "memory");
347 } else {
348 unsigned long flags;
349
Ralf Baechle49edd092007-03-16 16:10:36 +0000350 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 retval = *m;
352 if (retval == old)
353 *m = new;
Ralf Baechle49edd092007-03-16 16:10:36 +0000354 raw_local_irq_restore(flags); /* implies memory barrier */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 }
356
Ralf Baechle17099b12007-07-14 13:24:05 +0100357 smp_llsc_mb();
Ralf Baechle0004a9d2006-10-31 03:45:07 +0000358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 return retval;
360}
Mathieu Desnoyers72323112007-05-08 00:34:47 -0700361
362static inline unsigned long __cmpxchg_u64_local(volatile int * m,
363 unsigned long old, unsigned long new)
364{
365 __u64 retval;
366
367 if (cpu_has_llsc && R10000_LLSC_WAR) {
368 __asm__ __volatile__(
369 " .set push \n"
370 " .set noat \n"
371 " .set mips3 \n"
372 "1: lld %0, %2 # __cmpxchg_u64 \n"
373 " bne %0, %z3, 2f \n"
374 " move $1, %z4 \n"
375 " scd $1, %1 \n"
376 " beqzl $1, 1b \n"
377 "2: \n"
378 " .set pop \n"
379 : "=&r" (retval), "=R" (*m)
380 : "R" (*m), "Jr" (old), "Jr" (new)
381 : "memory");
382 } else if (cpu_has_llsc) {
383 __asm__ __volatile__(
384 " .set push \n"
385 " .set noat \n"
386 " .set mips3 \n"
387 "1: lld %0, %2 # __cmpxchg_u64 \n"
388 " bne %0, %z3, 2f \n"
389 " move $1, %z4 \n"
390 " scd $1, %1 \n"
391 " beqz $1, 1b \n"
392 "2: \n"
393 " .set pop \n"
394 : "=&r" (retval), "=R" (*m)
395 : "R" (*m), "Jr" (old), "Jr" (new)
396 : "memory");
397 } else {
398 unsigned long flags;
399
400 local_irq_save(flags);
401 retval = *m;
402 if (retval == old)
403 *m = new;
404 local_irq_restore(flags); /* implies memory barrier */
405 }
406
407 return retval;
408}
409
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410#else
411extern unsigned long __cmpxchg_u64_unsupported_on_32bit_kernels(
412 volatile int * m, unsigned long old, unsigned long new);
413#define __cmpxchg_u64 __cmpxchg_u64_unsupported_on_32bit_kernels
Mathieu Desnoyers72323112007-05-08 00:34:47 -0700414extern unsigned long __cmpxchg_u64_local_unsupported_on_32bit_kernels(
415 volatile int * m, unsigned long old, unsigned long new);
416#define __cmpxchg_u64_local __cmpxchg_u64_local_unsupported_on_32bit_kernels
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417#endif
418
419/* This function doesn't exist, so you'll get a linker error
420 if something tries to do an invalid cmpxchg(). */
421extern void __cmpxchg_called_with_bad_pointer(void);
422
423static inline unsigned long __cmpxchg(volatile void * ptr, unsigned long old,
424 unsigned long new, int size)
425{
426 switch (size) {
427 case 4:
428 return __cmpxchg_u32(ptr, old, new);
429 case 8:
430 return __cmpxchg_u64(ptr, old, new);
431 }
432 __cmpxchg_called_with_bad_pointer();
433 return old;
434}
435
Mathieu Desnoyers72323112007-05-08 00:34:47 -0700436static inline unsigned long __cmpxchg_local(volatile void * ptr,
437 unsigned long old, unsigned long new, int size)
438{
439 switch (size) {
440 case 4:
441 return __cmpxchg_u32_local(ptr, old, new);
442 case 8:
443 return __cmpxchg_u64_local(ptr, old, new);
444 }
445 __cmpxchg_called_with_bad_pointer();
446 return old;
447}
448
449#define cmpxchg(ptr,old,new) \
450 ((__typeof__(*(ptr)))__cmpxchg((ptr), \
451 (unsigned long)(old), (unsigned long)(new),sizeof(*(ptr))))
452
453#define cmpxchg_local(ptr,old,new) \
454 ((__typeof__(*(ptr)))__cmpxchg_local((ptr), \
455 (unsigned long)(old), (unsigned long)(new),sizeof(*(ptr))))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
Ralf Baechlee01402b2005-07-14 15:57:16 +0000457extern void set_handler (unsigned long offset, void *addr, unsigned long len);
458extern void set_uncached_handler (unsigned long offset, void *addr, unsigned long len);
Ralf Baechleef300e42007-05-06 18:31:18 +0100459
460typedef void (*vi_handler_t)(void);
461extern void *set_vi_handler (int n, vi_handler_t addr);
462
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463extern void *set_except_vector(int n, void *addr);
Ralf Baechle91b05e62006-03-29 18:53:00 +0100464extern unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465extern void per_cpu_trap_init(void);
466
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467extern int stop_a_enabled;
468
469/*
Nick Piggin4866cde2005-06-25 14:57:23 -0700470 * See include/asm-ia64/system.h; prevents deadlock on SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 * systems.
472 */
Nick Piggin4866cde2005-06-25 14:57:23 -0700473#define __ARCH_WANT_UNLOCKED_CTXSW
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Franck Bui-Huu94109102007-07-19 14:04:21 +0200475extern unsigned long arch_align_stack(unsigned long sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
477#endif /* _ASM_SYSTEM_H */