blob: e2c29b477c957edb537a91896e3b177eebaf4d1a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Tony Lindgren3b59b6b2005-07-10 19:58:09 +01002 * linux/arch/arm/mach-omap1/time.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * OMAP Timers
5 *
6 * Copyright (C) 2004 Nokia Corporation
Tony Lindgrenb3402cf2005-06-29 19:59:48 +01007 * Partial timer rewrite and additional dynamic tick timer support by
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * Tony Lindgen <tony@atomide.com> and
9 * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
10 *
11 * MPU timer code based on the older MPU timer code for OMAP
12 * Copyright (C) 2000 RidgeRun, Inc.
13 * Author: Greg Lonnon <glonnon@ridgerun.com>
14 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
21 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
22 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
23 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
26 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
27 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 *
31 * You should have received a copy of the GNU General Public License along
32 * with this program; if not, write to the Free Software Foundation, Inc.,
33 * 675 Mass Ave, Cambridge, MA 02139, USA.
34 */
35
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/kernel.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
40#include <linux/sched.h>
41#include <linux/spinlock.h>
Kevin Hilman075192a2007-03-08 20:32:19 +010042#include <linux/clk.h>
43#include <linux/err.h>
44#include <linux/clocksource.h>
45#include <linux/clockchips.h>
Russell Kingfced80c2008-09-06 12:10:45 +010046#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010049#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/leds.h>
51#include <asm/irq.h>
Tony Lindgrenf376ea12011-01-18 13:25:39 -080052#include <asm/sched_clock.h>
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <asm/mach/irq.h>
55#include <asm/mach/time.h>
56
Aaro Koskinen706afdd2010-11-18 19:59:46 +020057#include <plat/common.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Tony Lindgren05b5ca92011-01-18 12:42:23 -080059#ifdef CONFIG_OMAP_MPU_TIMER
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#define OMAP_MPU_TIMER_BASE OMAP_MPU_TIMER1_BASE
62#define OMAP_MPU_TIMER_OFFSET 0x100
63
Linus Torvalds1da177e2005-04-16 15:20:36 -070064typedef struct {
65 u32 cntl; /* CNTL_TIMER, R/W */
66 u32 load_tim; /* LOAD_TIM, W */
67 u32 read_tim; /* READ_TIM, R */
68} omap_mpu_timer_regs_t;
69
Tony Lindgren94113262009-08-28 10:50:33 -070070#define omap_mpu_timer_base(n) \
71((volatile omap_mpu_timer_regs_t*)OMAP1_IO_ADDRESS(OMAP_MPU_TIMER_BASE + \
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 (n)*OMAP_MPU_TIMER_OFFSET))
73
Tony Lindgrenf376ea12011-01-18 13:25:39 -080074static inline unsigned long notrace omap_mpu_timer_read(int nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075{
76 volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
77 return timer->read_tim;
78}
79
Kevin Hilman075192a2007-03-08 20:32:19 +010080static inline void omap_mpu_set_autoreset(int nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -070081{
82 volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
83
Kevin Hilman075192a2007-03-08 20:32:19 +010084 timer->cntl = timer->cntl | MPU_TIMER_AR;
85}
86
87static inline void omap_mpu_remove_autoreset(int nr)
88{
89 volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
90
91 timer->cntl = timer->cntl & ~MPU_TIMER_AR;
92}
93
94static inline void omap_mpu_timer_start(int nr, unsigned long load_val,
95 int autoreset)
96{
97 volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
98 unsigned int timerflags = (MPU_TIMER_CLOCK_ENABLE | MPU_TIMER_ST);
99
100 if (autoreset) timerflags |= MPU_TIMER_AR;
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 timer->cntl = MPU_TIMER_CLOCK_ENABLE;
103 udelay(1);
104 timer->load_tim = load_val;
105 udelay(1);
Kevin Hilman075192a2007-03-08 20:32:19 +0100106 timer->cntl = timerflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107}
108
Kevin Hilman06cad092007-10-18 23:04:43 -0700109static inline void omap_mpu_timer_stop(int nr)
110{
111 volatile omap_mpu_timer_regs_t* timer = omap_mpu_timer_base(nr);
112
113 timer->cntl &= ~MPU_TIMER_ST;
114}
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116/*
Kevin Hilman075192a2007-03-08 20:32:19 +0100117 * ---------------------------------------------------------------------------
118 * MPU timer 1 ... count down to zero, interrupt, reload
119 * ---------------------------------------------------------------------------
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 */
Kevin Hilman075192a2007-03-08 20:32:19 +0100121static int omap_mpu_set_next_event(unsigned long cycles,
Kevin Hilman06cad092007-10-18 23:04:43 -0700122 struct clock_event_device *evt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123{
Kevin Hilman075192a2007-03-08 20:32:19 +0100124 omap_mpu_timer_start(0, cycles, 0);
125 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126}
127
Kevin Hilman075192a2007-03-08 20:32:19 +0100128static void omap_mpu_set_mode(enum clock_event_mode mode,
129 struct clock_event_device *evt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
Kevin Hilman075192a2007-03-08 20:32:19 +0100131 switch (mode) {
132 case CLOCK_EVT_MODE_PERIODIC:
133 omap_mpu_set_autoreset(0);
134 break;
135 case CLOCK_EVT_MODE_ONESHOT:
Kevin Hilman06cad092007-10-18 23:04:43 -0700136 omap_mpu_timer_stop(0);
Kevin Hilman075192a2007-03-08 20:32:19 +0100137 omap_mpu_remove_autoreset(0);
138 break;
139 case CLOCK_EVT_MODE_UNUSED:
140 case CLOCK_EVT_MODE_SHUTDOWN:
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700141 case CLOCK_EVT_MODE_RESUME:
Kevin Hilman075192a2007-03-08 20:32:19 +0100142 break;
143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144}
145
Kevin Hilman075192a2007-03-08 20:32:19 +0100146static struct clock_event_device clockevent_mpu_timer1 = {
147 .name = "mpu_timer1",
Will Newtonc6b349e2008-03-11 09:47:43 +0000148 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Kevin Hilman075192a2007-03-08 20:32:19 +0100149 .shift = 32,
150 .set_next_event = omap_mpu_set_next_event,
151 .set_mode = omap_mpu_set_mode,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152};
153
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700154static irqreturn_t omap_mpu_timer1_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155{
Kevin Hilman075192a2007-03-08 20:32:19 +0100156 struct clock_event_device *evt = &clockevent_mpu_timer1;
157
158 evt->event_handler(evt);
159
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 return IRQ_HANDLED;
161}
162
163static struct irqaction omap_mpu_timer1_irq = {
Kevin Hilman075192a2007-03-08 20:32:19 +0100164 .name = "mpu_timer1",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700165 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Russell King09b8b5f2005-06-26 17:06:36 +0100166 .handler = omap_mpu_timer1_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167};
168
Kevin Hilman075192a2007-03-08 20:32:19 +0100169static __init void omap_init_mpu_timer(unsigned long rate)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 setup_irq(INT_TIMER1, &omap_mpu_timer1_irq);
Kevin Hilman075192a2007-03-08 20:32:19 +0100172 omap_mpu_timer_start(0, (rate / HZ) - 1, 1);
173
174 clockevent_mpu_timer1.mult = div_sc(rate, NSEC_PER_SEC,
175 clockevent_mpu_timer1.shift);
176 clockevent_mpu_timer1.max_delta_ns =
177 clockevent_delta2ns(-1, &clockevent_mpu_timer1);
178 clockevent_mpu_timer1.min_delta_ns =
179 clockevent_delta2ns(1, &clockevent_mpu_timer1);
180
Rusty Russell320ab2b2008-12-13 21:20:26 +1030181 clockevent_mpu_timer1.cpumask = cpumask_of(0);
Kevin Hilman075192a2007-03-08 20:32:19 +0100182 clockevents_register_device(&clockevent_mpu_timer1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184
Kevin Hilman075192a2007-03-08 20:32:19 +0100185
186/*
187 * ---------------------------------------------------------------------------
188 * MPU timer 2 ... free running 32-bit clock source and scheduler clock
189 * ---------------------------------------------------------------------------
190 */
191
Magnus Damm8e196082009-04-21 12:24:00 -0700192static cycle_t mpu_read(struct clocksource *cs)
Kevin Hilman075192a2007-03-08 20:32:19 +0100193{
194 return ~omap_mpu_timer_read(1);
195}
196
197static struct clocksource clocksource_mpu = {
198 .name = "mpu_timer2",
199 .rating = 300,
200 .read = mpu_read,
201 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman075192a2007-03-08 20:32:19 +0100202 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
203};
204
Tony Lindgrenf376ea12011-01-18 13:25:39 -0800205static DEFINE_CLOCK_DATA(cd);
206
Tony Lindgren4912cf02011-01-18 17:00:00 -0800207static inline unsigned long long notrace _omap_mpu_sched_clock(void)
208{
209 u32 cyc = mpu_read(&clocksource_mpu);
210 return cyc_to_sched_clock(&cd, cyc, (u32)~0);
211}
212
213#ifndef CONFIG_OMAP_32K_TIMER
214unsigned long long notrace sched_clock(void)
215{
216 return _omap_mpu_sched_clock();
217}
218#else
219static unsigned long long notrace omap_mpu_sched_clock(void)
220{
221 return _omap_mpu_sched_clock();
222}
223#endif
224
Tony Lindgrenf376ea12011-01-18 13:25:39 -0800225static void notrace mpu_update_sched_clock(void)
226{
227 u32 cyc = mpu_read(&clocksource_mpu);
228 update_sched_clock(&cd, cyc, (u32)~0);
229}
230
Kevin Hilman075192a2007-03-08 20:32:19 +0100231static void __init omap_init_clocksource(unsigned long rate)
232{
233 static char err[] __initdata = KERN_ERR
234 "%s: can't register clocksource!\n";
235
Kevin Hilman075192a2007-03-08 20:32:19 +0100236 omap_mpu_timer_start(1, ~0, 1);
Tony Lindgrenf376ea12011-01-18 13:25:39 -0800237 init_sched_clock(&cd, mpu_update_sched_clock, 32, rate);
Kevin Hilman075192a2007-03-08 20:32:19 +0100238
Russell King8437c252010-12-13 13:18:44 +0000239 if (clocksource_register_hz(&clocksource_mpu, rate))
Kevin Hilman075192a2007-03-08 20:32:19 +0100240 printk(err, clocksource_mpu.name);
241}
242
Tony Lindgren05b5ca92011-01-18 12:42:23 -0800243static void __init omap_mpu_timer_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
Kevin Hilman075192a2007-03-08 20:32:19 +0100245 struct clk *ck_ref = clk_get(NULL, "ck_ref");
246 unsigned long rate;
247
248 BUG_ON(IS_ERR(ck_ref));
249
250 rate = clk_get_rate(ck_ref);
251 clk_put(ck_ref);
252
253 /* PTV = 0 */
254 rate /= 2;
255
256 omap_init_mpu_timer(rate);
257 omap_init_clocksource(rate);
Tony Lindgren05b5ca92011-01-18 12:42:23 -0800258}
259
260#else
261static inline void omap_mpu_timer_init(void)
262{
263 pr_err("Bogus timer, should not happen\n");
264}
265#endif /* CONFIG_OMAP_MPU_TIMER */
266
Tony Lindgren4912cf02011-01-18 17:00:00 -0800267#if defined(CONFIG_OMAP_MPU_TIMER) && defined(CONFIG_OMAP_32K_TIMER)
268static unsigned long long (*preferred_sched_clock)(void);
269
270unsigned long long notrace sched_clock(void)
271{
272 if (!preferred_sched_clock)
273 return 0;
274
275 return preferred_sched_clock();
276}
277
278static inline void preferred_sched_clock_init(bool use_32k_sched_clock)
279{
280 if (use_32k_sched_clock)
281 preferred_sched_clock = omap_32k_sched_clock;
282 else
283 preferred_sched_clock = omap_mpu_sched_clock;
284}
285#else
286static inline void preferred_sched_clock_init(bool use_32k_sched_clcok)
287{
288}
289#endif
290
Tony Lindgren05b5ca92011-01-18 12:42:23 -0800291static inline int omap_32k_timer_usable(void)
292{
293 int res = false;
294
295 if (cpu_is_omap730() || cpu_is_omap15xx())
296 return res;
297
298#ifdef CONFIG_OMAP_32K_TIMER
299 res = omap_32k_timer_init();
300#endif
301
302 return res;
303}
304
305/*
306 * ---------------------------------------------------------------------------
307 * Timer initialization
308 * ---------------------------------------------------------------------------
309 */
310static void __init omap_timer_init(void)
311{
Tony Lindgren4912cf02011-01-18 17:00:00 -0800312 if (omap_32k_timer_usable()) {
313 preferred_sched_clock_init(1);
314 } else {
Tony Lindgren05b5ca92011-01-18 12:42:23 -0800315 omap_mpu_timer_init();
Tony Lindgren4912cf02011-01-18 17:00:00 -0800316 preferred_sched_clock_init(0);
317 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318}
319
320struct sys_timer omap_timer = {
321 .init = omap_timer_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322};