blob: d0821a22a92393898c0874297612f6f39c8bb32f [file] [log] [blame]
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
Steve Mucklef132c6c2012-06-06 18:30:57 -070013#include <linux/module.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070014#include <linux/uaccess.h>
15#include <linux/vmalloc.h>
16#include <linux/ioctl.h>
17#include <linux/sched.h>
18
19#include <mach/socinfo.h>
20
21#include "kgsl.h"
22#include "kgsl_pwrscale.h"
23#include "kgsl_cffdump.h"
24#include "kgsl_sharedmem.h"
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -060025#include "kgsl_iommu.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026
27#include "adreno.h"
28#include "adreno_pm4types.h"
29#include "adreno_debugfs.h"
30#include "adreno_postmortem.h"
31
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070032#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070033#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070034
35#define DRIVER_VERSION_MAJOR 3
36#define DRIVER_VERSION_MINOR 1
37
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038/* Adreno MH arbiter config*/
39#define ADRENO_CFG_MHARB \
40 (0x10 \
41 | (0 << MH_ARBITER_CONFIG__SAME_PAGE_GRANULARITY__SHIFT) \
42 | (1 << MH_ARBITER_CONFIG__L1_ARB_ENABLE__SHIFT) \
43 | (1 << MH_ARBITER_CONFIG__L1_ARB_HOLD_ENABLE__SHIFT) \
44 | (0 << MH_ARBITER_CONFIG__L2_ARB_CONTROL__SHIFT) \
45 | (1 << MH_ARBITER_CONFIG__PAGE_SIZE__SHIFT) \
46 | (1 << MH_ARBITER_CONFIG__TC_REORDER_ENABLE__SHIFT) \
47 | (1 << MH_ARBITER_CONFIG__TC_ARB_HOLD_ENABLE__SHIFT) \
48 | (0 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT_ENABLE__SHIFT) \
49 | (0x8 << MH_ARBITER_CONFIG__IN_FLIGHT_LIMIT__SHIFT) \
50 | (1 << MH_ARBITER_CONFIG__CP_CLNT_ENABLE__SHIFT) \
51 | (1 << MH_ARBITER_CONFIG__VGT_CLNT_ENABLE__SHIFT) \
52 | (1 << MH_ARBITER_CONFIG__TC_CLNT_ENABLE__SHIFT) \
53 | (1 << MH_ARBITER_CONFIG__RB_CLNT_ENABLE__SHIFT) \
54 | (1 << MH_ARBITER_CONFIG__PA_CLNT_ENABLE__SHIFT))
55
56#define ADRENO_MMU_CONFIG \
57 (0x01 \
58 | (MMU_CONFIG << MH_MMU_CONFIG__RB_W_CLNT_BEHAVIOR__SHIFT) \
59 | (MMU_CONFIG << MH_MMU_CONFIG__CP_W_CLNT_BEHAVIOR__SHIFT) \
60 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R0_CLNT_BEHAVIOR__SHIFT) \
61 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R1_CLNT_BEHAVIOR__SHIFT) \
62 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R2_CLNT_BEHAVIOR__SHIFT) \
63 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R3_CLNT_BEHAVIOR__SHIFT) \
64 | (MMU_CONFIG << MH_MMU_CONFIG__CP_R4_CLNT_BEHAVIOR__SHIFT) \
65 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R0_CLNT_BEHAVIOR__SHIFT) \
66 | (MMU_CONFIG << MH_MMU_CONFIG__VGT_R1_CLNT_BEHAVIOR__SHIFT) \
67 | (MMU_CONFIG << MH_MMU_CONFIG__TC_R_CLNT_BEHAVIOR__SHIFT) \
68 | (MMU_CONFIG << MH_MMU_CONFIG__PA_W_CLNT_BEHAVIOR__SHIFT))
69
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070static const struct kgsl_functable adreno_functable;
71
72static struct adreno_device device_3d0 = {
73 .dev = {
Jeremy Gebben84d75d02012-03-01 14:47:45 -070074 KGSL_DEVICE_COMMON_INIT(device_3d0.dev),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070075 .name = DEVICE_3D0_NAME,
76 .id = KGSL_DEVICE_3D0,
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060077 .mh = {
78 .mharb = ADRENO_CFG_MHARB,
79 /* Remove 1k boundary check in z470 to avoid a GPU
80 * hang. Notice that this solution won't work if
81 * both EBI and SMI are used
82 */
83 .mh_intf_cfg1 = 0x00032f07,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070084 /* turn off memory protection unit by setting
85 acceptable physical address range to include
86 all pages. */
87 .mpu_base = 0x00000000,
88 .mpu_range = 0xFFFFF000,
89 },
Jeremy Gebben4e8aada2011-07-12 10:07:47 -060090 .mmu = {
91 .config = ADRENO_MMU_CONFIG,
92 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093 .pwrctrl = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070094 .irq_name = KGSL_3D0_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096 .iomemname = KGSL_3D0_REG_MEMORY,
97 .ftbl = &adreno_functable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070098#ifdef CONFIG_HAS_EARLYSUSPEND
Jordan Crouse9f739212011-07-28 08:37:57 -060099 .display_off = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100 .level = EARLY_SUSPEND_LEVEL_STOP_DRAWING,
101 .suspend = kgsl_early_suspend_driver,
102 .resume = kgsl_late_resume_driver,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103 },
Jordan Crouse9f739212011-07-28 08:37:57 -0600104#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700105 },
Jordan Crouse7501d452012-04-19 08:58:44 -0600106 .gmem_base = 0,
107 .gmem_size = SZ_256K,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108 .pfp_fw = NULL,
109 .pm4_fw = NULL,
Jordan Crouse95b33272011-11-11 14:50:12 -0700110 .wait_timeout = 10000, /* in milliseconds */
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600111 .ib_check_level = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700112};
113
Tarun Karra3335f142012-06-19 14:11:48 -0700114/* This set of registers are used for Hang detection
115 * If the values of these registers are same after
116 * KGSL_TIMEOUT_PART time, GPU hang is reported in
117 * kernel log.
118 */
119unsigned int hang_detect_regs[] = {
120 A3XX_RBBM_STATUS,
121 REG_CP_RB_RPTR,
122 REG_CP_IB1_BASE,
123 REG_CP_IB1_BUFSZ,
124 REG_CP_IB2_BASE,
125 REG_CP_IB2_BUFSZ,
126};
127
128const unsigned int hang_detect_regs_count = ARRAY_SIZE(hang_detect_regs);
Jordan Crouse95b33272011-11-11 14:50:12 -0700129
Jordan Crouse505df9c2011-07-28 08:37:59 -0600130/*
131 * This is the master list of all GPU cores that are supported by this
132 * driver.
133 */
134
135#define ANY_ID (~0)
136
137static const struct {
138 enum adreno_gpurev gpurev;
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600139 unsigned int core, major, minor, patchid;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600140 const char *pm4fw;
141 const char *pfpfw;
142 struct adreno_gpudev *gpudev;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700143 unsigned int istore_size;
144 unsigned int pix_shader_start;
Jordan Crousec6b3a992012-02-04 10:23:51 -0700145 unsigned int instruction_size; /* Size of an instruction in dwords */
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530146 unsigned int gmem_size; /* size of gmem for gpu*/
Jordan Crouse505df9c2011-07-28 08:37:59 -0600147} adreno_gpulist[] = {
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600148 { ADRENO_REV_A200, 0, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700149 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530150 512, 384, 3, SZ_256K },
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530151 { ADRENO_REV_A203, 0, 1, 1, ANY_ID,
152 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530153 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600154 { ADRENO_REV_A205, 0, 1, 0, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700155 "yamato_pm4.fw", "yamato_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530156 512, 384, 3, SZ_256K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600157 { ADRENO_REV_A220, 2, 1, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700158 "leia_pm4_470.fw", "leia_pfp_470.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530159 512, 384, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600160 /*
161 * patchlevel 5 (8960v2) needs special pm4 firmware to work around
162 * a hardware problem.
163 */
164 { ADRENO_REV_A225, 2, 2, 0, 5,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700165 "a225p5_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530166 1536, 768, 3, SZ_512K },
Carter Cooperf27ec722011-11-17 15:20:38 -0700167 { ADRENO_REV_A225, 2, 2, 0, 6,
168 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530169 1536, 768, 3, SZ_512K },
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600170 { ADRENO_REV_A225, 2, 2, ANY_ID, ANY_ID,
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700171 "a225_pm4.fw", "a225_pfp.fw", &adreno_a2xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530172 1536, 768, 3, SZ_512K },
173 /* A3XX doesn't use the pix_shader_start */
Sudhakara Rao Tentue13766d2012-06-12 06:00:26 +0530174 { ADRENO_REV_A305, 3, 0, 5, ANY_ID,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530175 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
176 512, 0, 2, SZ_256K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700177 /* A3XX doesn't use the pix_shader_start */
Jordan Croused2b30d22012-05-21 08:41:51 -0600178 { ADRENO_REV_A320, 3, 2, 0, ANY_ID,
Jordan Crousec6b3a992012-02-04 10:23:51 -0700179 "a300_pm4.fw", "a300_pfp.fw", &adreno_a3xx_gpudev,
Sudhakara Rao Tentu79853832012-03-06 15:52:38 +0530180 512, 0, 2, SZ_512K },
Jordan Crousec6b3a992012-02-04 10:23:51 -0700181
Jordan Crouse505df9c2011-07-28 08:37:59 -0600182};
183
Jordan Crouseb368e9b2012-04-27 14:01:59 -0600184static irqreturn_t adreno_irq_handler(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700185{
Jordan Crousea78c9172011-07-11 13:14:09 -0600186 irqreturn_t result;
Jordan Crousea78c9172011-07-11 13:14:09 -0600187 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700188
Jordan Crousea78c9172011-07-11 13:14:09 -0600189 result = adreno_dev->gpudev->irq_handler(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700190
191 if (device->requested_state == KGSL_STATE_NONE) {
192 if (device->pwrctrl.nap_allowed == true) {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700193 kgsl_pwrctrl_request_state(device, KGSL_STATE_NAP);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700194 queue_work(device->work_queue, &device->idle_check_ws);
195 } else if (device->pwrscale.policy != NULL) {
196 queue_work(device->work_queue, &device->idle_check_ws);
197 }
198 }
199
200 /* Reset the time-out in our idle timer */
Tarun Karra68755762012-01-12 16:07:09 -0800201 mod_timer_pending(&device->idle_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700202 jiffies + device->pwrctrl.interval_timeout);
203 return result;
204}
205
Jordan Crouse9f739212011-07-28 08:37:57 -0600206static void adreno_cleanup_pt(struct kgsl_device *device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207 struct kgsl_pagetable *pagetable)
208{
209 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
210 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
211
212 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
213
214 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
215
216 kgsl_mmu_unmap(pagetable, &device->memstore);
217
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600218 kgsl_mmu_unmap(pagetable, &device->mmu.setstate_memory);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700219}
220
221static int adreno_setup_pt(struct kgsl_device *device,
222 struct kgsl_pagetable *pagetable)
223{
224 int result = 0;
225 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
226 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
227
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700228 result = kgsl_mmu_map_global(pagetable, &rb->buffer_desc,
229 GSL_PT_PAGE_RV);
230 if (result)
231 goto error;
232
233 result = kgsl_mmu_map_global(pagetable, &rb->memptrs_desc,
234 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
235 if (result)
236 goto unmap_buffer_desc;
237
238 result = kgsl_mmu_map_global(pagetable, &device->memstore,
239 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
240 if (result)
241 goto unmap_memptrs_desc;
242
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600243 result = kgsl_mmu_map_global(pagetable, &device->mmu.setstate_memory,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700244 GSL_PT_PAGE_RV | GSL_PT_PAGE_WV);
245 if (result)
246 goto unmap_memstore_desc;
247
248 return result;
249
250unmap_memstore_desc:
251 kgsl_mmu_unmap(pagetable, &device->memstore);
252
253unmap_memptrs_desc:
254 kgsl_mmu_unmap(pagetable, &rb->memptrs_desc);
255
256unmap_buffer_desc:
257 kgsl_mmu_unmap(pagetable, &rb->buffer_desc);
258
259error:
260 return result;
261}
262
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600263static void adreno_iommu_setstate(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600264 unsigned int context_id,
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600265 uint32_t flags)
266{
267 unsigned int pt_val, reg_pt_val;
268 unsigned int link[200];
269 unsigned int *cmds = &link[0];
270 int sizedwords = 0;
271 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
272 struct kgsl_memdesc **reg_map_desc;
Pu Chened8cbb52012-06-04 18:18:48 -0700273 void *reg_map_array = NULL;
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600274 int num_iommu_units, i;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600275 struct kgsl_context *context;
276 struct adreno_context *adreno_ctx = NULL;
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600277
278 if (!adreno_dev->drawctxt_active)
279 return kgsl_mmu_device_setstate(&device->mmu, flags);
280 num_iommu_units = kgsl_mmu_get_reg_map_desc(&device->mmu,
281 &reg_map_array);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600282
283 context = idr_find(&device->context_idr, context_id);
284 adreno_ctx = context->devctxt;
285
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600286 reg_map_desc = reg_map_array;
287
288 if (kgsl_mmu_enable_clk(&device->mmu,
289 KGSL_IOMMU_CONTEXT_USER))
290 goto done;
291
Shubhraprakash Das939c0d42012-06-15 11:40:48 -0600292 cmds += __adreno_add_idle_indirect_cmds(cmds,
293 device->mmu.setstate_memory.gpuaddr +
294 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
295
Shubhraprakash Das19ca4a62012-05-18 12:11:20 -0600296 if (cpu_is_msm8960())
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600297 cmds += adreno_add_change_mh_phys_limit_cmds(cmds, 0xFFFFF000,
298 device->mmu.setstate_memory.gpuaddr +
299 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
300 else
301 cmds += adreno_add_bank_change_cmds(cmds,
302 KGSL_IOMMU_CONTEXT_USER,
303 device->mmu.setstate_memory.gpuaddr +
304 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
305
306 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
307 pt_val = kgsl_mmu_pt_get_base_addr(device->mmu.hwpagetable);
308 /*
309 * We need to perfrom the following operations for all
310 * IOMMU units
311 */
312 for (i = 0; i < num_iommu_units; i++) {
313 reg_pt_val = (pt_val &
314 (KGSL_IOMMU_TTBR0_PA_MASK <<
315 KGSL_IOMMU_TTBR0_PA_SHIFT)) +
316 kgsl_mmu_get_pt_lsb(&device->mmu, i,
317 KGSL_IOMMU_CONTEXT_USER);
318 /*
319 * Set address of the new pagetable by writng to IOMMU
320 * TTBR0 register
321 */
322 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
323 *cmds++ = reg_map_desc[i]->gpuaddr +
324 (KGSL_IOMMU_CONTEXT_USER <<
325 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_TTBR0;
326 *cmds++ = reg_pt_val;
327 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
328 *cmds++ = 0x00000000;
329
330 /*
331 * Read back the ttbr0 register as a barrier to ensure
332 * above writes have completed
333 */
334 cmds += adreno_add_read_cmds(device, cmds,
335 reg_map_desc[i]->gpuaddr +
336 (KGSL_IOMMU_CONTEXT_USER <<
337 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_TTBR0,
338 reg_pt_val,
339 device->mmu.setstate_memory.gpuaddr +
340 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
341
342 /* set the asid */
343 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
344 *cmds++ = reg_map_desc[i]->gpuaddr +
345 (KGSL_IOMMU_CONTEXT_USER <<
346 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_CONTEXTIDR;
347 *cmds++ = kgsl_mmu_get_hwpagetable_asid(&device->mmu);
348 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
349 *cmds++ = 0x00000000;
350
351 /* Read back asid to ensure above write completes */
352 cmds += adreno_add_read_cmds(device, cmds,
353 reg_map_desc[i]->gpuaddr +
354 (KGSL_IOMMU_CONTEXT_USER <<
355 KGSL_IOMMU_CTX_SHIFT) + KGSL_IOMMU_CONTEXTIDR,
356 kgsl_mmu_get_hwpagetable_asid(&device->mmu),
357 device->mmu.setstate_memory.gpuaddr +
358 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
359 }
360 /* invalidate all base pointers */
361 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
362 *cmds++ = 0x7fff;
363
Shubhraprakash Das939c0d42012-06-15 11:40:48 -0600364 cmds += __adreno_add_idle_indirect_cmds(cmds,
365 device->mmu.setstate_memory.gpuaddr +
366 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600367 }
368 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
369 /*
370 * tlb flush based on asid, no need to flush entire tlb
371 */
372 for (i = 0; i < num_iommu_units; i++) {
373 *cmds++ = cp_type3_packet(CP_MEM_WRITE, 2);
374 *cmds++ = (reg_map_desc[i]->gpuaddr +
375 (KGSL_IOMMU_CONTEXT_USER <<
376 KGSL_IOMMU_CTX_SHIFT) +
377 KGSL_IOMMU_CTX_TLBIASID);
378 *cmds++ = kgsl_mmu_get_hwpagetable_asid(&device->mmu);
Shubhraprakash Dasbe397282012-07-09 10:25:01 -0600379
380 cmds += __adreno_add_idle_indirect_cmds(cmds,
381 device->mmu.setstate_memory.gpuaddr +
382 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
383
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600384 cmds += adreno_add_read_cmds(device, cmds,
385 reg_map_desc[i]->gpuaddr +
386 (KGSL_IOMMU_CONTEXT_USER <<
387 KGSL_IOMMU_CTX_SHIFT) +
388 KGSL_IOMMU_CONTEXTIDR,
389 kgsl_mmu_get_hwpagetable_asid(&device->mmu),
390 device->mmu.setstate_memory.gpuaddr +
391 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
392 }
393 }
394
Shubhraprakash Das19ca4a62012-05-18 12:11:20 -0600395 if (cpu_is_msm8960())
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600396 cmds += adreno_add_change_mh_phys_limit_cmds(cmds,
397 reg_map_desc[num_iommu_units - 1]->gpuaddr - PAGE_SIZE,
398 device->mmu.setstate_memory.gpuaddr +
399 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
400 else
401 cmds += adreno_add_bank_change_cmds(cmds,
402 KGSL_IOMMU_CONTEXT_PRIV,
403 device->mmu.setstate_memory.gpuaddr +
404 KGSL_IOMMU_SETSTATE_NOP_OFFSET);
405
406 sizedwords += (cmds - &link[0]);
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600407 if (sizedwords) {
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600408 /*
409 * add an interrupt at the end of commands so that the smmu
410 * disable clock off function will get called
411 */
412 *cmds++ = cp_type3_packet(CP_INTERRUPT, 1);
413 *cmds++ = CP_INT_CNTL__RB_INT_MASK;
414 sizedwords += 2;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600415 /* This returns the per context timestamp but we need to
416 * use the global timestamp for iommu clock disablement */
417 adreno_ringbuffer_issuecmds(device, adreno_ctx,
418 KGSL_CMD_FLAGS_PMODE,
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600419 &link[0], sizedwords);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600420 kgsl_mmu_disable_clk_on_ts(&device->mmu,
421 adreno_dev->ringbuffer.timestamp[KGSL_MEMSTORE_GLOBAL], true);
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600422 }
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600423done:
424 if (num_iommu_units)
425 kfree(reg_map_array);
426}
427
428static void adreno_gpummu_setstate(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600429 unsigned int context_id,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600430 uint32_t flags)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700431{
432 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
433 unsigned int link[32];
434 unsigned int *cmds = &link[0];
435 int sizedwords = 0;
436 unsigned int mh_mmu_invalidate = 0x00000003; /*invalidate all and tc */
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600437 struct kgsl_context *context;
438 struct adreno_context *adreno_ctx = NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700439
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600440 /*
Rajesh Kemisetti22a06d12012-06-29 20:21:31 +0530441 * Fix target freeze issue by adding TLB flush for each submit
442 * on A20X based targets.
443 */
444 if (adreno_is_a20x(adreno_dev))
445 flags |= KGSL_MMUFLAGS_TLBFLUSH;
446 /*
Jeremy Gebbena3d07a42011-10-17 12:08:16 -0600447 * If possible, then set the state via the command stream to avoid
448 * a CPU idle. Otherwise, use the default setstate which uses register
449 * writes For CFF dump we must idle and use the registers so that it is
450 * easier to filter out the mmu accesses from the dump
451 */
452 if (!kgsl_cff_dump_enable && adreno_dev->drawctxt_active) {
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600453 context = idr_find(&device->context_idr, context_id);
454 adreno_ctx = context->devctxt;
455
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700456 if (flags & KGSL_MMUFLAGS_PTUPDATE) {
457 /* wait for graphics pipe to be idle */
Jordan Crouse084427d2011-07-28 08:37:58 -0600458 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700459 *cmds++ = 0x00000000;
460
461 /* set page table base */
Jordan Crouse084427d2011-07-28 08:37:58 -0600462 *cmds++ = cp_type0_packet(MH_MMU_PT_BASE, 1);
Shubhraprakash Das5a610b52012-05-09 17:31:54 -0600463 *cmds++ = kgsl_mmu_pt_get_base_addr(
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600464 device->mmu.hwpagetable);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700465 sizedwords += 4;
466 }
467
468 if (flags & KGSL_MMUFLAGS_TLBFLUSH) {
469 if (!(flags & KGSL_MMUFLAGS_PTUPDATE)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600470 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700471 1);
472 *cmds++ = 0x00000000;
473 sizedwords += 2;
474 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600475 *cmds++ = cp_type0_packet(MH_MMU_INVALIDATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700476 *cmds++ = mh_mmu_invalidate;
477 sizedwords += 2;
478 }
479
480 if (flags & KGSL_MMUFLAGS_PTUPDATE &&
Jeremy Gebben5bb7ece2011-08-02 11:04:48 -0600481 adreno_is_a20x(adreno_dev)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700482 /* HW workaround: to resolve MMU page fault interrupts
483 * caused by the VGT.It prevents the CP PFP from filling
484 * the VGT DMA request fifo too early,thereby ensuring
485 * that the VGT will not fetch vertex/bin data until
486 * after the page table base register has been updated.
487 *
488 * Two null DRAW_INDX_BIN packets are inserted right
489 * after the page table base update, followed by a
490 * wait for idle. The null packets will fill up the
491 * VGT DMA request fifo and prevent any further
492 * vertex/bin updates from occurring until the wait
493 * has finished. */
Jordan Crouse084427d2011-07-28 08:37:58 -0600494 *cmds++ = cp_type3_packet(CP_SET_CONSTANT, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700495 *cmds++ = (0x4 << 16) |
496 (REG_PA_SU_SC_MODE_CNTL - 0x2000);
497 *cmds++ = 0; /* disable faceness generation */
Jordan Crouse084427d2011-07-28 08:37:58 -0600498 *cmds++ = cp_type3_packet(CP_SET_BIN_BASE_OFFSET, 1);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600499 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Jordan Crouse084427d2011-07-28 08:37:58 -0600500 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700501 *cmds++ = 0; /* viz query info */
502 *cmds++ = 0x0003C004; /* draw indicator */
503 *cmds++ = 0; /* bin base */
504 *cmds++ = 3; /* bin size */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600505 *cmds++ =
506 device->mmu.setstate_memory.gpuaddr; /* dma base */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700507 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600508 *cmds++ = cp_type3_packet(CP_DRAW_INDX_BIN, 6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509 *cmds++ = 0; /* viz query info */
510 *cmds++ = 0x0003C004; /* draw indicator */
511 *cmds++ = 0; /* bin base */
512 *cmds++ = 3; /* bin size */
513 /* dma base */
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600514 *cmds++ = device->mmu.setstate_memory.gpuaddr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700515 *cmds++ = 6; /* dma size */
Jordan Crouse084427d2011-07-28 08:37:58 -0600516 *cmds++ = cp_type3_packet(CP_WAIT_FOR_IDLE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700517 *cmds++ = 0x00000000;
518 sizedwords += 21;
519 }
520
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600521
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700522 if (flags & (KGSL_MMUFLAGS_PTUPDATE | KGSL_MMUFLAGS_TLBFLUSH)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600523 *cmds++ = cp_type3_packet(CP_INVALIDATE_STATE, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700524 *cmds++ = 0x7fff; /* invalidate all base pointers */
525 sizedwords += 2;
526 }
527
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600528 adreno_ringbuffer_issuecmds(device, adreno_ctx,
529 KGSL_CMD_FLAGS_PMODE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700530 &link[0], sizedwords);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600531 } else {
Shubhraprakash Das79447952012-04-26 18:12:23 -0600532 kgsl_mmu_device_setstate(&device->mmu, flags);
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600533 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700534}
535
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600536static void adreno_setstate(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600537 unsigned int context_id,
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600538 uint32_t flags)
539{
540 /* call the mmu specific handler */
541 if (KGSL_MMU_TYPE_GPU == kgsl_mmu_get_mmutype())
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600542 return adreno_gpummu_setstate(device, context_id, flags);
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600543 else if (KGSL_MMU_TYPE_IOMMU == kgsl_mmu_get_mmutype())
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600544 return adreno_iommu_setstate(device, context_id, flags);
Shubhraprakash Dasc6e21012012-05-11 17:24:51 -0600545}
546
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700547static unsigned int
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700548a3xx_getchipid(struct kgsl_device *device)
549{
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600550 struct kgsl_device_platform_data *pdata =
551 kgsl_device_get_drvdata(device);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700552
Jordan Crouse54154c62012-03-27 16:33:26 -0600553 /*
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600554 * All current A3XX chipids are detected at the SOC level. Leave this
555 * function here to support any future GPUs that have working
556 * chip ID registers
Jordan Crouse54154c62012-03-27 16:33:26 -0600557 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700558
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600559 return pdata->chipid;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700560}
561
562static unsigned int
563a2xx_getchipid(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700564{
565 unsigned int chipid = 0;
566 unsigned int coreid, majorid, minorid, patchid, revid;
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600567 struct kgsl_device_platform_data *pdata =
568 kgsl_device_get_drvdata(device);
569
570 /* If the chip id is set at the platform level, then just use that */
571
572 if (pdata->chipid != 0)
573 return pdata->chipid;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700574
575 adreno_regread(device, REG_RBBM_PERIPHID1, &coreid);
576 adreno_regread(device, REG_RBBM_PERIPHID2, &majorid);
577 adreno_regread(device, REG_RBBM_PATCH_RELEASE, &revid);
578
579 /*
580 * adreno 22x gpus are indicated by coreid 2,
581 * but REG_RBBM_PERIPHID1 always contains 0 for this field
582 */
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600583 if (cpu_is_msm8x60())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700584 chipid = 2 << 24;
585 else
586 chipid = (coreid & 0xF) << 24;
587
588 chipid |= ((majorid >> 4) & 0xF) << 16;
589
590 minorid = ((revid >> 0) & 0xFF);
591
592 patchid = ((revid >> 16) & 0xFF);
593
594 /* 8x50 returns 0 for patch release, but it should be 1 */
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530595 /* 8x25 returns 0 for minor id, but it should be 1 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700596 if (cpu_is_qsd8x50())
597 patchid = 1;
Ranjhith Kalisamy938e00f2012-02-17 14:39:47 +0530598 else if (cpu_is_msm8625() && minorid == 0)
599 minorid = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700600
601 chipid |= (minorid << 8) | patchid;
602
603 return chipid;
604}
605
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700606static unsigned int
607adreno_getchipid(struct kgsl_device *device)
608{
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600609 struct kgsl_device_platform_data *pdata =
610 kgsl_device_get_drvdata(device);
611
612 /*
613 * All A3XX chipsets will have pdata set, so assume !pdata->chipid is
614 * an A2XX processor
615 */
616
617 if (pdata->chipid == 0 || ADRENO_CHIPID_MAJOR(pdata->chipid) == 2)
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700618 return a2xx_getchipid(device);
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600619 else
620 return a3xx_getchipid(device);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700621}
622
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700623static inline bool _rev_match(unsigned int id, unsigned int entry)
624{
Jordan Crouse505df9c2011-07-28 08:37:59 -0600625 return (entry == ANY_ID || entry == id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700626}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700627
628static void
629adreno_identify_gpu(struct adreno_device *adreno_dev)
630{
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600631 unsigned int i, core, major, minor, patchid;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700632
633 adreno_dev->chip_id = adreno_getchipid(&adreno_dev->dev);
634
Jordan Crouse4815e9f2012-07-09 15:36:37 -0600635 core = ADRENO_CHIPID_CORE(adreno_dev->chip_id);
636 major = ADRENO_CHIPID_MAJOR(adreno_dev->chip_id);
637 minor = ADRENO_CHIPID_MINOR(adreno_dev->chip_id);
638 patchid = ADRENO_CHIPID_PATCH(adreno_dev->chip_id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700639
Jordan Crouse505df9c2011-07-28 08:37:59 -0600640 for (i = 0; i < ARRAY_SIZE(adreno_gpulist); i++) {
641 if (core == adreno_gpulist[i].core &&
642 _rev_match(major, adreno_gpulist[i].major) &&
Jeremy Gebbene2e61d42011-09-27 15:45:41 -0600643 _rev_match(minor, adreno_gpulist[i].minor) &&
644 _rev_match(patchid, adreno_gpulist[i].patchid))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700645 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700646 }
647
Jordan Crouse505df9c2011-07-28 08:37:59 -0600648 if (i == ARRAY_SIZE(adreno_gpulist)) {
649 adreno_dev->gpurev = ADRENO_REV_UNKNOWN;
650 return;
651 }
652
653 adreno_dev->gpurev = adreno_gpulist[i].gpurev;
654 adreno_dev->gpudev = adreno_gpulist[i].gpudev;
655 adreno_dev->pfp_fwfile = adreno_gpulist[i].pfpfw;
656 adreno_dev->pm4_fwfile = adreno_gpulist[i].pm4fw;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700657 adreno_dev->istore_size = adreno_gpulist[i].istore_size;
658 adreno_dev->pix_shader_start = adreno_gpulist[i].pix_shader_start;
Jordan Crouse55d98fd2012-02-04 10:23:51 -0700659 adreno_dev->instruction_size = adreno_gpulist[i].instruction_size;
Jordan Crouse7501d452012-04-19 08:58:44 -0600660 adreno_dev->gmem_size = adreno_gpulist[i].gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700661}
662
663static int __devinit
664adreno_probe(struct platform_device *pdev)
665{
666 struct kgsl_device *device;
667 struct adreno_device *adreno_dev;
668 int status = -EINVAL;
669
670 device = (struct kgsl_device *)pdev->id_entry->driver_data;
671 adreno_dev = ADRENO_DEVICE(device);
672 device->parentdev = &pdev->dev;
673
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700674 status = adreno_ringbuffer_init(device);
675 if (status != 0)
676 goto error;
677
Jordan Crouseb368e9b2012-04-27 14:01:59 -0600678 status = kgsl_device_platform_probe(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700679 if (status)
680 goto error_close_rb;
681
682 adreno_debugfs_init(device);
683
684 kgsl_pwrscale_init(device);
685 kgsl_pwrscale_attach_policy(device, ADRENO_DEFAULT_PWRSCALE_POLICY);
686
687 device->flags &= ~KGSL_FLAGS_SOFT_RESET;
688 return 0;
689
690error_close_rb:
691 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
692error:
693 device->parentdev = NULL;
694 return status;
695}
696
697static int __devexit adreno_remove(struct platform_device *pdev)
698{
699 struct kgsl_device *device;
700 struct adreno_device *adreno_dev;
701
702 device = (struct kgsl_device *)pdev->id_entry->driver_data;
703 adreno_dev = ADRENO_DEVICE(device);
704
705 kgsl_pwrscale_detach_policy(device);
706 kgsl_pwrscale_close(device);
707
708 adreno_ringbuffer_close(&adreno_dev->ringbuffer);
709 kgsl_device_platform_remove(device);
710
711 return 0;
712}
713
714static int adreno_start(struct kgsl_device *device, unsigned int init_ram)
715{
716 int status = -EINVAL;
717 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700718
Shubhraprakash Das1088bdb2012-05-29 18:19:11 -0600719 if (KGSL_STATE_DUMP_AND_RECOVER != device->state)
720 kgsl_pwrctrl_set_state(device, KGSL_STATE_INIT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700721
722 /* Power up the device */
723 kgsl_pwrctrl_enable(device);
724
725 /* Identify the specific GPU */
726 adreno_identify_gpu(adreno_dev);
727
Jordan Crouse505df9c2011-07-28 08:37:59 -0600728 if (adreno_dev->gpurev == ADRENO_REV_UNKNOWN) {
729 KGSL_DRV_ERR(device, "Unknown chip ID %x\n",
730 adreno_dev->chip_id);
731 goto error_clk_off;
732 }
733
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700734 /* Set up the MMU */
735 if (adreno_is_a2xx(adreno_dev)) {
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600736 /*
737 * the MH_CLNT_INTF_CTRL_CONFIG registers aren't present
738 * on older gpus
739 */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700740 if (adreno_is_a20x(adreno_dev)) {
741 device->mh.mh_intf_cfg1 = 0;
742 device->mh.mh_intf_cfg2 = 0;
743 }
744
745 kgsl_mh_start(device);
Jeremy Gebben4e8aada2011-07-12 10:07:47 -0600746 }
747
Tarun Karra3335f142012-06-19 14:11:48 -0700748 /* Assign correct RBBM status register to hang detect regs
749 */
750 hang_detect_regs[0] = adreno_dev->gpudev->reg_rbbm_status;
751
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700752 status = kgsl_mmu_start(device);
753 if (status)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700754 goto error_clk_off;
755
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700756 /* Start the GPU */
757 adreno_dev->gpudev->start(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700758
759 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_ON);
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700760 device->ftbl->irqctrl(device, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700761
762 status = adreno_ringbuffer_start(&adreno_dev->ringbuffer, init_ram);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700763 if (status == 0) {
Shubhraprakash Das1088bdb2012-05-29 18:19:11 -0600764 /* While recovery is on we do not want timer to
765 * fire and attempt to change any device state */
766 if (KGSL_STATE_DUMP_AND_RECOVER != device->state)
767 mod_timer(&device->idle_timer, jiffies + FIRST_TIMEOUT);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700768 return 0;
769 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700770
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700771 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Shubhraprakash Das79447952012-04-26 18:12:23 -0600772 kgsl_mmu_stop(&device->mmu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700773error_clk_off:
774 kgsl_pwrctrl_disable(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700775
776 return status;
777}
778
779static int adreno_stop(struct kgsl_device *device)
780{
781 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
782
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700783 adreno_dev->drawctxt_active = NULL;
784
785 adreno_ringbuffer_stop(&adreno_dev->ringbuffer);
786
Shubhraprakash Das79447952012-04-26 18:12:23 -0600787 kgsl_mmu_stop(&device->mmu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700788
Jeremy Gebbenb7bc9552012-01-09 13:32:49 -0700789 device->ftbl->irqctrl(device, 0);
Ranjhith Kalisamyce75b0c2012-02-01 19:31:23 +0530790 kgsl_pwrctrl_irq(device, KGSL_PWRFLAGS_OFF);
Suman Tatiraju4a32c652012-02-17 11:59:05 -0800791 del_timer_sync(&device->idle_timer);
Lucille Sylvester844b1c82011-08-29 15:26:06 -0600792
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700793 /* Power down the device */
794 kgsl_pwrctrl_disable(device);
795
796 return 0;
797}
798
Shubhraprakash Das29ed38e2012-06-06 01:43:55 -0600799static void adreno_mark_context_status(struct kgsl_device *device,
800 int recovery_status)
801{
802 struct kgsl_context *context;
803 int next = 0;
804 /*
805 * Set the reset status of all contexts to
806 * INNOCENT_CONTEXT_RESET_EXT except for the bad context
807 * since thats the guilty party, if recovery failed then
808 * mark all as guilty
809 */
810 while ((context = idr_get_next(&device->context_idr, &next))) {
811 struct adreno_context *adreno_context = context->devctxt;
812 if (recovery_status) {
813 context->reset_status =
814 KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT;
815 adreno_context->flags |= CTXT_FLAGS_GPU_HANG;
816 } else if (KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT !=
817 context->reset_status) {
818 if (adreno_context->flags & (CTXT_FLAGS_GPU_HANG ||
819 CTXT_FLAGS_GPU_HANG_RECOVERED))
820 context->reset_status =
821 KGSL_CTX_STAT_GUILTY_CONTEXT_RESET_EXT;
822 else
823 context->reset_status =
824 KGSL_CTX_STAT_INNOCENT_CONTEXT_RESET_EXT;
825 }
826 next = next + 1;
827 }
828}
829
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700830static int
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600831adreno_recover_hang(struct kgsl_device *device,
832 struct adreno_recovery_data *rec_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700833{
834 int ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700835 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
836 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
837 unsigned int timestamp;
Shubhraprakash Das2dfe5dd2012-02-10 13:49:53 -0700838 struct kgsl_context *context;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700839 struct adreno_context *adreno_context;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700840
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600841 KGSL_DRV_ERR(device,
842 "Starting recovery from 3D GPU hang. Recovery parameters: IB1: 0x%X, "
843 "Bad context_id: %u, global_eop: 0x%x\n", rec_data->ib1,
844 rec_data->context_id, rec_data->global_eop);
845
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700846 /* Extract valid contents from rb which can stil be executed after
847 * hang */
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600848 ret = adreno_ringbuffer_extract(rb, rec_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700849 if (ret)
850 goto done;
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600851
852 context = idr_find(&device->context_idr, rec_data->context_id);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700853 if (context == NULL) {
854 KGSL_DRV_ERR(device, "Last context unknown id:%d\n",
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600855 rec_data->context_id);
856 rec_data->context_id = KGSL_MEMSTORE_GLOBAL;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700857 }
858
859 timestamp = rb->timestamp[KGSL_MEMSTORE_GLOBAL];
860 KGSL_DRV_ERR(device, "Last issued global timestamp: %x\n", timestamp);
861
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700862 /* Make sure memory is synchronized before restarting the GPU */
863 mb();
864 KGSL_CTXT_ERR(device,
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600865 "Context id that caused a GPU hang: %d\n",
866 rec_data->context_id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700867 /* restart device */
868 ret = adreno_stop(device);
869 if (ret)
870 goto done;
871 ret = adreno_start(device, true);
872 if (ret)
873 goto done;
874 KGSL_DRV_ERR(device, "Device has been restarted after hang\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875 /* Mark the invalid context so no more commands are accepted from
876 * that context */
877
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700878 adreno_context = context->devctxt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700879
880 KGSL_CTXT_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700881 "Context that caused a GPU hang: %d\n", adreno_context->id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700882
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700883 adreno_context->flags |= CTXT_FLAGS_GPU_HANG;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700884
885 /* Restore valid commands in ringbuffer */
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600886 adreno_ringbuffer_restore(rb, rec_data->rb_buffer, rec_data->rb_size);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700887 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = timestamp;
Shubhraprakash Das1088bdb2012-05-29 18:19:11 -0600888 /* wait for idle */
889 ret = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700890done:
Shubhraprakash Das29ed38e2012-06-06 01:43:55 -0600891 adreno_mark_context_status(device, ret);
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600892 return ret;
893}
894
895static void adreno_destroy_recovery_data(struct adreno_recovery_data *rec_data)
896{
897 vfree(rec_data->rb_buffer);
898 vfree(rec_data->bad_rb_buffer);
899}
900
901static int adreno_setup_recovery_data(struct kgsl_device *device,
902 struct adreno_recovery_data *rec_data)
903{
904 int ret = 0;
905 unsigned int ib1_sz, ib2_sz;
906 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
907 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
908
909 memset(rec_data, 0, sizeof(*rec_data));
910
911 adreno_regread(device, REG_CP_IB1_BUFSZ, &ib1_sz);
912 adreno_regread(device, REG_CP_IB2_BUFSZ, &ib2_sz);
913 if (ib1_sz || ib2_sz)
914 adreno_regread(device, REG_CP_IB1_BASE, &rec_data->ib1);
915
916 kgsl_sharedmem_readl(&device->memstore, &rec_data->context_id,
917 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
918 current_context));
919
920 kgsl_sharedmem_readl(&device->memstore,
921 &rec_data->global_eop,
922 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
923 eoptimestamp));
924
925 rec_data->rb_buffer = vmalloc(rb->buffer_desc.size);
926 if (!rec_data->rb_buffer) {
927 KGSL_MEM_ERR(device, "vmalloc(%d) failed\n",
928 rb->buffer_desc.size);
929 return -ENOMEM;
930 }
931
932 rec_data->bad_rb_buffer = vmalloc(rb->buffer_desc.size);
933 if (!rec_data->bad_rb_buffer) {
934 KGSL_MEM_ERR(device, "vmalloc(%d) failed\n",
935 rb->buffer_desc.size);
936 ret = -ENOMEM;
937 goto done;
938 }
939
940done:
941 if (ret) {
942 vfree(rec_data->rb_buffer);
943 vfree(rec_data->bad_rb_buffer);
944 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700945 return ret;
946}
947
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600948int adreno_dump_and_recover(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700949{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700950 int result = -ETIMEDOUT;
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600951 struct adreno_recovery_data rec_data;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700952
953 if (device->state == KGSL_STATE_HUNG)
954 goto done;
Jeremy Gebben388c2972011-12-16 09:05:07 -0700955 if (device->state == KGSL_STATE_DUMP_AND_RECOVER) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700956 mutex_unlock(&device->mutex);
957 wait_for_completion(&device->recovery_gate);
958 mutex_lock(&device->mutex);
Jeremy Gebben388c2972011-12-16 09:05:07 -0700959 if (device->state != KGSL_STATE_HUNG)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700960 result = 0;
961 } else {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700962 kgsl_pwrctrl_set_state(device, KGSL_STATE_DUMP_AND_RECOVER);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700963 INIT_COMPLETION(device->recovery_gate);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700964 /* Detected a hang */
965
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600966 /* Get the recovery data as soon as hang is detected */
967 result = adreno_setup_recovery_data(device, &rec_data);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700968 /*
969 * Trigger an automatic dump of the state to
970 * the console
971 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700972 adreno_postmortem_dump(device, 0);
Jordan Crouse156cfbc2012-01-24 09:32:04 -0700973
974 /*
975 * Make a GPU snapshot. For now, do it after the PM dump so we
976 * can at least be sure the PM dump will work as it always has
977 */
978 kgsl_device_snapshot(device, 1);
979
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -0600980 result = adreno_recover_hang(device, &rec_data);
981 adreno_destroy_recovery_data(&rec_data);
Shubhraprakash Dasdf609302012-06-06 20:02:58 -0600982 if (result) {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700983 kgsl_pwrctrl_set_state(device, KGSL_STATE_HUNG);
Shubhraprakash Dasdf609302012-06-06 20:02:58 -0600984 } else {
Jeremy Gebben388c2972011-12-16 09:05:07 -0700985 kgsl_pwrctrl_set_state(device, KGSL_STATE_ACTIVE);
Shubhraprakash Dasdf609302012-06-06 20:02:58 -0600986 mod_timer(&device->idle_timer, jiffies + FIRST_TIMEOUT);
987 }
Jeremy Gebben388c2972011-12-16 09:05:07 -0700988 complete_all(&device->recovery_gate);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700989 }
990done:
991 return result;
992}
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600993EXPORT_SYMBOL(adreno_dump_and_recover);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700994
995static int adreno_getproperty(struct kgsl_device *device,
996 enum kgsl_property_type type,
997 void *value,
998 unsigned int sizebytes)
999{
1000 int status = -EINVAL;
1001 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1002
1003 switch (type) {
1004 case KGSL_PROP_DEVICE_INFO:
1005 {
1006 struct kgsl_devinfo devinfo;
1007
1008 if (sizebytes != sizeof(devinfo)) {
1009 status = -EINVAL;
1010 break;
1011 }
1012
1013 memset(&devinfo, 0, sizeof(devinfo));
1014 devinfo.device_id = device->id+1;
1015 devinfo.chip_id = adreno_dev->chip_id;
1016 devinfo.mmu_enabled = kgsl_mmu_enabled();
1017 devinfo.gpu_id = adreno_dev->gpurev;
Jordan Crouse7501d452012-04-19 08:58:44 -06001018 devinfo.gmem_gpubaseaddr = adreno_dev->gmem_base;
1019 devinfo.gmem_sizebytes = adreno_dev->gmem_size;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001020
1021 if (copy_to_user(value, &devinfo, sizeof(devinfo)) !=
1022 0) {
1023 status = -EFAULT;
1024 break;
1025 }
1026 status = 0;
1027 }
1028 break;
1029 case KGSL_PROP_DEVICE_SHADOW:
1030 {
1031 struct kgsl_shadowprop shadowprop;
1032
1033 if (sizebytes != sizeof(shadowprop)) {
1034 status = -EINVAL;
1035 break;
1036 }
1037 memset(&shadowprop, 0, sizeof(shadowprop));
1038 if (device->memstore.hostptr) {
1039 /*NOTE: with mmu enabled, gpuaddr doesn't mean
1040 * anything to mmap().
1041 */
1042 shadowprop.gpuaddr = device->memstore.physaddr;
1043 shadowprop.size = device->memstore.size;
1044 /* GSL needs this to be set, even if it
1045 appears to be meaningless */
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001046 shadowprop.flags = KGSL_FLAGS_INITIALIZED |
1047 KGSL_FLAGS_PER_CONTEXT_TIMESTAMPS;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001048 }
1049 if (copy_to_user(value, &shadowprop,
1050 sizeof(shadowprop))) {
1051 status = -EFAULT;
1052 break;
1053 }
1054 status = 0;
1055 }
1056 break;
1057 case KGSL_PROP_MMU_ENABLE:
1058 {
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06001059 int mmu_prop = kgsl_mmu_enabled();
1060
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001061 if (sizebytes != sizeof(int)) {
1062 status = -EINVAL;
1063 break;
1064 }
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06001065 if (copy_to_user(value, &mmu_prop, sizeof(mmu_prop))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001066 status = -EFAULT;
1067 break;
1068 }
1069 status = 0;
1070 }
1071 break;
1072 case KGSL_PROP_INTERRUPT_WAITS:
1073 {
1074 int int_waits = 1;
1075 if (sizebytes != sizeof(int)) {
1076 status = -EINVAL;
1077 break;
1078 }
1079 if (copy_to_user(value, &int_waits, sizeof(int))) {
1080 status = -EFAULT;
1081 break;
1082 }
1083 status = 0;
1084 }
1085 break;
1086 default:
1087 status = -EINVAL;
1088 }
1089
1090 return status;
1091}
1092
Jordan Crousef7370f82012-04-18 09:31:07 -06001093static int adreno_setproperty(struct kgsl_device *device,
1094 enum kgsl_property_type type,
1095 void *value,
1096 unsigned int sizebytes)
1097{
1098 int status = -EINVAL;
1099
1100 switch (type) {
1101 case KGSL_PROP_PWRCTRL: {
1102 unsigned int enable;
1103 struct kgsl_device_platform_data *pdata =
1104 kgsl_device_get_drvdata(device);
1105
1106 if (sizebytes != sizeof(enable))
1107 break;
1108
1109 if (copy_from_user(&enable, (void __user *) value,
1110 sizeof(enable))) {
1111 status = -EFAULT;
1112 break;
1113 }
1114
1115 if (enable) {
1116 if (pdata->nap_allowed)
1117 device->pwrctrl.nap_allowed = true;
1118
1119 kgsl_pwrscale_enable(device);
1120 } else {
1121 device->pwrctrl.nap_allowed = false;
1122 kgsl_pwrscale_disable(device);
1123 }
1124
1125 status = 0;
1126 }
1127 break;
1128 default:
1129 break;
1130 }
1131
1132 return status;
1133}
1134
Lynus Vaz06a9a902011-10-04 19:25:33 +05301135static inline void adreno_poke(struct kgsl_device *device)
1136{
1137 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1138 adreno_regwrite(device, REG_CP_RB_WPTR, adreno_dev->ringbuffer.wptr);
1139}
1140
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001141/* Caller must hold the device mutex. */
1142int adreno_idle(struct kgsl_device *device, unsigned int timeout)
1143{
1144 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1145 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1146 unsigned int rbbm_status;
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301147 unsigned long wait_timeout =
1148 msecs_to_jiffies(adreno_dev->wait_timeout);
Lynus Vaz284d1042012-01-31 16:32:31 +05301149 unsigned long wait_time;
1150 unsigned long wait_time_part;
1151 unsigned int msecs;
1152 unsigned int msecs_first;
Tarun Karra3335f142012-06-19 14:11:48 -07001153 unsigned int msecs_part = KGSL_TIMEOUT_PART;
1154 unsigned int prev_reg_val[hang_detect_regs_count];
1155
1156 memset(prev_reg_val, 0, sizeof(prev_reg_val));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001157
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001158 kgsl_cffdump_regpoll(device->id,
1159 adreno_dev->gpudev->reg_rbbm_status << 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001160 0x00000000, 0x80000000);
1161 /* first, wait until the CP has consumed all the commands in
1162 * the ring buffer
1163 */
1164retry:
1165 if (rb->flags & KGSL_FLAGS_STARTED) {
Lynus Vaz284d1042012-01-31 16:32:31 +05301166 msecs = adreno_dev->wait_timeout;
1167 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
Lynus Vaz284d1042012-01-31 16:32:31 +05301168 wait_time = jiffies + wait_timeout;
1169 wait_time_part = jiffies + msecs_to_jiffies(msecs_first);
Jeremy Gebbenf8594542012-01-13 12:27:21 -07001170 adreno_poke(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001171 do {
Lynus Vaz284d1042012-01-31 16:32:31 +05301172 if (time_after(jiffies, wait_time_part)) {
1173 adreno_poke(device);
1174 wait_time_part = jiffies +
1175 msecs_to_jiffies(msecs_part);
Tarun Karra3335f142012-06-19 14:11:48 -07001176 if ((adreno_hang_detect(device, prev_reg_val)))
1177 goto err;
Lynus Vaz284d1042012-01-31 16:32:31 +05301178 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001179 GSL_RB_GET_READPTR(rb, &rb->rptr);
1180 if (time_after(jiffies, wait_time)) {
1181 KGSL_DRV_ERR(device, "rptr: %x, wptr: %x\n",
1182 rb->rptr, rb->wptr);
1183 goto err;
1184 }
1185 } while (rb->rptr != rb->wptr);
1186 }
1187
1188 /* now, wait for the GPU to finish its operations */
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301189 wait_time = jiffies + wait_timeout;
Tarun Karra3335f142012-06-19 14:11:48 -07001190 wait_time_part = jiffies + msecs_to_jiffies(msecs_part);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001191 while (time_before(jiffies, wait_time)) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001192 adreno_regread(device, adreno_dev->gpudev->reg_rbbm_status,
1193 &rbbm_status);
1194 if (adreno_is_a2xx(adreno_dev)) {
1195 if (rbbm_status == 0x110)
1196 return 0;
1197 } else {
1198 if (!(rbbm_status & 0x80000000))
1199 return 0;
1200 }
Tarun Karra3335f142012-06-19 14:11:48 -07001201
1202 /* Dont wait for timeout, detect hang faster.
1203 */
1204 if (time_after(jiffies, wait_time_part)) {
1205 wait_time_part = jiffies +
1206 msecs_to_jiffies(msecs_part);
1207 if ((adreno_hang_detect(device, prev_reg_val)))
1208 goto err;
1209 }
1210
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001211 }
1212
1213err:
1214 KGSL_DRV_ERR(device, "spun too long waiting for RB to idle\n");
Shubhraprakash Das1088bdb2012-05-29 18:19:11 -06001215 if (KGSL_STATE_DUMP_AND_RECOVER != device->state &&
1216 !adreno_dump_and_recover(device)) {
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301217 wait_time = jiffies + wait_timeout;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001218 goto retry;
1219 }
1220 return -ETIMEDOUT;
1221}
1222
1223static unsigned int adreno_isidle(struct kgsl_device *device)
1224{
1225 int status = false;
1226 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1227 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1228 unsigned int rbbm_status;
1229
Lucille Sylvester51b764d2011-12-15 16:51:52 -07001230 WARN_ON(device->state == KGSL_STATE_INIT);
1231 /* If the device isn't active, don't force it on. */
1232 if (device->state == KGSL_STATE_ACTIVE) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001233 /* Is the ring buffer is empty? */
1234 GSL_RB_GET_READPTR(rb, &rb->rptr);
1235 if (!device->active_cnt && (rb->rptr == rb->wptr)) {
1236 /* Is the core idle? */
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001237 adreno_regread(device,
1238 adreno_dev->gpudev->reg_rbbm_status,
1239 &rbbm_status);
1240
1241 if (adreno_is_a2xx(adreno_dev)) {
1242 if (rbbm_status == 0x110)
1243 status = true;
1244 } else {
1245 if (!(rbbm_status & 0x80000000))
1246 status = true;
1247 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001248 }
1249 } else {
Jeremy Gebbenaeb23872011-12-13 15:58:24 -07001250 status = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001251 }
1252 return status;
1253}
1254
1255/* Caller must hold the device mutex. */
1256static int adreno_suspend_context(struct kgsl_device *device)
1257{
1258 int status = 0;
1259 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1260
1261 /* switch to NULL ctxt */
1262 if (adreno_dev->drawctxt_active != NULL) {
1263 adreno_drawctxt_switch(adreno_dev, NULL, 0);
1264 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
1265 }
1266
1267 return status;
1268}
1269
Jordan Crouse233b2092012-04-18 09:31:09 -06001270/* Find a memory structure attached to an adreno context */
1271
1272struct kgsl_memdesc *adreno_find_ctxtmem(struct kgsl_device *device,
1273 unsigned int pt_base, unsigned int gpuaddr, unsigned int size)
1274{
1275 struct kgsl_context *context;
1276 struct adreno_context *adreno_context = NULL;
1277 int next = 0;
1278
1279 while (1) {
1280 context = idr_get_next(&device->context_idr, &next);
1281 if (context == NULL)
1282 break;
1283
1284 adreno_context = (struct adreno_context *)context->devctxt;
1285
1286 if (kgsl_mmu_pt_equal(adreno_context->pagetable, pt_base)) {
1287 struct kgsl_memdesc *desc;
1288
1289 desc = &adreno_context->gpustate;
1290 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size))
1291 return desc;
1292
1293 desc = &adreno_context->context_gmem_shadow.gmemshadow;
1294 if (kgsl_gpuaddr_in_memdesc(desc, gpuaddr, size))
1295 return desc;
1296 }
1297 next = next + 1;
1298 }
1299
1300 return NULL;
1301}
1302
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001303struct kgsl_memdesc *adreno_find_region(struct kgsl_device *device,
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001304 unsigned int pt_base,
1305 unsigned int gpuaddr,
1306 unsigned int size)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001307{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001308 struct kgsl_mem_entry *entry;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001309 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1310 struct adreno_ringbuffer *ringbuffer = &adreno_dev->ringbuffer;
1311
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001312 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->buffer_desc, gpuaddr, size))
1313 return &ringbuffer->buffer_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001314
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001315 if (kgsl_gpuaddr_in_memdesc(&ringbuffer->memptrs_desc, gpuaddr, size))
1316 return &ringbuffer->memptrs_desc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001317
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001318 if (kgsl_gpuaddr_in_memdesc(&device->memstore, gpuaddr, size))
1319 return &device->memstore;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001320
Shubhraprakash Das9a140972012-04-12 13:12:42 -06001321 if (kgsl_gpuaddr_in_memdesc(&device->mmu.setstate_memory, gpuaddr,
1322 size))
1323 return &device->mmu.setstate_memory;
1324
Jordan Crouse0fdf3a02012-03-16 14:53:41 -06001325 entry = kgsl_get_mem_entry(pt_base, gpuaddr, size);
1326
1327 if (entry)
1328 return &entry->memdesc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001329
Jordan Crouse233b2092012-04-18 09:31:09 -06001330 return adreno_find_ctxtmem(device, pt_base, gpuaddr, size);
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001331}
1332
1333uint8_t *adreno_convertaddr(struct kgsl_device *device, unsigned int pt_base,
1334 unsigned int gpuaddr, unsigned int size)
1335{
Harsh Vardhan Dwivedi8cb835b2012-03-29 17:23:11 -06001336 struct kgsl_memdesc *memdesc;
Jeremy Gebben16e80fa2011-11-30 15:56:29 -07001337
1338 memdesc = adreno_find_region(device, pt_base, gpuaddr, size);
1339
1340 return memdesc ? kgsl_gpuaddr_to_vaddr(memdesc, gpuaddr) : NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001341}
1342
1343void adreno_regread(struct kgsl_device *device, unsigned int offsetwords,
1344 unsigned int *value)
1345{
1346 unsigned int *reg;
Jordan Crouse7501d452012-04-19 08:58:44 -06001347 BUG_ON(offsetwords*sizeof(uint32_t) >= device->reg_len);
1348 reg = (unsigned int *)(device->reg_virt + (offsetwords << 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001349
1350 if (!in_interrupt())
1351 kgsl_pre_hwaccess(device);
1352
1353 /*ensure this read finishes before the next one.
1354 * i.e. act like normal readl() */
1355 *value = __raw_readl(reg);
1356 rmb();
1357}
1358
1359void adreno_regwrite(struct kgsl_device *device, unsigned int offsetwords,
1360 unsigned int value)
1361{
1362 unsigned int *reg;
1363
Jordan Crouse7501d452012-04-19 08:58:44 -06001364 BUG_ON(offsetwords*sizeof(uint32_t) >= device->reg_len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001365
1366 if (!in_interrupt())
1367 kgsl_pre_hwaccess(device);
1368
1369 kgsl_cffdump_regwrite(device->id, offsetwords << 2, value);
Jordan Crouse7501d452012-04-19 08:58:44 -06001370 reg = (unsigned int *)(device->reg_virt + (offsetwords << 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001371
1372 /*ensure previous writes post before this one,
1373 * i.e. act like normal writel() */
1374 wmb();
1375 __raw_writel(value, reg);
1376}
1377
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001378static unsigned int _get_context_id(struct kgsl_context *k_ctxt)
1379{
1380 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001381 if (k_ctxt != NULL) {
1382 struct adreno_context *a_ctxt = k_ctxt->devctxt;
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001383 if (k_ctxt->id == KGSL_CONTEXT_INVALID || a_ctxt == NULL)
1384 context_id = KGSL_CONTEXT_INVALID;
1385 else if (a_ctxt->flags & CTXT_FLAGS_PER_CONTEXT_TS)
1386 context_id = k_ctxt->id;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001387 }
1388
1389 return context_id;
1390}
1391
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001392static int kgsl_check_interrupt_timestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001393 struct kgsl_context *context, unsigned int timestamp)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001394{
1395 int status;
1396 unsigned int ref_ts, enableflag;
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001397 unsigned int context_id;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -06001398 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001399
1400 mutex_lock(&device->mutex);
1401 context_id = _get_context_id(context);
1402 /*
1403 * If the context ID is invalid, we are in a race with
1404 * the context being destroyed by userspace so bail.
1405 */
1406 if (context_id == KGSL_CONTEXT_INVALID) {
1407 KGSL_DRV_WARN(device, "context was detached");
1408 status = -EINVAL;
1409 goto unlock;
1410 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001411
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001412 status = kgsl_check_timestamp(device, context, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001413 if (!status) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001414 kgsl_sharedmem_readl(&device->memstore, &enableflag,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001415 KGSL_MEMSTORE_OFFSET(context_id, ts_cmp_enable));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001416 mb();
1417
1418 if (enableflag) {
1419 kgsl_sharedmem_readl(&device->memstore, &ref_ts,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001420 KGSL_MEMSTORE_OFFSET(context_id,
1421 ref_wait_ts));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001422 mb();
Jordan Crousee6239dd2011-11-17 13:39:21 -07001423 if (timestamp_cmp(ref_ts, timestamp) >= 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001424 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001425 KGSL_MEMSTORE_OFFSET(context_id,
1426 ref_wait_ts), timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001427 wmb();
1428 }
1429 } else {
1430 unsigned int cmds[2];
1431 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001432 KGSL_MEMSTORE_OFFSET(context_id,
1433 ref_wait_ts), timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001434 enableflag = 1;
1435 kgsl_sharedmem_writel(&device->memstore,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001436 KGSL_MEMSTORE_OFFSET(context_id,
1437 ts_cmp_enable), enableflag);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001438 wmb();
1439 /* submit a dummy packet so that even if all
1440 * commands upto timestamp get executed we will still
1441 * get an interrupt */
Jordan Crouse084427d2011-07-28 08:37:58 -06001442 cmds[0] = cp_type3_packet(CP_NOP, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001443 cmds[1] = 0;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -06001444
1445 if (adreno_dev->drawctxt_active)
1446 adreno_ringbuffer_issuecmds(device,
1447 adreno_dev->drawctxt_active,
1448 KGSL_CMD_FLAGS_NONE, &cmds[0], 2);
1449 else
1450 /* We would never call this function if there
1451 * was no active contexts running */
1452 BUG();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001453 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001454 }
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001455unlock:
1456 mutex_unlock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001457
1458 return status;
1459}
1460
1461/*
Lucille Sylvester02e46292011-09-21 14:59:17 -06001462 wait_event_interruptible_timeout checks for the exit condition before
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001463 placing a process in wait q. For conditional interrupts we expect the
1464 process to already be in its wait q when its exit condition checking
1465 function is called.
1466*/
Lucille Sylvester02e46292011-09-21 14:59:17 -06001467#define kgsl_wait_event_interruptible_timeout(wq, condition, timeout, io)\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001468({ \
1469 long __ret = timeout; \
Lucille Sylvester02e46292011-09-21 14:59:17 -06001470 if (io) \
1471 __wait_io_event_interruptible_timeout(wq, condition, __ret);\
1472 else \
1473 __wait_event_interruptible_timeout(wq, condition, __ret);\
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001474 __ret; \
1475})
1476
Tarun Karra3335f142012-06-19 14:11:48 -07001477
1478
1479unsigned int adreno_hang_detect(struct kgsl_device *device,
1480 unsigned int *prev_reg_val)
1481{
1482 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1483 unsigned int curr_reg_val[hang_detect_regs_count];
1484 unsigned int hang_detected = 1;
1485 unsigned int i;
1486
1487 if (!adreno_dev->fast_hang_detect)
1488 return 0;
1489
1490 for (i = 0; i < hang_detect_regs_count; i++) {
1491 adreno_regread(device, hang_detect_regs[i],
1492 &curr_reg_val[i]);
1493 if (curr_reg_val[i] != prev_reg_val[i]) {
1494 prev_reg_val[i] = curr_reg_val[i];
1495 hang_detected = 0;
1496 }
1497 }
1498
1499 return hang_detected;
1500}
1501
1502
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001503/* MUST be called with the device mutex held */
1504static int adreno_waittimestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001505 struct kgsl_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001506 unsigned int timestamp,
1507 unsigned int msecs)
1508{
1509 long status = 0;
Lucille Sylvester02e46292011-09-21 14:59:17 -06001510 uint io = 1;
Lucille Sylvester596d4c22011-10-19 18:04:01 -06001511 static uint io_cnt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001512 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Lucille Sylvester02e46292011-09-21 14:59:17 -06001513 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Tarun Karra3335f142012-06-19 14:11:48 -07001514 int retries = 0;
Lynus Vaz06a9a902011-10-04 19:25:33 +05301515 unsigned int msecs_first;
Tarun Karra3335f142012-06-19 14:11:48 -07001516 unsigned int msecs_part = KGSL_TIMEOUT_PART;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001517 unsigned int ts_issued;
1518 unsigned int context_id = _get_context_id(context);
Tarun Karra3335f142012-06-19 14:11:48 -07001519 unsigned int time_elapsed = 0;
1520 unsigned int prev_reg_val[hang_detect_regs_count];
1521
1522 memset(prev_reg_val, 0, sizeof(prev_reg_val));
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001523
1524 ts_issued = adreno_dev->ringbuffer.timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001525
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301526 /* Don't wait forever, set a max value for now */
Tarun Karra3335f142012-06-19 14:11:48 -07001527 if (msecs == KGSL_TIMEOUT_DEFAULT)
Ranjhith Kalisamy823c1482011-09-05 20:31:07 +05301528 msecs = adreno_dev->wait_timeout;
1529
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001530 if (timestamp_cmp(timestamp, ts_issued) > 0) {
1531 KGSL_DRV_ERR(device, "Cannot wait for invalid ts <%d:0x%x>, "
1532 "last issued ts <%d:0x%x>\n",
1533 context_id, timestamp, context_id, ts_issued);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001534 status = -EINVAL;
1535 goto done;
1536 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001537
Lynus Vaz06a9a902011-10-04 19:25:33 +05301538 /* Keep the first timeout as 100msecs before rewriting
1539 * the WPTR. Less visible impact if the WPTR has not
1540 * been updated properly.
1541 */
1542 msecs_first = (msecs <= 100) ? ((msecs + 4) / 5) : 100;
Tarun Karra3335f142012-06-19 14:11:48 -07001543 do {
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001544 /*
1545 * If the context ID is invalid, we are in a race with
1546 * the context being destroyed by userspace so bail.
1547 */
1548 if (context_id == KGSL_CONTEXT_INVALID) {
1549 KGSL_DRV_WARN(device, "context was detached");
1550 status = -EINVAL;
1551 goto done;
1552 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001553 if (kgsl_check_timestamp(device, context, timestamp)) {
Jeremy Gebben63904832012-02-07 16:10:55 -07001554 /* if the timestamp happens while we're not
1555 * waiting, there's a chance that an interrupt
1556 * will not be generated and thus the timestamp
1557 * work needs to be queued.
Lynus Vaz06a9a902011-10-04 19:25:33 +05301558 */
Jeremy Gebben63904832012-02-07 16:10:55 -07001559 queue_work(device->work_queue, &device->ts_expired_ws);
1560 status = 0;
1561 goto done;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001562 }
Jeremy Gebben63904832012-02-07 16:10:55 -07001563 adreno_poke(device);
1564 io_cnt = (io_cnt + 1) % 100;
1565 if (io_cnt <
1566 pwr->pwrlevels[pwr->active_pwrlevel].io_fraction)
1567 io = 0;
Tarun Karra3335f142012-06-19 14:11:48 -07001568
1569 if ((retries > 0) &&
1570 (adreno_hang_detect(device, prev_reg_val)))
1571 goto hang_dump;
1572
Jeremy Gebben63904832012-02-07 16:10:55 -07001573 mutex_unlock(&device->mutex);
1574 /* We need to make sure that the process is
1575 * placed in wait-q before its condition is called
1576 */
1577 status = kgsl_wait_event_interruptible_timeout(
1578 device->wait_queue,
1579 kgsl_check_interrupt_timestamp(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001580 context, timestamp),
Jeremy Gebben63904832012-02-07 16:10:55 -07001581 msecs_to_jiffies(retries ?
1582 msecs_part : msecs_first), io);
1583 mutex_lock(&device->mutex);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001584
Jeremy Gebben63904832012-02-07 16:10:55 -07001585 if (status > 0) {
1586 /*completed before the wait finished */
1587 status = 0;
1588 goto done;
1589 } else if (status < 0) {
1590 /*an error occurred*/
1591 goto done;
1592 }
1593 /*this wait timed out*/
Tarun Karra3335f142012-06-19 14:11:48 -07001594
1595 time_elapsed = time_elapsed +
1596 (retries ? msecs_part : msecs_first);
1597 retries++;
1598
1599 } while (time_elapsed < msecs);
1600
1601hang_dump:
Jeremy Gebben63904832012-02-07 16:10:55 -07001602 status = -ETIMEDOUT;
1603 KGSL_DRV_ERR(device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001604 "Device hang detected while waiting for timestamp: "
1605 "<%d:0x%x>, last submitted timestamp: <%d:0x%x>, "
1606 "wptr: 0x%x\n",
1607 context_id, timestamp, context_id, ts_issued,
Jeremy Gebben63904832012-02-07 16:10:55 -07001608 adreno_dev->ringbuffer.wptr);
1609 if (!adreno_dump_and_recover(device)) {
Shubhraprakash Das1088bdb2012-05-29 18:19:11 -06001610 /* The timestamp that this process wanted
1611 * to wait on may be invalid or expired now
1612 * after successful recovery */
Jeremy Gebben63904832012-02-07 16:10:55 -07001613 status = 0;
1614 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001615done:
1616 return (int)status;
1617}
1618
1619static unsigned int adreno_readtimestamp(struct kgsl_device *device,
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001620 struct kgsl_context *context, enum kgsl_timestamp_type type)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001621{
1622 unsigned int timestamp = 0;
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001623 unsigned int context_id = _get_context_id(context);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001624
Jeremy Gebben9ad86922012-05-08 15:33:23 -06001625 /*
1626 * If the context ID is invalid, we are in a race with
1627 * the context being destroyed by userspace so bail.
1628 */
1629 if (context_id == KGSL_CONTEXT_INVALID) {
1630 KGSL_DRV_WARN(device, "context was detached");
1631 return timestamp;
1632 }
Jordan Crousec659f382012-04-16 11:10:41 -06001633 switch (type) {
1634 case KGSL_TIMESTAMP_QUEUED: {
1635 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1636 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
1637
1638 timestamp = rb->timestamp[context_id];
1639 break;
1640 }
1641 case KGSL_TIMESTAMP_CONSUMED:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001642 adreno_regread(device, REG_CP_TIMESTAMP, &timestamp);
Jordan Crousec659f382012-04-16 11:10:41 -06001643 break;
1644 case KGSL_TIMESTAMP_RETIRED:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001645 kgsl_sharedmem_readl(&device->memstore, &timestamp,
Jordan Crousec659f382012-04-16 11:10:41 -06001646 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp));
1647 break;
1648 }
1649
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001650 rmb();
1651
1652 return timestamp;
1653}
1654
1655static long adreno_ioctl(struct kgsl_device_private *dev_priv,
1656 unsigned int cmd, void *data)
1657{
1658 int result = 0;
1659 struct kgsl_drawctxt_set_bin_base_offset *binbase;
1660 struct kgsl_context *context;
1661
1662 switch (cmd) {
1663 case IOCTL_KGSL_DRAWCTXT_SET_BIN_BASE_OFFSET:
1664 binbase = data;
1665
1666 context = kgsl_find_context(dev_priv, binbase->drawctxt_id);
1667 if (context) {
1668 adreno_drawctxt_set_bin_base_offset(
1669 dev_priv->device, context, binbase->offset);
1670 } else {
1671 result = -EINVAL;
1672 KGSL_DRV_ERR(dev_priv->device,
1673 "invalid drawctxt drawctxt_id %d "
1674 "device_id=%d\n",
1675 binbase->drawctxt_id, dev_priv->device->id);
1676 }
1677 break;
1678
1679 default:
1680 KGSL_DRV_INFO(dev_priv->device,
1681 "invalid ioctl code %08x\n", cmd);
Jeremy Gebbenc15b4612012-01-09 09:44:11 -07001682 result = -ENOIOCTLCMD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001683 break;
1684 }
1685 return result;
1686
1687}
1688
1689static inline s64 adreno_ticks_to_us(u32 ticks, u32 gpu_freq)
1690{
1691 gpu_freq /= 1000000;
1692 return ticks / gpu_freq;
1693}
1694
1695static void adreno_power_stats(struct kgsl_device *device,
1696 struct kgsl_power_stats *stats)
1697{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001698 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001699 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001700 unsigned int cycles;
1701
1702 /* Get the busy cycles counted since the counter was last reset */
1703 /* Calling this function also resets and restarts the counter */
1704
1705 cycles = adreno_dev->gpudev->busy_cycles(adreno_dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001706
1707 /* In order to calculate idle you have to have run the algorithm *
1708 * at least once to get a start time. */
1709 if (pwr->time != 0) {
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001710 s64 tmp = ktime_to_us(ktime_get());
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001711 stats->total_time = tmp - pwr->time;
1712 pwr->time = tmp;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -07001713 stats->busy_time = adreno_ticks_to_us(cycles, device->pwrctrl.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001714 pwrlevels[device->pwrctrl.active_pwrlevel].
1715 gpu_freq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001716 } else {
1717 stats->total_time = 0;
1718 stats->busy_time = 0;
1719 pwr->time = ktime_to_us(ktime_get());
1720 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001721}
1722
1723void adreno_irqctrl(struct kgsl_device *device, int state)
1724{
Jordan Crousea78c9172011-07-11 13:14:09 -06001725 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1726 adreno_dev->gpudev->irq_control(adreno_dev, state);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001727}
1728
Jordan Croused6535882012-06-20 08:22:16 -06001729static unsigned int adreno_gpuid(struct kgsl_device *device,
1730 unsigned int *chipid)
Jordan Crousea0758f22011-12-07 11:19:22 -07001731{
1732 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1733
Jordan Croused6535882012-06-20 08:22:16 -06001734 /* Some applications need to know the chip ID too, so pass
1735 * that as a parameter */
1736
1737 if (chipid != NULL)
1738 *chipid = adreno_dev->chip_id;
1739
Jordan Crousea0758f22011-12-07 11:19:22 -07001740 /* Standard KGSL gpuid format:
1741 * top word is 0x0002 for 2D or 0x0003 for 3D
1742 * Bottom word is core specific identifer
1743 */
1744
1745 return (0x0003 << 16) | ((int) adreno_dev->gpurev);
1746}
1747
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001748static const struct kgsl_functable adreno_functable = {
1749 /* Mandatory functions */
1750 .regread = adreno_regread,
1751 .regwrite = adreno_regwrite,
1752 .idle = adreno_idle,
1753 .isidle = adreno_isidle,
1754 .suspend_context = adreno_suspend_context,
1755 .start = adreno_start,
1756 .stop = adreno_stop,
1757 .getproperty = adreno_getproperty,
1758 .waittimestamp = adreno_waittimestamp,
1759 .readtimestamp = adreno_readtimestamp,
1760 .issueibcmds = adreno_ringbuffer_issueibcmds,
1761 .ioctl = adreno_ioctl,
1762 .setup_pt = adreno_setup_pt,
1763 .cleanup_pt = adreno_cleanup_pt,
1764 .power_stats = adreno_power_stats,
1765 .irqctrl = adreno_irqctrl,
Jordan Crousea0758f22011-12-07 11:19:22 -07001766 .gpuid = adreno_gpuid,
Jordan Crouse156cfbc2012-01-24 09:32:04 -07001767 .snapshot = adreno_snapshot,
Jordan Crouseb368e9b2012-04-27 14:01:59 -06001768 .irq_handler = adreno_irq_handler,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001769 /* Optional functions */
1770 .setstate = adreno_setstate,
1771 .drawctxt_create = adreno_drawctxt_create,
1772 .drawctxt_destroy = adreno_drawctxt_destroy,
Jordan Crousef7370f82012-04-18 09:31:07 -06001773 .setproperty = adreno_setproperty,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001774};
1775
1776static struct platform_device_id adreno_id_table[] = {
1777 { DEVICE_3D0_NAME, (kernel_ulong_t)&device_3d0.dev, },
1778 { },
1779};
1780MODULE_DEVICE_TABLE(platform, adreno_id_table);
1781
1782static struct platform_driver adreno_platform_driver = {
1783 .probe = adreno_probe,
1784 .remove = __devexit_p(adreno_remove),
1785 .suspend = kgsl_suspend_driver,
1786 .resume = kgsl_resume_driver,
1787 .id_table = adreno_id_table,
1788 .driver = {
1789 .owner = THIS_MODULE,
1790 .name = DEVICE_3D_NAME,
1791 .pm = &kgsl_pm_ops,
1792 }
1793};
1794
1795static int __init kgsl_3d_init(void)
1796{
1797 return platform_driver_register(&adreno_platform_driver);
1798}
1799
1800static void __exit kgsl_3d_exit(void)
1801{
1802 platform_driver_unregister(&adreno_platform_driver);
1803}
1804
1805module_init(kgsl_3d_init);
1806module_exit(kgsl_3d_exit);
1807
1808MODULE_DESCRIPTION("3D Graphics driver");
1809MODULE_VERSION("1.2");
1810MODULE_LICENSE("GPL v2");
1811MODULE_ALIAS("platform:kgsl_3d");