blob: 777f3936c84aca97ac6d499f82dde0bebecb435c [file] [log] [blame]
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07001/* Copyright (c) 2012, The Linux Foundation. All rights reserved.
Praveen Chidambaram78499012011-11-01 17:15:17 -06002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070016#include <asm/io.h>
Arun Menonaabf2632012-02-24 15:30:47 -080017#include <linux/ion.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060018#include <mach/msm_iomap.h>
19#include <mach/irqs-8930.h>
20#include <mach/rpm.h>
Arun Menonaabf2632012-02-24 15:30:47 -080021#include <mach/msm_bus.h>
Gagan Maccd5b3272012-02-09 18:13:10 -070022#include <mach/msm_bus_board.h>
Arun Menonaabf2632012-02-24 15:30:47 -080023#include <mach/board.h>
24#include <mach/socinfo.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070025#include <mach/iommu_domains.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070026#include <mach/msm_rtb.h>
Laura Abbottf3173042012-05-29 15:23:18 -070027#include <mach/msm_cache_dump.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060028
29#include "devices.h"
30#include "rpm_log.h"
31#include "rpm_stats.h"
Girish Mahadevan898c56d2012-06-05 16:09:19 -060032#include "rpm_rbcpr_stats.h"
Matt Wagantall1f65d9d2012-04-25 14:24:20 -070033#include "footswitch.h"
Patrick Dalya3b73c42012-08-28 13:39:17 -070034#include "acpuclock-krait.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060035
36#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053037#include <mach/mpm.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060038#endif
Anji Jonnala2a8bd312012-11-01 13:11:42 +053039#define MSM8930_RPM_MASTER_STATS_BASE 0x10B100
Praveen Chidambaram78499012011-11-01 17:15:17 -060040
41struct msm_rpm_platform_data msm8930_rpm_data __initdata = {
42 .reg_base_addrs = {
43 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
44 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
45 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
46 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
47 },
48 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -080049 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -060050 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -060051 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
52 .ipc_rpm_val = 4,
53 .target_id = {
54 MSM_RPM_MAP(8930, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
55 MSM_RPM_MAP(8930, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
56 MSM_RPM_MAP(8930, INVALIDATE_0, INVALIDATE, 8),
Mahesh Sivasubramanianef2a0fa2012-01-24 15:57:01 -070057 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
58 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -060059 MSM_RPM_MAP(8930, RPM_CTL, RPM_CTL, 1),
60 MSM_RPM_MAP(8930, CXO_CLK, CXO_CLK, 1),
61 MSM_RPM_MAP(8930, PXO_CLK, PXO_CLK, 1),
62 MSM_RPM_MAP(8930, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
63 MSM_RPM_MAP(8930, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
64 MSM_RPM_MAP(8930, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
65 MSM_RPM_MAP(8930, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
66 MSM_RPM_MAP(8930, SFPB_CLK, SFPB_CLK, 1),
67 MSM_RPM_MAP(8930, CFPB_CLK, CFPB_CLK, 1),
68 MSM_RPM_MAP(8930, MMFPB_CLK, MMFPB_CLK, 1),
69 MSM_RPM_MAP(8930, EBI1_CLK, EBI1_CLK, 1),
70 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_HALT_0,
71 APPS_FABRIC_CFG_HALT, 2),
72 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_CLKMOD_0,
73 APPS_FABRIC_CFG_CLKMOD, 3),
74 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_IOCTL,
75 APPS_FABRIC_CFG_IOCTL, 1),
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060076 MSM_RPM_MAP(8930, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
Praveen Chidambaram78499012011-11-01 17:15:17 -060077 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_HALT_0,
78 SYS_FABRIC_CFG_HALT, 2),
79 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_CLKMOD_0,
80 SYS_FABRIC_CFG_CLKMOD, 3),
81 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_IOCTL,
82 SYS_FABRIC_CFG_IOCTL, 1),
83 MSM_RPM_MAP(8930, SYSTEM_FABRIC_ARB_0,
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060084 SYSTEM_FABRIC_ARB, 20),
Praveen Chidambaram78499012011-11-01 17:15:17 -060085 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_HALT_0,
86 MMSS_FABRIC_CFG_HALT, 2),
87 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_CLKMOD_0,
88 MMSS_FABRIC_CFG_CLKMOD, 3),
89 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_IOCTL,
90 MMSS_FABRIC_CFG_IOCTL, 1),
Mahesh Sivasubramanian2d2c70592012-03-20 17:07:24 -060091 MSM_RPM_MAP(8930, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 11),
Praveen Chidambaram78499012011-11-01 17:15:17 -060092 MSM_RPM_MAP(8930, PM8038_S1_0, PM8038_S1, 2),
93 MSM_RPM_MAP(8930, PM8038_S2_0, PM8038_S2, 2),
94 MSM_RPM_MAP(8930, PM8038_S3_0, PM8038_S3, 2),
95 MSM_RPM_MAP(8930, PM8038_S4_0, PM8038_S4, 2),
96 MSM_RPM_MAP(8930, PM8038_S5_0, PM8038_S5, 2),
97 MSM_RPM_MAP(8930, PM8038_S6_0, PM8038_S6, 2),
98 MSM_RPM_MAP(8930, PM8038_L1_0, PM8038_L1, 2),
99 MSM_RPM_MAP(8930, PM8038_L2_0, PM8038_L2, 2),
100 MSM_RPM_MAP(8930, PM8038_L3_0, PM8038_L3, 2),
101 MSM_RPM_MAP(8930, PM8038_L4_0, PM8038_L4, 2),
102 MSM_RPM_MAP(8930, PM8038_L5_0, PM8038_L5, 2),
103 MSM_RPM_MAP(8930, PM8038_L6_0, PM8038_L6, 2),
104 MSM_RPM_MAP(8930, PM8038_L7_0, PM8038_L7, 2),
105 MSM_RPM_MAP(8930, PM8038_L8_0, PM8038_L8, 2),
106 MSM_RPM_MAP(8930, PM8038_L9_0, PM8038_L9, 2),
107 MSM_RPM_MAP(8930, PM8038_L10_0, PM8038_L10, 2),
108 MSM_RPM_MAP(8930, PM8038_L11_0, PM8038_L11, 2),
109 MSM_RPM_MAP(8930, PM8038_L12_0, PM8038_L12, 2),
110 MSM_RPM_MAP(8930, PM8038_L13_0, PM8038_L13, 2),
111 MSM_RPM_MAP(8930, PM8038_L14_0, PM8038_L14, 2),
112 MSM_RPM_MAP(8930, PM8038_L15_0, PM8038_L15, 2),
113 MSM_RPM_MAP(8930, PM8038_L16_0, PM8038_L16, 2),
114 MSM_RPM_MAP(8930, PM8038_L17_0, PM8038_L17, 2),
115 MSM_RPM_MAP(8930, PM8038_L18_0, PM8038_L18, 2),
116 MSM_RPM_MAP(8930, PM8038_L19_0, PM8038_L19, 2),
117 MSM_RPM_MAP(8930, PM8038_L20_0, PM8038_L20, 2),
118 MSM_RPM_MAP(8930, PM8038_L21_0, PM8038_L21, 2),
119 MSM_RPM_MAP(8930, PM8038_L22_0, PM8038_L22, 2),
120 MSM_RPM_MAP(8930, PM8038_L23_0, PM8038_L23, 2),
121 MSM_RPM_MAP(8930, PM8038_L24_0, PM8038_L24, 2),
122 MSM_RPM_MAP(8930, PM8038_L25_0, PM8038_L25, 2),
123 MSM_RPM_MAP(8930, PM8038_L26_0, PM8038_L26, 2),
124 MSM_RPM_MAP(8930, PM8038_L27_0, PM8038_L27, 2),
125 MSM_RPM_MAP(8930, PM8038_CLK1_0, PM8038_CLK1, 2),
126 MSM_RPM_MAP(8930, PM8038_CLK2_0, PM8038_CLK2, 2),
127 MSM_RPM_MAP(8930, PM8038_LVS1, PM8038_LVS1, 1),
128 MSM_RPM_MAP(8930, PM8038_LVS2, PM8038_LVS2, 1),
129 MSM_RPM_MAP(8930, NCP_0, NCP, 2),
130 MSM_RPM_MAP(8930, CXO_BUFFERS, CXO_BUFFERS, 1),
131 MSM_RPM_MAP(8930, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
132 MSM_RPM_MAP(8930, HDMI_SWITCH, HDMI_SWITCH, 1),
133 MSM_RPM_MAP(8930, QDSS_CLK, QDSS_CLK, 1),
Mahesh Sivasubramanian9e52ce42012-02-01 16:00:19 -0700134 MSM_RPM_MAP(8930, VOLTAGE_CORNER, VOLTAGE_CORNER, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600135 },
136 .target_status = {
137 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MAJOR),
138 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MINOR),
139 MSM_RPM_STATUS_ID_MAP(8930, VERSION_BUILD),
140 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_0),
141 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_1),
142 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_2),
143 MSM_RPM_STATUS_ID_MAP(8930, RESERVED_SUPPORTED_RESOURCES_0),
144 MSM_RPM_STATUS_ID_MAP(8930, SEQUENCE),
145 MSM_RPM_STATUS_ID_MAP(8930, RPM_CTL),
146 MSM_RPM_STATUS_ID_MAP(8930, CXO_CLK),
147 MSM_RPM_STATUS_ID_MAP(8930, PXO_CLK),
148 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CLK),
149 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_CLK),
150 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_CLK),
151 MSM_RPM_STATUS_ID_MAP(8930, DAYTONA_FABRIC_CLK),
152 MSM_RPM_STATUS_ID_MAP(8930, SFPB_CLK),
153 MSM_RPM_STATUS_ID_MAP(8930, CFPB_CLK),
154 MSM_RPM_STATUS_ID_MAP(8930, MMFPB_CLK),
155 MSM_RPM_STATUS_ID_MAP(8930, EBI1_CLK),
156 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_HALT),
157 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_CLKMOD),
158 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_IOCTL),
159 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_ARB),
160 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_HALT),
161 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_CLKMOD),
162 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_IOCTL),
163 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_ARB),
164 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_HALT),
165 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_CLKMOD),
166 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_IOCTL),
167 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_ARB),
168 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S1_0),
169 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S1_1),
170 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S2_0),
171 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S2_1),
172 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S3_0),
173 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S3_1),
174 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S4_0),
175 MSM_RPM_STATUS_ID_MAP(8930, PM8038_S4_1),
176 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L1_0),
177 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L1_1),
178 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L2_0),
179 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L2_1),
180 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L3_0),
181 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L3_1),
182 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L4_0),
183 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L4_1),
184 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L5_0),
185 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L5_1),
186 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L6_0),
187 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L6_1),
188 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L7_0),
189 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L7_1),
190 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L8_0),
191 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L8_1),
192 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L9_0),
193 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L9_1),
194 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L10_0),
195 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L10_1),
196 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L11_0),
197 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L11_1),
198 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L12_0),
199 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L12_1),
200 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L13_0),
201 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L13_1),
202 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L14_0),
203 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L14_1),
204 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L15_0),
205 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L15_1),
206 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L16_0),
207 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L16_1),
208 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L17_0),
209 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L17_1),
210 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L18_0),
211 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L18_1),
212 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L19_0),
213 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L19_1),
214 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L20_0),
215 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L20_1),
216 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L21_0),
217 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L21_1),
218 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L22_0),
219 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L22_1),
220 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L23_0),
221 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L23_1),
222 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L24_0),
223 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L24_1),
224 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L25_0),
225 MSM_RPM_STATUS_ID_MAP(8930, PM8038_L25_1),
226 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK1_0),
227 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK1_1),
228 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK2_0),
229 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CLK2_1),
230 MSM_RPM_STATUS_ID_MAP(8930, PM8038_LVS1),
231 MSM_RPM_STATUS_ID_MAP(8930, PM8038_LVS2),
Praveen Chidambaramc6e04692012-08-10 16:26:37 -0600232 MSM_RPM_STATUS_ID_MAP(8930, PM8038_NCP_0),
233 MSM_RPM_STATUS_ID_MAP(8930, PM8038_NCP_1),
234 MSM_RPM_STATUS_ID_MAP(8930, PM8038_CXO_BUFFERS),
235 MSM_RPM_STATUS_ID_MAP(8930, PM8038_USB_OTG_SWITCH),
236 MSM_RPM_STATUS_ID_MAP(8930, PM8038_HDMI_SWITCH),
237 MSM_RPM_STATUS_ID_MAP(8930, PM8038_QDSS_CLK),
238 MSM_RPM_STATUS_ID_MAP(8930, PM8038_VOLTAGE_CORNER),
Praveen Chidambaram78499012011-11-01 17:15:17 -0600239 },
240 .target_ctrl_id = {
241 MSM_RPM_CTRL_MAP(8930, VERSION_MAJOR),
242 MSM_RPM_CTRL_MAP(8930, VERSION_MINOR),
243 MSM_RPM_CTRL_MAP(8930, VERSION_BUILD),
244 MSM_RPM_CTRL_MAP(8930, REQ_CTX_0),
245 MSM_RPM_CTRL_MAP(8930, REQ_SEL_0),
246 MSM_RPM_CTRL_MAP(8930, ACK_CTX_0),
247 MSM_RPM_CTRL_MAP(8930, ACK_SEL_0),
248 },
249 .sel_invalidate = MSM_RPM_8930_SEL_INVALIDATE,
250 .sel_notification = MSM_RPM_8930_SEL_NOTIFICATION,
251 .sel_last = MSM_RPM_8930_SEL_LAST,
252 .ver = {3, 0, 0},
253};
254
Praveen Chidambaramc6e04692012-08-10 16:26:37 -0600255struct msm_rpm_platform_data msm8930_rpm_data_pm8917 __initdata = {
256 .reg_base_addrs = {
257 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
258 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
259 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
260 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
261 },
262 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
263 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
264 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
265 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
266 .ipc_rpm_val = 4,
267 .target_id = {
268 MSM_RPM_MAP(8930, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
269 MSM_RPM_MAP(8930, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
270 MSM_RPM_MAP(8930, INVALIDATE_0, INVALIDATE, 8),
271 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
272 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
273 MSM_RPM_MAP(8930, RPM_CTL, RPM_CTL, 1),
274 MSM_RPM_MAP(8930, CXO_CLK, CXO_CLK, 1),
275 MSM_RPM_MAP(8930, PXO_CLK, PXO_CLK, 1),
276 MSM_RPM_MAP(8930, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
277 MSM_RPM_MAP(8930, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
278 MSM_RPM_MAP(8930, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
279 MSM_RPM_MAP(8930, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
280 MSM_RPM_MAP(8930, SFPB_CLK, SFPB_CLK, 1),
281 MSM_RPM_MAP(8930, CFPB_CLK, CFPB_CLK, 1),
282 MSM_RPM_MAP(8930, MMFPB_CLK, MMFPB_CLK, 1),
283 MSM_RPM_MAP(8930, EBI1_CLK, EBI1_CLK, 1),
284 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_HALT_0,
285 APPS_FABRIC_CFG_HALT, 2),
286 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_CLKMOD_0,
287 APPS_FABRIC_CFG_CLKMOD, 3),
288 MSM_RPM_MAP(8930, APPS_FABRIC_CFG_IOCTL,
289 APPS_FABRIC_CFG_IOCTL, 1),
290 MSM_RPM_MAP(8930, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
291 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_HALT_0,
292 SYS_FABRIC_CFG_HALT, 2),
293 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_CLKMOD_0,
294 SYS_FABRIC_CFG_CLKMOD, 3),
295 MSM_RPM_MAP(8930, SYS_FABRIC_CFG_IOCTL,
296 SYS_FABRIC_CFG_IOCTL, 1),
297 MSM_RPM_MAP(8930, SYSTEM_FABRIC_ARB_0,
298 SYSTEM_FABRIC_ARB, 20),
299 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_HALT_0,
300 MMSS_FABRIC_CFG_HALT, 2),
301 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_CLKMOD_0,
302 MMSS_FABRIC_CFG_CLKMOD, 3),
303 MSM_RPM_MAP(8930, MMSS_FABRIC_CFG_IOCTL,
304 MMSS_FABRIC_CFG_IOCTL, 1),
305 MSM_RPM_MAP(8930, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 11),
306 MSM_RPM_MAP(8930, PM8917_S1_0, PM8917_S1, 2),
307 MSM_RPM_MAP(8930, PM8917_S2_0, PM8917_S2, 2),
308 MSM_RPM_MAP(8930, PM8917_S3_0, PM8917_S3, 2),
309 MSM_RPM_MAP(8930, PM8917_S4_0, PM8917_S4, 2),
310 MSM_RPM_MAP(8930, PM8917_S5_0, PM8917_S5, 2),
311 MSM_RPM_MAP(8930, PM8917_S6_0, PM8917_S6, 2),
312 MSM_RPM_MAP(8930, PM8917_S7_0, PM8917_S7, 2),
313 MSM_RPM_MAP(8930, PM8917_S8_0, PM8917_S8, 2),
314 MSM_RPM_MAP(8930, PM8917_L1_0, PM8917_L1, 2),
315 MSM_RPM_MAP(8930, PM8917_L2_0, PM8917_L2, 2),
316 MSM_RPM_MAP(8930, PM8917_L3_0, PM8917_L3, 2),
317 MSM_RPM_MAP(8930, PM8917_L4_0, PM8917_L4, 2),
318 MSM_RPM_MAP(8930, PM8917_L5_0, PM8917_L5, 2),
319 MSM_RPM_MAP(8930, PM8917_L6_0, PM8917_L6, 2),
320 MSM_RPM_MAP(8930, PM8917_L7_0, PM8917_L7, 2),
321 MSM_RPM_MAP(8930, PM8917_L8_0, PM8917_L8, 2),
322 MSM_RPM_MAP(8930, PM8917_L9_0, PM8917_L9, 2),
323 MSM_RPM_MAP(8930, PM8917_L10_0, PM8917_L10, 2),
324 MSM_RPM_MAP(8930, PM8917_L11_0, PM8917_L11, 2),
325 MSM_RPM_MAP(8930, PM8917_L12_0, PM8917_L12, 2),
326 MSM_RPM_MAP(8930, PM8917_L14_0, PM8917_L14, 2),
327 MSM_RPM_MAP(8930, PM8917_L15_0, PM8917_L15, 2),
328 MSM_RPM_MAP(8930, PM8917_L16_0, PM8917_L16, 2),
329 MSM_RPM_MAP(8930, PM8917_L17_0, PM8917_L17, 2),
330 MSM_RPM_MAP(8930, PM8917_L18_0, PM8917_L18, 2),
331 MSM_RPM_MAP(8930, PM8917_L21_0, PM8917_L21, 2),
332 MSM_RPM_MAP(8930, PM8917_L22_0, PM8917_L22, 2),
333 MSM_RPM_MAP(8930, PM8917_L23_0, PM8917_L23, 2),
334 MSM_RPM_MAP(8930, PM8917_L24_0, PM8917_L24, 2),
335 MSM_RPM_MAP(8930, PM8917_L25_0, PM8917_L25, 2),
336 MSM_RPM_MAP(8930, PM8917_L26_0, PM8917_L26, 2),
337 MSM_RPM_MAP(8930, PM8917_L27_0, PM8917_L27, 2),
338 MSM_RPM_MAP(8930, PM8917_L28_0, PM8917_L28, 2),
339 MSM_RPM_MAP(8930, PM8917_L29_0, PM8917_L29, 2),
340 MSM_RPM_MAP(8930, PM8917_L30_0, PM8917_L30, 2),
341 MSM_RPM_MAP(8930, PM8917_L31_0, PM8917_L31, 2),
342 MSM_RPM_MAP(8930, PM8917_L32_0, PM8917_L32, 2),
343 MSM_RPM_MAP(8930, PM8917_L33_0, PM8917_L33, 2),
344 MSM_RPM_MAP(8930, PM8917_L34_0, PM8917_L34, 2),
345 MSM_RPM_MAP(8930, PM8917_L35_0, PM8917_L35, 2),
346 MSM_RPM_MAP(8930, PM8917_L36_0, PM8917_L36, 2),
347 MSM_RPM_MAP(8930, PM8917_CLK1_0, PM8917_CLK1, 2),
348 MSM_RPM_MAP(8930, PM8917_CLK2_0, PM8917_CLK2, 2),
349 MSM_RPM_MAP(8930, PM8917_LVS1, PM8917_LVS1, 1),
350 MSM_RPM_MAP(8930, PM8917_LVS3, PM8917_LVS3, 1),
351 MSM_RPM_MAP(8930, PM8917_LVS4, PM8917_LVS4, 1),
352 MSM_RPM_MAP(8930, PM8917_LVS5, PM8917_LVS5, 1),
353 MSM_RPM_MAP(8930, PM8917_LVS6, PM8917_LVS6, 1),
354 MSM_RPM_MAP(8930, PM8917_LVS7, PM8917_LVS7, 1),
355 MSM_RPM_MAP(8930, NCP_0, NCP, 2),
356 MSM_RPM_MAP(8930, CXO_BUFFERS, CXO_BUFFERS, 1),
357 MSM_RPM_MAP(8930, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
358 MSM_RPM_MAP(8930, HDMI_SWITCH, HDMI_SWITCH, 1),
359 MSM_RPM_MAP(8930, QDSS_CLK, QDSS_CLK, 1),
360 MSM_RPM_MAP(8930, VOLTAGE_CORNER, VOLTAGE_CORNER, 1),
361 },
362 .target_status = {
363 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MAJOR),
364 MSM_RPM_STATUS_ID_MAP(8930, VERSION_MINOR),
365 MSM_RPM_STATUS_ID_MAP(8930, VERSION_BUILD),
366 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_0),
367 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_1),
368 MSM_RPM_STATUS_ID_MAP(8930, SUPPORTED_RESOURCES_2),
369 MSM_RPM_STATUS_ID_MAP(8930, RESERVED_SUPPORTED_RESOURCES_0),
370 MSM_RPM_STATUS_ID_MAP(8930, SEQUENCE),
371 MSM_RPM_STATUS_ID_MAP(8930, RPM_CTL),
372 MSM_RPM_STATUS_ID_MAP(8930, CXO_CLK),
373 MSM_RPM_STATUS_ID_MAP(8930, PXO_CLK),
374 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CLK),
375 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_CLK),
376 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_CLK),
377 MSM_RPM_STATUS_ID_MAP(8930, DAYTONA_FABRIC_CLK),
378 MSM_RPM_STATUS_ID_MAP(8930, SFPB_CLK),
379 MSM_RPM_STATUS_ID_MAP(8930, CFPB_CLK),
380 MSM_RPM_STATUS_ID_MAP(8930, MMFPB_CLK),
381 MSM_RPM_STATUS_ID_MAP(8930, EBI1_CLK),
382 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_HALT),
383 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_CLKMOD),
384 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_CFG_IOCTL),
385 MSM_RPM_STATUS_ID_MAP(8930, APPS_FABRIC_ARB),
386 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_HALT),
387 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_CLKMOD),
388 MSM_RPM_STATUS_ID_MAP(8930, SYS_FABRIC_CFG_IOCTL),
389 MSM_RPM_STATUS_ID_MAP(8930, SYSTEM_FABRIC_ARB),
390 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_HALT),
391 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_CLKMOD),
392 MSM_RPM_STATUS_ID_MAP(8930, MMSS_FABRIC_CFG_IOCTL),
393 MSM_RPM_STATUS_ID_MAP(8930, MM_FABRIC_ARB),
394 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S1_0),
395 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S1_1),
396 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S2_0),
397 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S2_1),
398 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S3_0),
399 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S3_1),
400 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S4_0),
401 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S4_1),
402 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S5_0),
403 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S5_1),
404 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S6_0),
405 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S6_1),
406 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S7_0),
407 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S7_1),
408 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S8_0),
409 MSM_RPM_STATUS_ID_MAP(8930, PM8917_S8_1),
410 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L1_0),
411 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L1_1),
412 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L2_0),
413 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L2_1),
414 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L3_0),
415 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L3_1),
416 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L4_0),
417 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L4_1),
418 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L5_0),
419 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L5_1),
420 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L6_0),
421 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L6_1),
422 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L7_0),
423 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L7_1),
424 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L8_0),
425 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L8_1),
426 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L9_0),
427 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L9_1),
428 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L10_0),
429 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L10_1),
430 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L11_0),
431 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L11_1),
432 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L12_0),
433 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L12_1),
434 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L14_0),
435 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L14_1),
436 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L15_0),
437 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L15_1),
438 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L16_0),
439 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L16_1),
440 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L17_0),
441 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L17_1),
442 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L18_0),
443 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L18_1),
444 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L21_0),
445 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L21_1),
446 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L22_0),
447 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L22_1),
448 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L23_0),
449 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L23_1),
450 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L24_0),
451 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L24_1),
452 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L25_0),
453 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L25_1),
454 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L26_0),
455 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L26_1),
456 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L27_0),
457 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L27_1),
458 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L28_0),
459 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L28_1),
460 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L29_0),
461 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L29_1),
462 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L30_0),
463 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L30_1),
464 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L31_0),
465 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L31_1),
466 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L32_0),
467 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L32_1),
468 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L33_0),
469 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L33_1),
470 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L34_0),
471 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L34_1),
472 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L35_0),
473 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L35_1),
474 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L36_0),
475 MSM_RPM_STATUS_ID_MAP(8930, PM8917_L36_1),
476 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK1_0),
477 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK1_1),
478 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK2_0),
479 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CLK2_1),
480 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS1),
481 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS3),
482 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS4),
483 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS5),
484 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS6),
485 MSM_RPM_STATUS_ID_MAP(8930, PM8917_LVS7),
486 MSM_RPM_STATUS_ID_MAP(8930, PM8917_NCP_0),
487 MSM_RPM_STATUS_ID_MAP(8930, PM8917_NCP_1),
488 MSM_RPM_STATUS_ID_MAP(8930, PM8917_CXO_BUFFERS),
489 MSM_RPM_STATUS_ID_MAP(8930, PM8917_USB_OTG_SWITCH),
490 MSM_RPM_STATUS_ID_MAP(8930, PM8917_HDMI_SWITCH),
491 MSM_RPM_STATUS_ID_MAP(8930, PM8917_QDSS_CLK),
492 MSM_RPM_STATUS_ID_MAP(8930, PM8917_VOLTAGE_CORNER),
493 },
494 .target_ctrl_id = {
495 MSM_RPM_CTRL_MAP(8930, VERSION_MAJOR),
496 MSM_RPM_CTRL_MAP(8930, VERSION_MINOR),
497 MSM_RPM_CTRL_MAP(8930, VERSION_BUILD),
498 MSM_RPM_CTRL_MAP(8930, REQ_CTX_0),
499 MSM_RPM_CTRL_MAP(8930, REQ_SEL_0),
500 MSM_RPM_CTRL_MAP(8930, ACK_CTX_0),
501 MSM_RPM_CTRL_MAP(8930, ACK_SEL_0),
502 },
503 .sel_invalidate = MSM_RPM_8930_SEL_INVALIDATE,
504 .sel_notification = MSM_RPM_8930_SEL_NOTIFICATION,
505 .sel_last = MSM_RPM_8930_SEL_LAST,
506 .ver = {3, 0, 0},
507};
Praveen Chidambaram78499012011-11-01 17:15:17 -0600508struct platform_device msm8930_rpm_device = {
509 .name = "msm_rpm",
510 .id = -1,
511};
512
513static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
514 .phys_addr_base = 0x0010C000,
515 .reg_offsets = {
516 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
517 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
518 },
519 .phys_size = SZ_8K,
520 .log_len = 4096, /* log's buffer length in bytes */
521 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
522};
523
524struct platform_device msm8930_rpm_log_device = {
525 .name = "msm_rpm_log",
526 .id = -1,
527 .dev = {
528 .platform_data = &msm_rpm_log_pdata,
529 },
530};
531
532static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +0530533 .phys_addr_base = 0x0010DD04,
534 .phys_size = SZ_256,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600535};
536
537struct platform_device msm8930_rpm_stat_device = {
538 .name = "msm_rpm_stat",
539 .id = -1,
540 .dev = {
541 .platform_data = &msm_rpm_stat_pdata,
542 },
543};
544
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530545static struct resource resources_rpm_master_stats[] = {
546 {
547 .start = MSM8930_RPM_MASTER_STATS_BASE,
548 .end = MSM8930_RPM_MASTER_STATS_BASE + SZ_256,
549 .flags = IORESOURCE_MEM,
550 },
551};
552
553static char *master_names[] = {
554 "KPSS",
555 "MPSS",
556 "LPASS",
557 "RIVA",
558};
559
560static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
561 .masters = master_names,
562 .nomasters = ARRAY_SIZE(master_names),
563};
564
565struct platform_device msm8930_rpm_master_stat_device = {
566 .name = "msm_rpm_master_stat",
567 .id = -1,
568 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
569 .resource = resources_rpm_master_stats,
570 .dev = {
571 .platform_data = &msm_rpm_master_stat_pdata,
572 },
573};
574
Girish Mahadevan898c56d2012-06-05 16:09:19 -0600575static struct resource msm_rpm_rbcpr_resource = {
576 .start = 0x0010CB00,
577 .end = 0x0010CB00 + SZ_8K - 1,
578 .flags = IORESOURCE_MEM,
579};
580
581static struct msm_rpmrbcpr_platform_data msm_rpm_rbcpr_pdata = {
582 .rbcpr_data = {
583 .upside_steps = 1,
584 .downside_steps = 2,
585 .svs_voltage = 1050000,
586 .nominal_voltage = 1162500,
587 .turbo_voltage = 1287500,
588 },
589};
590
591struct platform_device msm8930_rpm_rbcpr_device = {
592 .name = "msm_rpm_rbcpr",
593 .id = -1,
594 .dev = {
595 .platform_data = &msm_rpm_rbcpr_pdata,
596 },
597 .resource = &msm_rpm_rbcpr_resource,
598};
599
Gagan Maccd5b3272012-02-09 18:13:10 -0700600struct platform_device msm_bus_8930_sys_fabric = {
601 .name = "msm_bus_fabric",
602 .id = MSM_BUS_FAB_SYSTEM,
603};
604struct platform_device msm_bus_8930_apps_fabric = {
605 .name = "msm_bus_fabric",
606 .id = MSM_BUS_FAB_APPSS,
607};
608struct platform_device msm_bus_8930_mm_fabric = {
609 .name = "msm_bus_fabric",
610 .id = MSM_BUS_FAB_MMSS,
611};
612struct platform_device msm_bus_8930_sys_fpb = {
613 .name = "msm_bus_fabric",
614 .id = MSM_BUS_FAB_SYSTEM_FPB,
615};
616struct platform_device msm_bus_8930_cpss_fpb = {
617 .name = "msm_bus_fabric",
618 .id = MSM_BUS_FAB_CPSS_FPB,
619};
620
Matt Wagantallab730bd2012-06-07 20:13:51 -0700621struct platform_device msm8627_device_acpuclk = {
622 .name = "acpuclk-8627",
623 .id = -1,
624};
625
Patrick Dalya3b73c42012-08-28 13:39:17 -0700626static struct acpuclk_platform_data acpuclk_8930_pdata = {
627 .uses_pm8917 = false,
628};
629
Matt Wagantall6dcfa922012-06-07 20:13:51 -0700630struct platform_device msm8930_device_acpuclk = {
631 .name = "acpuclk-8930",
632 .id = -1,
Patrick Dalya3b73c42012-08-28 13:39:17 -0700633 .dev = {
634 .platform_data = &acpuclk_8930_pdata,
635 },
Matt Wagantall6dcfa922012-06-07 20:13:51 -0700636};
637
Tianyi Gou12370f12012-07-23 19:13:57 -0700638struct platform_device msm8930aa_device_acpuclk = {
639 .name = "acpuclk-8930aa",
640 .id = -1,
641};
642
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700643static struct fs_driver_data gfx3d_fs_data = {
644 .clks = (struct fs_clk_data[]){
645 { .name = "core_clk", .reset_rate = 27000000 },
646 { .name = "iface_clk" },
647 { .name = "bus_clk" },
648 { 0 }
649 },
650 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
651};
652
653static struct fs_driver_data ijpeg_fs_data = {
654 .clks = (struct fs_clk_data[]){
655 { .name = "core_clk" },
656 { .name = "iface_clk" },
657 { .name = "bus_clk" },
658 { 0 }
659 },
660 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
661};
662
Tianyi Gou723843b2012-06-13 15:24:56 -0700663static struct fs_driver_data mdp_fs_data_8930 = {
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700664 .clks = (struct fs_clk_data[]){
665 { .name = "core_clk" },
666 { .name = "iface_clk" },
667 { .name = "bus_clk" },
668 { .name = "vsync_clk" },
669 { .name = "lut_clk" },
670 { .name = "tv_src_clk" },
671 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -0700672 { .name = "reset1_clk" },
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700673 { 0 }
674 },
675 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
676 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
677};
678
Tianyi Gou723843b2012-06-13 15:24:56 -0700679static struct fs_driver_data mdp_fs_data_8627 = {
680 .clks = (struct fs_clk_data[]){
681 { .name = "core_clk" },
682 { .name = "iface_clk" },
683 { .name = "bus_clk" },
684 { .name = "vsync_clk" },
685 { .name = "lut_clk" },
686 { .name = "reset1_clk" },
687 { 0 }
688 },
689 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
690 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
691};
692
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700693static struct fs_driver_data rot_fs_data = {
694 .clks = (struct fs_clk_data[]){
695 { .name = "core_clk" },
696 { .name = "iface_clk" },
697 { .name = "bus_clk" },
698 { 0 }
699 },
700 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
701};
702
703static struct fs_driver_data ved_fs_data = {
704 .clks = (struct fs_clk_data[]){
705 { .name = "core_clk" },
706 { .name = "iface_clk" },
707 { .name = "bus_clk" },
708 { 0 }
709 },
710 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
711 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
712};
713
714static struct fs_driver_data vfe_fs_data = {
715 .clks = (struct fs_clk_data[]){
716 { .name = "core_clk" },
717 { .name = "iface_clk" },
718 { .name = "bus_clk" },
719 { 0 }
720 },
721 .bus_port0 = MSM_BUS_MASTER_VFE,
722};
723
724static struct fs_driver_data vpe_fs_data = {
725 .clks = (struct fs_clk_data[]){
726 { .name = "core_clk" },
727 { .name = "iface_clk" },
728 { .name = "bus_clk" },
729 { 0 }
730 },
731 .bus_port0 = MSM_BUS_MASTER_VPE,
732};
733
734struct platform_device *msm8930_footswitch[] __initdata = {
Tianyi Gou723843b2012-06-13 15:24:56 -0700735 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8930),
Matt Wagantall316f2fc2012-05-03 20:41:42 -0700736 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -0700737 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -0700738 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
739 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -0700740 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -0700741 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -0700742};
743unsigned msm8930_num_footswitch __initdata = ARRAY_SIZE(msm8930_footswitch);
744
Tianyi Gou723843b2012-06-13 15:24:56 -0700745struct platform_device *msm8627_footswitch[] __initdata = {
746 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data_8627),
747 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
748 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
749 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
750 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
751 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
752 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
753};
754unsigned msm8627_num_footswitch __initdata = ARRAY_SIZE(msm8627_footswitch);
755
Arun Menonaabf2632012-02-24 15:30:47 -0800756/* MSM Video core device */
757#ifdef CONFIG_MSM_BUS_SCALING
758static struct msm_bus_vectors vidc_init_vectors[] = {
759 {
760 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
761 .dst = MSM_BUS_SLAVE_EBI_CH0,
762 .ab = 0,
763 .ib = 0,
764 },
765 {
766 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
767 .dst = MSM_BUS_SLAVE_EBI_CH0,
768 .ab = 0,
769 .ib = 0,
770 },
771 {
772 .src = MSM_BUS_MASTER_AMPSS_M0,
773 .dst = MSM_BUS_SLAVE_EBI_CH0,
774 .ab = 0,
775 .ib = 0,
776 },
777 {
778 .src = MSM_BUS_MASTER_AMPSS_M0,
779 .dst = MSM_BUS_SLAVE_EBI_CH0,
780 .ab = 0,
781 .ib = 0,
782 },
783};
784static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
785 {
786 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
787 .dst = MSM_BUS_SLAVE_EBI_CH0,
788 .ab = 54525952,
789 .ib = 436207616,
790 },
791 {
792 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
793 .dst = MSM_BUS_SLAVE_EBI_CH0,
794 .ab = 72351744,
795 .ib = 289406976,
796 },
797 {
798 .src = MSM_BUS_MASTER_AMPSS_M0,
799 .dst = MSM_BUS_SLAVE_EBI_CH0,
800 .ab = 500000,
801 .ib = 1000000,
802 },
803 {
804 .src = MSM_BUS_MASTER_AMPSS_M0,
805 .dst = MSM_BUS_SLAVE_EBI_CH0,
806 .ab = 500000,
807 .ib = 1000000,
808 },
809};
810static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
811 {
812 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
813 .dst = MSM_BUS_SLAVE_EBI_CH0,
814 .ab = 40894464,
815 .ib = 327155712,
816 },
817 {
818 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
819 .dst = MSM_BUS_SLAVE_EBI_CH0,
820 .ab = 48234496,
821 .ib = 192937984,
822 },
823 {
824 .src = MSM_BUS_MASTER_AMPSS_M0,
825 .dst = MSM_BUS_SLAVE_EBI_CH0,
826 .ab = 500000,
827 .ib = 2000000,
828 },
829 {
830 .src = MSM_BUS_MASTER_AMPSS_M0,
831 .dst = MSM_BUS_SLAVE_EBI_CH0,
832 .ab = 500000,
833 .ib = 2000000,
834 },
835};
836static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
837 {
838 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
839 .dst = MSM_BUS_SLAVE_EBI_CH0,
840 .ab = 163577856,
841 .ib = 1308622848,
842 },
843 {
844 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
845 .dst = MSM_BUS_SLAVE_EBI_CH0,
846 .ab = 219152384,
847 .ib = 876609536,
848 },
849 {
850 .src = MSM_BUS_MASTER_AMPSS_M0,
851 .dst = MSM_BUS_SLAVE_EBI_CH0,
852 .ab = 1750000,
853 .ib = 3500000,
854 },
855 {
856 .src = MSM_BUS_MASTER_AMPSS_M0,
857 .dst = MSM_BUS_SLAVE_EBI_CH0,
858 .ab = 1750000,
859 .ib = 3500000,
860 },
861};
862static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
863 {
864 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
865 .dst = MSM_BUS_SLAVE_EBI_CH0,
866 .ab = 121634816,
867 .ib = 973078528,
868 },
869 {
870 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
871 .dst = MSM_BUS_SLAVE_EBI_CH0,
872 .ab = 155189248,
873 .ib = 620756992,
874 },
875 {
876 .src = MSM_BUS_MASTER_AMPSS_M0,
877 .dst = MSM_BUS_SLAVE_EBI_CH0,
878 .ab = 1750000,
879 .ib = 7000000,
880 },
881 {
882 .src = MSM_BUS_MASTER_AMPSS_M0,
883 .dst = MSM_BUS_SLAVE_EBI_CH0,
884 .ab = 1750000,
885 .ib = 7000000,
886 },
887};
888static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
889 {
890 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
891 .dst = MSM_BUS_SLAVE_EBI_CH0,
892 .ab = 372244480,
893 .ib = 2560000000U,
894 },
895 {
896 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
897 .dst = MSM_BUS_SLAVE_EBI_CH0,
898 .ab = 501219328,
899 .ib = 2560000000U,
900 },
901 {
902 .src = MSM_BUS_MASTER_AMPSS_M0,
903 .dst = MSM_BUS_SLAVE_EBI_CH0,
904 .ab = 2500000,
905 .ib = 5000000,
906 },
907 {
908 .src = MSM_BUS_MASTER_AMPSS_M0,
909 .dst = MSM_BUS_SLAVE_EBI_CH0,
910 .ab = 2500000,
911 .ib = 5000000,
912 },
913};
914static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
915 {
916 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
917 .dst = MSM_BUS_SLAVE_EBI_CH0,
918 .ab = 222298112,
919 .ib = 2560000000U,
920 },
921 {
922 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
923 .dst = MSM_BUS_SLAVE_EBI_CH0,
924 .ab = 330301440,
925 .ib = 2560000000U,
926 },
927 {
928 .src = MSM_BUS_MASTER_AMPSS_M0,
929 .dst = MSM_BUS_SLAVE_EBI_CH0,
930 .ab = 2500000,
931 .ib = 700000000,
932 },
933 {
934 .src = MSM_BUS_MASTER_AMPSS_M0,
935 .dst = MSM_BUS_SLAVE_EBI_CH0,
936 .ab = 2500000,
937 .ib = 10000000,
938 },
939};
Arun Menonb31fefd2012-07-19 14:02:13 -0700940static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
941 {
942 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
943 .dst = MSM_BUS_SLAVE_EBI_CH0,
944 .ab = 222298112,
945 .ib = 3522000000U,
946 },
947 {
948 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
949 .dst = MSM_BUS_SLAVE_EBI_CH0,
950 .ab = 330301440,
951 .ib = 3522000000U,
952 },
953 {
954 .src = MSM_BUS_MASTER_AMPSS_M0,
955 .dst = MSM_BUS_SLAVE_EBI_CH0,
956 .ab = 2500000,
957 .ib = 700000000,
958 },
959 {
960 .src = MSM_BUS_MASTER_AMPSS_M0,
961 .dst = MSM_BUS_SLAVE_EBI_CH0,
962 .ab = 2500000,
963 .ib = 10000000,
964 },
965};
966static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
967 {
968 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
969 .dst = MSM_BUS_SLAVE_EBI_CH0,
970 .ab = 222298112,
971 .ib = 3522000000U,
972 },
973 {
974 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
975 .dst = MSM_BUS_SLAVE_EBI_CH0,
976 .ab = 330301440,
977 .ib = 3522000000U,
978 },
979 {
980 .src = MSM_BUS_MASTER_AMPSS_M0,
981 .dst = MSM_BUS_SLAVE_EBI_CH0,
982 .ab = 2500000,
983 .ib = 700000000,
984 },
985 {
986 .src = MSM_BUS_MASTER_AMPSS_M0,
987 .dst = MSM_BUS_SLAVE_EBI_CH0,
988 .ab = 2500000,
989 .ib = 10000000,
990 },
991};
Arun Menonaabf2632012-02-24 15:30:47 -0800992
993static struct msm_bus_paths vidc_bus_client_config[] = {
994 {
995 ARRAY_SIZE(vidc_init_vectors),
996 vidc_init_vectors,
997 },
998 {
999 ARRAY_SIZE(vidc_venc_vga_vectors),
1000 vidc_venc_vga_vectors,
1001 },
1002 {
1003 ARRAY_SIZE(vidc_vdec_vga_vectors),
1004 vidc_vdec_vga_vectors,
1005 },
1006 {
1007 ARRAY_SIZE(vidc_venc_720p_vectors),
1008 vidc_venc_720p_vectors,
1009 },
1010 {
1011 ARRAY_SIZE(vidc_vdec_720p_vectors),
1012 vidc_vdec_720p_vectors,
1013 },
1014 {
1015 ARRAY_SIZE(vidc_venc_1080p_vectors),
1016 vidc_venc_1080p_vectors,
1017 },
1018 {
1019 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1020 vidc_vdec_1080p_vectors,
1021 },
Arun Menonb31fefd2012-07-19 14:02:13 -07001022 {
1023 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1024 vidc_vdec_1080p_turbo_vectors,
1025 },
1026 {
1027 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1028 vidc_vdec_1080p_turbo_vectors,
1029 },
Arun Menonaabf2632012-02-24 15:30:47 -08001030};
1031
1032static struct msm_bus_scale_pdata vidc_bus_client_data = {
1033 vidc_bus_client_config,
1034 ARRAY_SIZE(vidc_bus_client_config),
1035 .name = "vidc",
1036};
1037#endif
1038
1039#define MSM_VIDC_BASE_PHYS 0x04400000
1040#define MSM_VIDC_BASE_SIZE 0x00100000
1041
1042static struct resource apq8930_device_vidc_resources[] = {
1043 {
1044 .start = MSM_VIDC_BASE_PHYS,
1045 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
1046 .flags = IORESOURCE_MEM,
1047 },
1048 {
1049 .start = VCODEC_IRQ,
1050 .end = VCODEC_IRQ,
1051 .flags = IORESOURCE_IRQ,
1052 },
1053};
1054
1055struct msm_vidc_platform_data apq8930_vidc_platform_data = {
1056#ifdef CONFIG_MSM_BUS_SCALING
1057 .vidc_bus_client_pdata = &vidc_bus_client_data,
1058#endif
1059#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1060 .memtype = ION_CP_MM_HEAP_ID,
1061 .enable_ion = 1,
Deepak Kotur8097f782012-05-14 14:13:06 -07001062 .cp_enabled = 1,
Arun Menonaabf2632012-02-24 15:30:47 -08001063#else
1064 .memtype = MEMTYPE_EBI1,
1065 .enable_ion = 0,
1066#endif
Anil Gahlotd0ce26d2012-05-08 17:58:46 -07001067 .disable_dmx = 1,
Arun Menonaabf2632012-02-24 15:30:47 -08001068 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naik42de2412012-10-26 17:55:27 -07001069 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301070 .fw_addr = 0x9fe00000,
Arun Menonaabf2632012-02-24 15:30:47 -08001071};
1072
1073struct platform_device apq8930_msm_device_vidc = {
1074 .name = "msm_vidc",
1075 .id = 0,
1076 .num_resources = ARRAY_SIZE(apq8930_device_vidc_resources),
1077 .resource = apq8930_device_vidc_resources,
1078 .dev = {
1079 .platform_data = &apq8930_vidc_platform_data,
1080 },
1081};
1082
1083struct platform_device *vidc_device[] __initdata = {
1084 &apq8930_msm_device_vidc
1085};
1086
1087void __init msm8930_add_vidc_device(void)
1088{
1089 if (cpu_is_msm8627()) {
1090 struct msm_vidc_platform_data *pdata;
1091 pdata = (struct msm_vidc_platform_data *)
1092 apq8930_msm_device_vidc.dev.platform_data;
1093 pdata->disable_fullhd = 1;
1094 }
1095 platform_add_devices(vidc_device, ARRAY_SIZE(vidc_device));
1096}
Laura Abbott0577d7b2012-04-17 11:14:30 -07001097
1098struct msm_iommu_domain_name msm8930_iommu_ctx_names[] = {
1099 /* Camera */
1100 {
1101 .name = "vpe_src",
1102 .domain = CAMERA_DOMAIN,
1103 },
1104 /* Camera */
1105 {
1106 .name = "vpe_dst",
1107 .domain = CAMERA_DOMAIN,
1108 },
1109 /* Camera */
1110 {
1111 .name = "vfe_imgwr",
1112 .domain = CAMERA_DOMAIN,
1113 },
1114 /* Camera */
1115 {
1116 .name = "vfe_misc",
1117 .domain = CAMERA_DOMAIN,
1118 },
1119 /* Camera */
1120 {
1121 .name = "ijpeg_src",
1122 .domain = CAMERA_DOMAIN,
1123 },
1124 /* Camera */
1125 {
1126 .name = "ijpeg_dst",
1127 .domain = CAMERA_DOMAIN,
1128 },
1129 /* Camera */
1130 {
1131 .name = "jpegd_src",
1132 .domain = CAMERA_DOMAIN,
1133 },
1134 /* Camera */
1135 {
1136 .name = "jpegd_dst",
1137 .domain = CAMERA_DOMAIN,
1138 },
1139 /* Rotator */
1140 {
1141 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07001142 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001143 },
1144 /* Rotator */
1145 {
1146 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07001147 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001148 },
1149 /* Video */
1150 {
1151 .name = "vcodec_a_mm1",
1152 .domain = VIDEO_DOMAIN,
1153 },
1154 /* Video */
1155 {
1156 .name = "vcodec_b_mm2",
1157 .domain = VIDEO_DOMAIN,
1158 },
1159 /* Video */
1160 {
1161 .name = "vcodec_a_stream",
1162 .domain = VIDEO_DOMAIN,
1163 },
1164};
1165
1166static struct mem_pool msm8930_video_pools[] = {
1167 /*
1168 * Video hardware has the following requirements:
1169 * 1. All video addresses used by the video hardware must be at a higher
1170 * address than video firmware address.
1171 * 2. Video hardware can only access a range of 256MB from the base of
1172 * the video firmware.
1173 */
1174 [VIDEO_FIRMWARE_POOL] =
1175 /* Low addresses, intended for video firmware */
1176 {
1177 .paddr = SZ_128K,
1178 .size = SZ_16M - SZ_128K,
1179 },
1180 [VIDEO_MAIN_POOL] =
1181 /* Main video pool */
1182 {
1183 .paddr = SZ_16M,
1184 .size = SZ_256M - SZ_16M,
1185 },
1186 [GEN_POOL] =
1187 /* Remaining address space up to 2G */
1188 {
1189 .paddr = SZ_256M,
1190 .size = SZ_2G - SZ_256M,
1191 },
1192};
1193
1194static struct mem_pool msm8930_camera_pools[] = {
1195 [GEN_POOL] =
1196 /* One address space for camera */
1197 {
1198 .paddr = SZ_128K,
1199 .size = SZ_2G - SZ_128K,
1200 },
1201};
1202
Olav Hauganef95ae32012-05-15 09:50:30 -07001203static struct mem_pool msm8930_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07001204 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07001205 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07001206 {
1207 .paddr = SZ_128K,
1208 .size = SZ_2G - SZ_128K,
1209 },
1210};
1211
Olav Hauganef95ae32012-05-15 09:50:30 -07001212static struct mem_pool msm8930_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07001213 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07001214 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07001215 {
1216 .paddr = SZ_128K,
1217 .size = SZ_2G - SZ_128K,
1218 },
1219};
1220
1221static struct msm_iommu_domain msm8930_iommu_domains[] = {
1222 [VIDEO_DOMAIN] = {
1223 .iova_pools = msm8930_video_pools,
1224 .npools = ARRAY_SIZE(msm8930_video_pools),
1225 },
1226 [CAMERA_DOMAIN] = {
1227 .iova_pools = msm8930_camera_pools,
1228 .npools = ARRAY_SIZE(msm8930_camera_pools),
1229 },
Olav Hauganef95ae32012-05-15 09:50:30 -07001230 [DISPLAY_READ_DOMAIN] = {
1231 .iova_pools = msm8930_display_read_pools,
1232 .npools = ARRAY_SIZE(msm8930_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07001233 },
Olav Hauganef95ae32012-05-15 09:50:30 -07001234 [ROTATOR_SRC_DOMAIN] = {
1235 .iova_pools = msm8930_rotator_src_pools,
1236 .npools = ARRAY_SIZE(msm8930_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07001237 },
1238};
1239
1240struct iommu_domains_pdata msm8930_iommu_domain_pdata = {
1241 .domains = msm8930_iommu_domains,
1242 .ndomains = ARRAY_SIZE(msm8930_iommu_domains),
1243 .domain_names = msm8930_iommu_ctx_names,
1244 .nnames = ARRAY_SIZE(msm8930_iommu_ctx_names),
1245 .domain_alloc_flags = 0,
1246};
1247
1248struct platform_device msm8930_iommu_domain_device = {
1249 .name = "iommu_domains",
1250 .id = -1,
1251 .dev = {
1252 .platform_data = &msm8930_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07001253 }
1254};
1255
1256struct msm_rtb_platform_data msm8930_rtb_pdata = {
1257 .size = SZ_1M,
1258};
1259
1260static int __init msm_rtb_set_buffer_size(char *p)
1261{
1262 int s;
1263
1264 s = memparse(p, NULL);
1265 msm8930_rtb_pdata.size = ALIGN(s, SZ_4K);
1266 return 0;
1267}
1268early_param("msm_rtb_size", msm_rtb_set_buffer_size);
1269
1270
1271struct platform_device msm8930_rtb_device = {
1272 .name = "msm_rtb",
1273 .id = -1,
1274 .dev = {
1275 .platform_data = &msm8930_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07001276 },
1277};
Laura Abbottf3173042012-05-29 15:23:18 -07001278
1279#define MSM8930_L1_SIZE SZ_1M
1280/*
1281 * The actual L2 size is smaller but we need a larger buffer
1282 * size to store other dump information
1283 */
1284#define MSM8930_L2_SIZE SZ_4M
1285
1286struct msm_cache_dump_platform_data msm8930_cache_dump_pdata = {
1287 .l2_size = MSM8930_L2_SIZE,
1288 .l1_size = MSM8930_L1_SIZE,
1289};
1290
1291struct platform_device msm8930_cache_dump_device = {
1292 .name = "msm_cache_dump",
1293 .id = -1,
1294 .dev = {
1295 .platform_data = &msm8930_cache_dump_pdata,
1296 },
1297};