blob: dbb9142a824182605124c7157aaf5e9a4d44da26 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/string.h>
3#include <linux/delay.h>
4#include <linux/smp.h>
5#include <linux/module.h>
6#include <linux/percpu.h>
James Bottomley2b932f62006-02-24 13:04:14 -08007#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <asm/semaphore.h>
9#include <asm/processor.h>
10#include <asm/i387.h>
11#include <asm/msr.h>
12#include <asm/io.h>
13#include <asm/mmu_context.h>
Alexey Dobriyan27b07da2006-06-23 02:04:18 -070014#include <asm/mtrr.h>
Alexey Dobriyana03a3e22006-06-23 02:04:20 -070015#include <asm/mce.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#ifdef CONFIG_X86_LOCAL_APIC
17#include <asm/mpspec.h>
18#include <asm/apic.h>
19#include <mach_apic.h>
20#endif
21
22#include "cpu.h"
23
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020024DEFINE_PER_CPU(struct gdt_page, gdt_page) = { .gdt = {
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010025 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
26 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
27 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
28 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020029 /*
30 * Segments used for calling PnP BIOS have byte granularity.
31 * They code segments and data segments have fixed 64k limits,
32 * the transfer segment sizes are set at run time.
33 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010034 /* 32-bit code */
35 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
36 /* 16-bit code */
37 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
38 /* 16-bit data */
39 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
40 /* 16-bit data */
41 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
42 /* 16-bit data */
43 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020044 /*
45 * The APM segments have byte granularity and their bases
46 * are set at run time. All have 64k limits.
47 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010048 /* 32-bit code */
49 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020050 /* 16-bit code */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010051 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
52 /* data */
53 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020054
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010055 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
56 [GDT_ENTRY_PERCPU] = { { { 0x00000000, 0x00000000 } } },
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +020057} };
58EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +020059
Chuck Ebbert3bc9b762006-03-23 02:59:33 -080060static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert4f886512006-03-23 02:59:34 -080061static int disable_x86_fxsr __cpuinitdata;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -080062static int disable_x86_serial_nr __cpuinitdata = 1;
Chuck Ebbert4f886512006-03-23 02:59:34 -080063static int disable_x86_sep __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
65struct cpu_dev * cpu_devs[X86_VENDOR_NUM] = {};
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067extern int disable_pse;
68
Magnus Dammb4af3f72006-09-26 10:52:36 +020069static void __cpuinit default_init(struct cpuinfo_x86 * c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070{
71 /* Not much we can do here... */
72 /* Check if at least it has cpuid */
73 if (c->cpuid_level == -1) {
74 /* No cpuid. It must be an ancient CPU */
75 if (c->x86 == 4)
76 strcpy(c->x86_model_id, "486");
77 else if (c->x86 == 3)
78 strcpy(c->x86_model_id, "386");
79 }
80}
81
Magnus Damm95414932006-09-26 10:52:36 +020082static struct cpu_dev __cpuinitdata default_cpu = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 .c_init = default_init,
Chuck Ebbertfe38d852006-02-04 23:28:03 -080084 .c_vendor = "Unknown",
Linus Torvalds1da177e2005-04-16 15:20:36 -070085};
Vivek Goyal9dbeeec2007-01-05 16:36:34 -080086static struct cpu_dev * this_cpu __cpuinitdata = &default_cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88static int __init cachesize_setup(char *str)
89{
90 get_option (&str, &cachesize_override);
91 return 1;
92}
93__setup("cachesize=", cachesize_setup);
94
Chuck Ebbert3bc9b762006-03-23 02:59:33 -080095int __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070096{
97 unsigned int *v;
98 char *p, *q;
99
100 if (cpuid_eax(0x80000000) < 0x80000004)
101 return 0;
102
103 v = (unsigned int *) c->x86_model_id;
104 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
105 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
106 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
107 c->x86_model_id[48] = 0;
108
109 /* Intel chips right-justify this string for some dumb reason;
110 undo that brain damage */
111 p = q = &c->x86_model_id[0];
112 while ( *p == ' ' )
113 p++;
114 if ( p != q ) {
115 while ( *p )
116 *q++ = *p++;
117 while ( q <= &c->x86_model_id[48] )
118 *q++ = '\0'; /* Zero-pad the rest */
119 }
120
121 return 1;
122}
123
124
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800125void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126{
127 unsigned int n, dummy, ecx, edx, l2size;
128
129 n = cpuid_eax(0x80000000);
130
131 if (n >= 0x80000005) {
132 cpuid(0x80000005, &dummy, &dummy, &ecx, &edx);
133 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
134 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
135 c->x86_cache_size=(ecx>>24)+(edx>>24);
136 }
137
138 if (n < 0x80000006) /* Some chips just has a large L1. */
139 return;
140
141 ecx = cpuid_ecx(0x80000006);
142 l2size = ecx >> 16;
143
144 /* do processor-specific cache resizing */
145 if (this_cpu->c_size_cache)
146 l2size = this_cpu->c_size_cache(c,l2size);
147
148 /* Allow user to override all this if necessary. */
149 if (cachesize_override != -1)
150 l2size = cachesize_override;
151
152 if ( l2size == 0 )
153 return; /* Again, no L2 cache is possible */
154
155 c->x86_cache_size = l2size;
156
157 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
158 l2size, ecx & 0xFF);
159}
160
161/* Naming convention should be: <Name> [(<Codename>)] */
162/* This table only is used unless init_<vendor>() below doesn't set it; */
163/* in particular, if CPUID levels 0x80000002..4 are supported, this isn't used */
164
165/* Look up CPU names by table lookup. */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800166static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
168 struct cpu_model_info *info;
169
170 if ( c->x86_model >= 16 )
171 return NULL; /* Range check */
172
173 if (!this_cpu)
174 return NULL;
175
176 info = this_cpu->c_models;
177
178 while (info && info->family) {
179 if (info->family == c->x86)
180 return info->model_names[c->x86_model];
181 info++;
182 }
183 return NULL; /* Not found */
184}
185
186
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800187static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c, int early)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188{
189 char *v = c->x86_vendor_id;
190 int i;
Chuck Ebbertfe38d852006-02-04 23:28:03 -0800191 static int printed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
193 for (i = 0; i < X86_VENDOR_NUM; i++) {
194 if (cpu_devs[i]) {
195 if (!strcmp(v,cpu_devs[i]->c_ident[0]) ||
196 (cpu_devs[i]->c_ident[1] &&
197 !strcmp(v,cpu_devs[i]->c_ident[1]))) {
198 c->x86_vendor = i;
199 if (!early)
200 this_cpu = cpu_devs[i];
Chuck Ebbertfe38d852006-02-04 23:28:03 -0800201 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 }
203 }
204 }
Chuck Ebbertfe38d852006-02-04 23:28:03 -0800205 if (!printed) {
206 printed++;
207 printk(KERN_ERR "CPU: Vendor unknown, using generic init.\n");
208 printk(KERN_ERR "CPU: Your system may be unstable.\n");
209 }
210 c->x86_vendor = X86_VENDOR_UNKNOWN;
211 this_cpu = &default_cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212}
213
214
215static int __init x86_fxsr_setup(char * s)
216{
Simon Arlott27b46d72007-10-20 01:13:56 +0200217 /* Tell all the other CPUs to not use it... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 disable_x86_fxsr = 1;
Linus Torvalds8ccb3dc2006-10-03 09:45:46 -0700219
220 /*
221 * ... and clear the bits early in the boot_cpu_data
222 * so that the bootup process doesn't try to do this
223 * either.
224 */
225 clear_bit(X86_FEATURE_FXSR, boot_cpu_data.x86_capability);
226 clear_bit(X86_FEATURE_XMM, boot_cpu_data.x86_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 return 1;
228}
229__setup("nofxsr", x86_fxsr_setup);
230
231
Chuck Ebbert4f886512006-03-23 02:59:34 -0800232static int __init x86_sep_setup(char * s)
233{
234 disable_x86_sep = 1;
235 return 1;
236}
237__setup("nosep", x86_sep_setup);
238
239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240/* Standard macro to see if a specific flag is changeable */
241static inline int flag_is_changeable_p(u32 flag)
242{
243 u32 f1, f2;
244
245 asm("pushfl\n\t"
246 "pushfl\n\t"
247 "popl %0\n\t"
248 "movl %0,%1\n\t"
249 "xorl %2,%0\n\t"
250 "pushl %0\n\t"
251 "popfl\n\t"
252 "pushfl\n\t"
253 "popl %0\n\t"
254 "popfl\n\t"
255 : "=&r" (f1), "=&r" (f2)
256 : "ir" (flag));
257
258 return ((f1^f2) & flag) != 0;
259}
260
261
262/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800263static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264{
265 return flag_is_changeable_p(X86_EFLAGS_ID);
266}
267
Rusty Russelld7cd5612006-12-07 02:14:08 +0100268void __init cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 /* Get vendor name */
271 cpuid(0x00000000, &c->cpuid_level,
272 (int *)&c->x86_vendor_id[0],
273 (int *)&c->x86_vendor_id[8],
274 (int *)&c->x86_vendor_id[4]);
275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 c->x86 = 4;
277 if (c->cpuid_level >= 0x00000001) {
278 u32 junk, tfms, cap0, misc;
279 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
280 c->x86 = (tfms >> 8) & 15;
281 c->x86_model = (tfms >> 4) & 15;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100282 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100284 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 c->x86_mask = tfms & 15;
287 if (cap0 & (1<<19))
288 c->x86_cache_alignment = ((misc >> 8) & 0xff) * 8;
289 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290}
291
Rusty Russelld7cd5612006-12-07 02:14:08 +0100292/* Do minimum CPU detection early.
293 Fields really needed: vendor, cpuid_level, family, model, mask, cache alignment.
294 The others are not touched to avoid unwanted side effects.
295
296 WARNING: this function is only called on the BP. Don't add code here
297 that is supposed to run on all CPUs. */
298static void __init early_cpu_detect(void)
299{
300 struct cpuinfo_x86 *c = &boot_cpu_data;
301
302 c->x86_cache_alignment = 32;
303
304 if (!have_cpuid_p())
305 return;
306
307 cpu_detect(c);
308
309 get_cpu_vendor(c, 1);
Andi Kleen2b16a232008-01-30 13:32:40 +0100310
311 switch (c->x86_vendor) {
312 case X86_VENDOR_AMD:
313 early_init_amd(c);
314 break;
315 case X86_VENDOR_INTEL:
316 early_init_intel(c);
317 break;
318 }
Rusty Russelld7cd5612006-12-07 02:14:08 +0100319}
320
Magnus Damm68bbc172006-09-26 10:52:36 +0200321static void __cpuinit generic_identify(struct cpuinfo_x86 * c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322{
323 u32 tfms, xlvl;
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800324 int ebx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 if (have_cpuid_p()) {
327 /* Get vendor name */
328 cpuid(0x00000000, &c->cpuid_level,
329 (int *)&c->x86_vendor_id[0],
330 (int *)&c->x86_vendor_id[8],
331 (int *)&c->x86_vendor_id[4]);
332
333 get_cpu_vendor(c, 0);
334 /* Initialize the standard set of capabilities */
335 /* Note that the vendor-specific code below might override */
336
337 /* Intel-defined flags: level 0x00000001 */
338 if ( c->cpuid_level >= 0x00000001 ) {
339 u32 capability, excap;
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800340 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 c->x86_capability[0] = capability;
342 c->x86_capability[4] = excap;
343 c->x86 = (tfms >> 8) & 15;
344 c->x86_model = (tfms >> 4) & 15;
Shaohua Lied2da192006-03-07 21:55:40 -0800345 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 c->x86 += (tfms >> 20) & 0xff;
Shaohua Lied2da192006-03-07 21:55:40 -0800347 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 c->x86_mask = tfms & 15;
James Bottomley96c52742006-06-27 02:53:49 -0700350#ifdef CONFIG_X86_HT
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800351 c->apicid = phys_pkg_id((ebx >> 24) & 0xFF, 0);
352#else
353 c->apicid = (ebx >> 24) & 0xFF;
354#endif
Andi Kleen770d1322006-12-07 02:14:05 +0100355 if (c->x86_capability[0] & (1<<19))
356 c->x86_clflush_size = ((ebx >> 8) & 0xff) * 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 } else {
358 /* Have CPUID level 0 only - unheard of */
359 c->x86 = 4;
360 }
361
362 /* AMD-defined flags: level 0x80000001 */
363 xlvl = cpuid_eax(0x80000000);
364 if ( (xlvl & 0xffff0000) == 0x80000000 ) {
365 if ( xlvl >= 0x80000001 ) {
366 c->x86_capability[1] = cpuid_edx(0x80000001);
367 c->x86_capability[6] = cpuid_ecx(0x80000001);
368 }
369 if ( xlvl >= 0x80000004 )
370 get_model_name(c); /* Default name */
371 }
Venki Pallipadi1d679532007-07-11 12:18:32 -0700372
373 init_scattered_cpuid_features(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 }
Andi Kleen2e664aa2006-01-11 22:46:33 +0100375
Andi Kleen2e664aa2006-01-11 22:46:33 +0100376#ifdef CONFIG_X86_HT
Rohit Seth4b89aff2006-06-27 02:53:46 -0700377 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
Andi Kleen2e664aa2006-01-11 22:46:33 +0100378#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379}
380
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800381static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382{
383 if (cpu_has(c, X86_FEATURE_PN) && disable_x86_serial_nr ) {
384 /* Disable processor serial number */
385 unsigned long lo,hi;
386 rdmsr(MSR_IA32_BBL_CR_CTL,lo,hi);
387 lo |= 0x200000;
388 wrmsr(MSR_IA32_BBL_CR_CTL,lo,hi);
389 printk(KERN_NOTICE "CPU serial number disabled.\n");
390 clear_bit(X86_FEATURE_PN, c->x86_capability);
391
392 /* Disabling the serial number may affect the cpuid level */
393 c->cpuid_level = cpuid_eax(0);
394 }
395}
396
397static int __init x86_serial_nr_setup(char *s)
398{
399 disable_x86_serial_nr = 0;
400 return 1;
401}
402__setup("serialnumber", x86_serial_nr_setup);
403
404
405
406/*
407 * This does the hard work of actually picking apart the CPU stuff...
408 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100409void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410{
411 int i;
412
413 c->loops_per_jiffy = loops_per_jiffy;
414 c->x86_cache_size = -1;
415 c->x86_vendor = X86_VENDOR_UNKNOWN;
416 c->cpuid_level = -1; /* CPUID not detected */
417 c->x86_model = c->x86_mask = 0; /* So far unknown... */
418 c->x86_vendor_id[0] = '\0'; /* Unset */
419 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100420 c->x86_max_cores = 1;
Andi Kleen770d1322006-12-07 02:14:05 +0100421 c->x86_clflush_size = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 memset(&c->x86_capability, 0, sizeof c->x86_capability);
423
424 if (!have_cpuid_p()) {
425 /* First of all, decide if this is a 486 or higher */
426 /* It's a 486 if we can modify the AC flag */
427 if ( flag_is_changeable_p(X86_EFLAGS_AC) )
428 c->x86 = 4;
429 else
430 c->x86 = 3;
431 }
432
433 generic_identify(c);
434
435 printk(KERN_DEBUG "CPU: After generic identify, caps:");
436 for (i = 0; i < NCAPINTS; i++)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100437 printk(" %08x", c->x86_capability[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 printk("\n");
439
440 if (this_cpu->c_identify) {
441 this_cpu->c_identify(c);
442
443 printk(KERN_DEBUG "CPU: After vendor identify, caps:");
444 for (i = 0; i < NCAPINTS; i++)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100445 printk(" %08x", c->x86_capability[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 printk("\n");
447 }
448
449 /*
450 * Vendor-specific initialization. In this section we
451 * canonicalize the feature flags, meaning if there are
452 * features a certain CPU supports which CPUID doesn't
453 * tell us, CPUID claiming incorrect flags, or other bugs,
454 * we handle them here.
455 *
456 * At the end of this section, c->x86_capability better
457 * indicate the features this CPU genuinely supports!
458 */
459 if (this_cpu->c_init)
460 this_cpu->c_init(c);
461
462 /* Disable the PN if appropriate */
463 squash_the_stupid_serial_number(c);
464
465 /*
466 * The vendor-specific functions might have changed features. Now
467 * we do "generic changes."
468 */
469
470 /* TSC disabled? */
471 if ( tsc_disable )
472 clear_bit(X86_FEATURE_TSC, c->x86_capability);
473
474 /* FXSR disabled? */
475 if (disable_x86_fxsr) {
476 clear_bit(X86_FEATURE_FXSR, c->x86_capability);
477 clear_bit(X86_FEATURE_XMM, c->x86_capability);
478 }
479
Chuck Ebbert4f886512006-03-23 02:59:34 -0800480 /* SEP disabled? */
481 if (disable_x86_sep)
482 clear_bit(X86_FEATURE_SEP, c->x86_capability);
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 if (disable_pse)
485 clear_bit(X86_FEATURE_PSE, c->x86_capability);
486
487 /* If the model name is still unset, do table lookup. */
488 if ( !c->x86_model_id[0] ) {
489 char *p;
490 p = table_lookup_model(c);
491 if ( p )
492 strcpy(c->x86_model_id, p);
493 else
494 /* Last resort... */
495 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800496 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 }
498
499 /* Now the feature flags better reflect actual CPU features! */
500
501 printk(KERN_DEBUG "CPU: After all inits, caps:");
502 for (i = 0; i < NCAPINTS; i++)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100503 printk(" %08x", c->x86_capability[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 printk("\n");
505
506 /*
507 * On SMP, boot_cpu_data holds the common feature set between
508 * all CPUs; so make sure that we indicate which features are
509 * common between the CPUs. The first time this routine gets
510 * executed, c == &boot_cpu_data.
511 */
512 if ( c != &boot_cpu_data ) {
513 /* AND the already accumulated flags with these */
514 for ( i = 0 ; i < NCAPINTS ; i++ )
515 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
516 }
517
518 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 mcheck_init(c);
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200520}
Shaohua Li31ab2692005-11-07 00:58:42 -0800521
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200522void __init identify_boot_cpu(void)
523{
524 identify_cpu(&boot_cpu_data);
525 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700526 enable_sep_cpu();
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200527 mtrr_bp_init();
528}
Shaohua Li3b520b22005-07-07 17:56:38 -0700529
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200530void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
531{
532 BUG_ON(c == &boot_cpu_data);
533 identify_cpu(c);
534 enable_sep_cpu();
535 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536}
537
538#ifdef CONFIG_X86_HT
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800539void __cpuinit detect_ht(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540{
541 u32 eax, ebx, ecx, edx;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100542 int index_msb, core_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100544 cpuid(1, &eax, &ebx, &ecx, &edx);
545
Andi Kleen63518642005-04-16 15:25:16 -0700546 if (!cpu_has(c, X86_FEATURE_HT) || cpu_has(c, X86_FEATURE_CMP_LEGACY))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 return;
548
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 smp_num_siblings = (ebx & 0xff0000) >> 16;
550
551 if (smp_num_siblings == 1) {
552 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
553 } else if (smp_num_siblings > 1 ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
555 if (smp_num_siblings > NR_CPUS) {
Rohit Seth4b89aff2006-06-27 02:53:46 -0700556 printk(KERN_WARNING "CPU: Unsupported number of the "
557 "siblings %d", smp_num_siblings);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 smp_num_siblings = 1;
559 return;
560 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100561
562 index_msb = get_count_order(smp_num_siblings);
Rohit Seth4b89aff2006-06-27 02:53:46 -0700563 c->phys_proc_id = phys_pkg_id((ebx >> 24) & 0xFF, index_msb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564
565 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
Rohit Seth4b89aff2006-06-27 02:53:46 -0700566 c->phys_proc_id);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700567
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100568 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700569
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100570 index_msb = get_count_order(smp_num_siblings) ;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700571
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100572 core_bits = get_count_order(c->x86_max_cores);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700573
Rohit Seth4b89aff2006-06-27 02:53:46 -0700574 c->cpu_core_id = phys_pkg_id((ebx >> 24) & 0xFF, index_msb) &
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100575 ((1 << core_bits) - 1);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700576
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100577 if (c->x86_max_cores > 1)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700578 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
Rohit Seth4b89aff2006-06-27 02:53:46 -0700579 c->cpu_core_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 }
581}
582#endif
583
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800584void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585{
586 char *vendor = NULL;
587
588 if (c->x86_vendor < X86_VENDOR_NUM)
589 vendor = this_cpu->c_vendor;
590 else if (c->cpuid_level >= 0)
591 vendor = c->x86_vendor_id;
592
593 if (vendor && strncmp(c->x86_model_id, vendor, strlen(vendor)))
594 printk("%s ", vendor);
595
596 if (!c->x86_model_id[0])
597 printk("%d86", c->x86);
598 else
599 printk("%s", c->x86_model_id);
600
601 if (c->x86_mask || c->cpuid_level >= 0)
602 printk(" stepping %02x\n", c->x86_mask);
603 else
604 printk("\n");
605}
606
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800607cpumask_t cpu_initialized __cpuinitdata = CPU_MASK_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
609/* This is hacky. :)
610 * We're emulating future behavior.
611 * In the future, the cpu-specific init functions will be called implicitly
612 * via the magic of initcalls.
613 * They will insert themselves into the cpu_devs structure.
614 * Then, when cpu_init() is called, we can just iterate over that array.
615 */
616
617extern int intel_cpu_init(void);
618extern int cyrix_init_cpu(void);
619extern int nsc_init_cpu(void);
620extern int amd_init_cpu(void);
621extern int centaur_init_cpu(void);
622extern int transmeta_init_cpu(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623extern int nexgen_init_cpu(void);
624extern int umc_init_cpu(void);
625
626void __init early_cpu_init(void)
627{
628 intel_cpu_init();
629 cyrix_init_cpu();
630 nsc_init_cpu();
631 amd_init_cpu();
632 centaur_init_cpu();
633 transmeta_init_cpu();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 nexgen_init_cpu();
635 umc_init_cpu();
636 early_cpu_detect();
637
638#ifdef CONFIG_DEBUG_PAGEALLOC
639 /* pse is not compatible with on-the-fly unmapping,
640 * disable it even if the cpus claim to support it.
641 */
642 clear_bit(X86_FEATURE_PSE, boot_cpu_data.x86_capability);
643 disable_pse = 1;
644#endif
645}
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100646
Jeremy Fitzhardinge7c3576d2007-05-02 19:27:16 +0200647/* Make sure %fs is initialized properly in idle threads */
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100648struct pt_regs * __devinit idle_regs(struct pt_regs *regs)
649{
650 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +0100651 regs->fs = __KERNEL_PERCPU;
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +0100652 return regs;
653}
654
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +0200655/* Current gdt points %fs at the "master" per-cpu area: after this,
656 * it's on the real one. */
657void switch_to_new_gdt(void)
658{
Glauber de Oliveira Costa6b68f012008-01-30 13:31:12 +0100659 struct desc_ptr gdt_descr;
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +0200660
661 gdt_descr.address = (long)get_cpu_gdt_table(smp_processor_id());
662 gdt_descr.size = GDT_SIZE - 1;
663 load_gdt(&gdt_descr);
664 asm("mov %0, %%fs" : : "r" (__KERNEL_PERCPU) : "memory");
665}
666
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200667/*
668 * cpu_init() initializes state that is per-CPU. Some data is already
669 * initialized (naturally) in the bootstrap process, such as the GDT
670 * and IDT. We reload them nevertheless, this function acts as a
671 * 'CPU state barrier', nothing should get across.
672 */
673void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -0600674{
Rusty Russelld2cbcc42007-05-02 19:27:10 +0200675 int cpu = smp_processor_id();
676 struct task_struct *curr = current;
James Bottomley9ee79a32007-01-22 09:18:31 -0600677 struct tss_struct * t = &per_cpu(init_tss, cpu);
678 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680 if (cpu_test_and_set(cpu, cpu_initialized)) {
681 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
682 for (;;) local_irq_enable();
683 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100684
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
686
687 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
688 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
689 if (tsc_disable && cpu_has_tsc) {
690 printk(KERN_NOTICE "Disabling TSC...\n");
691 /**** FIX-HPA: DOES THIS REALLY BELONG HERE? ****/
692 clear_bit(X86_FEATURE_TSC, boot_cpu_data.x86_capability);
693 set_in_cr4(X86_CR4_TSD);
694 }
695
Zachary Amsden4d37e7e2005-09-03 15:56:38 -0700696 load_idt(&idt_descr);
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +0200697 switch_to_new_gdt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
699 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 * Set up and load the per-CPU TSS and LDT
701 */
702 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +0100703 curr->active_mm = &init_mm;
704 if (curr->mm)
705 BUG();
706 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
H. Peter Anvinfaca6222008-01-30 13:31:02 +0100708 load_sp0(t, thread);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 set_tss_desc(cpu,t);
710 load_TR_desc();
711 load_LDT(&init_mm.context);
712
Matt Mackall22c4e302006-01-08 01:05:24 -0800713#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 /* Set up doublefault TSS pointer in the GDT */
715 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -0800716#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
Jeremy Fitzhardinge464d1a72007-02-13 13:26:20 +0100718 /* Clear %gs. */
719 asm volatile ("mov %0, %%gs" : : "r" (0));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
721 /* Clear all 6 debug registers: */
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -0700722 set_debugreg(0, 0);
723 set_debugreg(0, 1);
724 set_debugreg(0, 2);
725 set_debugreg(0, 3);
726 set_debugreg(0, 6);
727 set_debugreg(0, 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728
729 /*
730 * Force FPU initialization:
731 */
732 current_thread_info()->status = 0;
733 clear_used_math();
734 mxcsr_feature_mask_init();
735}
Li Shaohuae1367da2005-06-25 14:54:56 -0700736
737#ifdef CONFIG_HOTPLUG_CPU
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800738void __cpuinit cpu_uninit(void)
Li Shaohuae1367da2005-06-25 14:54:56 -0700739{
740 int cpu = raw_smp_processor_id();
741 cpu_clear(cpu, cpu_initialized);
742
743 /* lazy TLB state */
744 per_cpu(cpu_tlbstate, cpu).state = 0;
745 per_cpu(cpu_tlbstate, cpu).active_mm = &init_mm;
746}
747#endif