blob: 98f230f6a28deaf454f7476612f57c7c83ad3e90 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020032#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020033
34#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
35
Joerg Roedel136f78a2008-07-11 17:14:27 +020036#define EXIT_LOOP_COUNT 10000000
37
Joerg Roedelb6c02712008-06-26 21:27:53 +020038static DEFINE_RWLOCK(amd_iommu_devtable_lock);
39
Joerg Roedelbd60b732008-09-11 10:24:48 +020040/* A list of preallocated protection domains */
41static LIST_HEAD(iommu_pd_list);
42static DEFINE_SPINLOCK(iommu_pd_list_lock);
43
Joerg Roedel0feae532009-08-26 15:26:30 +020044/*
45 * Domain for untranslated devices - only allocated
46 * if iommu=pt passed on kernel cmd line.
47 */
48static struct protection_domain *pt_domain;
49
Joerg Roedel26961ef2008-12-03 17:00:17 +010050static struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010051
Joerg Roedel431b2a22008-07-11 17:14:22 +020052/*
53 * general struct to manage commands send to an IOMMU
54 */
Joerg Roedeld6449532008-07-11 17:14:28 +020055struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020056 u32 data[4];
57};
58
Joerg Roedelbd0e5212008-06-26 21:27:56 +020059static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
60 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010061static struct dma_ops_domain *find_protection_domain(u16 devid);
Joerg Roedel8bc3e122009-09-02 16:48:40 +020062static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +020063 unsigned long address, int end_lvl,
64 u64 **pte_page, gfp_t gfp);
Joerg Roedel00cd1222009-05-19 09:52:40 +020065static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
66 unsigned long start_page,
67 unsigned int pages);
Joerg Roedela345b232009-09-03 15:01:43 +020068static void reset_iommu_command_buffer(struct amd_iommu *iommu);
Joerg Roedel9355a082009-09-02 14:24:08 +020069static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +020070 unsigned long address, int map_size);
Joerg Roedel04bfdd82009-09-02 16:00:23 +020071static void update_domain(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -070072
Joerg Roedel7f265082008-12-12 13:50:21 +010073#ifdef CONFIG_AMD_IOMMU_STATS
74
75/*
76 * Initialization code for statistics collection
77 */
78
Joerg Roedelda49f6d2008-12-12 14:59:58 +010079DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010080DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010081DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +010082DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010083DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010084DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010085DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010086DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010087DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010088DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010089DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010090DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010091
Joerg Roedel7f265082008-12-12 13:50:21 +010092static struct dentry *stats_dir;
93static struct dentry *de_isolate;
94static struct dentry *de_fflush;
95
96static void amd_iommu_stats_add(struct __iommu_counter *cnt)
97{
98 if (stats_dir == NULL)
99 return;
100
101 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
102 &cnt->value);
103}
104
105static void amd_iommu_stats_init(void)
106{
107 stats_dir = debugfs_create_dir("amd-iommu", NULL);
108 if (stats_dir == NULL)
109 return;
110
111 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
112 (u32 *)&amd_iommu_isolate);
113
114 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
115 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100116
117 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100118 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100119 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +0100120 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100121 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100122 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100123 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100124 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100125 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100126 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100127 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100128 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100129}
130
131#endif
132
Joerg Roedel431b2a22008-07-11 17:14:22 +0200133/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +0200134static int iommu_has_npcache(struct amd_iommu *iommu)
135{
Joerg Roedelae9b9402008-10-30 17:43:57 +0100136 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +0200137}
138
Joerg Roedel431b2a22008-07-11 17:14:22 +0200139/****************************************************************************
140 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200141 * Interrupt handling functions
142 *
143 ****************************************************************************/
144
Joerg Roedele3e59872009-09-03 14:02:10 +0200145static void dump_dte_entry(u16 devid)
146{
147 int i;
148
149 for (i = 0; i < 8; ++i)
150 pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
151 amd_iommu_dev_table[devid].data[i]);
152}
153
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200154static void dump_command(unsigned long phys_addr)
155{
156 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
157 int i;
158
159 for (i = 0; i < 4; ++i)
160 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
161}
162
Joerg Roedela345b232009-09-03 15:01:43 +0200163static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200164{
165 u32 *event = __evt;
166 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
167 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
168 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
169 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
170 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
171
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200172 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200173
174 switch (type) {
175 case EVENT_TYPE_ILL_DEV:
176 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
177 "address=0x%016llx flags=0x%04x]\n",
178 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
179 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200180 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200181 break;
182 case EVENT_TYPE_IO_FAULT:
183 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
184 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
185 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
186 domid, address, flags);
187 break;
188 case EVENT_TYPE_DEV_TAB_ERR:
189 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
190 "address=0x%016llx flags=0x%04x]\n",
191 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
192 address, flags);
193 break;
194 case EVENT_TYPE_PAGE_TAB_ERR:
195 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
196 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
197 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
198 domid, address, flags);
199 break;
200 case EVENT_TYPE_ILL_CMD:
201 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedela345b232009-09-03 15:01:43 +0200202 reset_iommu_command_buffer(iommu);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200203 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200204 break;
205 case EVENT_TYPE_CMD_HARD_ERR:
206 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
207 "flags=0x%04x]\n", address, flags);
208 break;
209 case EVENT_TYPE_IOTLB_INV_TO:
210 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
211 "address=0x%016llx]\n",
212 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
213 address);
214 break;
215 case EVENT_TYPE_INV_DEV_REQ:
216 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
217 "address=0x%016llx flags=0x%04x]\n",
218 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
219 address, flags);
220 break;
221 default:
222 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
223 }
224}
225
226static void iommu_poll_events(struct amd_iommu *iommu)
227{
228 u32 head, tail;
229 unsigned long flags;
230
231 spin_lock_irqsave(&iommu->lock, flags);
232
233 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
234 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
235
236 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200237 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200238 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
239 }
240
241 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
242
243 spin_unlock_irqrestore(&iommu->lock, flags);
244}
245
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200246irqreturn_t amd_iommu_int_handler(int irq, void *data)
247{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200248 struct amd_iommu *iommu;
249
Joerg Roedel3bd22172009-05-04 15:06:20 +0200250 for_each_iommu(iommu)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200251 iommu_poll_events(iommu);
252
253 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200254}
255
256/****************************************************************************
257 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200258 * IOMMU command queuing functions
259 *
260 ****************************************************************************/
261
262/*
263 * Writes the command to the IOMMUs command buffer and informs the
264 * hardware about the new command. Must be called with iommu->lock held.
265 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200266static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200267{
268 u32 tail, head;
269 u8 *target;
270
271 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200272 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200273 memcpy_toio(target, cmd, sizeof(*cmd));
274 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
275 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
276 if (tail == head)
277 return -ENOMEM;
278 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
279
280 return 0;
281}
282
Joerg Roedel431b2a22008-07-11 17:14:22 +0200283/*
284 * General queuing function for commands. Takes iommu->lock and calls
285 * __iommu_queue_command().
286 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200287static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200288{
289 unsigned long flags;
290 int ret;
291
292 spin_lock_irqsave(&iommu->lock, flags);
293 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100294 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100295 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200296 spin_unlock_irqrestore(&iommu->lock, flags);
297
298 return ret;
299}
300
Joerg Roedel431b2a22008-07-11 17:14:22 +0200301/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100302 * This function waits until an IOMMU has completed a completion
303 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200304 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100305static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200306{
Joerg Roedel8d201962008-12-02 20:34:41 +0100307 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200308 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100309 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200310
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100311 INC_STATS_COUNTER(compl_wait);
312
Joerg Roedel136f78a2008-07-11 17:14:27 +0200313 while (!ready && (i < EXIT_LOOP_COUNT)) {
314 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200315 /* wait for the bit to become one */
316 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
317 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200318 }
319
Joerg Roedel519c31b2008-08-14 19:55:15 +0200320 /* set bit back to zero */
321 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
322 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
323
Joerg Roedel6a1eddd2009-09-03 15:15:10 +0200324 if (unlikely(i == EXIT_LOOP_COUNT)) {
325 spin_unlock(&iommu->lock);
326 reset_iommu_command_buffer(iommu);
327 spin_lock(&iommu->lock);
328 }
Joerg Roedel8d201962008-12-02 20:34:41 +0100329}
330
331/*
332 * This function queues a completion wait command into the command
333 * buffer of an IOMMU
334 */
335static int __iommu_completion_wait(struct amd_iommu *iommu)
336{
337 struct iommu_cmd cmd;
338
339 memset(&cmd, 0, sizeof(cmd));
340 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
341 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
342
343 return __iommu_queue_command(iommu, &cmd);
344}
345
346/*
347 * This function is called whenever we need to ensure that the IOMMU has
348 * completed execution of all commands we sent. It sends a
349 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
350 * us about that by writing a value to a physical address we pass with
351 * the command.
352 */
353static int iommu_completion_wait(struct amd_iommu *iommu)
354{
355 int ret = 0;
356 unsigned long flags;
357
358 spin_lock_irqsave(&iommu->lock, flags);
359
360 if (!iommu->need_sync)
361 goto out;
362
363 ret = __iommu_completion_wait(iommu);
364
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100365 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100366
367 if (ret)
368 goto out;
369
370 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100371
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200372out:
373 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200374
375 return 0;
376}
377
Joerg Roedel431b2a22008-07-11 17:14:22 +0200378/*
379 * Command send function for invalidating a device table entry
380 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200381static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
382{
Joerg Roedeld6449532008-07-11 17:14:28 +0200383 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200384 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200385
386 BUG_ON(iommu == NULL);
387
388 memset(&cmd, 0, sizeof(cmd));
389 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
390 cmd.data[0] = devid;
391
Joerg Roedelee2fa742008-09-17 13:47:25 +0200392 ret = iommu_queue_command(iommu, &cmd);
393
Joerg Roedelee2fa742008-09-17 13:47:25 +0200394 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200395}
396
Joerg Roedel237b6f32008-12-02 20:54:37 +0100397static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
398 u16 domid, int pde, int s)
399{
400 memset(cmd, 0, sizeof(*cmd));
401 address &= PAGE_MASK;
402 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
403 cmd->data[1] |= domid;
404 cmd->data[2] = lower_32_bits(address);
405 cmd->data[3] = upper_32_bits(address);
406 if (s) /* size bit - we flush more than one 4kb page */
407 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
408 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
409 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
410}
411
Joerg Roedel431b2a22008-07-11 17:14:22 +0200412/*
413 * Generic command send function for invalidaing TLB entries
414 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200415static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
416 u64 address, u16 domid, int pde, int s)
417{
Joerg Roedeld6449532008-07-11 17:14:28 +0200418 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200419 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200420
Joerg Roedel237b6f32008-12-02 20:54:37 +0100421 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200422
Joerg Roedelee2fa742008-09-17 13:47:25 +0200423 ret = iommu_queue_command(iommu, &cmd);
424
Joerg Roedelee2fa742008-09-17 13:47:25 +0200425 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200426}
427
Joerg Roedel431b2a22008-07-11 17:14:22 +0200428/*
429 * TLB invalidation function which is called from the mapping functions.
430 * It invalidates a single PTE if the range to flush is within a single
431 * page. Otherwise it flushes the whole TLB of the IOMMU.
432 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200433static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
434 u64 address, size_t size)
435{
Joerg Roedel999ba412008-07-03 19:35:08 +0200436 int s = 0;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700437 unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200438
439 address &= PAGE_MASK;
440
Joerg Roedel999ba412008-07-03 19:35:08 +0200441 if (pages > 1) {
442 /*
443 * If we have to flush more than one page, flush all
444 * TLB entries for this domain
445 */
446 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
447 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200448 }
449
Joerg Roedel999ba412008-07-03 19:35:08 +0200450 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
451
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200452 return 0;
453}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200454
Joerg Roedel1c655772008-09-04 18:40:05 +0200455/* Flush the whole IO/TLB for a given protection domain */
456static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
457{
458 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
459
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100460 INC_STATS_COUNTER(domain_flush_single);
461
Joerg Roedel1c655772008-09-04 18:40:05 +0200462 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
463}
464
Chris Wright42a49f92009-06-15 15:42:00 +0200465/* Flush the whole IO/TLB for a given protection domain - including PDE */
466static void iommu_flush_tlb_pde(struct amd_iommu *iommu, u16 domid)
467{
468 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
469
470 INC_STATS_COUNTER(domain_flush_single);
471
472 iommu_queue_inv_iommu_pages(iommu, address, domid, 1, 1);
473}
474
Joerg Roedel43f49602008-12-02 21:01:12 +0100475/*
Joerg Roedele394d722009-09-03 15:28:33 +0200476 * This function flushes one domain on one IOMMU
Joerg Roedel43f49602008-12-02 21:01:12 +0100477 */
Joerg Roedele394d722009-09-03 15:28:33 +0200478static void flush_domain_on_iommu(struct amd_iommu *iommu, u16 domid)
Joerg Roedel43f49602008-12-02 21:01:12 +0100479{
Joerg Roedel43f49602008-12-02 21:01:12 +0100480 struct iommu_cmd cmd;
Joerg Roedele394d722009-09-03 15:28:33 +0200481 unsigned long flags;
Joerg Roedel18811f52008-12-12 15:48:28 +0100482
Joerg Roedel43f49602008-12-02 21:01:12 +0100483 __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
484 domid, 1, 1);
485
Joerg Roedele394d722009-09-03 15:28:33 +0200486 spin_lock_irqsave(&iommu->lock, flags);
487 __iommu_queue_command(iommu, &cmd);
488 __iommu_completion_wait(iommu);
489 __iommu_wait_for_completion(iommu);
490 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel43f49602008-12-02 21:01:12 +0100491}
Joerg Roedel43f49602008-12-02 21:01:12 +0100492
Joerg Roedele394d722009-09-03 15:28:33 +0200493static void flush_all_domains_on_iommu(struct amd_iommu *iommu)
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200494{
495 int i;
496
497 for (i = 1; i < MAX_DOMAIN_ID; ++i) {
498 if (!test_bit(i, amd_iommu_pd_alloc_bitmap))
499 continue;
Joerg Roedele394d722009-09-03 15:28:33 +0200500 flush_domain_on_iommu(iommu, i);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200501 }
Joerg Roedele394d722009-09-03 15:28:33 +0200502
503}
504
505/*
506 * This function is used to flush the IO/TLB for a given protection domain
507 * on every IOMMU in the system
508 */
509static void iommu_flush_domain(u16 domid)
510{
511 struct amd_iommu *iommu;
512
513 INC_STATS_COUNTER(domain_flush_all);
514
515 for_each_iommu(iommu)
516 flush_domain_on_iommu(iommu, domid);
517}
518
519void amd_iommu_flush_all_domains(void)
520{
521 struct amd_iommu *iommu;
522
523 for_each_iommu(iommu)
524 flush_all_domains_on_iommu(iommu);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200525}
526
Joerg Roedeld586d782009-09-03 15:39:23 +0200527static void flush_all_devices_for_iommu(struct amd_iommu *iommu)
528{
529 int i;
530
531 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
532 if (iommu != amd_iommu_rlookup_table[i])
533 continue;
534
535 iommu_queue_inv_dev_entry(iommu, i);
536 iommu_completion_wait(iommu);
Joerg Roedel431b2a22008-07-11 17:14:22 +0200537 }
538}
539
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200540static void flush_devices_by_domain(struct protection_domain *domain)
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200541{
542 struct amd_iommu *iommu;
543 int i;
544
545 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200546 if ((domain == NULL && amd_iommu_pd_table[i] == NULL) ||
547 (amd_iommu_pd_table[i] != domain))
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200548 continue;
549
550 iommu = amd_iommu_rlookup_table[i];
551 if (!iommu)
552 continue;
553
554 iommu_queue_inv_dev_entry(iommu, i);
555 iommu_completion_wait(iommu);
556 }
557}
558
Joerg Roedela345b232009-09-03 15:01:43 +0200559static void reset_iommu_command_buffer(struct amd_iommu *iommu)
560{
561 pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
562
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200563 if (iommu->reset_in_progress)
564 panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
565
566 iommu->reset_in_progress = true;
567
Joerg Roedela345b232009-09-03 15:01:43 +0200568 amd_iommu_reset_cmd_buffer(iommu);
569 flush_all_devices_for_iommu(iommu);
570 flush_all_domains_on_iommu(iommu);
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200571
572 iommu->reset_in_progress = false;
Joerg Roedela345b232009-09-03 15:01:43 +0200573}
574
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200575void amd_iommu_flush_all_devices(void)
576{
577 flush_devices_by_domain(NULL);
578}
579
Joerg Roedel431b2a22008-07-11 17:14:22 +0200580/****************************************************************************
581 *
582 * The functions below are used the create the page table mappings for
583 * unity mapped regions.
584 *
585 ****************************************************************************/
586
587/*
588 * Generic mapping functions. It maps a physical address into a DMA
589 * address space. It allocates the page table pages if necessary.
590 * In the future it can be extended to a generic mapping function
591 * supporting all features of AMD IOMMU page tables like level skipping
592 * and full 64 bit address spaces.
593 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100594static int iommu_map_page(struct protection_domain *dom,
595 unsigned long bus_addr,
596 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200597 int prot,
598 int map_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200599{
Joerg Roedel8bda3092009-05-12 12:02:46 +0200600 u64 __pte, *pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200601
602 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100603 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200604
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200605 BUG_ON(!PM_ALIGNED(map_size, bus_addr));
606 BUG_ON(!PM_ALIGNED(map_size, phys_addr));
607
Joerg Roedelbad1cac2009-09-02 16:52:23 +0200608 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200609 return -EINVAL;
610
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200611 pte = alloc_pte(dom, bus_addr, map_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200612
613 if (IOMMU_PTE_PRESENT(*pte))
614 return -EBUSY;
615
616 __pte = phys_addr | IOMMU_PTE_P;
617 if (prot & IOMMU_PROT_IR)
618 __pte |= IOMMU_PTE_IR;
619 if (prot & IOMMU_PROT_IW)
620 __pte |= IOMMU_PTE_IW;
621
622 *pte = __pte;
623
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200624 update_domain(dom);
625
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200626 return 0;
627}
628
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100629static void iommu_unmap_page(struct protection_domain *dom,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200630 unsigned long bus_addr, int map_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100631{
Joerg Roedela6b256b2009-09-03 12:21:31 +0200632 u64 *pte = fetch_pte(dom, bus_addr, map_size);
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100633
Joerg Roedel38a76ee2009-09-02 17:02:47 +0200634 if (pte)
635 *pte = 0;
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100636}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100637
Joerg Roedel431b2a22008-07-11 17:14:22 +0200638/*
639 * This function checks if a specific unity mapping entry is needed for
640 * this specific IOMMU.
641 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200642static int iommu_for_unity_map(struct amd_iommu *iommu,
643 struct unity_map_entry *entry)
644{
645 u16 bdf, i;
646
647 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
648 bdf = amd_iommu_alias_table[i];
649 if (amd_iommu_rlookup_table[bdf] == iommu)
650 return 1;
651 }
652
653 return 0;
654}
655
Joerg Roedel431b2a22008-07-11 17:14:22 +0200656/*
657 * Init the unity mappings for a specific IOMMU in the system
658 *
659 * Basically iterates over all unity mapping entries and applies them to
660 * the default domain DMA of that IOMMU if necessary.
661 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200662static int iommu_init_unity_mappings(struct amd_iommu *iommu)
663{
664 struct unity_map_entry *entry;
665 int ret;
666
667 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
668 if (!iommu_for_unity_map(iommu, entry))
669 continue;
670 ret = dma_ops_unity_map(iommu->default_dom, entry);
671 if (ret)
672 return ret;
673 }
674
675 return 0;
676}
677
Joerg Roedel431b2a22008-07-11 17:14:22 +0200678/*
679 * This function actually applies the mapping to the page table of the
680 * dma_ops domain.
681 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200682static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
683 struct unity_map_entry *e)
684{
685 u64 addr;
686 int ret;
687
688 for (addr = e->address_start; addr < e->address_end;
689 addr += PAGE_SIZE) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200690 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
691 PM_MAP_4k);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200692 if (ret)
693 return ret;
694 /*
695 * if unity mapping is in aperture range mark the page
696 * as allocated in the aperture
697 */
698 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +0200699 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +0200700 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200701 }
702
703 return 0;
704}
705
Joerg Roedel431b2a22008-07-11 17:14:22 +0200706/*
707 * Inits the unity mappings required for a specific device
708 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200709static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
710 u16 devid)
711{
712 struct unity_map_entry *e;
713 int ret;
714
715 list_for_each_entry(e, &amd_iommu_unity_map, list) {
716 if (!(devid >= e->devid_start && devid <= e->devid_end))
717 continue;
718 ret = dma_ops_unity_map(dma_dom, e);
719 if (ret)
720 return ret;
721 }
722
723 return 0;
724}
725
Joerg Roedel431b2a22008-07-11 17:14:22 +0200726/****************************************************************************
727 *
728 * The next functions belong to the address allocator for the dma_ops
729 * interface functions. They work like the allocators in the other IOMMU
730 * drivers. Its basically a bitmap which marks the allocated pages in
731 * the aperture. Maybe it could be enhanced in the future to a more
732 * efficient allocator.
733 *
734 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200735
Joerg Roedel431b2a22008-07-11 17:14:22 +0200736/*
Joerg Roedel384de722009-05-15 12:30:05 +0200737 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200738 *
739 * called with domain->lock held
740 */
Joerg Roedel384de722009-05-15 12:30:05 +0200741
Joerg Roedel9cabe892009-05-18 16:38:55 +0200742/*
Joerg Roedel00cd1222009-05-19 09:52:40 +0200743 * This function checks if there is a PTE for a given dma address. If
744 * there is one, it returns the pointer to it.
745 */
Joerg Roedel9355a082009-09-02 14:24:08 +0200746static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200747 unsigned long address, int map_size)
Joerg Roedel00cd1222009-05-19 09:52:40 +0200748{
Joerg Roedel9355a082009-09-02 14:24:08 +0200749 int level;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200750 u64 *pte;
751
Joerg Roedel9355a082009-09-02 14:24:08 +0200752 level = domain->mode - 1;
753 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200754
Joerg Roedela6b256b2009-09-03 12:21:31 +0200755 while (level > map_size) {
Joerg Roedel9355a082009-09-02 14:24:08 +0200756 if (!IOMMU_PTE_PRESENT(*pte))
757 return NULL;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200758
Joerg Roedel9355a082009-09-02 14:24:08 +0200759 level -= 1;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200760
Joerg Roedel9355a082009-09-02 14:24:08 +0200761 pte = IOMMU_PTE_PAGE(*pte);
762 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200763
Joerg Roedela6b256b2009-09-03 12:21:31 +0200764 if ((PM_PTE_LEVEL(*pte) == 0) && level != map_size) {
765 pte = NULL;
766 break;
767 }
Joerg Roedel9355a082009-09-02 14:24:08 +0200768 }
Joerg Roedel00cd1222009-05-19 09:52:40 +0200769
770 return pte;
771}
772
773/*
Joerg Roedel9cabe892009-05-18 16:38:55 +0200774 * This function is used to add a new aperture range to an existing
775 * aperture in case of dma_ops domain allocation or address allocation
776 * failure.
777 */
Joerg Roedel00cd1222009-05-19 09:52:40 +0200778static int alloc_new_range(struct amd_iommu *iommu,
779 struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200780 bool populate, gfp_t gfp)
781{
782 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200783 int i;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200784
Joerg Roedelf5e97052009-05-22 12:31:53 +0200785#ifdef CONFIG_IOMMU_STRESS
786 populate = false;
787#endif
788
Joerg Roedel9cabe892009-05-18 16:38:55 +0200789 if (index >= APERTURE_MAX_RANGES)
790 return -ENOMEM;
791
792 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
793 if (!dma_dom->aperture[index])
794 return -ENOMEM;
795
796 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
797 if (!dma_dom->aperture[index]->bitmap)
798 goto out_free;
799
800 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
801
802 if (populate) {
803 unsigned long address = dma_dom->aperture_size;
804 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
805 u64 *pte, *pte_page;
806
807 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200808 pte = alloc_pte(&dma_dom->domain, address, PM_MAP_4k,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200809 &pte_page, gfp);
810 if (!pte)
811 goto out_free;
812
813 dma_dom->aperture[index]->pte_pages[i] = pte_page;
814
815 address += APERTURE_RANGE_SIZE / 64;
816 }
817 }
818
819 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
820
Joerg Roedel00cd1222009-05-19 09:52:40 +0200821 /* Intialize the exclusion range if necessary */
822 if (iommu->exclusion_start &&
823 iommu->exclusion_start >= dma_dom->aperture[index]->offset &&
824 iommu->exclusion_start < dma_dom->aperture_size) {
825 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
826 int pages = iommu_num_pages(iommu->exclusion_start,
827 iommu->exclusion_length,
828 PAGE_SIZE);
829 dma_ops_reserve_addresses(dma_dom, startpage, pages);
830 }
831
832 /*
833 * Check for areas already mapped as present in the new aperture
834 * range and mark those pages as reserved in the allocator. Such
835 * mappings may already exist as a result of requested unity
836 * mappings for devices.
837 */
838 for (i = dma_dom->aperture[index]->offset;
839 i < dma_dom->aperture_size;
840 i += PAGE_SIZE) {
Joerg Roedela6b256b2009-09-03 12:21:31 +0200841 u64 *pte = fetch_pte(&dma_dom->domain, i, PM_MAP_4k);
Joerg Roedel00cd1222009-05-19 09:52:40 +0200842 if (!pte || !IOMMU_PTE_PRESENT(*pte))
843 continue;
844
845 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
846 }
847
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200848 update_domain(&dma_dom->domain);
849
Joerg Roedel9cabe892009-05-18 16:38:55 +0200850 return 0;
851
852out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200853 update_domain(&dma_dom->domain);
854
Joerg Roedel9cabe892009-05-18 16:38:55 +0200855 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
856
857 kfree(dma_dom->aperture[index]);
858 dma_dom->aperture[index] = NULL;
859
860 return -ENOMEM;
861}
862
Joerg Roedel384de722009-05-15 12:30:05 +0200863static unsigned long dma_ops_area_alloc(struct device *dev,
864 struct dma_ops_domain *dom,
865 unsigned int pages,
866 unsigned long align_mask,
867 u64 dma_mask,
868 unsigned long start)
869{
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200870 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +0200871 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
872 int i = start >> APERTURE_RANGE_SHIFT;
873 unsigned long boundary_size;
874 unsigned long address = -1;
875 unsigned long limit;
876
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200877 next_bit >>= PAGE_SHIFT;
878
Joerg Roedel384de722009-05-15 12:30:05 +0200879 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
880 PAGE_SIZE) >> PAGE_SHIFT;
881
882 for (;i < max_index; ++i) {
883 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
884
885 if (dom->aperture[i]->offset >= dma_mask)
886 break;
887
888 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
889 dma_mask >> PAGE_SHIFT);
890
891 address = iommu_area_alloc(dom->aperture[i]->bitmap,
892 limit, next_bit, pages, 0,
893 boundary_size, align_mask);
894 if (address != -1) {
895 address = dom->aperture[i]->offset +
896 (address << PAGE_SHIFT);
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200897 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +0200898 break;
899 }
900
901 next_bit = 0;
902 }
903
904 return address;
905}
906
Joerg Roedeld3086442008-06-26 21:27:57 +0200907static unsigned long dma_ops_alloc_addresses(struct device *dev,
908 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200909 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200910 unsigned long align_mask,
911 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200912{
Joerg Roedeld3086442008-06-26 21:27:57 +0200913 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200914
Joerg Roedelfe16f082009-05-22 12:27:53 +0200915#ifdef CONFIG_IOMMU_STRESS
916 dom->next_address = 0;
917 dom->need_flush = true;
918#endif
Joerg Roedeld3086442008-06-26 21:27:57 +0200919
Joerg Roedel384de722009-05-15 12:30:05 +0200920 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200921 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +0200922
Joerg Roedel1c655772008-09-04 18:40:05 +0200923 if (address == -1) {
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200924 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +0200925 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
926 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200927 dom->need_flush = true;
928 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200929
Joerg Roedel384de722009-05-15 12:30:05 +0200930 if (unlikely(address == -1))
Joerg Roedeld3086442008-06-26 21:27:57 +0200931 address = bad_dma_address;
932
933 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
934
935 return address;
936}
937
Joerg Roedel431b2a22008-07-11 17:14:22 +0200938/*
939 * The address free function.
940 *
941 * called with domain->lock held
942 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200943static void dma_ops_free_addresses(struct dma_ops_domain *dom,
944 unsigned long address,
945 unsigned int pages)
946{
Joerg Roedel384de722009-05-15 12:30:05 +0200947 unsigned i = address >> APERTURE_RANGE_SHIFT;
948 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +0100949
Joerg Roedel384de722009-05-15 12:30:05 +0200950 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
951
Joerg Roedel47bccd62009-05-22 12:40:54 +0200952#ifdef CONFIG_IOMMU_STRESS
953 if (i < 4)
954 return;
955#endif
956
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200957 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +0100958 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +0200959
960 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200961
Joerg Roedel384de722009-05-15 12:30:05 +0200962 iommu_area_free(range->bitmap, address, pages);
963
Joerg Roedeld3086442008-06-26 21:27:57 +0200964}
965
Joerg Roedel431b2a22008-07-11 17:14:22 +0200966/****************************************************************************
967 *
968 * The next functions belong to the domain allocation. A domain is
969 * allocated for every IOMMU as the default domain. If device isolation
970 * is enabled, every device get its own domain. The most important thing
971 * about domains is the page table mapping the DMA address space they
972 * contain.
973 *
974 ****************************************************************************/
975
Joerg Roedelec487d12008-06-26 21:27:58 +0200976static u16 domain_id_alloc(void)
977{
978 unsigned long flags;
979 int id;
980
981 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
982 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
983 BUG_ON(id == 0);
984 if (id > 0 && id < MAX_DOMAIN_ID)
985 __set_bit(id, amd_iommu_pd_alloc_bitmap);
986 else
987 id = 0;
988 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
989
990 return id;
991}
992
Joerg Roedela2acfb72008-12-02 18:28:53 +0100993static void domain_id_free(int id)
994{
995 unsigned long flags;
996
997 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
998 if (id > 0 && id < MAX_DOMAIN_ID)
999 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1000 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1001}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001002
Joerg Roedel431b2a22008-07-11 17:14:22 +02001003/*
1004 * Used to reserve address ranges in the aperture (e.g. for exclusion
1005 * ranges.
1006 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001007static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1008 unsigned long start_page,
1009 unsigned int pages)
1010{
Joerg Roedel384de722009-05-15 12:30:05 +02001011 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
Joerg Roedelec487d12008-06-26 21:27:58 +02001012
1013 if (start_page + pages > last_page)
1014 pages = last_page - start_page;
1015
Joerg Roedel384de722009-05-15 12:30:05 +02001016 for (i = start_page; i < start_page + pages; ++i) {
1017 int index = i / APERTURE_RANGE_PAGES;
1018 int page = i % APERTURE_RANGE_PAGES;
1019 __set_bit(page, dom->aperture[index]->bitmap);
1020 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001021}
1022
Joerg Roedel86db2e52008-12-02 18:20:21 +01001023static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001024{
1025 int i, j;
1026 u64 *p1, *p2, *p3;
1027
Joerg Roedel86db2e52008-12-02 18:20:21 +01001028 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001029
1030 if (!p1)
1031 return;
1032
1033 for (i = 0; i < 512; ++i) {
1034 if (!IOMMU_PTE_PRESENT(p1[i]))
1035 continue;
1036
1037 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +01001038 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +02001039 if (!IOMMU_PTE_PRESENT(p2[j]))
1040 continue;
1041 p3 = IOMMU_PTE_PAGE(p2[j]);
1042 free_page((unsigned long)p3);
1043 }
1044
1045 free_page((unsigned long)p2);
1046 }
1047
1048 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +01001049
1050 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001051}
1052
Joerg Roedel431b2a22008-07-11 17:14:22 +02001053/*
1054 * Free a domain, only used if something went wrong in the
1055 * allocation path and we need to free an already allocated page table
1056 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001057static void dma_ops_domain_free(struct dma_ops_domain *dom)
1058{
Joerg Roedel384de722009-05-15 12:30:05 +02001059 int i;
1060
Joerg Roedelec487d12008-06-26 21:27:58 +02001061 if (!dom)
1062 return;
1063
Joerg Roedel86db2e52008-12-02 18:20:21 +01001064 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001065
Joerg Roedel384de722009-05-15 12:30:05 +02001066 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1067 if (!dom->aperture[i])
1068 continue;
1069 free_page((unsigned long)dom->aperture[i]->bitmap);
1070 kfree(dom->aperture[i]);
1071 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001072
1073 kfree(dom);
1074}
1075
Joerg Roedel431b2a22008-07-11 17:14:22 +02001076/*
1077 * Allocates a new protection domain usable for the dma_ops functions.
1078 * It also intializes the page table and the address allocator data
1079 * structures required for the dma_ops interface
1080 */
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001081static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu)
Joerg Roedelec487d12008-06-26 21:27:58 +02001082{
1083 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001084
1085 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1086 if (!dma_dom)
1087 return NULL;
1088
1089 spin_lock_init(&dma_dom->domain.lock);
1090
1091 dma_dom->domain.id = domain_id_alloc();
1092 if (dma_dom->domain.id == 0)
1093 goto free_dma_dom;
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001094 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001095 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001096 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001097 dma_dom->domain.priv = dma_dom;
1098 if (!dma_dom->domain.pt_root)
1099 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001100
Joerg Roedel1c655772008-09-04 18:40:05 +02001101 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001102 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02001103
Joerg Roedel00cd1222009-05-19 09:52:40 +02001104 if (alloc_new_range(iommu, dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001105 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001106
Joerg Roedel431b2a22008-07-11 17:14:22 +02001107 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001108 * mark the first page as allocated so we never return 0 as
1109 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001110 */
Joerg Roedel384de722009-05-15 12:30:05 +02001111 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001112 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001113
Joerg Roedelec487d12008-06-26 21:27:58 +02001114
1115 return dma_dom;
1116
1117free_dma_dom:
1118 dma_ops_domain_free(dma_dom);
1119
1120 return NULL;
1121}
1122
Joerg Roedel431b2a22008-07-11 17:14:22 +02001123/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001124 * little helper function to check whether a given protection domain is a
1125 * dma_ops domain
1126 */
1127static bool dma_ops_domain(struct protection_domain *domain)
1128{
1129 return domain->flags & PD_DMA_OPS_MASK;
1130}
1131
1132/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001133 * Find out the protection domain structure for a given PCI device. This
1134 * will give us the pointer to the page table root for example.
1135 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001136static struct protection_domain *domain_for_device(u16 devid)
1137{
1138 struct protection_domain *dom;
1139 unsigned long flags;
1140
1141 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
1142 dom = amd_iommu_pd_table[devid];
1143 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1144
1145 return dom;
1146}
1147
Joerg Roedel407d7332009-09-02 16:07:00 +02001148static void set_dte_entry(u16 devid, struct protection_domain *domain)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001149{
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001150 u64 pte_root = virt_to_phys(domain->pt_root);
Joerg Roedel863c74e2008-12-02 17:56:36 +01001151
Joerg Roedel38ddf412008-09-11 10:38:32 +02001152 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1153 << DEV_ENTRY_MODE_SHIFT;
1154 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001155
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001156 amd_iommu_dev_table[devid].data[2] = domain->id;
Joerg Roedelaa879ff2009-08-31 16:01:48 +02001157 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
1158 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001159
1160 amd_iommu_pd_table[devid] = domain;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001161}
1162
1163/*
1164 * If a device is not yet associated with a domain, this function does
1165 * assigns it visible for the hardware
1166 */
1167static void __attach_device(struct amd_iommu *iommu,
1168 struct protection_domain *domain,
1169 u16 devid)
1170{
1171 /* lock domain */
1172 spin_lock(&domain->lock);
1173
1174 /* update DTE entry */
1175 set_dte_entry(devid, domain);
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001176
1177 domain->dev_cnt += 1;
1178
1179 /* ready */
1180 spin_unlock(&domain->lock);
Joerg Roedel0feae532009-08-26 15:26:30 +02001181}
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001182
Joerg Roedel407d7332009-09-02 16:07:00 +02001183/*
1184 * If a device is not yet associated with a domain, this function does
1185 * assigns it visible for the hardware
1186 */
Joerg Roedel0feae532009-08-26 15:26:30 +02001187static void attach_device(struct amd_iommu *iommu,
1188 struct protection_domain *domain,
1189 u16 devid)
1190{
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001191 unsigned long flags;
1192
1193 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel0feae532009-08-26 15:26:30 +02001194 __attach_device(iommu, domain, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001195 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1196
Joerg Roedel0feae532009-08-26 15:26:30 +02001197 /*
1198 * We might boot into a crash-kernel here. The crashed kernel
1199 * left the caches in the IOMMU dirty. So we have to flush
1200 * here to evict all dirty stuff.
1201 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001202 iommu_queue_inv_dev_entry(iommu, devid);
Chris Wright42a49f92009-06-15 15:42:00 +02001203 iommu_flush_tlb_pde(iommu, domain->id);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001204}
1205
Joerg Roedel355bf552008-12-08 12:02:41 +01001206/*
1207 * Removes a device from a protection domain (unlocked)
1208 */
1209static void __detach_device(struct protection_domain *domain, u16 devid)
1210{
1211
1212 /* lock domain */
1213 spin_lock(&domain->lock);
1214
1215 /* remove domain from the lookup table */
1216 amd_iommu_pd_table[devid] = NULL;
1217
1218 /* remove entry from the device table seen by the hardware */
1219 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1220 amd_iommu_dev_table[devid].data[1] = 0;
1221 amd_iommu_dev_table[devid].data[2] = 0;
1222
1223 /* decrease reference counter */
1224 domain->dev_cnt -= 1;
1225
1226 /* ready */
1227 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001228
1229 /*
1230 * If we run in passthrough mode the device must be assigned to the
1231 * passthrough domain if it is detached from any other domain
1232 */
1233 if (iommu_pass_through) {
1234 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1235 __attach_device(iommu, pt_domain, devid);
1236 }
Joerg Roedel355bf552008-12-08 12:02:41 +01001237}
1238
1239/*
1240 * Removes a device from a protection domain (with devtable_lock held)
1241 */
1242static void detach_device(struct protection_domain *domain, u16 devid)
1243{
1244 unsigned long flags;
1245
1246 /* lock device table */
1247 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1248 __detach_device(domain, devid);
1249 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1250}
Joerg Roedele275a2a2008-12-10 18:27:25 +01001251
1252static int device_change_notifier(struct notifier_block *nb,
1253 unsigned long action, void *data)
1254{
1255 struct device *dev = data;
1256 struct pci_dev *pdev = to_pci_dev(dev);
1257 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
1258 struct protection_domain *domain;
1259 struct dma_ops_domain *dma_domain;
1260 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001261 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001262
1263 if (devid > amd_iommu_last_bdf)
1264 goto out;
1265
1266 devid = amd_iommu_alias_table[devid];
1267
1268 iommu = amd_iommu_rlookup_table[devid];
1269 if (iommu == NULL)
1270 goto out;
1271
1272 domain = domain_for_device(devid);
1273
1274 if (domain && !dma_ops_domain(domain))
1275 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1276 "to a non-dma-ops domain\n", dev_name(dev));
1277
1278 switch (action) {
Chris Wrightc1eee672009-05-21 00:56:58 -07001279 case BUS_NOTIFY_UNBOUND_DRIVER:
Joerg Roedele275a2a2008-12-10 18:27:25 +01001280 if (!domain)
1281 goto out;
Joerg Roedela1ca3312009-09-01 12:22:22 +02001282 if (iommu_pass_through)
1283 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001284 detach_device(domain, devid);
1285 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001286 case BUS_NOTIFY_ADD_DEVICE:
1287 /* allocate a protection domain if a device is added */
1288 dma_domain = find_protection_domain(devid);
1289 if (dma_domain)
1290 goto out;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001291 dma_domain = dma_ops_domain_alloc(iommu);
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001292 if (!dma_domain)
1293 goto out;
1294 dma_domain->target_dev = devid;
1295
1296 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1297 list_add_tail(&dma_domain->list, &iommu_pd_list);
1298 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1299
1300 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001301 default:
1302 goto out;
1303 }
1304
1305 iommu_queue_inv_dev_entry(iommu, devid);
1306 iommu_completion_wait(iommu);
1307
1308out:
1309 return 0;
1310}
1311
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301312static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01001313 .notifier_call = device_change_notifier,
1314};
Joerg Roedel355bf552008-12-08 12:02:41 +01001315
Joerg Roedel431b2a22008-07-11 17:14:22 +02001316/*****************************************************************************
1317 *
1318 * The next functions belong to the dma_ops mapping/unmapping code.
1319 *
1320 *****************************************************************************/
1321
1322/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001323 * This function checks if the driver got a valid device from the caller to
1324 * avoid dereferencing invalid pointers.
1325 */
1326static bool check_device(struct device *dev)
1327{
1328 if (!dev || !dev->dma_mask)
1329 return false;
1330
1331 return true;
1332}
1333
1334/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001335 * In this function the list of preallocated protection domains is traversed to
1336 * find the domain for a specific device
1337 */
1338static struct dma_ops_domain *find_protection_domain(u16 devid)
1339{
1340 struct dma_ops_domain *entry, *ret = NULL;
1341 unsigned long flags;
1342
1343 if (list_empty(&iommu_pd_list))
1344 return NULL;
1345
1346 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1347
1348 list_for_each_entry(entry, &iommu_pd_list, list) {
1349 if (entry->target_dev == devid) {
1350 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001351 break;
1352 }
1353 }
1354
1355 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1356
1357 return ret;
1358}
1359
1360/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001361 * In the dma_ops path we only have the struct device. This function
1362 * finds the corresponding IOMMU, the protection domain and the
1363 * requestor id for a given device.
1364 * If the device is not yet associated with a domain this is also done
1365 * in this function.
1366 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001367static int get_device_resources(struct device *dev,
1368 struct amd_iommu **iommu,
1369 struct protection_domain **domain,
1370 u16 *bdf)
1371{
1372 struct dma_ops_domain *dma_dom;
1373 struct pci_dev *pcidev;
1374 u16 _bdf;
1375
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001376 *iommu = NULL;
1377 *domain = NULL;
1378 *bdf = 0xffff;
1379
1380 if (dev->bus != &pci_bus_type)
1381 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001382
1383 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +02001384 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001385
Joerg Roedel431b2a22008-07-11 17:14:22 +02001386 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001387 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001388 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001389
1390 *bdf = amd_iommu_alias_table[_bdf];
1391
1392 *iommu = amd_iommu_rlookup_table[*bdf];
1393 if (*iommu == NULL)
1394 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001395 *domain = domain_for_device(*bdf);
1396 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001397 dma_dom = find_protection_domain(*bdf);
1398 if (!dma_dom)
1399 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001400 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001401 attach_device(*iommu, *domain, *bdf);
Joerg Roedele9a22a12009-06-09 12:00:37 +02001402 DUMP_printk("Using protection domain %d for device %s\n",
1403 (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001404 }
1405
Joerg Roedelf91ba192008-11-25 12:56:12 +01001406 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001407 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001408
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001409 return 1;
1410}
1411
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001412static void update_device_table(struct protection_domain *domain)
1413{
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001414 unsigned long flags;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001415 int i;
1416
1417 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
1418 if (amd_iommu_pd_table[i] != domain)
1419 continue;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001420 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001421 set_dte_entry(i, domain);
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001422 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001423 }
1424}
1425
1426static void update_domain(struct protection_domain *domain)
1427{
1428 if (!domain->updated)
1429 return;
1430
1431 update_device_table(domain);
1432 flush_devices_by_domain(domain);
1433 iommu_flush_domain(domain->id);
1434
1435 domain->updated = false;
1436}
1437
Joerg Roedel431b2a22008-07-11 17:14:22 +02001438/*
Joerg Roedel50020fb2009-09-02 15:38:40 +02001439 * This function is used to add another level to an IO page table. Adding
1440 * another level increases the size of the address space by 9 bits to a size up
1441 * to 64 bits.
Joerg Roedel8bda3092009-05-12 12:02:46 +02001442 */
Joerg Roedel50020fb2009-09-02 15:38:40 +02001443static bool increase_address_space(struct protection_domain *domain,
1444 gfp_t gfp)
1445{
1446 u64 *pte;
1447
1448 if (domain->mode == PAGE_MODE_6_LEVEL)
1449 /* address space already 64 bit large */
1450 return false;
1451
1452 pte = (void *)get_zeroed_page(gfp);
1453 if (!pte)
1454 return false;
1455
1456 *pte = PM_LEVEL_PDE(domain->mode,
1457 virt_to_phys(domain->pt_root));
1458 domain->pt_root = pte;
1459 domain->mode += 1;
1460 domain->updated = true;
1461
1462 return true;
1463}
1464
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001465static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001466 unsigned long address,
1467 int end_lvl,
1468 u64 **pte_page,
1469 gfp_t gfp)
Joerg Roedel8bda3092009-05-12 12:02:46 +02001470{
1471 u64 *pte, *page;
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001472 int level;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001473
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001474 while (address > PM_LEVEL_SIZE(domain->mode))
1475 increase_address_space(domain, gfp);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001476
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001477 level = domain->mode - 1;
1478 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1479
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001480 while (level > end_lvl) {
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001481 if (!IOMMU_PTE_PRESENT(*pte)) {
1482 page = (u64 *)get_zeroed_page(gfp);
1483 if (!page)
1484 return NULL;
1485 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1486 }
1487
1488 level -= 1;
1489
1490 pte = IOMMU_PTE_PAGE(*pte);
1491
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001492 if (pte_page && level == end_lvl)
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001493 *pte_page = pte;
1494
1495 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001496 }
1497
Joerg Roedel8bda3092009-05-12 12:02:46 +02001498 return pte;
1499}
1500
1501/*
1502 * This function fetches the PTE for a given address in the aperture
1503 */
1504static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1505 unsigned long address)
1506{
Joerg Roedel384de722009-05-15 12:30:05 +02001507 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001508 u64 *pte, *pte_page;
1509
Joerg Roedel384de722009-05-15 12:30:05 +02001510 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1511 if (!aperture)
1512 return NULL;
1513
1514 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001515 if (!pte) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001516 pte = alloc_pte(&dom->domain, address, PM_MAP_4k, &pte_page,
1517 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02001518 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1519 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001520 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001521
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001522 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001523
1524 return pte;
1525}
1526
1527/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001528 * This is the generic map function. It maps one 4kb page at paddr to
1529 * the given address in the DMA address space for the domain.
1530 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001531static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1532 struct dma_ops_domain *dom,
1533 unsigned long address,
1534 phys_addr_t paddr,
1535 int direction)
1536{
1537 u64 *pte, __pte;
1538
1539 WARN_ON(address > dom->aperture_size);
1540
1541 paddr &= PAGE_MASK;
1542
Joerg Roedel8bda3092009-05-12 12:02:46 +02001543 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02001544 if (!pte)
1545 return bad_dma_address;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001546
1547 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1548
1549 if (direction == DMA_TO_DEVICE)
1550 __pte |= IOMMU_PTE_IR;
1551 else if (direction == DMA_FROM_DEVICE)
1552 __pte |= IOMMU_PTE_IW;
1553 else if (direction == DMA_BIDIRECTIONAL)
1554 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1555
1556 WARN_ON(*pte);
1557
1558 *pte = __pte;
1559
1560 return (dma_addr_t)address;
1561}
1562
Joerg Roedel431b2a22008-07-11 17:14:22 +02001563/*
1564 * The generic unmapping function for on page in the DMA address space.
1565 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001566static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1567 struct dma_ops_domain *dom,
1568 unsigned long address)
1569{
Joerg Roedel384de722009-05-15 12:30:05 +02001570 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001571 u64 *pte;
1572
1573 if (address >= dom->aperture_size)
1574 return;
1575
Joerg Roedel384de722009-05-15 12:30:05 +02001576 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1577 if (!aperture)
1578 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001579
Joerg Roedel384de722009-05-15 12:30:05 +02001580 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1581 if (!pte)
1582 return;
1583
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001584 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001585
1586 WARN_ON(!*pte);
1587
1588 *pte = 0ULL;
1589}
1590
Joerg Roedel431b2a22008-07-11 17:14:22 +02001591/*
1592 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001593 * contiguous memory region into DMA address space. It is used by all
1594 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001595 * Must be called with the domain lock held.
1596 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001597static dma_addr_t __map_single(struct device *dev,
1598 struct amd_iommu *iommu,
1599 struct dma_ops_domain *dma_dom,
1600 phys_addr_t paddr,
1601 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001602 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001603 bool align,
1604 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001605{
1606 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02001607 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001608 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001609 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001610 int i;
1611
Joerg Roedele3c449f2008-10-15 22:02:11 -07001612 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001613 paddr &= PAGE_MASK;
1614
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001615 INC_STATS_COUNTER(total_map_requests);
1616
Joerg Roedelc1858972008-12-12 15:42:39 +01001617 if (pages > 1)
1618 INC_STATS_COUNTER(cross_page);
1619
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001620 if (align)
1621 align_mask = (1UL << get_order(size)) - 1;
1622
Joerg Roedel11b83882009-05-19 10:23:15 +02001623retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02001624 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1625 dma_mask);
Joerg Roedel11b83882009-05-19 10:23:15 +02001626 if (unlikely(address == bad_dma_address)) {
1627 /*
1628 * setting next_address here will let the address
1629 * allocator only scan the new allocated range in the
1630 * first run. This is a small optimization.
1631 */
1632 dma_dom->next_address = dma_dom->aperture_size;
1633
1634 if (alloc_new_range(iommu, dma_dom, false, GFP_ATOMIC))
1635 goto out;
1636
1637 /*
1638 * aperture was sucessfully enlarged by 128 MB, try
1639 * allocation again
1640 */
1641 goto retry;
1642 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001643
1644 start = address;
1645 for (i = 0; i < pages; ++i) {
Joerg Roedel53812c12009-05-12 12:17:38 +02001646 ret = dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
1647 if (ret == bad_dma_address)
1648 goto out_unmap;
1649
Joerg Roedelcb76c322008-06-26 21:28:00 +02001650 paddr += PAGE_SIZE;
1651 start += PAGE_SIZE;
1652 }
1653 address += offset;
1654
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001655 ADD_STATS_COUNTER(alloced_io_mem, size);
1656
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001657 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001658 iommu_flush_tlb(iommu, dma_dom->domain.id);
1659 dma_dom->need_flush = false;
1660 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel270cab242008-09-04 15:49:46 +02001661 iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
1662
Joerg Roedelcb76c322008-06-26 21:28:00 +02001663out:
1664 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02001665
1666out_unmap:
1667
1668 for (--i; i >= 0; --i) {
1669 start -= PAGE_SIZE;
1670 dma_ops_domain_unmap(iommu, dma_dom, start);
1671 }
1672
1673 dma_ops_free_addresses(dma_dom, address, pages);
1674
1675 return bad_dma_address;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001676}
1677
Joerg Roedel431b2a22008-07-11 17:14:22 +02001678/*
1679 * Does the reverse of the __map_single function. Must be called with
1680 * the domain lock held too
1681 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001682static void __unmap_single(struct amd_iommu *iommu,
1683 struct dma_ops_domain *dma_dom,
1684 dma_addr_t dma_addr,
1685 size_t size,
1686 int dir)
1687{
1688 dma_addr_t i, start;
1689 unsigned int pages;
1690
Joerg Roedelb8d99052008-12-08 14:40:26 +01001691 if ((dma_addr == bad_dma_address) ||
1692 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001693 return;
1694
Joerg Roedele3c449f2008-10-15 22:02:11 -07001695 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001696 dma_addr &= PAGE_MASK;
1697 start = dma_addr;
1698
1699 for (i = 0; i < pages; ++i) {
1700 dma_ops_domain_unmap(iommu, dma_dom, start);
1701 start += PAGE_SIZE;
1702 }
1703
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001704 SUB_STATS_COUNTER(alloced_io_mem, size);
1705
Joerg Roedelcb76c322008-06-26 21:28:00 +02001706 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001707
Joerg Roedel80be3082008-11-06 14:59:05 +01001708 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001709 iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001710 dma_dom->need_flush = false;
1711 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001712}
1713
Joerg Roedel431b2a22008-07-11 17:14:22 +02001714/*
1715 * The exported map_single function for dma_ops.
1716 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001717static dma_addr_t map_page(struct device *dev, struct page *page,
1718 unsigned long offset, size_t size,
1719 enum dma_data_direction dir,
1720 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001721{
1722 unsigned long flags;
1723 struct amd_iommu *iommu;
1724 struct protection_domain *domain;
1725 u16 devid;
1726 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001727 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001728 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001729
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001730 INC_STATS_COUNTER(cnt_map_single);
1731
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001732 if (!check_device(dev))
1733 return bad_dma_address;
1734
Joerg Roedel832a90c2008-09-18 15:54:23 +02001735 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001736
1737 get_device_resources(dev, &iommu, &domain, &devid);
1738
1739 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001740 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001741 return (dma_addr_t)paddr;
1742
Joerg Roedel5b28df62008-12-02 17:49:42 +01001743 if (!dma_ops_domain(domain))
1744 return bad_dma_address;
1745
Joerg Roedel4da70b92008-06-26 21:28:01 +02001746 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001747 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1748 dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001749 if (addr == bad_dma_address)
1750 goto out;
1751
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001752 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001753
1754out:
1755 spin_unlock_irqrestore(&domain->lock, flags);
1756
1757 return addr;
1758}
1759
Joerg Roedel431b2a22008-07-11 17:14:22 +02001760/*
1761 * The exported unmap_single function for dma_ops.
1762 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001763static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1764 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001765{
1766 unsigned long flags;
1767 struct amd_iommu *iommu;
1768 struct protection_domain *domain;
1769 u16 devid;
1770
Joerg Roedel146a6912008-12-12 15:07:12 +01001771 INC_STATS_COUNTER(cnt_unmap_single);
1772
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001773 if (!check_device(dev) ||
1774 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001775 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001776 return;
1777
Joerg Roedel5b28df62008-12-02 17:49:42 +01001778 if (!dma_ops_domain(domain))
1779 return;
1780
Joerg Roedel4da70b92008-06-26 21:28:01 +02001781 spin_lock_irqsave(&domain->lock, flags);
1782
1783 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1784
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001785 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001786
1787 spin_unlock_irqrestore(&domain->lock, flags);
1788}
1789
Joerg Roedel431b2a22008-07-11 17:14:22 +02001790/*
1791 * This is a special map_sg function which is used if we should map a
1792 * device which is not handled by an AMD IOMMU in the system.
1793 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001794static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1795 int nelems, int dir)
1796{
1797 struct scatterlist *s;
1798 int i;
1799
1800 for_each_sg(sglist, s, nelems, i) {
1801 s->dma_address = (dma_addr_t)sg_phys(s);
1802 s->dma_length = s->length;
1803 }
1804
1805 return nelems;
1806}
1807
Joerg Roedel431b2a22008-07-11 17:14:22 +02001808/*
1809 * The exported map_sg function for dma_ops (handles scatter-gather
1810 * lists).
1811 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001812static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001813 int nelems, enum dma_data_direction dir,
1814 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001815{
1816 unsigned long flags;
1817 struct amd_iommu *iommu;
1818 struct protection_domain *domain;
1819 u16 devid;
1820 int i;
1821 struct scatterlist *s;
1822 phys_addr_t paddr;
1823 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001824 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001825
Joerg Roedeld03f0672008-12-12 15:09:48 +01001826 INC_STATS_COUNTER(cnt_map_sg);
1827
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001828 if (!check_device(dev))
1829 return 0;
1830
Joerg Roedel832a90c2008-09-18 15:54:23 +02001831 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001832
1833 get_device_resources(dev, &iommu, &domain, &devid);
1834
1835 if (!iommu || !domain)
1836 return map_sg_no_iommu(dev, sglist, nelems, dir);
1837
Joerg Roedel5b28df62008-12-02 17:49:42 +01001838 if (!dma_ops_domain(domain))
1839 return 0;
1840
Joerg Roedel65b050a2008-06-26 21:28:02 +02001841 spin_lock_irqsave(&domain->lock, flags);
1842
1843 for_each_sg(sglist, s, nelems, i) {
1844 paddr = sg_phys(s);
1845
1846 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001847 paddr, s->length, dir, false,
1848 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001849
1850 if (s->dma_address) {
1851 s->dma_length = s->length;
1852 mapped_elems++;
1853 } else
1854 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001855 }
1856
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001857 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001858
1859out:
1860 spin_unlock_irqrestore(&domain->lock, flags);
1861
1862 return mapped_elems;
1863unmap:
1864 for_each_sg(sglist, s, mapped_elems, i) {
1865 if (s->dma_address)
1866 __unmap_single(iommu, domain->priv, s->dma_address,
1867 s->dma_length, dir);
1868 s->dma_address = s->dma_length = 0;
1869 }
1870
1871 mapped_elems = 0;
1872
1873 goto out;
1874}
1875
Joerg Roedel431b2a22008-07-11 17:14:22 +02001876/*
1877 * The exported map_sg function for dma_ops (handles scatter-gather
1878 * lists).
1879 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001880static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001881 int nelems, enum dma_data_direction dir,
1882 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001883{
1884 unsigned long flags;
1885 struct amd_iommu *iommu;
1886 struct protection_domain *domain;
1887 struct scatterlist *s;
1888 u16 devid;
1889 int i;
1890
Joerg Roedel55877a62008-12-12 15:12:14 +01001891 INC_STATS_COUNTER(cnt_unmap_sg);
1892
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001893 if (!check_device(dev) ||
1894 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001895 return;
1896
Joerg Roedel5b28df62008-12-02 17:49:42 +01001897 if (!dma_ops_domain(domain))
1898 return;
1899
Joerg Roedel65b050a2008-06-26 21:28:02 +02001900 spin_lock_irqsave(&domain->lock, flags);
1901
1902 for_each_sg(sglist, s, nelems, i) {
1903 __unmap_single(iommu, domain->priv, s->dma_address,
1904 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001905 s->dma_address = s->dma_length = 0;
1906 }
1907
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001908 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001909
1910 spin_unlock_irqrestore(&domain->lock, flags);
1911}
1912
Joerg Roedel431b2a22008-07-11 17:14:22 +02001913/*
1914 * The exported alloc_coherent function for dma_ops.
1915 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001916static void *alloc_coherent(struct device *dev, size_t size,
1917 dma_addr_t *dma_addr, gfp_t flag)
1918{
1919 unsigned long flags;
1920 void *virt_addr;
1921 struct amd_iommu *iommu;
1922 struct protection_domain *domain;
1923 u16 devid;
1924 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001925 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001926
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001927 INC_STATS_COUNTER(cnt_alloc_coherent);
1928
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001929 if (!check_device(dev))
1930 return NULL;
1931
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001932 if (!get_device_resources(dev, &iommu, &domain, &devid))
1933 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1934
Joerg Roedelc97ac532008-09-11 10:59:15 +02001935 flag |= __GFP_ZERO;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001936 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1937 if (!virt_addr)
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301938 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001939
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001940 paddr = virt_to_phys(virt_addr);
1941
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001942 if (!iommu || !domain) {
1943 *dma_addr = (dma_addr_t)paddr;
1944 return virt_addr;
1945 }
1946
Joerg Roedel5b28df62008-12-02 17:49:42 +01001947 if (!dma_ops_domain(domain))
1948 goto out_free;
1949
Joerg Roedel832a90c2008-09-18 15:54:23 +02001950 if (!dma_mask)
1951 dma_mask = *dev->dma_mask;
1952
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001953 spin_lock_irqsave(&domain->lock, flags);
1954
1955 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001956 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001957
Jiri Slaby367d04c2009-05-28 09:54:48 +02001958 if (*dma_addr == bad_dma_address) {
1959 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01001960 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02001961 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001962
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001963 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001964
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001965 spin_unlock_irqrestore(&domain->lock, flags);
1966
1967 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001968
1969out_free:
1970
1971 free_pages((unsigned long)virt_addr, get_order(size));
1972
1973 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001974}
1975
Joerg Roedel431b2a22008-07-11 17:14:22 +02001976/*
1977 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001978 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001979static void free_coherent(struct device *dev, size_t size,
1980 void *virt_addr, dma_addr_t dma_addr)
1981{
1982 unsigned long flags;
1983 struct amd_iommu *iommu;
1984 struct protection_domain *domain;
1985 u16 devid;
1986
Joerg Roedel5d31ee72008-12-12 15:16:38 +01001987 INC_STATS_COUNTER(cnt_free_coherent);
1988
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001989 if (!check_device(dev))
1990 return;
1991
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001992 get_device_resources(dev, &iommu, &domain, &devid);
1993
1994 if (!iommu || !domain)
1995 goto free_mem;
1996
Joerg Roedel5b28df62008-12-02 17:49:42 +01001997 if (!dma_ops_domain(domain))
1998 goto free_mem;
1999
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002000 spin_lock_irqsave(&domain->lock, flags);
2001
2002 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002003
Joerg Roedel09ee17e2008-12-03 12:19:27 +01002004 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002005
2006 spin_unlock_irqrestore(&domain->lock, flags);
2007
2008free_mem:
2009 free_pages((unsigned long)virt_addr, get_order(size));
2010}
2011
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002012/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002013 * This function is called by the DMA layer to find out if we can handle a
2014 * particular device. It is part of the dma_ops.
2015 */
2016static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2017{
2018 u16 bdf;
2019 struct pci_dev *pcidev;
2020
2021 /* No device or no PCI device */
2022 if (!dev || dev->bus != &pci_bus_type)
2023 return 0;
2024
2025 pcidev = to_pci_dev(dev);
2026
2027 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
2028
2029 /* Out of our scope? */
2030 if (bdf > amd_iommu_last_bdf)
2031 return 0;
2032
2033 return 1;
2034}
2035
2036/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002037 * The function for pre-allocating protection domains.
2038 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002039 * If the driver core informs the DMA layer if a driver grabs a device
2040 * we don't need to preallocate the protection domains anymore.
2041 * For now we have to.
2042 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05302043static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002044{
2045 struct pci_dev *dev = NULL;
2046 struct dma_ops_domain *dma_dom;
2047 struct amd_iommu *iommu;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002048 u16 devid;
2049
2050 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedeledcb34d2008-12-10 20:01:45 +01002051 devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02002052 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002053 continue;
2054 devid = amd_iommu_alias_table[devid];
2055 if (domain_for_device(devid))
2056 continue;
2057 iommu = amd_iommu_rlookup_table[devid];
2058 if (!iommu)
2059 continue;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002060 dma_dom = dma_ops_domain_alloc(iommu);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002061 if (!dma_dom)
2062 continue;
2063 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02002064 dma_dom->target_dev = devid;
2065
2066 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002067 }
2068}
2069
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002070static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002071 .alloc_coherent = alloc_coherent,
2072 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09002073 .map_page = map_page,
2074 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002075 .map_sg = map_sg,
2076 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002077 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002078};
2079
Joerg Roedel431b2a22008-07-11 17:14:22 +02002080/*
2081 * The function which clues the AMD IOMMU driver into dma_ops.
2082 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002083int __init amd_iommu_init_dma_ops(void)
2084{
2085 struct amd_iommu *iommu;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002086 int ret;
2087
Joerg Roedel431b2a22008-07-11 17:14:22 +02002088 /*
2089 * first allocate a default protection domain for every IOMMU we
2090 * found in the system. Devices not assigned to any other
2091 * protection domain will be assigned to the default one.
2092 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02002093 for_each_iommu(iommu) {
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002094 iommu->default_dom = dma_ops_domain_alloc(iommu);
Joerg Roedel6631ee92008-06-26 21:28:05 +02002095 if (iommu->default_dom == NULL)
2096 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01002097 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002098 ret = iommu_init_unity_mappings(iommu);
2099 if (ret)
2100 goto free_domains;
2101 }
2102
Joerg Roedel431b2a22008-07-11 17:14:22 +02002103 /*
2104 * If device isolation is enabled, pre-allocate the protection
2105 * domains for each device.
2106 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002107 if (amd_iommu_isolate)
2108 prealloc_protection_domains();
2109
2110 iommu_detected = 1;
2111 force_iommu = 1;
2112 bad_dma_address = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002113#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02002114 gart_iommu_aperture_disabled = 1;
2115 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002116#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02002117
Joerg Roedel431b2a22008-07-11 17:14:22 +02002118 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002119 dma_ops = &amd_iommu_dma_ops;
2120
Joerg Roedel26961ef2008-12-03 17:00:17 +01002121 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01002122
Joerg Roedele275a2a2008-12-10 18:27:25 +01002123 bus_register_notifier(&pci_bus_type, &device_nb);
2124
Joerg Roedel7f265082008-12-12 13:50:21 +01002125 amd_iommu_stats_init();
2126
Joerg Roedel6631ee92008-06-26 21:28:05 +02002127 return 0;
2128
2129free_domains:
2130
Joerg Roedel3bd22172009-05-04 15:06:20 +02002131 for_each_iommu(iommu) {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002132 if (iommu->default_dom)
2133 dma_ops_domain_free(iommu->default_dom);
2134 }
2135
2136 return ret;
2137}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002138
2139/*****************************************************************************
2140 *
2141 * The following functions belong to the exported interface of AMD IOMMU
2142 *
2143 * This interface allows access to lower level functions of the IOMMU
2144 * like protection domain handling and assignement of devices to domains
2145 * which is not possible with the dma_ops interface.
2146 *
2147 *****************************************************************************/
2148
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002149static void cleanup_domain(struct protection_domain *domain)
2150{
2151 unsigned long flags;
2152 u16 devid;
2153
2154 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2155
2156 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
2157 if (amd_iommu_pd_table[devid] == domain)
2158 __detach_device(domain, devid);
2159
2160 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2161}
2162
Joerg Roedel26508152009-08-26 16:52:40 +02002163static void protection_domain_free(struct protection_domain *domain)
2164{
2165 if (!domain)
2166 return;
2167
2168 if (domain->id)
2169 domain_id_free(domain->id);
2170
2171 kfree(domain);
2172}
2173
2174static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002175{
2176 struct protection_domain *domain;
2177
2178 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2179 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002180 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002181
2182 spin_lock_init(&domain->lock);
Joerg Roedelc156e342008-12-02 18:13:27 +01002183 domain->id = domain_id_alloc();
2184 if (!domain->id)
Joerg Roedel26508152009-08-26 16:52:40 +02002185 goto out_err;
2186
2187 return domain;
2188
2189out_err:
2190 kfree(domain);
2191
2192 return NULL;
2193}
2194
2195static int amd_iommu_domain_init(struct iommu_domain *dom)
2196{
2197 struct protection_domain *domain;
2198
2199 domain = protection_domain_alloc();
2200 if (!domain)
Joerg Roedelc156e342008-12-02 18:13:27 +01002201 goto out_free;
Joerg Roedel26508152009-08-26 16:52:40 +02002202
2203 domain->mode = PAGE_MODE_3_LEVEL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002204 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2205 if (!domain->pt_root)
2206 goto out_free;
2207
2208 dom->priv = domain;
2209
2210 return 0;
2211
2212out_free:
Joerg Roedel26508152009-08-26 16:52:40 +02002213 protection_domain_free(domain);
Joerg Roedelc156e342008-12-02 18:13:27 +01002214
2215 return -ENOMEM;
2216}
2217
Joerg Roedel98383fc2008-12-02 18:34:12 +01002218static void amd_iommu_domain_destroy(struct iommu_domain *dom)
2219{
2220 struct protection_domain *domain = dom->priv;
2221
2222 if (!domain)
2223 return;
2224
2225 if (domain->dev_cnt > 0)
2226 cleanup_domain(domain);
2227
2228 BUG_ON(domain->dev_cnt != 0);
2229
2230 free_pagetable(domain);
2231
2232 domain_id_free(domain->id);
2233
2234 kfree(domain);
2235
2236 dom->priv = NULL;
2237}
2238
Joerg Roedel684f2882008-12-08 12:07:44 +01002239static void amd_iommu_detach_device(struct iommu_domain *dom,
2240 struct device *dev)
2241{
2242 struct protection_domain *domain = dom->priv;
2243 struct amd_iommu *iommu;
2244 struct pci_dev *pdev;
2245 u16 devid;
2246
2247 if (dev->bus != &pci_bus_type)
2248 return;
2249
2250 pdev = to_pci_dev(dev);
2251
2252 devid = calc_devid(pdev->bus->number, pdev->devfn);
2253
2254 if (devid > 0)
2255 detach_device(domain, devid);
2256
2257 iommu = amd_iommu_rlookup_table[devid];
2258 if (!iommu)
2259 return;
2260
2261 iommu_queue_inv_dev_entry(iommu, devid);
2262 iommu_completion_wait(iommu);
2263}
2264
Joerg Roedel01106062008-12-02 19:34:11 +01002265static int amd_iommu_attach_device(struct iommu_domain *dom,
2266 struct device *dev)
2267{
2268 struct protection_domain *domain = dom->priv;
2269 struct protection_domain *old_domain;
2270 struct amd_iommu *iommu;
2271 struct pci_dev *pdev;
2272 u16 devid;
2273
2274 if (dev->bus != &pci_bus_type)
2275 return -EINVAL;
2276
2277 pdev = to_pci_dev(dev);
2278
2279 devid = calc_devid(pdev->bus->number, pdev->devfn);
2280
2281 if (devid >= amd_iommu_last_bdf ||
2282 devid != amd_iommu_alias_table[devid])
2283 return -EINVAL;
2284
2285 iommu = amd_iommu_rlookup_table[devid];
2286 if (!iommu)
2287 return -EINVAL;
2288
2289 old_domain = domain_for_device(devid);
2290 if (old_domain)
Joerg Roedel71ff3bc2009-06-08 13:47:33 -07002291 detach_device(old_domain, devid);
Joerg Roedel01106062008-12-02 19:34:11 +01002292
2293 attach_device(iommu, domain, devid);
2294
2295 iommu_completion_wait(iommu);
2296
2297 return 0;
2298}
2299
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002300static int amd_iommu_map_range(struct iommu_domain *dom,
2301 unsigned long iova, phys_addr_t paddr,
2302 size_t size, int iommu_prot)
2303{
2304 struct protection_domain *domain = dom->priv;
2305 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
2306 int prot = 0;
2307 int ret;
2308
2309 if (iommu_prot & IOMMU_READ)
2310 prot |= IOMMU_PROT_IR;
2311 if (iommu_prot & IOMMU_WRITE)
2312 prot |= IOMMU_PROT_IW;
2313
2314 iova &= PAGE_MASK;
2315 paddr &= PAGE_MASK;
2316
2317 for (i = 0; i < npages; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002318 ret = iommu_map_page(domain, iova, paddr, prot, PM_MAP_4k);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002319 if (ret)
2320 return ret;
2321
2322 iova += PAGE_SIZE;
2323 paddr += PAGE_SIZE;
2324 }
2325
2326 return 0;
2327}
2328
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002329static void amd_iommu_unmap_range(struct iommu_domain *dom,
2330 unsigned long iova, size_t size)
2331{
2332
2333 struct protection_domain *domain = dom->priv;
2334 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
2335
2336 iova &= PAGE_MASK;
2337
2338 for (i = 0; i < npages; ++i) {
Joerg Roedela6b256b2009-09-03 12:21:31 +02002339 iommu_unmap_page(domain, iova, PM_MAP_4k);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002340 iova += PAGE_SIZE;
2341 }
2342
2343 iommu_flush_domain(domain->id);
2344}
2345
Joerg Roedel645c4c82008-12-02 20:05:50 +01002346static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2347 unsigned long iova)
2348{
2349 struct protection_domain *domain = dom->priv;
2350 unsigned long offset = iova & ~PAGE_MASK;
2351 phys_addr_t paddr;
2352 u64 *pte;
2353
Joerg Roedela6b256b2009-09-03 12:21:31 +02002354 pte = fetch_pte(domain, iova, PM_MAP_4k);
Joerg Roedel645c4c82008-12-02 20:05:50 +01002355
Joerg Roedela6d41a42009-09-02 17:08:55 +02002356 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01002357 return 0;
2358
2359 paddr = *pte & IOMMU_PAGE_MASK;
2360 paddr |= offset;
2361
2362 return paddr;
2363}
2364
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002365static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2366 unsigned long cap)
2367{
2368 return 0;
2369}
2370
Joerg Roedel26961ef2008-12-03 17:00:17 +01002371static struct iommu_ops amd_iommu_ops = {
2372 .domain_init = amd_iommu_domain_init,
2373 .domain_destroy = amd_iommu_domain_destroy,
2374 .attach_dev = amd_iommu_attach_device,
2375 .detach_dev = amd_iommu_detach_device,
2376 .map = amd_iommu_map_range,
2377 .unmap = amd_iommu_unmap_range,
2378 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002379 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01002380};
2381
Joerg Roedel0feae532009-08-26 15:26:30 +02002382/*****************************************************************************
2383 *
2384 * The next functions do a basic initialization of IOMMU for pass through
2385 * mode
2386 *
2387 * In passthrough mode the IOMMU is initialized and enabled but not used for
2388 * DMA-API translation.
2389 *
2390 *****************************************************************************/
2391
2392int __init amd_iommu_init_passthrough(void)
2393{
2394 struct pci_dev *dev = NULL;
2395 u16 devid, devid2;
2396
2397 /* allocate passthroug domain */
2398 pt_domain = protection_domain_alloc();
2399 if (!pt_domain)
2400 return -ENOMEM;
2401
2402 pt_domain->mode |= PAGE_MODE_NONE;
2403
2404 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2405 struct amd_iommu *iommu;
2406
2407 devid = calc_devid(dev->bus->number, dev->devfn);
2408 if (devid > amd_iommu_last_bdf)
2409 continue;
2410
2411 devid2 = amd_iommu_alias_table[devid];
2412
2413 iommu = amd_iommu_rlookup_table[devid2];
2414 if (!iommu)
2415 continue;
2416
2417 __attach_device(iommu, pt_domain, devid);
2418 __attach_device(iommu, pt_domain, devid2);
2419 }
2420
2421 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
2422
2423 return 0;
2424}