| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1 | /* | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2 | *  PowerPC version | 
|  | 3 | *    Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) | 
|  | 4 | * | 
|  | 5 | *  Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP | 
|  | 6 | *    Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu> | 
|  | 7 | *  Adapted for Power Macintosh by Paul Mackerras. | 
|  | 8 | *  Low-level exception handlers and MMU support | 
|  | 9 | *  rewritten by Paul Mackerras. | 
|  | 10 | *    Copyright (C) 1996 Paul Mackerras. | 
|  | 11 | * | 
|  | 12 | *  Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and | 
|  | 13 | *    Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com | 
|  | 14 | * | 
| Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 15 | *  This file contains the entry point for the 64-bit kernel along | 
|  | 16 | *  with some early initialization code common to all 64-bit powerpc | 
|  | 17 | *  variants. | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 18 | * | 
|  | 19 | *  This program is free software; you can redistribute it and/or | 
|  | 20 | *  modify it under the terms of the GNU General Public License | 
|  | 21 | *  as published by the Free Software Foundation; either version | 
|  | 22 | *  2 of the License, or (at your option) any later version. | 
|  | 23 | */ | 
|  | 24 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 25 | #include <linux/threads.h> | 
| Paul Mackerras | b5bbeb2 | 2005-10-10 14:01:07 +1000 | [diff] [blame] | 26 | #include <asm/reg.h> | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 27 | #include <asm/page.h> | 
|  | 28 | #include <asm/mmu.h> | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 29 | #include <asm/ppc_asm.h> | 
|  | 30 | #include <asm/asm-offsets.h> | 
|  | 31 | #include <asm/bug.h> | 
|  | 32 | #include <asm/cputable.h> | 
|  | 33 | #include <asm/setup.h> | 
|  | 34 | #include <asm/hvcall.h> | 
| Kelly Daly | c43a55f | 2005-11-02 15:02:47 +1100 | [diff] [blame] | 35 | #include <asm/iseries/lpar_map.h> | 
| David Gibson | 6cb7bfe | 2005-10-21 15:45:50 +1000 | [diff] [blame] | 36 | #include <asm/thread_info.h> | 
| Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 37 | #include <asm/firmware.h> | 
| Stephen Rothwell | 16a15a3 | 2007-08-20 14:58:36 +1000 | [diff] [blame] | 38 | #include <asm/page_64.h> | 
| Benjamin Herrenschmidt | 945feb1 | 2008-04-17 14:35:01 +1000 | [diff] [blame] | 39 | #include <asm/irqflags.h> | 
| Alexander Graf | 2191d65 | 2010-04-16 00:11:32 +0200 | [diff] [blame] | 40 | #include <asm/kvm_book3s_asm.h> | 
| Stephen Rothwell | 46f5221 | 2010-11-18 15:06:17 +0000 | [diff] [blame] | 41 | #include <asm/ptrace.h> | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 42 |  | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 43 | /* The physical memory is laid out such that the secondary processor | 
| Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 44 | * spin code sits at 0x0000...0x00ff. On server, the vectors follow | 
|  | 45 | * using the layout described in exceptions-64s.S | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 46 | */ | 
|  | 47 |  | 
|  | 48 | /* | 
|  | 49 | * Entering into this code we make the following assumptions: | 
| Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 50 | * | 
|  | 51 | *  For pSeries or server processors: | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 52 | *   1. The MMU is off & open firmware is running in real mode. | 
|  | 53 | *   2. The kernel is entered at __start | 
| Benjamin Herrenschmidt | 27f4488 | 2011-09-19 18:27:58 +0000 | [diff] [blame] | 54 | * -or- For OPAL entry: | 
|  | 55 | *   1. The MMU is off, processor in HV mode, primary CPU enters at 0 | 
| Benjamin Herrenschmidt | daea117 | 2011-09-19 17:44:59 +0000 | [diff] [blame] | 56 | *      with device-tree in gpr3. We also get OPAL base in r8 and | 
|  | 57 | *	entry in r9 for debugging purposes | 
| Benjamin Herrenschmidt | 27f4488 | 2011-09-19 18:27:58 +0000 | [diff] [blame] | 58 | *   2. Secondary processors enter at 0x60 with PIR in gpr3 | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 59 | * | 
|  | 60 | *  For iSeries: | 
|  | 61 | *   1. The MMU is on (as it always is for iSeries) | 
|  | 62 | *   2. The kernel is entered at system_reset_iSeries | 
| Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 63 | * | 
|  | 64 | *  For Book3E processors: | 
|  | 65 | *   1. The MMU is on running in AS0 in a state defined in ePAPR | 
|  | 66 | *   2. The kernel is entered at __start | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 67 | */ | 
|  | 68 |  | 
|  | 69 | .text | 
|  | 70 | .globl  _stext | 
|  | 71 | _stext: | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 72 | _GLOBAL(__start) | 
|  | 73 | /* NOP this out unconditionally */ | 
|  | 74 | BEGIN_FTR_SECTION | 
| Paul Mackerras | b85a046 | 2005-10-06 10:59:19 +1000 | [diff] [blame] | 75 | b	.__start_initialization_multiplatform | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 76 | END_FTR_SECTION(0, 1) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 77 |  | 
|  | 78 | /* Catch branch to 0 in real mode */ | 
|  | 79 | trap | 
|  | 80 |  | 
| Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 81 | /* Secondary processors spin on this value until it becomes nonzero. | 
|  | 82 | * When it does it contains the real address of the descriptor | 
|  | 83 | * of the function that the cpu should jump to to continue | 
|  | 84 | * initialization. | 
|  | 85 | */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 86 | .globl  __secondary_hold_spinloop | 
|  | 87 | __secondary_hold_spinloop: | 
|  | 88 | .llong	0x0 | 
|  | 89 |  | 
|  | 90 | /* Secondary processors write this value with their cpu # */ | 
|  | 91 | /* after they enter the spin loop immediately below.	  */ | 
|  | 92 | .globl	__secondary_hold_acknowledge | 
|  | 93 | __secondary_hold_acknowledge: | 
|  | 94 | .llong	0x0 | 
|  | 95 |  | 
| Michael Ellerman | 1dce0e3 | 2006-06-23 18:15:37 +1000 | [diff] [blame] | 96 | #ifdef CONFIG_PPC_ISERIES | 
|  | 97 | /* | 
|  | 98 | * At offset 0x20, there is a pointer to iSeries LPAR data. | 
|  | 99 | * This is required by the hypervisor | 
|  | 100 | */ | 
|  | 101 | . = 0x20 | 
|  | 102 | .llong hvReleaseData-KERNELBASE | 
|  | 103 | #endif /* CONFIG_PPC_ISERIES */ | 
|  | 104 |  | 
| Sonny Rao | 928a319 | 2010-11-18 00:35:07 +0000 | [diff] [blame] | 105 | #ifdef CONFIG_RELOCATABLE | 
| Milton Miller | 8b8b0cc | 2008-10-23 18:41:09 +0000 | [diff] [blame] | 106 | /* This flag is set to 1 by a loader if the kernel should run | 
|  | 107 | * at the loaded address instead of the linked address.  This | 
|  | 108 | * is used by kexec-tools to keep the the kdump kernel in the | 
|  | 109 | * crash_kernel region.  The loader is responsible for | 
|  | 110 | * observing the alignment requirement. | 
|  | 111 | */ | 
|  | 112 | /* Do not move this variable as kexec-tools knows about it. */ | 
|  | 113 | . = 0x5c | 
|  | 114 | .globl	__run_at_load | 
|  | 115 | __run_at_load: | 
|  | 116 | .long	0x72756e30	/* "run0" -- relocate to 0 by default */ | 
|  | 117 | #endif | 
|  | 118 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 119 | . = 0x60 | 
|  | 120 | /* | 
| Geoff Levand | 75423b7 | 2007-06-16 08:06:23 +1000 | [diff] [blame] | 121 | * The following code is used to hold secondary processors | 
|  | 122 | * in a spin loop after they have entered the kernel, but | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 123 | * before the bulk of the kernel has been relocated.  This code | 
|  | 124 | * is relocated to physical address 0x60 before prom_init is run. | 
|  | 125 | * All of it must fit below the first exception vector at 0x100. | 
| Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 126 | * Use .globl here not _GLOBAL because we want __secondary_hold | 
|  | 127 | * to be the actual text address, not a descriptor. | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 128 | */ | 
| Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 129 | .globl	__secondary_hold | 
|  | 130 | __secondary_hold: | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 131 | #ifndef CONFIG_PPC_BOOK3E | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 132 | mfmsr	r24 | 
|  | 133 | ori	r24,r24,MSR_RI | 
|  | 134 | mtmsrd	r24			/* RI on */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 135 | #endif | 
| Anton Blanchard | f1870f7 | 2006-02-13 18:11:13 +1100 | [diff] [blame] | 136 | /* Grab our physical cpu number */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 137 | mr	r24,r3 | 
|  | 138 |  | 
|  | 139 | /* Tell the master cpu we're here */ | 
|  | 140 | /* Relocation is off & we are located at an address less */ | 
|  | 141 | /* than 0x100, so only need to grab low order offset.    */ | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 142 | std	r24,__secondary_hold_acknowledge-_stext(0) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 143 | sync | 
|  | 144 |  | 
|  | 145 | /* All secondary cpus wait here until told to start. */ | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 146 | 100:	ld	r4,__secondary_hold_spinloop-_stext(0) | 
| Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 147 | cmpdi	0,r4,0 | 
|  | 148 | beq	100b | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 149 |  | 
| Anton Blanchard | f1870f7 | 2006-02-13 18:11:13 +1100 | [diff] [blame] | 150 | #if defined(CONFIG_SMP) || defined(CONFIG_KEXEC) | 
| Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 151 | ld	r4,0(r4)		/* deref function descriptor */ | 
| Michael Ellerman | 758438a | 2005-12-05 15:49:00 -0600 | [diff] [blame] | 152 | mtctr	r4 | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 153 | mr	r3,r24 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 154 | li	r4,0 | 
| Benjamin Herrenschmidt | dd79773 | 2011-04-05 14:34:58 +1000 | [diff] [blame] | 155 | /* Make sure that patched code is visible */ | 
|  | 156 | isync | 
| Michael Ellerman | 758438a | 2005-12-05 15:49:00 -0600 | [diff] [blame] | 157 | bctr | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 158 | #else | 
|  | 159 | BUG_OPCODE | 
|  | 160 | #endif | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 161 |  | 
|  | 162 | /* This value is used to mark exception frames on the stack. */ | 
|  | 163 | .section ".toc","aw" | 
|  | 164 | exception_marker: | 
|  | 165 | .tc	ID_72656773_68657265[TC],0x7265677368657265 | 
|  | 166 | .text | 
|  | 167 |  | 
|  | 168 | /* | 
| Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 169 | * On server, we include the exception vectors code here as it | 
|  | 170 | * relies on absolute addressing which is only possible within | 
|  | 171 | * this compilation unit | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 172 | */ | 
| Benjamin Herrenschmidt | 0ebc4cd | 2009-06-02 21:17:38 +0000 | [diff] [blame] | 173 | #ifdef CONFIG_PPC_BOOK3S | 
|  | 174 | #include "exceptions-64s.S" | 
| Paul Mackerras | 1f6a93e | 2008-08-30 11:40:24 +1000 | [diff] [blame] | 175 | #endif | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 176 |  | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 177 | _GLOBAL(generic_secondary_thread_init) | 
|  | 178 | mr	r24,r3 | 
|  | 179 |  | 
|  | 180 | /* turn on 64-bit mode */ | 
|  | 181 | bl	.enable_64b_mode | 
|  | 182 |  | 
|  | 183 | /* get a valid TOC pointer, wherever we're mapped at */ | 
|  | 184 | bl	.relative_toc | 
|  | 185 |  | 
|  | 186 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 187 | /* Book3E initialization */ | 
|  | 188 | mr	r3,r24 | 
|  | 189 | bl	.book3e_secondary_thread_init | 
|  | 190 | #endif | 
|  | 191 | b	generic_secondary_common_init | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 192 |  | 
|  | 193 | /* | 
| Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 194 | * On pSeries and most other platforms, secondary processors spin | 
|  | 195 | * in the following code. | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 196 | * At entry, r3 = this processor's number (physical cpu id) | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 197 | * | 
|  | 198 | * On Book3E, r4 = 1 to indicate that the initial TLB entry for | 
|  | 199 | * this core already exists (setup via some other mechanism such | 
|  | 200 | * as SCOM before entry). | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 201 | */ | 
| Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 202 | _GLOBAL(generic_secondary_smp_init) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 203 | mr	r24,r3 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 204 | mr	r25,r4 | 
|  | 205 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 206 | /* turn on 64-bit mode */ | 
|  | 207 | bl	.enable_64b_mode | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 208 |  | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 209 | /* get a valid TOC pointer, wherever we're mapped at */ | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 210 | bl	.relative_toc | 
|  | 211 |  | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 212 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 213 | /* Book3E initialization */ | 
|  | 214 | mr	r3,r24 | 
|  | 215 | mr	r4,r25 | 
|  | 216 | bl	.book3e_secondary_core_init | 
|  | 217 | #endif | 
|  | 218 |  | 
|  | 219 | generic_secondary_common_init: | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 220 | /* Set up a paca value for this processor. Since we have the | 
|  | 221 | * physical cpu id in r24, we need to search the pacas to find | 
|  | 222 | * which logical id maps to our physical one. | 
|  | 223 | */ | 
| Michael Ellerman | 1426d5a | 2010-01-28 13:23:22 +0000 | [diff] [blame] | 224 | LOAD_REG_ADDR(r13, paca)	/* Load paca pointer		 */ | 
|  | 225 | ld	r13,0(r13)		/* Get base vaddr of paca array	 */ | 
| Milton Miller | 768d18a | 2011-05-10 19:28:37 +0000 | [diff] [blame] | 226 | #ifndef CONFIG_SMP | 
|  | 227 | addi	r13,r13,PACA_SIZE	/* know r13 if used accidentally */ | 
|  | 228 | b	.kexec_wait		/* wait for next kernel if !SMP	 */ | 
|  | 229 | #else | 
|  | 230 | LOAD_REG_ADDR(r7, nr_cpu_ids)	/* Load nr_cpu_ids address       */ | 
|  | 231 | lwz	r7,0(r7)		/* also the max paca allocated 	 */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 232 | li	r5,0			/* logical cpu id                */ | 
|  | 233 | 1:	lhz	r6,PACAHWCPUID(r13)	/* Load HW procid from paca      */ | 
|  | 234 | cmpw	r6,r24			/* Compare to our id             */ | 
|  | 235 | beq	2f | 
|  | 236 | addi	r13,r13,PACA_SIZE	/* Loop to next PACA on miss     */ | 
|  | 237 | addi	r5,r5,1 | 
| Milton Miller | 768d18a | 2011-05-10 19:28:37 +0000 | [diff] [blame] | 238 | cmpw	r5,r7			/* Check if more pacas exist     */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 239 | blt	1b | 
|  | 240 |  | 
|  | 241 | mr	r3,r24			/* not found, copy phys to r3	 */ | 
|  | 242 | b	.kexec_wait		/* next kernel might do better	 */ | 
|  | 243 |  | 
| Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 244 | 2:	SET_PACA(r13) | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 245 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 246 | addi	r12,r13,PACA_EXTLB	/* and TLB exc frame in another  */ | 
|  | 247 | mtspr	SPRN_SPRG_TLB_EXFRAME,r12 | 
|  | 248 | #endif | 
|  | 249 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 250 | /* From now on, r24 is expected to be logical cpuid */ | 
|  | 251 | mr	r24,r5 | 
| Sonny Rao | b6f6b98 | 2008-07-12 09:00:26 +1000 | [diff] [blame] | 252 |  | 
| Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 253 | /* See if we need to call a cpu state restore handler */ | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 254 | LOAD_REG_ADDR(r23, cur_cpu_spec) | 
| Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 255 | ld	r23,0(r23) | 
|  | 256 | ld	r23,CPU_SPEC_RESTORE(r23) | 
|  | 257 | cmpdi	0,r23,0 | 
| Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 258 | beq	3f | 
| Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 259 | ld	r23,0(r23) | 
|  | 260 | mtctr	r23 | 
|  | 261 | bctrl | 
|  | 262 |  | 
| Matt Evans | 7ac87ab | 2011-05-25 18:09:12 +0000 | [diff] [blame] | 263 | 3:	LOAD_REG_ADDR(r3, spinning_secondaries) /* Decrement spinning_secondaries */ | 
| Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 264 | lwarx	r4,0,r3 | 
|  | 265 | subi	r4,r4,1 | 
|  | 266 | stwcx.	r4,0,r3 | 
|  | 267 | bne	3b | 
|  | 268 | isync | 
|  | 269 |  | 
|  | 270 | 4:	HMT_LOW | 
| Benjamin Herrenschmidt | ad0693e | 2011-02-01 12:13:09 +1100 | [diff] [blame] | 271 | lbz	r23,PACAPROCSTART(r13)	/* Test if this processor should */ | 
|  | 272 | /* start.			 */ | 
| Benjamin Herrenschmidt | ad0693e | 2011-02-01 12:13:09 +1100 | [diff] [blame] | 273 | cmpwi	0,r23,0 | 
| Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 274 | beq	4b			/* Loop until told to go	 */ | 
| Benjamin Herrenschmidt | ad0693e | 2011-02-01 12:13:09 +1100 | [diff] [blame] | 275 |  | 
|  | 276 | sync				/* order paca.run and cur_cpu_spec */ | 
| Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 277 | isync				/* In case code patching happened */ | 
| Benjamin Herrenschmidt | ad0693e | 2011-02-01 12:13:09 +1100 | [diff] [blame] | 278 |  | 
| Benjamin Herrenschmidt | 9d07bc8 | 2011-03-16 14:54:35 +1100 | [diff] [blame] | 279 | /* Create a temp kernel stack for use before relocation is on.	*/ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 280 | ld	r1,PACAEMERGSP(r13) | 
|  | 281 | subi	r1,r1,STACK_FRAME_OVERHEAD | 
|  | 282 |  | 
| Stephen Rothwell | c705677 | 2006-11-27 14:59:50 +1100 | [diff] [blame] | 283 | b	__secondary_start | 
| Milton Miller | 768d18a | 2011-05-10 19:28:37 +0000 | [diff] [blame] | 284 | #endif /* SMP */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 285 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 286 | /* | 
|  | 287 | * Turn the MMU off. | 
|  | 288 | * Assumes we're mapped EA == RA if the MMU is on. | 
|  | 289 | */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 290 | #ifdef CONFIG_PPC_BOOK3S | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 291 | _STATIC(__mmu_off) | 
|  | 292 | mfmsr	r3 | 
|  | 293 | andi.	r0,r3,MSR_IR|MSR_DR | 
|  | 294 | beqlr | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 295 | mflr	r4 | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 296 | andc	r3,r3,r0 | 
|  | 297 | mtspr	SPRN_SRR0,r4 | 
|  | 298 | mtspr	SPRN_SRR1,r3 | 
|  | 299 | sync | 
|  | 300 | rfid | 
|  | 301 | b	.	/* prevent speculative execution */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 302 | #endif | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 303 |  | 
|  | 304 |  | 
|  | 305 | /* | 
|  | 306 | * Here is our main kernel entry point. We support currently 2 kind of entries | 
|  | 307 | * depending on the value of r5. | 
|  | 308 | * | 
|  | 309 | *   r5 != NULL -> OF entry, we go to prom_init, "legacy" parameter content | 
|  | 310 | *                 in r3...r7 | 
|  | 311 | * | 
|  | 312 | *   r5 == NULL -> kexec style entry. r3 is a physical pointer to the | 
|  | 313 | *                 DT block, r4 is a physical pointer to the kernel itself | 
|  | 314 | * | 
|  | 315 | */ | 
|  | 316 | _GLOBAL(__start_initialization_multiplatform) | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 317 | /* Make sure we are running in 64 bits mode */ | 
|  | 318 | bl	.enable_64b_mode | 
|  | 319 |  | 
|  | 320 | /* Get TOC pointer (current runtime address) */ | 
|  | 321 | bl	.relative_toc | 
|  | 322 |  | 
|  | 323 | /* find out where we are now */ | 
|  | 324 | bcl	20,31,$+4 | 
|  | 325 | 0:	mflr	r26			/* r26 = runtime addr here */ | 
|  | 326 | addis	r26,r26,(_stext - 0b)@ha | 
|  | 327 | addi	r26,r26,(_stext - 0b)@l	/* current runtime base addr */ | 
|  | 328 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 329 | /* | 
|  | 330 | * Are we booted from a PROM Of-type client-interface ? | 
|  | 331 | */ | 
|  | 332 | cmpldi	cr0,r5,0 | 
| Stephen Rothwell | 939e60f6 | 2007-07-31 16:44:13 +1000 | [diff] [blame] | 333 | beq	1f | 
|  | 334 | b	.__boot_from_prom		/* yes -> prom */ | 
|  | 335 | 1: | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 336 | /* Save parameters */ | 
|  | 337 | mr	r31,r3 | 
|  | 338 | mr	r30,r4 | 
| Benjamin Herrenschmidt | daea117 | 2011-09-19 17:44:59 +0000 | [diff] [blame] | 339 | #ifdef CONFIG_PPC_EARLY_DEBUG_OPAL | 
|  | 340 | /* Save OPAL entry */ | 
|  | 341 | mr	r28,r8 | 
|  | 342 | mr	r29,r9 | 
|  | 343 | #endif | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 344 |  | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 345 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 346 | bl	.start_initialization_book3e | 
|  | 347 | b	.__after_prom_start | 
|  | 348 | #else | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 349 | /* Setup some critical 970 SPRs before switching MMU off */ | 
| Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 350 | mfspr	r0,SPRN_PVR | 
|  | 351 | srwi	r0,r0,16 | 
|  | 352 | cmpwi	r0,0x39		/* 970 */ | 
|  | 353 | beq	1f | 
|  | 354 | cmpwi	r0,0x3c		/* 970FX */ | 
|  | 355 | beq	1f | 
|  | 356 | cmpwi	r0,0x44		/* 970MP */ | 
| Olof Johansson | 190a24f | 2006-10-25 17:32:40 -0500 | [diff] [blame] | 357 | beq	1f | 
|  | 358 | cmpwi	r0,0x45		/* 970GX */ | 
| Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 359 | bne	2f | 
|  | 360 | 1:	bl	.__cpu_preinit_ppc970 | 
|  | 361 | 2: | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 362 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 363 | /* Switch off MMU if not already off */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 364 | bl	.__mmu_off | 
|  | 365 | b	.__after_prom_start | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 366 | #endif /* CONFIG_PPC_BOOK3E */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 367 |  | 
| Stephen Rothwell | 939e60f6 | 2007-07-31 16:44:13 +1000 | [diff] [blame] | 368 | _INIT_STATIC(__boot_from_prom) | 
| Benjamin Herrenschmidt | 28794d3 | 2009-03-10 17:53:27 +0000 | [diff] [blame] | 369 | #ifdef CONFIG_PPC_OF_BOOT_TRAMPOLINE | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 370 | /* Save parameters */ | 
|  | 371 | mr	r31,r3 | 
|  | 372 | mr	r30,r4 | 
|  | 373 | mr	r29,r5 | 
|  | 374 | mr	r28,r6 | 
|  | 375 | mr	r27,r7 | 
|  | 376 |  | 
| Olaf Hering | 6088857 | 2006-03-23 21:50:59 +0100 | [diff] [blame] | 377 | /* | 
|  | 378 | * Align the stack to 16-byte boundary | 
|  | 379 | * Depending on the size and layout of the ELF sections in the initial | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 380 | * boot binary, the stack pointer may be unaligned on PowerMac | 
| Olaf Hering | 6088857 | 2006-03-23 21:50:59 +0100 | [diff] [blame] | 381 | */ | 
| Linus Torvalds | c05b477 | 2006-03-04 15:00:45 -0800 | [diff] [blame] | 382 | rldicr	r1,r1,0,59 | 
|  | 383 |  | 
| Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 384 | #ifdef CONFIG_RELOCATABLE | 
|  | 385 | /* Relocate code for where we are now */ | 
|  | 386 | mr	r3,r26 | 
|  | 387 | bl	.relocate | 
|  | 388 | #endif | 
|  | 389 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 390 | /* Restore parameters */ | 
|  | 391 | mr	r3,r31 | 
|  | 392 | mr	r4,r30 | 
|  | 393 | mr	r5,r29 | 
|  | 394 | mr	r6,r28 | 
|  | 395 | mr	r7,r27 | 
|  | 396 |  | 
|  | 397 | /* Do all of the interaction with OF client interface */ | 
| Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 398 | mr	r8,r26 | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 399 | bl	.prom_init | 
| Benjamin Herrenschmidt | 28794d3 | 2009-03-10 17:53:27 +0000 | [diff] [blame] | 400 | #endif /* #CONFIG_PPC_OF_BOOT_TRAMPOLINE */ | 
|  | 401 |  | 
|  | 402 | /* We never return. We also hit that trap if trying to boot | 
|  | 403 | * from OF while CONFIG_PPC_OF_BOOT_TRAMPOLINE isn't selected */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 404 | trap | 
|  | 405 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 406 | _STATIC(__after_prom_start) | 
| Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 407 | #ifdef CONFIG_RELOCATABLE | 
|  | 408 | /* process relocations for the final address of the kernel */ | 
|  | 409 | lis	r25,PAGE_OFFSET@highest	/* compute virtual base of kernel */ | 
|  | 410 | sldi	r25,r25,32 | 
| Milton Miller | 8b8b0cc | 2008-10-23 18:41:09 +0000 | [diff] [blame] | 411 | lwz	r7,__run_at_load-_stext(r26) | 
| Sonny Rao | 928a319 | 2010-11-18 00:35:07 +0000 | [diff] [blame] | 412 | cmplwi	cr0,r7,1	/* flagged to stay where we are ? */ | 
| Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 413 | bne	1f | 
|  | 414 | add	r25,r25,r26 | 
| Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 415 | 1:	mr	r3,r25 | 
| Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 416 | bl	.relocate | 
|  | 417 | #endif | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 418 |  | 
|  | 419 | /* | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 420 | * We need to run with _stext at physical address PHYSICAL_START. | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 421 | * This will leave some code in the first 256B of | 
|  | 422 | * real memory, which are reserved for software use. | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 423 | * | 
|  | 424 | * Note: This process overwrites the OF exception vectors. | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 425 | */ | 
| Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 426 | li	r3,0			/* target addr */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 427 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 428 | tovirt(r3,r3)			/* on booke, we already run at PAGE_OFFSET */ | 
|  | 429 | #endif | 
| Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 430 | mr.	r4,r26			/* In some cases the loader may  */ | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 431 | beq	9f			/* have already put us at zero */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 432 | li	r6,0x100		/* Start offset, the first 0x100 */ | 
|  | 433 | /* bytes were copied earlier.	 */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 434 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 435 | tovirt(r6,r6)			/* on booke, we already run at PAGE_OFFSET */ | 
|  | 436 | #endif | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 437 |  | 
| Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 438 | #ifdef CONFIG_CRASH_DUMP | 
|  | 439 | /* | 
|  | 440 | * Check if the kernel has to be running as relocatable kernel based on the | 
| Milton Miller | 8b8b0cc | 2008-10-23 18:41:09 +0000 | [diff] [blame] | 441 | * variable __run_at_load, if it is set the kernel is treated as relocatable | 
| Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 442 | * kernel, otherwise it will be moved to PHYSICAL_START | 
|  | 443 | */ | 
| Milton Miller | 8b8b0cc | 2008-10-23 18:41:09 +0000 | [diff] [blame] | 444 | lwz	r7,__run_at_load-_stext(r26) | 
|  | 445 | cmplwi	cr0,r7,1 | 
| Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 446 | bne	3f | 
|  | 447 |  | 
|  | 448 | li	r5,__end_interrupts - _stext	/* just copy interrupts */ | 
|  | 449 | b	5f | 
|  | 450 | 3: | 
|  | 451 | #endif | 
|  | 452 | lis	r5,(copy_to_here - _stext)@ha | 
|  | 453 | addi	r5,r5,(copy_to_here - _stext)@l /* # bytes of memory to copy */ | 
|  | 454 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 455 | bl	.copy_and_flush		/* copy the first n bytes	 */ | 
|  | 456 | /* this includes the code being	 */ | 
|  | 457 | /* executed here.		 */ | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 458 | addis	r8,r3,(4f - _stext)@ha	/* Jump to the copy of this code */ | 
|  | 459 | addi	r8,r8,(4f - _stext)@l	/* that we just made */ | 
|  | 460 | mtctr	r8 | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 461 | bctr | 
|  | 462 |  | 
| Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 463 | p_end:	.llong	_end - _stext | 
|  | 464 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 465 | 4:	/* Now copy the rest of the kernel up to _end */ | 
|  | 466 | addis	r5,r26,(p_end - _stext)@ha | 
|  | 467 | ld	r5,(p_end - _stext)@l(r5)	/* get _end */ | 
| Mohan Kumar M | 54622f1 | 2008-10-21 17:38:10 +0000 | [diff] [blame] | 468 | 5:	bl	.copy_and_flush		/* copy the rest */ | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 469 |  | 
|  | 470 | 9:	b	.start_here_multiplatform | 
|  | 471 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 472 | /* | 
|  | 473 | * Copy routine used to copy the kernel to start at physical address 0 | 
|  | 474 | * and flush and invalidate the caches as needed. | 
|  | 475 | * r3 = dest addr, r4 = source addr, r5 = copy limit, r6 = start offset | 
|  | 476 | * on exit, r3, r4, r5 are unchanged, r6 is updated to be >= r5. | 
|  | 477 | * | 
|  | 478 | * Note: this routine *only* clobbers r0, r6 and lr | 
|  | 479 | */ | 
|  | 480 | _GLOBAL(copy_and_flush) | 
|  | 481 | addi	r5,r5,-8 | 
|  | 482 | addi	r6,r6,-8 | 
| Olof Johansson | 5a2fe38 | 2006-09-06 14:34:41 -0500 | [diff] [blame] | 483 | 4:	li	r0,8			/* Use the smallest common	*/ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 484 | /* denominator cache line	*/ | 
|  | 485 | /* size.  This results in	*/ | 
|  | 486 | /* extra cache line flushes	*/ | 
|  | 487 | /* but operation is correct.	*/ | 
|  | 488 | /* Can't get cache line size	*/ | 
|  | 489 | /* from NACA as it is being	*/ | 
|  | 490 | /* moved too.			*/ | 
|  | 491 |  | 
|  | 492 | mtctr	r0			/* put # words/line in ctr	*/ | 
|  | 493 | 3:	addi	r6,r6,8			/* copy a cache line		*/ | 
|  | 494 | ldx	r0,r6,r4 | 
|  | 495 | stdx	r0,r6,r3 | 
|  | 496 | bdnz	3b | 
|  | 497 | dcbst	r6,r3			/* write it to memory		*/ | 
|  | 498 | sync | 
|  | 499 | icbi	r6,r3			/* flush the icache line	*/ | 
|  | 500 | cmpld	0,r6,r5 | 
|  | 501 | blt	4b | 
|  | 502 | sync | 
|  | 503 | addi	r5,r5,8 | 
|  | 504 | addi	r6,r6,8 | 
|  | 505 | blr | 
|  | 506 |  | 
|  | 507 | .align 8 | 
|  | 508 | copy_to_here: | 
|  | 509 |  | 
|  | 510 | #ifdef CONFIG_SMP | 
|  | 511 | #ifdef CONFIG_PPC_PMAC | 
|  | 512 | /* | 
|  | 513 | * On PowerMac, secondary processors starts from the reset vector, which | 
|  | 514 | * is temporarily turned into a call to one of the functions below. | 
|  | 515 | */ | 
|  | 516 | .section ".text"; | 
|  | 517 | .align 2 ; | 
|  | 518 |  | 
| Paul Mackerras | 35499c0 | 2005-10-22 16:02:39 +1000 | [diff] [blame] | 519 | .globl	__secondary_start_pmac_0 | 
|  | 520 | __secondary_start_pmac_0: | 
|  | 521 | /* NB the entries for cpus 0, 1, 2 must each occupy 8 bytes. */ | 
|  | 522 | li	r24,0 | 
|  | 523 | b	1f | 
|  | 524 | li	r24,1 | 
|  | 525 | b	1f | 
|  | 526 | li	r24,2 | 
|  | 527 | b	1f | 
|  | 528 | li	r24,3 | 
|  | 529 | 1: | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 530 |  | 
|  | 531 | _GLOBAL(pmac_secondary_start) | 
|  | 532 | /* turn on 64-bit mode */ | 
|  | 533 | bl	.enable_64b_mode | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 534 |  | 
| Benjamin Herrenschmidt | c478b58 | 2009-01-11 19:03:45 +0000 | [diff] [blame] | 535 | li	r0,0 | 
|  | 536 | mfspr	r3,SPRN_HID4 | 
|  | 537 | rldimi	r3,r0,40,23	/* clear bit 23 (rm_ci) */ | 
|  | 538 | sync | 
|  | 539 | mtspr	SPRN_HID4,r3 | 
|  | 540 | isync | 
|  | 541 | sync | 
|  | 542 | slbia | 
|  | 543 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 544 | /* get TOC pointer (real address) */ | 
|  | 545 | bl	.relative_toc | 
|  | 546 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 547 | /* Copy some CPU settings from CPU 0 */ | 
| Olof Johansson | f39b7a5 | 2006-08-11 00:07:08 -0500 | [diff] [blame] | 548 | bl	.__restore_cpu_ppc970 | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 549 |  | 
|  | 550 | /* pSeries do that early though I don't think we really need it */ | 
|  | 551 | mfmsr	r3 | 
|  | 552 | ori	r3,r3,MSR_RI | 
|  | 553 | mtmsrd	r3			/* RI on */ | 
|  | 554 |  | 
|  | 555 | /* Set up a paca value for this processor. */ | 
| Michael Ellerman | 1426d5a | 2010-01-28 13:23:22 +0000 | [diff] [blame] | 556 | LOAD_REG_ADDR(r4,paca)		/* Load paca pointer		*/ | 
|  | 557 | ld	r4,0(r4)		/* Get base vaddr of paca array	*/ | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 558 | mulli	r13,r24,PACA_SIZE	/* Calculate vaddr of right paca */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 559 | add	r13,r13,r4		/* for this processor.		*/ | 
| Benjamin Herrenschmidt | 2dd60d7 | 2011-01-20 17:50:21 +1100 | [diff] [blame] | 560 | SET_PACA(r13)			/* Save vaddr of paca in an SPRG*/ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 561 |  | 
| Benjamin Herrenschmidt | 62cc67b | 2011-02-21 16:49:58 +1100 | [diff] [blame] | 562 | /* Mark interrupts soft and hard disabled (they might be enabled | 
|  | 563 | * in the PACA when doing hotplug) | 
|  | 564 | */ | 
|  | 565 | li	r0,0 | 
|  | 566 | stb	r0,PACASOFTIRQEN(r13) | 
|  | 567 | stb	r0,PACAHARDIRQEN(r13) | 
|  | 568 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 569 | /* Create a temp kernel stack for use before relocation is on.	*/ | 
|  | 570 | ld	r1,PACAEMERGSP(r13) | 
|  | 571 | subi	r1,r1,STACK_FRAME_OVERHEAD | 
|  | 572 |  | 
| Stephen Rothwell | c705677 | 2006-11-27 14:59:50 +1100 | [diff] [blame] | 573 | b	__secondary_start | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 574 |  | 
|  | 575 | #endif /* CONFIG_PPC_PMAC */ | 
|  | 576 |  | 
|  | 577 | /* | 
|  | 578 | * This function is called after the master CPU has released the | 
|  | 579 | * secondary processors.  The execution environment is relocation off. | 
|  | 580 | * The paca for this processor has the following fields initialized at | 
|  | 581 | * this point: | 
|  | 582 | *   1. Processor number | 
|  | 583 | *   2. Segment table pointer (virtual address) | 
|  | 584 | * On entry the following are set: | 
| Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 585 | *   r1	       = stack pointer.  vaddr for iSeries, raddr (temp stack) for pSeries | 
|  | 586 | *   r24       = cpu# (in Linux terms) | 
|  | 587 | *   r13       = paca virtual address | 
|  | 588 | *   SPRG_PACA = paca virtual address | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 589 | */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 590 | .section ".text"; | 
|  | 591 | .align 2 ; | 
|  | 592 |  | 
| Stephen Rothwell | fc68e86 | 2007-08-22 13:44:58 +1000 | [diff] [blame] | 593 | .globl	__secondary_start | 
| Stephen Rothwell | c705677 | 2006-11-27 14:59:50 +1100 | [diff] [blame] | 594 | __secondary_start: | 
| Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 595 | /* Set thread priority to MEDIUM */ | 
|  | 596 | HMT_MEDIUM | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 597 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 598 | /* Initialize the kernel stack.  Just a repeat for iSeries.	 */ | 
| David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 599 | LOAD_REG_ADDR(r3, current_set) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 600 | sldi	r28,r24,3		/* get current_set[cpu#]	 */ | 
| Michael Neuling | 54a8340 | 2010-08-25 21:04:25 +0000 | [diff] [blame] | 601 | ldx	r14,r3,r28 | 
|  | 602 | addi	r14,r14,THREAD_SIZE-STACK_FRAME_OVERHEAD | 
|  | 603 | std	r14,PACAKSAVE(r13) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 604 |  | 
| Matt Evans | f761622 | 2010-08-12 20:58:28 +0000 | [diff] [blame] | 605 | /* Do early setup for that CPU (stab, slb, hash table pointer) */ | 
|  | 606 | bl	.early_setup_secondary | 
|  | 607 |  | 
| Michael Neuling | 54a8340 | 2010-08-25 21:04:25 +0000 | [diff] [blame] | 608 | /* | 
|  | 609 | * setup the new stack pointer, but *don't* use this until | 
|  | 610 | * translation is on. | 
|  | 611 | */ | 
|  | 612 | mr	r1, r14 | 
|  | 613 |  | 
| Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 614 | /* Clear backchain so we get nice backtraces */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 615 | li	r7,0 | 
|  | 616 | mtlr	r7 | 
|  | 617 |  | 
|  | 618 | /* enable MMU and jump to start_secondary */ | 
| David Gibson | e58c349 | 2006-01-13 14:56:25 +1100 | [diff] [blame] | 619 | LOAD_REG_ADDR(r3, .start_secondary_prolog) | 
|  | 620 | LOAD_REG_IMMEDIATE(r4, MSR_KERNEL) | 
| Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 621 | #ifdef CONFIG_PPC_ISERIES | 
| Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 622 | BEGIN_FW_FTR_SECTION | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 623 | ori	r4,r4,MSR_EE | 
| Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 624 | li	r8,1 | 
|  | 625 | stb	r8,PACAHARDIRQEN(r13) | 
| Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 626 | END_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 627 | #endif | 
| Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 628 | BEGIN_FW_FTR_SECTION | 
| Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 629 | stb	r7,PACAHARDIRQEN(r13) | 
|  | 630 | END_FW_FTR_SECTION_IFCLR(FW_FEATURE_ISERIES) | 
| Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 631 | stb	r7,PACASOFTIRQEN(r13) | 
| Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 632 |  | 
| Paul Mackerras | b5bbeb2 | 2005-10-10 14:01:07 +1000 | [diff] [blame] | 633 | mtspr	SPRN_SRR0,r3 | 
|  | 634 | mtspr	SPRN_SRR1,r4 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 635 | RFI | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 636 | b	.	/* prevent speculative execution */ | 
|  | 637 |  | 
|  | 638 | /* | 
|  | 639 | * Running with relocation on at this point.  All we want to do is | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 640 | * zero the stack back-chain pointer and get the TOC virtual address | 
|  | 641 | * before going into C code. | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 642 | */ | 
|  | 643 | _GLOBAL(start_secondary_prolog) | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 644 | ld	r2,PACATOC(r13) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 645 | li	r3,0 | 
|  | 646 | std	r3,0(r1)		/* Zero the stack frame pointer	*/ | 
|  | 647 | bl	.start_secondary | 
| Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 648 | b	. | 
| Vaidyanathan Srinivasan | 8dbce53 | 2010-03-01 02:58:09 +0000 | [diff] [blame] | 649 | /* | 
|  | 650 | * Reset stack pointer and call start_secondary | 
|  | 651 | * to continue with online operation when woken up | 
|  | 652 | * from cede in cpu offline. | 
|  | 653 | */ | 
|  | 654 | _GLOBAL(start_secondary_resume) | 
|  | 655 | ld	r1,PACAKSAVE(r13)	/* Reload kernel stack pointer */ | 
|  | 656 | li	r3,0 | 
|  | 657 | std	r3,0(r1)		/* Zero the stack frame pointer	*/ | 
|  | 658 | bl	.start_secondary | 
|  | 659 | b	. | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 660 | #endif | 
|  | 661 |  | 
|  | 662 | /* | 
|  | 663 | * This subroutine clobbers r11 and r12 | 
|  | 664 | */ | 
|  | 665 | _GLOBAL(enable_64b_mode) | 
|  | 666 | mfmsr	r11			/* grab the current MSR */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 667 | #ifdef CONFIG_PPC_BOOK3E | 
|  | 668 | oris	r11,r11,0x8000		/* CM bit set, we'll set ICM later */ | 
|  | 669 | mtmsr	r11 | 
|  | 670 | #else /* CONFIG_PPC_BOOK3E */ | 
| Michael Ellerman | 9f0b079 | 2011-04-07 21:56:03 +0000 | [diff] [blame] | 671 | li	r12,(MSR_64BIT | MSR_ISF)@highest | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 672 | sldi	r12,r12,48 | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 673 | or	r11,r11,r12 | 
|  | 674 | mtmsrd	r11 | 
|  | 675 | isync | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 676 | #endif | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 677 | blr | 
|  | 678 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 679 | /* | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 680 | * This puts the TOC pointer into r2, offset by 0x8000 (as expected | 
|  | 681 | * by the toolchain).  It computes the correct value for wherever we | 
|  | 682 | * are running at the moment, using position-independent code. | 
|  | 683 | */ | 
|  | 684 | _GLOBAL(relative_toc) | 
|  | 685 | mflr	r0 | 
|  | 686 | bcl	20,31,$+4 | 
| Benjamin Herrenschmidt | e550592 | 2011-09-19 17:44:51 +0000 | [diff] [blame] | 687 | 0:	mflr	r11 | 
|  | 688 | ld	r2,(p_toc - 0b)(r11) | 
|  | 689 | add	r2,r2,r11 | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 690 | mtlr	r0 | 
|  | 691 | blr | 
|  | 692 |  | 
|  | 693 | p_toc:	.llong	__toc_start + 0x8000 - 0b | 
|  | 694 |  | 
|  | 695 | /* | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 696 | * This is where the main kernel code starts. | 
|  | 697 | */ | 
| Stephen Rothwell | 939e60f6 | 2007-07-31 16:44:13 +1000 | [diff] [blame] | 698 | _INIT_STATIC(start_here_multiplatform) | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 699 | /* set up the TOC (real address) */ | 
|  | 700 | bl	.relative_toc | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 701 |  | 
|  | 702 | /* Clear out the BSS. It may have been done in prom_init, | 
|  | 703 | * already but that's irrelevant since prom_init will soon | 
|  | 704 | * be detached from the kernel completely. Besides, we need | 
|  | 705 | * to clear it now for kexec-style entry. | 
|  | 706 | */ | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 707 | LOAD_REG_ADDR(r11,__bss_stop) | 
|  | 708 | LOAD_REG_ADDR(r8,__bss_start) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 709 | sub	r11,r11,r8		/* bss size			*/ | 
|  | 710 | addi	r11,r11,7		/* round up to an even double word */ | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 711 | srdi.	r11,r11,3		/* shift right by 3		*/ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 712 | beq	4f | 
|  | 713 | addi	r8,r8,-8 | 
|  | 714 | li	r0,0 | 
|  | 715 | mtctr	r11			/* zero this many doublewords	*/ | 
|  | 716 | 3:	stdu	r0,8(r8) | 
|  | 717 | bdnz	3b | 
|  | 718 | 4: | 
|  | 719 |  | 
| Benjamin Herrenschmidt | daea117 | 2011-09-19 17:44:59 +0000 | [diff] [blame] | 720 | #ifdef CONFIG_PPC_EARLY_DEBUG_OPAL | 
|  | 721 | /* Setup OPAL entry */ | 
|  | 722 | std	r28,0(r11); | 
|  | 723 | std	r29,8(r11); | 
|  | 724 | #endif | 
|  | 725 |  | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 726 | #ifndef CONFIG_PPC_BOOK3E | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 727 | mfmsr	r6 | 
|  | 728 | ori	r6,r6,MSR_RI | 
|  | 729 | mtmsrd	r6			/* RI on */ | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 730 | #endif | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 731 |  | 
| Paul Mackerras | 549e815 | 2008-08-30 11:43:47 +1000 | [diff] [blame] | 732 | #ifdef CONFIG_RELOCATABLE | 
|  | 733 | /* Save the physical address we're running at in kernstart_addr */ | 
|  | 734 | LOAD_REG_ADDR(r4, kernstart_addr) | 
|  | 735 | clrldi	r0,r25,2 | 
|  | 736 | std	r0,0(r4) | 
|  | 737 | #endif | 
|  | 738 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 739 | /* The following gets the stack set up with the regs */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 740 | /* pointing to the real addr of the kernel stack.  This is   */ | 
|  | 741 | /* all done to support the C function call below which sets  */ | 
|  | 742 | /* up the htab.  This is done because we have relocated the  */ | 
|  | 743 | /* kernel but are still running in real mode. */ | 
|  | 744 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 745 | LOAD_REG_ADDR(r3,init_thread_union) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 746 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 747 | /* set up a stack pointer */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 748 | addi	r1,r3,THREAD_SIZE | 
|  | 749 | li	r0,0 | 
|  | 750 | stdu	r0,-STACK_FRAME_OVERHEAD(r1) | 
|  | 751 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 752 | /* Do very early kernel initializations, including initial hash table, | 
|  | 753 | * stab and slb setup before we turn on relocation.	*/ | 
|  | 754 |  | 
|  | 755 | /* Restore parameters passed from prom_init/kexec */ | 
|  | 756 | mr	r3,r31 | 
| Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 757 | bl	.early_setup		/* also sets r13 and SPRG_PACA */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 758 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 759 | LOAD_REG_ADDR(r3, .start_here_common) | 
|  | 760 | ld	r4,PACAKMSR(r13) | 
| Paul Mackerras | b5bbeb2 | 2005-10-10 14:01:07 +1000 | [diff] [blame] | 761 | mtspr	SPRN_SRR0,r3 | 
|  | 762 | mtspr	SPRN_SRR1,r4 | 
| Benjamin Herrenschmidt | 2d27cfd | 2009-07-23 23:15:59 +0000 | [diff] [blame] | 763 | RFI | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 764 | b	.	/* prevent speculative execution */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 765 |  | 
|  | 766 | /* This is where all platforms converge execution */ | 
| Stephen Rothwell | fc68e86 | 2007-08-22 13:44:58 +1000 | [diff] [blame] | 767 | _INIT_GLOBAL(start_here_common) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 768 | /* relocation is on at this point */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 769 | std	r1,PACAKSAVE(r13) | 
|  | 770 |  | 
| Paul Mackerras | e31aa45 | 2008-08-30 11:41:12 +1000 | [diff] [blame] | 771 | /* Load the TOC (virtual address) */ | 
|  | 772 | ld	r2,PACATOC(r13) | 
|  | 773 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 774 | bl	.setup_system | 
|  | 775 |  | 
|  | 776 | /* Load up the kernel context */ | 
|  | 777 | 5: | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 778 | li	r5,0 | 
| Paul Mackerras | d04c56f | 2006-10-04 16:47:49 +1000 | [diff] [blame] | 779 | stb	r5,PACASOFTIRQEN(r13)	/* Soft Disabled */ | 
|  | 780 | #ifdef CONFIG_PPC_ISERIES | 
|  | 781 | BEGIN_FW_FTR_SECTION | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 782 | mfmsr	r5 | 
| Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 783 | ori	r5,r5,MSR_EE		/* Hard Enabled on iSeries*/ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 784 | mtmsrd	r5 | 
| Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 785 | li	r5,1 | 
| Stephen Rothwell | 3f639ee | 2006-09-25 18:19:00 +1000 | [diff] [blame] | 786 | END_FW_FTR_SECTION_IFSET(FW_FEATURE_ISERIES) | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 787 | #endif | 
| Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 788 | stb	r5,PACAHARDIRQEN(r13)	/* Hard Disabled on others */ | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 789 |  | 
| Benjamin Herrenschmidt | ff3da2e | 2008-04-02 15:58:40 +1100 | [diff] [blame] | 790 | bl	.start_kernel | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 791 |  | 
| Anton Blanchard | f1870f7 | 2006-02-13 18:11:13 +1100 | [diff] [blame] | 792 | /* Not reached */ | 
|  | 793 | BUG_OPCODE | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 794 |  | 
| Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 795 | /* | 
|  | 796 | * We put a few things here that have to be page-aligned. | 
|  | 797 | * This stuff goes at the beginning of the bss, which is page-aligned. | 
|  | 798 | */ | 
|  | 799 | .section ".bss" | 
|  | 800 |  | 
|  | 801 | .align	PAGE_SHIFT | 
|  | 802 |  | 
|  | 803 | .globl	empty_zero_page | 
|  | 804 | empty_zero_page: | 
|  | 805 | .space	PAGE_SIZE | 
|  | 806 |  | 
|  | 807 | .globl	swapper_pg_dir | 
|  | 808 | swapper_pg_dir: | 
| Stephen Rothwell | ee7a76d | 2007-09-18 17:22:59 +1000 | [diff] [blame] | 809 | .space	PGD_TABLE_SIZE |