| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /** | 
 | 2 |  * @file nmi_int.c | 
 | 3 |  * | 
| Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 4 |  * @remark Copyright 2002-2009 OProfile authors | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 |  * @remark Read the file COPYING | 
 | 6 |  * | 
 | 7 |  * @author John Levon <levon@movementarian.org> | 
| Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 8 |  * @author Robert Richter <robert.richter@amd.com> | 
| Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 9 |  * @author Barry Kasindorf <barry.kasindorf@amd.com> | 
 | 10 |  * @author Jason Yeh <jason.yeh@amd.com> | 
 | 11 |  * @author Suravee Suthikulpanit <suravee.suthikulpanit@amd.com> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 |  */ | 
 | 13 |  | 
 | 14 | #include <linux/init.h> | 
 | 15 | #include <linux/notifier.h> | 
 | 16 | #include <linux/smp.h> | 
 | 17 | #include <linux/oprofile.h> | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 18 | #include <linux/syscore_ops.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #include <linux/slab.h> | 
| Andi Kleen | 1cfcea1 | 2006-07-10 17:06:21 +0200 | [diff] [blame] | 20 | #include <linux/moduleparam.h> | 
| Christoph Hellwig | 1eeb66a | 2007-05-08 00:27:03 -0700 | [diff] [blame] | 21 | #include <linux/kdebug.h> | 
| Andi Kleen | 80a8c9f | 2008-08-19 03:13:38 +0200 | [diff] [blame] | 22 | #include <linux/cpu.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/nmi.h> | 
 | 24 | #include <asm/msr.h> | 
 | 25 | #include <asm/apic.h> | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 26 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | #include "op_counter.h" | 
 | 28 | #include "op_x86_model.h" | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 29 |  | 
| Robert Richter | 259a83a | 2009-07-09 15:12:35 +0200 | [diff] [blame] | 30 | static struct op_x86_model_spec *model; | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 31 | static DEFINE_PER_CPU(struct op_msrs, cpu_msrs); | 
 | 32 | static DEFINE_PER_CPU(unsigned long, saved_lvtpc); | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 33 |  | 
| Robert Richter | 6ae56b5 | 2010-04-29 14:55:55 +0200 | [diff] [blame] | 34 | /* must be protected with get_online_cpus()/put_online_cpus(): */ | 
 | 35 | static int nmi_enabled; | 
 | 36 | static int ctr_running; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 |  | 
| Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 38 | struct op_counter_config counter_config[OP_MAX_COUNTER]; | 
 | 39 |  | 
| Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 40 | /* common functions */ | 
 | 41 |  | 
 | 42 | u64 op_x86_get_ctrl(struct op_x86_model_spec const *model, | 
 | 43 | 		    struct op_counter_config *counter_config) | 
 | 44 | { | 
 | 45 | 	u64 val = 0; | 
 | 46 | 	u16 event = (u16)counter_config->event; | 
 | 47 |  | 
 | 48 | 	val |= ARCH_PERFMON_EVENTSEL_INT; | 
 | 49 | 	val |= counter_config->user ? ARCH_PERFMON_EVENTSEL_USR : 0; | 
 | 50 | 	val |= counter_config->kernel ? ARCH_PERFMON_EVENTSEL_OS : 0; | 
 | 51 | 	val |= (counter_config->unit_mask & 0xFF) << 8; | 
| Andi Kleen | 914a76c | 2011-03-16 15:44:33 -0400 | [diff] [blame] | 52 | 	counter_config->extra &= (ARCH_PERFMON_EVENTSEL_INV | | 
 | 53 | 				  ARCH_PERFMON_EVENTSEL_EDGE | | 
 | 54 | 				  ARCH_PERFMON_EVENTSEL_CMASK); | 
 | 55 | 	val |= counter_config->extra; | 
| Robert Richter | 3370d35 | 2009-05-25 15:10:32 +0200 | [diff] [blame] | 56 | 	event &= model->event_mask ? model->event_mask : 0xFF; | 
 | 57 | 	val |= event & 0xFF; | 
 | 58 | 	val |= (event & 0x0F00) << 24; | 
 | 59 |  | 
 | 60 | 	return val; | 
 | 61 | } | 
 | 62 |  | 
 | 63 |  | 
| Don Zickus | 9c48f1c | 2011-09-30 15:06:21 -0400 | [diff] [blame] | 64 | static int profile_exceptions_notify(unsigned int val, struct pt_regs *regs) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | { | 
| Don Zickus | 9c48f1c | 2011-09-30 15:06:21 -0400 | [diff] [blame] | 66 | 	if (ctr_running) | 
 | 67 | 		model->check_ctrs(regs, &__get_cpu_var(cpu_msrs)); | 
 | 68 | 	else if (!nmi_enabled) | 
 | 69 | 		return NMI_DONE; | 
 | 70 | 	else | 
 | 71 | 		model->stop(&__get_cpu_var(cpu_msrs)); | 
 | 72 | 	return NMI_HANDLED; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | } | 
| Don Zickus | 2fbe7b2 | 2006-09-26 10:52:27 +0200 | [diff] [blame] | 74 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 75 | static void nmi_cpu_save_registers(struct op_msrs *msrs) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 77 | 	struct op_msr *counters = msrs->counters; | 
 | 78 | 	struct op_msr *controls = msrs->controls; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | 	unsigned int i; | 
 | 80 |  | 
| Robert Richter | 1a245c4 | 2009-06-05 15:54:24 +0200 | [diff] [blame] | 81 | 	for (i = 0; i < model->num_counters; ++i) { | 
| Robert Richter | 95e74e6 | 2009-06-03 19:09:27 +0200 | [diff] [blame] | 82 | 		if (counters[i].addr) | 
 | 83 | 			rdmsrl(counters[i].addr, counters[i].saved); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 84 | 	} | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 85 |  | 
| Robert Richter | 1a245c4 | 2009-06-05 15:54:24 +0200 | [diff] [blame] | 86 | 	for (i = 0; i < model->num_controls; ++i) { | 
| Robert Richter | 95e74e6 | 2009-06-03 19:09:27 +0200 | [diff] [blame] | 87 | 		if (controls[i].addr) | 
 | 88 | 			rdmsrl(controls[i].addr, controls[i].saved); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | 	} | 
 | 90 | } | 
 | 91 |  | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 92 | static void nmi_cpu_start(void *dummy) | 
 | 93 | { | 
 | 94 | 	struct op_msrs const *msrs = &__get_cpu_var(cpu_msrs); | 
| Robert Richter | 2623a1d | 2010-05-03 19:44:32 +0200 | [diff] [blame] | 95 | 	if (!msrs->controls) | 
 | 96 | 		WARN_ON_ONCE(1); | 
 | 97 | 	else | 
 | 98 | 		model->start(msrs); | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 99 | } | 
 | 100 |  | 
 | 101 | static int nmi_start(void) | 
 | 102 | { | 
| Robert Richter | 6ae56b5 | 2010-04-29 14:55:55 +0200 | [diff] [blame] | 103 | 	get_online_cpus(); | 
| Robert Richter | 6ae56b5 | 2010-04-29 14:55:55 +0200 | [diff] [blame] | 104 | 	ctr_running = 1; | 
| Robert Richter | 8fe7e94 | 2011-06-01 15:31:44 +0200 | [diff] [blame] | 105 | 	/* make ctr_running visible to the nmi handler: */ | 
 | 106 | 	smp_mb(); | 
 | 107 | 	on_each_cpu(nmi_cpu_start, NULL, 1); | 
| Robert Richter | 6ae56b5 | 2010-04-29 14:55:55 +0200 | [diff] [blame] | 108 | 	put_online_cpus(); | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 109 | 	return 0; | 
 | 110 | } | 
 | 111 |  | 
 | 112 | static void nmi_cpu_stop(void *dummy) | 
 | 113 | { | 
 | 114 | 	struct op_msrs const *msrs = &__get_cpu_var(cpu_msrs); | 
| Robert Richter | 2623a1d | 2010-05-03 19:44:32 +0200 | [diff] [blame] | 115 | 	if (!msrs->controls) | 
 | 116 | 		WARN_ON_ONCE(1); | 
 | 117 | 	else | 
 | 118 | 		model->stop(msrs); | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 119 | } | 
 | 120 |  | 
 | 121 | static void nmi_stop(void) | 
 | 122 | { | 
| Robert Richter | 6ae56b5 | 2010-04-29 14:55:55 +0200 | [diff] [blame] | 123 | 	get_online_cpus(); | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 124 | 	on_each_cpu(nmi_cpu_stop, NULL, 1); | 
| Robert Richter | 6ae56b5 | 2010-04-29 14:55:55 +0200 | [diff] [blame] | 125 | 	ctr_running = 0; | 
 | 126 | 	put_online_cpus(); | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 127 | } | 
 | 128 |  | 
| Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 129 | #ifdef CONFIG_OPROFILE_EVENT_MULTIPLEX | 
 | 130 |  | 
 | 131 | static DEFINE_PER_CPU(int, switch_index); | 
 | 132 |  | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 133 | static inline int has_mux(void) | 
 | 134 | { | 
 | 135 | 	return !!model->switch_ctrl; | 
 | 136 | } | 
 | 137 |  | 
| Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 138 | inline int op_x86_phys_to_virt(int phys) | 
 | 139 | { | 
| Tejun Heo | 0a3aee0 | 2010-12-18 16:28:55 +0100 | [diff] [blame] | 140 | 	return __this_cpu_read(switch_index) + phys; | 
| Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 141 | } | 
 | 142 |  | 
| Robert Richter | 61d149d | 2009-07-10 15:47:17 +0200 | [diff] [blame] | 143 | inline int op_x86_virt_to_phys(int virt) | 
 | 144 | { | 
 | 145 | 	return virt % model->num_counters; | 
 | 146 | } | 
 | 147 |  | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 148 | static void nmi_shutdown_mux(void) | 
 | 149 | { | 
 | 150 | 	int i; | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 151 |  | 
 | 152 | 	if (!has_mux()) | 
 | 153 | 		return; | 
 | 154 |  | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 155 | 	for_each_possible_cpu(i) { | 
 | 156 | 		kfree(per_cpu(cpu_msrs, i).multiplex); | 
 | 157 | 		per_cpu(cpu_msrs, i).multiplex = NULL; | 
 | 158 | 		per_cpu(switch_index, i) = 0; | 
 | 159 | 	} | 
 | 160 | } | 
 | 161 |  | 
 | 162 | static int nmi_setup_mux(void) | 
 | 163 | { | 
 | 164 | 	size_t multiplex_size = | 
 | 165 | 		sizeof(struct op_msr) * model->num_virt_counters; | 
 | 166 | 	int i; | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 167 |  | 
 | 168 | 	if (!has_mux()) | 
 | 169 | 		return 1; | 
 | 170 |  | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 171 | 	for_each_possible_cpu(i) { | 
 | 172 | 		per_cpu(cpu_msrs, i).multiplex = | 
| Robert Richter | c17c8fb | 2010-02-25 20:20:25 +0100 | [diff] [blame] | 173 | 			kzalloc(multiplex_size, GFP_KERNEL); | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 174 | 		if (!per_cpu(cpu_msrs, i).multiplex) | 
 | 175 | 			return 0; | 
 | 176 | 	} | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 177 |  | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 178 | 	return 1; | 
 | 179 | } | 
 | 180 |  | 
| Robert Richter | 48fb4b4 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 181 | static void nmi_cpu_setup_mux(int cpu, struct op_msrs const * const msrs) | 
 | 182 | { | 
 | 183 | 	int i; | 
 | 184 | 	struct op_msr *multiplex = msrs->multiplex; | 
 | 185 |  | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 186 | 	if (!has_mux()) | 
 | 187 | 		return; | 
 | 188 |  | 
| Robert Richter | 48fb4b4 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 189 | 	for (i = 0; i < model->num_virt_counters; ++i) { | 
 | 190 | 		if (counter_config[i].enabled) { | 
 | 191 | 			multiplex[i].saved = -(u64)counter_config[i].count; | 
 | 192 | 		} else { | 
| Robert Richter | 48fb4b4 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 193 | 			multiplex[i].saved = 0; | 
 | 194 | 		} | 
 | 195 | 	} | 
 | 196 |  | 
 | 197 | 	per_cpu(switch_index, cpu) = 0; | 
 | 198 | } | 
 | 199 |  | 
| Robert Richter | d0f585d | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 200 | static void nmi_cpu_save_mpx_registers(struct op_msrs *msrs) | 
 | 201 | { | 
| Robert Richter | 68dc819 | 2010-02-25 19:16:46 +0100 | [diff] [blame] | 202 | 	struct op_msr *counters = msrs->counters; | 
| Robert Richter | d0f585d | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 203 | 	struct op_msr *multiplex = msrs->multiplex; | 
 | 204 | 	int i; | 
 | 205 |  | 
 | 206 | 	for (i = 0; i < model->num_counters; ++i) { | 
 | 207 | 		int virt = op_x86_phys_to_virt(i); | 
| Robert Richter | 68dc819 | 2010-02-25 19:16:46 +0100 | [diff] [blame] | 208 | 		if (counters[i].addr) | 
 | 209 | 			rdmsrl(counters[i].addr, multiplex[virt].saved); | 
| Robert Richter | d0f585d | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 210 | 	} | 
 | 211 | } | 
 | 212 |  | 
 | 213 | static void nmi_cpu_restore_mpx_registers(struct op_msrs *msrs) | 
 | 214 | { | 
| Robert Richter | 68dc819 | 2010-02-25 19:16:46 +0100 | [diff] [blame] | 215 | 	struct op_msr *counters = msrs->counters; | 
| Robert Richter | d0f585d | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 216 | 	struct op_msr *multiplex = msrs->multiplex; | 
 | 217 | 	int i; | 
 | 218 |  | 
 | 219 | 	for (i = 0; i < model->num_counters; ++i) { | 
 | 220 | 		int virt = op_x86_phys_to_virt(i); | 
| Robert Richter | 68dc819 | 2010-02-25 19:16:46 +0100 | [diff] [blame] | 221 | 		if (counters[i].addr) | 
 | 222 | 			wrmsrl(counters[i].addr, multiplex[virt].saved); | 
| Robert Richter | d0f585d | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 223 | 	} | 
 | 224 | } | 
 | 225 |  | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 226 | static void nmi_cpu_switch(void *dummy) | 
 | 227 | { | 
 | 228 | 	int cpu = smp_processor_id(); | 
 | 229 | 	int si = per_cpu(switch_index, cpu); | 
 | 230 | 	struct op_msrs *msrs = &per_cpu(cpu_msrs, cpu); | 
 | 231 |  | 
 | 232 | 	nmi_cpu_stop(NULL); | 
 | 233 | 	nmi_cpu_save_mpx_registers(msrs); | 
 | 234 |  | 
 | 235 | 	/* move to next set */ | 
 | 236 | 	si += model->num_counters; | 
| Suravee Suthikulpanit | d8cc108 | 2010-01-18 11:25:36 -0600 | [diff] [blame] | 237 | 	if ((si >= model->num_virt_counters) || (counter_config[si].count == 0)) | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 238 | 		per_cpu(switch_index, cpu) = 0; | 
 | 239 | 	else | 
 | 240 | 		per_cpu(switch_index, cpu) = si; | 
 | 241 |  | 
 | 242 | 	model->switch_ctrl(model, msrs); | 
 | 243 | 	nmi_cpu_restore_mpx_registers(msrs); | 
 | 244 |  | 
 | 245 | 	nmi_cpu_start(NULL); | 
 | 246 | } | 
 | 247 |  | 
 | 248 |  | 
 | 249 | /* | 
 | 250 |  * Quick check to see if multiplexing is necessary. | 
 | 251 |  * The check should be sufficient since counters are used | 
 | 252 |  * in ordre. | 
 | 253 |  */ | 
 | 254 | static int nmi_multiplex_on(void) | 
 | 255 | { | 
 | 256 | 	return counter_config[model->num_counters].count ? 0 : -EINVAL; | 
 | 257 | } | 
 | 258 |  | 
 | 259 | static int nmi_switch_event(void) | 
 | 260 | { | 
| Robert Richter | 39e97f4 | 2009-07-09 15:11:45 +0200 | [diff] [blame] | 261 | 	if (!has_mux()) | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 262 | 		return -ENOSYS;		/* not implemented */ | 
 | 263 | 	if (nmi_multiplex_on() < 0) | 
 | 264 | 		return -EINVAL;		/* not necessary */ | 
 | 265 |  | 
| Robert Richter | 6ae56b5 | 2010-04-29 14:55:55 +0200 | [diff] [blame] | 266 | 	get_online_cpus(); | 
 | 267 | 	if (ctr_running) | 
 | 268 | 		on_each_cpu(nmi_cpu_switch, NULL, 1); | 
 | 269 | 	put_online_cpus(); | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 270 |  | 
| Robert Richter | b28d1b9 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 271 | 	return 0; | 
 | 272 | } | 
 | 273 |  | 
| Robert Richter | 5280514 | 2009-07-09 16:02:44 +0200 | [diff] [blame] | 274 | static inline void mux_init(struct oprofile_operations *ops) | 
 | 275 | { | 
 | 276 | 	if (has_mux()) | 
 | 277 | 		ops->switch_events = nmi_switch_event; | 
 | 278 | } | 
 | 279 |  | 
| Robert Richter | 4d015f7 | 2009-07-09 21:42:51 +0200 | [diff] [blame] | 280 | static void mux_clone(int cpu) | 
 | 281 | { | 
 | 282 | 	if (!has_mux()) | 
 | 283 | 		return; | 
 | 284 |  | 
 | 285 | 	memcpy(per_cpu(cpu_msrs, cpu).multiplex, | 
 | 286 | 	       per_cpu(cpu_msrs, 0).multiplex, | 
 | 287 | 	       sizeof(struct op_msr) * model->num_virt_counters); | 
 | 288 | } | 
 | 289 |  | 
| Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 290 | #else | 
 | 291 |  | 
 | 292 | inline int op_x86_phys_to_virt(int phys) { return phys; } | 
| Robert Richter | 61d149d | 2009-07-10 15:47:17 +0200 | [diff] [blame] | 293 | inline int op_x86_virt_to_phys(int virt) { return virt; } | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 294 | static inline void nmi_shutdown_mux(void) { } | 
 | 295 | static inline int nmi_setup_mux(void) { return 1; } | 
| Robert Richter | 48fb4b4 | 2009-07-09 14:38:49 +0200 | [diff] [blame] | 296 | static inline void | 
 | 297 | nmi_cpu_setup_mux(int cpu, struct op_msrs const * const msrs) { } | 
| Robert Richter | 5280514 | 2009-07-09 16:02:44 +0200 | [diff] [blame] | 298 | static inline void mux_init(struct oprofile_operations *ops) { } | 
| Robert Richter | 4d015f7 | 2009-07-09 21:42:51 +0200 | [diff] [blame] | 299 | static void mux_clone(int cpu) { } | 
| Robert Richter | d8471ad | 2009-07-16 13:04:43 +0200 | [diff] [blame] | 300 |  | 
 | 301 | #endif | 
 | 302 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | static void free_msrs(void) | 
 | 304 | { | 
 | 305 | 	int i; | 
| KAMEZAWA Hiroyuki | c891259 | 2006-03-28 01:56:39 -0800 | [diff] [blame] | 306 | 	for_each_possible_cpu(i) { | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 307 | 		kfree(per_cpu(cpu_msrs, i).counters); | 
 | 308 | 		per_cpu(cpu_msrs, i).counters = NULL; | 
 | 309 | 		kfree(per_cpu(cpu_msrs, i).controls); | 
 | 310 | 		per_cpu(cpu_msrs, i).controls = NULL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 | 	} | 
| Robert Richter | 8f5a2dd | 2010-03-23 19:09:51 +0100 | [diff] [blame] | 312 | 	nmi_shutdown_mux(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 | } | 
 | 314 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | static int allocate_msrs(void) | 
 | 316 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | 	size_t controls_size = sizeof(struct op_msr) * model->num_controls; | 
 | 318 | 	size_t counters_size = sizeof(struct op_msr) * model->num_counters; | 
 | 319 |  | 
| Robert Richter | 4c168ea | 2008-09-24 11:08:52 +0200 | [diff] [blame] | 320 | 	int i; | 
| Chris Wright | 0939c17 | 2007-06-01 00:46:39 -0700 | [diff] [blame] | 321 | 	for_each_possible_cpu(i) { | 
| Robert Richter | c17c8fb | 2010-02-25 20:20:25 +0100 | [diff] [blame] | 322 | 		per_cpu(cpu_msrs, i).counters = kzalloc(counters_size, | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 323 | 							GFP_KERNEL); | 
 | 324 | 		if (!per_cpu(cpu_msrs, i).counters) | 
| Robert Richter | 8f5a2dd | 2010-03-23 19:09:51 +0100 | [diff] [blame] | 325 | 			goto fail; | 
| Robert Richter | c17c8fb | 2010-02-25 20:20:25 +0100 | [diff] [blame] | 326 | 		per_cpu(cpu_msrs, i).controls = kzalloc(controls_size, | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 327 | 							GFP_KERNEL); | 
 | 328 | 		if (!per_cpu(cpu_msrs, i).controls) | 
| Robert Richter | 8f5a2dd | 2010-03-23 19:09:51 +0100 | [diff] [blame] | 329 | 			goto fail; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | 	} | 
 | 331 |  | 
| Robert Richter | 8f5a2dd | 2010-03-23 19:09:51 +0100 | [diff] [blame] | 332 | 	if (!nmi_setup_mux()) | 
 | 333 | 		goto fail; | 
 | 334 |  | 
| Robert Richter | 6ab82f9 | 2009-07-09 14:40:04 +0200 | [diff] [blame] | 335 | 	return 1; | 
| Robert Richter | 8f5a2dd | 2010-03-23 19:09:51 +0100 | [diff] [blame] | 336 |  | 
 | 337 | fail: | 
 | 338 | 	free_msrs(); | 
 | 339 | 	return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | } | 
 | 341 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 342 | static void nmi_cpu_setup(void *dummy) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | { | 
 | 344 | 	int cpu = smp_processor_id(); | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 345 | 	struct op_msrs *msrs = &per_cpu(cpu_msrs, cpu); | 
| Robert Richter | 44ab9a6 | 2009-07-09 18:33:02 +0200 | [diff] [blame] | 346 | 	nmi_cpu_save_registers(msrs); | 
| Thomas Gleixner | 2d21a29 | 2009-07-25 16:18:34 +0200 | [diff] [blame] | 347 | 	raw_spin_lock(&oprofilefs_lock); | 
| Robert Richter | ef8828d | 2009-05-25 19:31:44 +0200 | [diff] [blame] | 348 | 	model->setup_ctrs(model, msrs); | 
| Robert Richter | 6bfccd0 | 2009-07-09 19:23:50 +0200 | [diff] [blame] | 349 | 	nmi_cpu_setup_mux(cpu, msrs); | 
| Thomas Gleixner | 2d21a29 | 2009-07-25 16:18:34 +0200 | [diff] [blame] | 350 | 	raw_spin_unlock(&oprofilefs_lock); | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 351 | 	per_cpu(saved_lvtpc, cpu) = apic_read(APIC_LVTPC); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 352 | 	apic_write(APIC_LVTPC, APIC_DM_NMI); | 
 | 353 | } | 
 | 354 |  | 
| Robert Richter | 44ab9a6 | 2009-07-09 18:33:02 +0200 | [diff] [blame] | 355 | static void nmi_cpu_restore_registers(struct op_msrs *msrs) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 357 | 	struct op_msr *counters = msrs->counters; | 
 | 358 | 	struct op_msr *controls = msrs->controls; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 | 	unsigned int i; | 
 | 360 |  | 
| Robert Richter | 1a245c4 | 2009-06-05 15:54:24 +0200 | [diff] [blame] | 361 | 	for (i = 0; i < model->num_controls; ++i) { | 
| Robert Richter | 95e74e6 | 2009-06-03 19:09:27 +0200 | [diff] [blame] | 362 | 		if (controls[i].addr) | 
 | 363 | 			wrmsrl(controls[i].addr, controls[i].saved); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | 	} | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 365 |  | 
| Robert Richter | 1a245c4 | 2009-06-05 15:54:24 +0200 | [diff] [blame] | 366 | 	for (i = 0; i < model->num_counters; ++i) { | 
| Robert Richter | 95e74e6 | 2009-06-03 19:09:27 +0200 | [diff] [blame] | 367 | 		if (counters[i].addr) | 
 | 368 | 			wrmsrl(counters[i].addr, counters[i].saved); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 369 | 	} | 
 | 370 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 372 | static void nmi_cpu_shutdown(void *dummy) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | { | 
 | 374 | 	unsigned int v; | 
 | 375 | 	int cpu = smp_processor_id(); | 
| Robert Richter | 82a2252 | 2009-07-09 16:29:34 +0200 | [diff] [blame] | 376 | 	struct op_msrs *msrs = &per_cpu(cpu_msrs, cpu); | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 377 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | 	/* restoring APIC_LVTPC can trigger an apic error because the delivery | 
 | 379 | 	 * mode and vector nr combination can be illegal. That's by design: on | 
 | 380 | 	 * power on apic lvt contain a zero vector nr which are legal only for | 
 | 381 | 	 * NMI delivery mode. So inhibit apic err before restoring lvtpc | 
 | 382 | 	 */ | 
 | 383 | 	v = apic_read(APIC_LVTERR); | 
 | 384 | 	apic_write(APIC_LVTERR, v | APIC_LVT_MASKED); | 
| Mike Travis | d18d00f | 2008-03-25 15:06:59 -0700 | [diff] [blame] | 385 | 	apic_write(APIC_LVTPC, per_cpu(saved_lvtpc, cpu)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 386 | 	apic_write(APIC_LVTERR, v); | 
| Robert Richter | 44ab9a6 | 2009-07-09 18:33:02 +0200 | [diff] [blame] | 387 | 	nmi_cpu_restore_registers(msrs); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | } | 
 | 389 |  | 
| Robert Richter | 6ae56b5 | 2010-04-29 14:55:55 +0200 | [diff] [blame] | 390 | static void nmi_cpu_up(void *dummy) | 
 | 391 | { | 
 | 392 | 	if (nmi_enabled) | 
 | 393 | 		nmi_cpu_setup(dummy); | 
 | 394 | 	if (ctr_running) | 
 | 395 | 		nmi_cpu_start(dummy); | 
 | 396 | } | 
 | 397 |  | 
 | 398 | static void nmi_cpu_down(void *dummy) | 
 | 399 | { | 
 | 400 | 	if (ctr_running) | 
 | 401 | 		nmi_cpu_stop(dummy); | 
 | 402 | 	if (nmi_enabled) | 
 | 403 | 		nmi_cpu_shutdown(dummy); | 
 | 404 | } | 
 | 405 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 406 | static int nmi_create_files(struct super_block *sb, struct dentry *root) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 | { | 
 | 408 | 	unsigned int i; | 
 | 409 |  | 
| Jason Yeh | 4d4036e | 2009-07-08 13:49:38 +0200 | [diff] [blame] | 410 | 	for (i = 0; i < model->num_virt_counters; ++i) { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 411 | 		struct dentry *dir; | 
| Markus Armbruster | 0c6856f | 2006-06-26 00:24:34 -0700 | [diff] [blame] | 412 | 		char buf[4]; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 413 |  | 
 | 414 | 		/* quick little hack to _not_ expose a counter if it is not | 
| Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 415 | 		 * available for use.  This should protect userspace app. | 
 | 416 | 		 * NOTE:  assumes 1:1 mapping here (that counters are organized | 
 | 417 | 		 *        sequentially in their struct assignment). | 
 | 418 | 		 */ | 
| Robert Richter | 11be1a7 | 2009-07-10 18:15:21 +0200 | [diff] [blame] | 419 | 		if (!avail_to_resrv_perfctr_nmi_bit(op_x86_virt_to_phys(i))) | 
| Don Zickus | cb9c448 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 420 | 			continue; | 
 | 421 |  | 
| Markus Armbruster | 0c6856f | 2006-06-26 00:24:34 -0700 | [diff] [blame] | 422 | 		snprintf(buf,  sizeof(buf), "%d", i); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 423 | 		dir = oprofilefs_mkdir(sb, root, buf); | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 424 | 		oprofilefs_create_ulong(sb, dir, "enabled", &counter_config[i].enabled); | 
 | 425 | 		oprofilefs_create_ulong(sb, dir, "event", &counter_config[i].event); | 
 | 426 | 		oprofilefs_create_ulong(sb, dir, "count", &counter_config[i].count); | 
 | 427 | 		oprofilefs_create_ulong(sb, dir, "unit_mask", &counter_config[i].unit_mask); | 
 | 428 | 		oprofilefs_create_ulong(sb, dir, "kernel", &counter_config[i].kernel); | 
 | 429 | 		oprofilefs_create_ulong(sb, dir, "user", &counter_config[i].user); | 
| Andi Kleen | 914a76c | 2011-03-16 15:44:33 -0400 | [diff] [blame] | 430 | 		oprofilefs_create_ulong(sb, dir, "extra", &counter_config[i].extra); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 431 | 	} | 
 | 432 |  | 
 | 433 | 	return 0; | 
 | 434 | } | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 435 |  | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 436 | static int oprofile_cpu_notifier(struct notifier_block *b, unsigned long action, | 
 | 437 | 				 void *data) | 
 | 438 | { | 
 | 439 | 	int cpu = (unsigned long)data; | 
 | 440 | 	switch (action) { | 
 | 441 | 	case CPU_DOWN_FAILED: | 
 | 442 | 	case CPU_ONLINE: | 
| Robert Richter | 6ae56b5 | 2010-04-29 14:55:55 +0200 | [diff] [blame] | 443 | 		smp_call_function_single(cpu, nmi_cpu_up, NULL, 0); | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 444 | 		break; | 
 | 445 | 	case CPU_DOWN_PREPARE: | 
| Robert Richter | 6ae56b5 | 2010-04-29 14:55:55 +0200 | [diff] [blame] | 446 | 		smp_call_function_single(cpu, nmi_cpu_down, NULL, 1); | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 447 | 		break; | 
 | 448 | 	} | 
 | 449 | 	return NOTIFY_DONE; | 
 | 450 | } | 
 | 451 |  | 
 | 452 | static struct notifier_block oprofile_cpu_nb = { | 
 | 453 | 	.notifier_call = oprofile_cpu_notifier | 
 | 454 | }; | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 455 |  | 
| Robert Richter | d30d64c | 2010-05-03 15:52:26 +0200 | [diff] [blame] | 456 | static int nmi_setup(void) | 
 | 457 | { | 
 | 458 | 	int err = 0; | 
 | 459 | 	int cpu; | 
 | 460 |  | 
 | 461 | 	if (!allocate_msrs()) | 
 | 462 | 		return -ENOMEM; | 
 | 463 |  | 
 | 464 | 	/* We need to serialize save and setup for HT because the subset | 
 | 465 | 	 * of msrs are distinct for save and setup operations | 
 | 466 | 	 */ | 
 | 467 |  | 
 | 468 | 	/* Assume saved/restored counters are the same on all CPUs */ | 
 | 469 | 	err = model->fill_in_addresses(&per_cpu(cpu_msrs, 0)); | 
 | 470 | 	if (err) | 
 | 471 | 		goto fail; | 
 | 472 |  | 
 | 473 | 	for_each_possible_cpu(cpu) { | 
 | 474 | 		if (!cpu) | 
 | 475 | 			continue; | 
 | 476 |  | 
 | 477 | 		memcpy(per_cpu(cpu_msrs, cpu).counters, | 
 | 478 | 		       per_cpu(cpu_msrs, 0).counters, | 
 | 479 | 		       sizeof(struct op_msr) * model->num_counters); | 
 | 480 |  | 
 | 481 | 		memcpy(per_cpu(cpu_msrs, cpu).controls, | 
 | 482 | 		       per_cpu(cpu_msrs, 0).controls, | 
 | 483 | 		       sizeof(struct op_msr) * model->num_controls); | 
 | 484 |  | 
 | 485 | 		mux_clone(cpu); | 
 | 486 | 	} | 
 | 487 |  | 
 | 488 | 	nmi_enabled = 0; | 
 | 489 | 	ctr_running = 0; | 
| Robert Richter | 8fe7e94 | 2011-06-01 15:31:44 +0200 | [diff] [blame] | 490 | 	/* make variables visible to the nmi handler: */ | 
 | 491 | 	smp_mb(); | 
| Don Zickus | 9c48f1c | 2011-09-30 15:06:21 -0400 | [diff] [blame] | 492 | 	err = register_nmi_handler(NMI_LOCAL, profile_exceptions_notify, | 
 | 493 | 					0, "oprofile"); | 
| Robert Richter | d30d64c | 2010-05-03 15:52:26 +0200 | [diff] [blame] | 494 | 	if (err) | 
 | 495 | 		goto fail; | 
 | 496 |  | 
 | 497 | 	get_online_cpus(); | 
| Robert Richter | 3de668e | 2010-05-03 15:00:25 +0200 | [diff] [blame] | 498 | 	register_cpu_notifier(&oprofile_cpu_nb); | 
| Robert Richter | d30d64c | 2010-05-03 15:52:26 +0200 | [diff] [blame] | 499 | 	nmi_enabled = 1; | 
| Robert Richter | 8fe7e94 | 2011-06-01 15:31:44 +0200 | [diff] [blame] | 500 | 	/* make nmi_enabled visible to the nmi handler: */ | 
 | 501 | 	smp_mb(); | 
 | 502 | 	on_each_cpu(nmi_cpu_setup, NULL, 1); | 
| Robert Richter | d30d64c | 2010-05-03 15:52:26 +0200 | [diff] [blame] | 503 | 	put_online_cpus(); | 
 | 504 |  | 
 | 505 | 	return 0; | 
 | 506 | fail: | 
 | 507 | 	free_msrs(); | 
 | 508 | 	return err; | 
 | 509 | } | 
 | 510 |  | 
 | 511 | static void nmi_shutdown(void) | 
 | 512 | { | 
 | 513 | 	struct op_msrs *msrs; | 
 | 514 |  | 
 | 515 | 	get_online_cpus(); | 
| Robert Richter | 3de668e | 2010-05-03 15:00:25 +0200 | [diff] [blame] | 516 | 	unregister_cpu_notifier(&oprofile_cpu_nb); | 
| Robert Richter | d30d64c | 2010-05-03 15:52:26 +0200 | [diff] [blame] | 517 | 	on_each_cpu(nmi_cpu_shutdown, NULL, 1); | 
 | 518 | 	nmi_enabled = 0; | 
 | 519 | 	ctr_running = 0; | 
 | 520 | 	put_online_cpus(); | 
| Robert Richter | 8fe7e94 | 2011-06-01 15:31:44 +0200 | [diff] [blame] | 521 | 	/* make variables visible to the nmi handler: */ | 
 | 522 | 	smp_mb(); | 
| Don Zickus | 9c48f1c | 2011-09-30 15:06:21 -0400 | [diff] [blame] | 523 | 	unregister_nmi_handler(NMI_LOCAL, "oprofile"); | 
| Robert Richter | d30d64c | 2010-05-03 15:52:26 +0200 | [diff] [blame] | 524 | 	msrs = &get_cpu_var(cpu_msrs); | 
 | 525 | 	model->shutdown(msrs); | 
 | 526 | 	free_msrs(); | 
 | 527 | 	put_cpu_var(cpu_msrs); | 
 | 528 | } | 
 | 529 |  | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 530 | #ifdef CONFIG_PM | 
 | 531 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 532 | static int nmi_suspend(void) | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 533 | { | 
 | 534 | 	/* Only one CPU left, just stop that one */ | 
 | 535 | 	if (nmi_enabled == 1) | 
 | 536 | 		nmi_cpu_stop(NULL); | 
 | 537 | 	return 0; | 
 | 538 | } | 
 | 539 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 540 | static void nmi_resume(void) | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 541 | { | 
 | 542 | 	if (nmi_enabled == 1) | 
 | 543 | 		nmi_cpu_start(NULL); | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 544 | } | 
 | 545 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 546 | static struct syscore_ops oprofile_syscore_ops = { | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 547 | 	.resume		= nmi_resume, | 
 | 548 | 	.suspend	= nmi_suspend, | 
 | 549 | }; | 
 | 550 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 551 | static void __init init_suspend_resume(void) | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 552 | { | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 553 | 	register_syscore_ops(&oprofile_syscore_ops); | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 554 | } | 
 | 555 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 556 | static void exit_suspend_resume(void) | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 557 | { | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 558 | 	unregister_syscore_ops(&oprofile_syscore_ops); | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 559 | } | 
 | 560 |  | 
 | 561 | #else | 
| Robert Richter | 269f45c | 2010-09-01 14:50:50 +0200 | [diff] [blame] | 562 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 563 | static inline void init_suspend_resume(void) { } | 
 | 564 | static inline void exit_suspend_resume(void) { } | 
| Robert Richter | 269f45c | 2010-09-01 14:50:50 +0200 | [diff] [blame] | 565 |  | 
| Robert Richter | 69046d4 | 2008-09-05 12:17:40 +0200 | [diff] [blame] | 566 | #endif /* CONFIG_PM */ | 
 | 567 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 568 | static int __init p4_init(char **cpu_type) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 569 | { | 
 | 570 | 	__u8 cpu_model = boot_cpu_data.x86_model; | 
 | 571 |  | 
| Andi Kleen | 1f3d7b6 | 2009-04-27 17:44:12 +0200 | [diff] [blame] | 572 | 	if (cpu_model > 6 || cpu_model == 5) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 573 | 		return 0; | 
 | 574 |  | 
 | 575 | #ifndef CONFIG_SMP | 
 | 576 | 	*cpu_type = "i386/p4"; | 
 | 577 | 	model = &op_p4_spec; | 
 | 578 | 	return 1; | 
 | 579 | #else | 
 | 580 | 	switch (smp_num_siblings) { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 581 | 	case 1: | 
 | 582 | 		*cpu_type = "i386/p4"; | 
 | 583 | 		model = &op_p4_spec; | 
 | 584 | 		return 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 585 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 586 | 	case 2: | 
 | 587 | 		*cpu_type = "i386/p4-ht"; | 
 | 588 | 		model = &op_p4_ht2_spec; | 
 | 589 | 		return 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 590 | 	} | 
 | 591 | #endif | 
 | 592 |  | 
 | 593 | 	printk(KERN_INFO "oprofile: P4 HyperThreading detected with > 2 threads\n"); | 
 | 594 | 	printk(KERN_INFO "oprofile: Reverting to timer mode.\n"); | 
 | 595 | 	return 0; | 
 | 596 | } | 
 | 597 |  | 
| Robert Richter | 159a80b | 2011-10-11 19:39:16 +0200 | [diff] [blame] | 598 | enum __force_cpu_type { | 
 | 599 | 	reserved = 0,		/* do not force */ | 
 | 600 | 	timer, | 
 | 601 | 	arch_perfmon, | 
 | 602 | }; | 
 | 603 |  | 
 | 604 | static int force_cpu_type; | 
 | 605 |  | 
 | 606 | static int set_cpu_type(const char *str, struct kernel_param *kp) | 
| Robert Richter | 7e4e0bd | 2009-05-06 12:10:23 +0200 | [diff] [blame] | 607 | { | 
| Robert Richter | 159a80b | 2011-10-11 19:39:16 +0200 | [diff] [blame] | 608 | 	if (!strcmp(str, "timer")) { | 
 | 609 | 		force_cpu_type = timer; | 
 | 610 | 		printk(KERN_INFO "oprofile: forcing NMI timer mode\n"); | 
 | 611 | 	} else if (!strcmp(str, "arch_perfmon")) { | 
 | 612 | 		force_cpu_type = arch_perfmon; | 
| Robert Richter | 7e4e0bd | 2009-05-06 12:10:23 +0200 | [diff] [blame] | 613 | 		printk(KERN_INFO "oprofile: forcing architectural perfmon\n"); | 
| Robert Richter | 159a80b | 2011-10-11 19:39:16 +0200 | [diff] [blame] | 614 | 	} else { | 
 | 615 | 		force_cpu_type = 0; | 
| Robert Richter | 7e4e0bd | 2009-05-06 12:10:23 +0200 | [diff] [blame] | 616 | 	} | 
 | 617 |  | 
 | 618 | 	return 0; | 
 | 619 | } | 
| Robert Richter | 159a80b | 2011-10-11 19:39:16 +0200 | [diff] [blame] | 620 | module_param_call(cpu_type, set_cpu_type, NULL, NULL, 0); | 
| Andi Kleen | 1dcdb5a | 2009-04-27 17:44:11 +0200 | [diff] [blame] | 621 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 622 | static int __init ppro_init(char **cpu_type) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | { | 
 | 624 | 	__u8 cpu_model = boot_cpu_data.x86_model; | 
| Robert Richter | 259a83a | 2009-07-09 15:12:35 +0200 | [diff] [blame] | 625 | 	struct op_x86_model_spec *spec = &op_ppro_spec;	/* default */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 626 |  | 
| Robert Richter | 159a80b | 2011-10-11 19:39:16 +0200 | [diff] [blame] | 627 | 	if (force_cpu_type == arch_perfmon && cpu_has_arch_perfmon) | 
| Andi Kleen | 1dcdb5a | 2009-04-27 17:44:11 +0200 | [diff] [blame] | 628 | 		return 0; | 
 | 629 |  | 
| John Villalovos | 45c34e0 | 2010-05-07 12:41:40 -0400 | [diff] [blame] | 630 | 	/* | 
 | 631 | 	 * Documentation on identifying Intel processors by CPU family | 
 | 632 | 	 * and model can be found in the Intel Software Developer's | 
 | 633 | 	 * Manuals (SDM): | 
 | 634 | 	 * | 
 | 635 | 	 *  http://www.intel.com/products/processor/manuals/ | 
 | 636 | 	 * | 
 | 637 | 	 * As of May 2010 the documentation for this was in the: | 
 | 638 | 	 * "Intel 64 and IA-32 Architectures Software Developer's | 
 | 639 | 	 * Manual Volume 3B: System Programming Guide", "Table B-1 | 
 | 640 | 	 * CPUID Signature Values of DisplayFamily_DisplayModel". | 
 | 641 | 	 */ | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 642 | 	switch (cpu_model) { | 
 | 643 | 	case 0 ... 2: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 644 | 		*cpu_type = "i386/ppro"; | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 645 | 		break; | 
 | 646 | 	case 3 ... 5: | 
 | 647 | 		*cpu_type = "i386/pii"; | 
 | 648 | 		break; | 
 | 649 | 	case 6 ... 8: | 
| William Cohen | 3d337c6 | 2008-11-30 15:39:10 -0500 | [diff] [blame] | 650 | 	case 10 ... 11: | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 651 | 		*cpu_type = "i386/piii"; | 
 | 652 | 		break; | 
 | 653 | 	case 9: | 
| William Cohen | 3d337c6 | 2008-11-30 15:39:10 -0500 | [diff] [blame] | 654 | 	case 13: | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 655 | 		*cpu_type = "i386/p6_mobile"; | 
 | 656 | 		break; | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 657 | 	case 14: | 
 | 658 | 		*cpu_type = "i386/core"; | 
 | 659 | 		break; | 
| Patrick Simmons | c33f543 | 2010-09-08 10:34:28 -0400 | [diff] [blame] | 660 | 	case 0x0f: | 
 | 661 | 	case 0x16: | 
 | 662 | 	case 0x17: | 
| Jiri Olsa | bb7ab78 | 2010-09-21 03:26:35 -0400 | [diff] [blame] | 663 | 	case 0x1d: | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 664 | 		*cpu_type = "i386/core_2"; | 
 | 665 | 		break; | 
| John Villalovos | 45c34e0 | 2010-05-07 12:41:40 -0400 | [diff] [blame] | 666 | 	case 0x1a: | 
| Josh Hunt | a7c55cb | 2010-08-04 20:27:05 -0400 | [diff] [blame] | 667 | 	case 0x1e: | 
| Andi Kleen | e83e452 | 2010-01-21 23:26:27 +0100 | [diff] [blame] | 668 | 	case 0x2e: | 
| Robert Richter | 802070f | 2009-06-12 18:32:07 +0200 | [diff] [blame] | 669 | 		spec = &op_arch_perfmon_spec; | 
| Andi Kleen | 6adf406 | 2009-04-27 17:44:13 +0200 | [diff] [blame] | 670 | 		*cpu_type = "i386/core_i7"; | 
 | 671 | 		break; | 
| John Villalovos | 45c34e0 | 2010-05-07 12:41:40 -0400 | [diff] [blame] | 672 | 	case 0x1c: | 
| Andi Kleen | 6adf406 | 2009-04-27 17:44:13 +0200 | [diff] [blame] | 673 | 		*cpu_type = "i386/atom"; | 
 | 674 | 		break; | 
| Linus Torvalds | 4b9f12a | 2008-07-24 17:29:00 -0700 | [diff] [blame] | 675 | 	default: | 
 | 676 | 		/* Unknown */ | 
 | 677 | 		return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 678 | 	} | 
 | 679 |  | 
| Robert Richter | 802070f | 2009-06-12 18:32:07 +0200 | [diff] [blame] | 680 | 	model = spec; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 681 | 	return 1; | 
 | 682 | } | 
 | 683 |  | 
| David Gibson | 96d0821 | 2005-09-06 15:17:26 -0700 | [diff] [blame] | 684 | int __init op_nmi_init(struct oprofile_operations *ops) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 685 | { | 
 | 686 | 	__u8 vendor = boot_cpu_data.x86_vendor; | 
 | 687 | 	__u8 family = boot_cpu_data.x86; | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 688 | 	char *cpu_type = NULL; | 
| Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 689 | 	int ret = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 690 |  | 
 | 691 | 	if (!cpu_has_apic) | 
 | 692 | 		return -ENODEV; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 693 |  | 
| Robert Richter | 159a80b | 2011-10-11 19:39:16 +0200 | [diff] [blame] | 694 | 	if (force_cpu_type == timer) | 
 | 695 | 		return -ENODEV; | 
 | 696 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 697 | 	switch (vendor) { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 698 | 	case X86_VENDOR_AMD: | 
 | 699 | 		/* Needs to be at least an Athlon (or hammer in 32bit mode) */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 700 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 701 | 		switch (family) { | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 702 | 		case 6: | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 703 | 			cpu_type = "i386/athlon"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 704 | 			break; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 705 | 		case 0xf: | 
| Robert Richter | d20f24c | 2009-01-11 13:01:16 +0100 | [diff] [blame] | 706 | 			/* | 
 | 707 | 			 * Actually it could be i386/hammer too, but | 
 | 708 | 			 * give user space an consistent name. | 
 | 709 | 			 */ | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 710 | 			cpu_type = "x86-64/hammer"; | 
 | 711 | 			break; | 
 | 712 | 		case 0x10: | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 713 | 			cpu_type = "x86-64/family10"; | 
 | 714 | 			break; | 
| Barry Kasindorf | 12f2b26 | 2008-07-22 21:08:47 +0200 | [diff] [blame] | 715 | 		case 0x11: | 
| Barry Kasindorf | 12f2b26 | 2008-07-22 21:08:47 +0200 | [diff] [blame] | 716 | 			cpu_type = "x86-64/family11h"; | 
 | 717 | 			break; | 
| Robert Richter | 3acbf08 | 2010-08-31 10:44:17 +0200 | [diff] [blame] | 718 | 		case 0x12: | 
 | 719 | 			cpu_type = "x86-64/family12h"; | 
 | 720 | 			break; | 
| Robert Richter | e634147 | 2010-08-26 12:30:17 +0200 | [diff] [blame] | 721 | 		case 0x14: | 
 | 722 | 			cpu_type = "x86-64/family14h"; | 
 | 723 | 			break; | 
| Robert Richter | 30570bc | 2010-08-31 10:44:38 +0200 | [diff] [blame] | 724 | 		case 0x15: | 
 | 725 | 			cpu_type = "x86-64/family15h"; | 
 | 726 | 			break; | 
| Robert Richter | d20f24c | 2009-01-11 13:01:16 +0100 | [diff] [blame] | 727 | 		default: | 
 | 728 | 			return -ENODEV; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 729 | 		} | 
| Robert Richter | d20f24c | 2009-01-11 13:01:16 +0100 | [diff] [blame] | 730 | 		model = &op_amd_spec; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 731 | 		break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 732 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 733 | 	case X86_VENDOR_INTEL: | 
 | 734 | 		switch (family) { | 
 | 735 | 			/* Pentium IV */ | 
 | 736 | 		case 0xf: | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 737 | 			p4_init(&cpu_type); | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 738 | 			break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 739 |  | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 740 | 			/* A P6-class processor */ | 
 | 741 | 		case 6: | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 742 | 			ppro_init(&cpu_type); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 743 | 			break; | 
 | 744 |  | 
 | 745 | 		default: | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 746 | 			break; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 747 | 		} | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 748 |  | 
| Robert Richter | e419294 | 2008-10-12 15:12:34 -0400 | [diff] [blame] | 749 | 		if (cpu_type) | 
 | 750 | 			break; | 
 | 751 |  | 
 | 752 | 		if (!cpu_has_arch_perfmon) | 
| Andi Kleen | b991702 | 2008-08-18 14:50:31 +0200 | [diff] [blame] | 753 | 			return -ENODEV; | 
| Robert Richter | e419294 | 2008-10-12 15:12:34 -0400 | [diff] [blame] | 754 |  | 
 | 755 | 		/* use arch perfmon as fallback */ | 
 | 756 | 		cpu_type = "i386/arch_perfmon"; | 
 | 757 | 		model = &op_arch_perfmon_spec; | 
| Carlos R. Mafra | b75f53d | 2008-01-30 13:32:33 +0100 | [diff] [blame] | 758 | 		break; | 
 | 759 |  | 
 | 760 | 	default: | 
 | 761 | 		return -ENODEV; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 762 | 	} | 
 | 763 |  | 
| Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 764 | 	/* default values, can be overwritten by model */ | 
| Robert Richter | 6e63ea4 | 2009-07-07 19:25:39 +0200 | [diff] [blame] | 765 | 	ops->create_files	= nmi_create_files; | 
 | 766 | 	ops->setup		= nmi_setup; | 
 | 767 | 	ops->shutdown		= nmi_shutdown; | 
 | 768 | 	ops->start		= nmi_start; | 
 | 769 | 	ops->stop		= nmi_stop; | 
 | 770 | 	ops->cpu_type		= cpu_type; | 
| Robert Richter | 270d3e1 | 2008-07-22 21:09:01 +0200 | [diff] [blame] | 771 |  | 
| Robert Richter | adf5ec0 | 2008-07-22 21:08:48 +0200 | [diff] [blame] | 772 | 	if (model->init) | 
 | 773 | 		ret = model->init(ops); | 
 | 774 | 	if (ret) | 
 | 775 | 		return ret; | 
 | 776 |  | 
| Robert Richter | 52471c6 | 2009-07-06 14:43:55 +0200 | [diff] [blame] | 777 | 	if (!model->num_virt_counters) | 
 | 778 | 		model->num_virt_counters = model->num_counters; | 
 | 779 |  | 
| Robert Richter | 5280514 | 2009-07-09 16:02:44 +0200 | [diff] [blame] | 780 | 	mux_init(ops); | 
 | 781 |  | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 782 | 	init_suspend_resume(); | 
| Robert Richter | 10f0412 | 2010-08-30 10:56:18 +0200 | [diff] [blame] | 783 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 784 | 	printk(KERN_INFO "oprofile: using NMI interrupt.\n"); | 
 | 785 | 	return 0; | 
 | 786 | } | 
 | 787 |  | 
| David Gibson | 96d0821 | 2005-09-06 15:17:26 -0700 | [diff] [blame] | 788 | void op_nmi_exit(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 789 | { | 
| Rafael J. Wysocki | f3c6ea1 | 2011-03-23 22:15:54 +0100 | [diff] [blame] | 790 | 	exit_suspend_resume(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 791 | } |