blob: 015d0a18bf8a227ceaf85642f2ba2b6393918c00 [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudhary7d01d062010-12-02 22:12:51 -08003 * Copyright (c) 2003-2010 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
Vikas Chaudhary7b3595d2010-10-06 22:50:56 -070027#include <linux/aer.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070028
29#include <net/tcp.h>
30#include <scsi/scsi.h>
31#include <scsi/scsi_host.h>
32#include <scsi/scsi_device.h>
33#include <scsi/scsi_cmnd.h>
34#include <scsi/scsi_transport.h>
35#include <scsi/scsi_transport_iscsi.h>
36
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053037#include "ql4_dbg.h"
38#include "ql4_nx.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070039
40#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
41#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
42#endif
43
44#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
45#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080046#endif
47
48#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
49#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
50#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070051
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053052#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
53#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
54#endif
55
Karen Higgins7eece5a2011-03-21 03:34:29 -070056#define ISP4XXX_PCI_FN_1 0x1
57#define ISP4XXX_PCI_FN_2 0x3
58
David Somayajuluafaf5a22006-09-19 10:28:00 -070059#define QLA_SUCCESS 0
60#define QLA_ERROR 1
61
62/*
63 * Data bit definitions
64 */
65#define BIT_0 0x1
66#define BIT_1 0x2
67#define BIT_2 0x4
68#define BIT_3 0x8
69#define BIT_4 0x10
70#define BIT_5 0x20
71#define BIT_6 0x40
72#define BIT_7 0x80
73#define BIT_8 0x100
74#define BIT_9 0x200
75#define BIT_10 0x400
76#define BIT_11 0x800
77#define BIT_12 0x1000
78#define BIT_13 0x2000
79#define BIT_14 0x4000
80#define BIT_15 0x8000
81#define BIT_16 0x10000
82#define BIT_17 0x20000
83#define BIT_18 0x40000
84#define BIT_19 0x80000
85#define BIT_20 0x100000
86#define BIT_21 0x200000
87#define BIT_22 0x400000
88#define BIT_23 0x800000
89#define BIT_24 0x1000000
90#define BIT_25 0x2000000
91#define BIT_26 0x4000000
92#define BIT_27 0x8000000
93#define BIT_28 0x10000000
94#define BIT_29 0x20000000
95#define BIT_30 0x40000000
96#define BIT_31 0x80000000
97
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053098/**
99 * Macros to help code, maintain, etc.
100 **/
101#define ql4_printk(level, ha, format, arg...) \
102 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
103
104
David Somayajuluafaf5a22006-09-19 10:28:00 -0700105/*
106 * Host adapter default definitions
107 ***********************************/
108#define MAX_HBAS 16
109#define MAX_BUSES 1
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530110#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700111#define MAX_LUNS 0xffff
112#define MAX_AEN_ENTRIES 256 /* should be > EXT_DEF_MAX_AEN_QUEUE */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530113#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700114#define MAX_PDU_ENTRIES 32
115#define INVALID_ENTRY 0xFFFF
116#define MAX_CMDS_TO_RISC 1024
117#define MAX_SRBS MAX_CMDS_TO_RISC
Prasanna Mumbai185f1072011-05-17 23:17:03 -0700118#define MBOX_AEN_REG_COUNT 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700119#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700120
121/*
122 * Buffer sizes
123 */
124#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
125#define RESPONSE_QUEUE_DEPTH 64
126#define QUEUE_SIZE 64
127#define DMA_BUFFER_SIZE 512
128
129/*
130 * Misc
131 */
132#define MAC_ADDR_LEN 6 /* in bytes */
133#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530134#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700135#define DRIVER_NAME "qla4xxx"
136
137#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530138#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700139
140#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200141#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700142#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700143
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530144#define QL4_SESS_RECOVERY_TMO 30 /* iSCSI session */
145 /* recovery timeout */
146
David Somayajuluafaf5a22006-09-19 10:28:00 -0700147#define LSDW(x) ((u32)((u64)(x)))
148#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
149
150/*
151 * Retry & Timeout Values
152 */
153#define MBOX_TOV 60
154#define SOFT_RESET_TOV 30
155#define RESET_INTR_TOV 3
156#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530157#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700158#define ADAPTER_RESET_TOV 180
159#define EXTEND_CMD_TOV 60
160#define WAIT_CMD_TOV 30
161#define EH_WAIT_CMD_TOV 120
162#define FIRMWARE_UP_TOV 60
163#define RESET_FIRMWARE_TOV 30
164#define LOGOUT_TOV 10
165#define IOCB_TOV_MARGIN 10
166#define RELOGIN_TOV 18
167#define ISNS_DEREG_TOV 5
Vikas Chaudharyf581a3f2010-10-06 22:47:48 -0700168#define HBA_ONLINE_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700169
170#define MAX_RESET_HA_RETRIES 2
171
Vikas Chaudhary53698872010-04-28 11:41:59 +0530172#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
173
David Somayajuluafaf5a22006-09-19 10:28:00 -0700174/*
175 * SCSI Request Block structure (srb) that is placed
176 * on cmd->SCp location of every I/O [We have 22 bytes available]
177 */
178struct srb {
179 struct list_head list; /* (8) */
180 struct scsi_qla_host *ha; /* HA the SP is queued on */
Karen Higgins6790d4f2010-12-02 22:12:22 -0800181 struct ddb_entry *ddb;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700182 uint16_t flags; /* (1) Status flags. */
183
184#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300185#define SRB_GOT_SENSE BIT_4 /* sense data received. */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700186 uint8_t state; /* (1) Status flags. */
187
188#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
189#define SRB_FREE_STATE 1
190#define SRB_ACTIVE_STATE 3
191#define SRB_ACTIVE_TIMEOUT_STATE 4
192#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
193
194 struct scsi_cmnd *cmd; /* (4) SCSI command block */
195 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530196 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700197 uint8_t err_id; /* error id */
198#define SRB_ERR_PORT 1 /* Request failed because "port down" */
199#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
200#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
201#define SRB_ERR_OTHER 4
202
203 uint16_t reserved;
204 uint16_t iocb_tov;
205 uint16_t iocb_cnt; /* Number of used iocbs */
206 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500207
208 /* Used for extended sense / status continuation */
209 uint8_t *req_sense_ptr;
210 uint16_t req_sense_len;
211 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700212};
213
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700214/*
215 * Asynchronous Event Queue structure
216 */
217struct aen {
218 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
219};
220
221struct ql4_aen_log {
222 int count;
223 struct aen entry[MAX_AEN_ENTRIES];
224};
225
226/*
227 * Device Database (DDB) structure
228 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700229struct ddb_entry {
230 struct list_head list; /* ddb list */
231 struct scsi_qla_host *ha;
232 struct iscsi_cls_session *sess;
233 struct iscsi_cls_conn *conn;
234
235 atomic_t state; /* DDB State */
236
237 unsigned long flags; /* DDB Flags */
238
David Somayajuluafaf5a22006-09-19 10:28:00 -0700239 uint16_t fw_ddb_index; /* DDB firmware index */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530240 uint16_t options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700241 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
242
243 uint32_t CmdSn;
244 uint16_t target_session_id;
245 uint16_t connection_id;
246 uint16_t exe_throttle; /* Max mumber of cmds outstanding
247 * simultaneously */
248 uint16_t task_mgmt_timeout; /* Min time for task mgmt cmds to
249 * complete */
250 uint16_t default_relogin_timeout; /* Max time to wait for
251 * relogin to complete */
252 uint16_t tcp_source_port_num;
253 uint32_t default_time2wait; /* Default Min time between
254 * relogins (+aens) */
255
David Somayajuluafaf5a22006-09-19 10:28:00 -0700256 atomic_t retry_relogin_timer; /* Min Time between relogins
257 * (4000 only) */
258 atomic_t relogin_timer; /* Max Time to wait for relogin to complete */
259 atomic_t relogin_retry_count; /* Num of times relogin has been
260 * retried */
261
262 uint16_t port;
263 uint32_t tpgt;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530264 uint8_t ip_addr[IP_ADDR_LEN];
David Somayajuluafaf5a22006-09-19 10:28:00 -0700265 uint8_t iscsi_name[ISCSI_NAME_SIZE]; /* 72 x48 */
266 uint8_t iscsi_alias[0x20];
Mike Christie41bbdbe2009-01-16 12:36:52 -0600267 uint8_t isid[6];
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530268 uint16_t iscsi_max_burst_len;
269 uint16_t iscsi_max_outsnd_r2t;
270 uint16_t iscsi_first_burst_len;
271 uint16_t iscsi_max_rcv_data_seg_len;
272 uint16_t iscsi_max_snd_data_seg_len;
273
274 struct in6_addr remote_ipv6_addr;
275 struct in6_addr link_local_ipv6_addr;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700276};
277
278/*
279 * DDB states.
280 */
281#define DDB_STATE_DEAD 0 /* We can no longer talk to
282 * this device */
283#define DDB_STATE_ONLINE 1 /* Device ready to accept
284 * commands */
285#define DDB_STATE_MISSING 2 /* Device logged off, trying
286 * to re-login */
287
288/*
289 * DDB flags.
290 */
291#define DF_RELOGIN 0 /* Relogin to device */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700292#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
293#define DF_FO_MASKED 3
294
David Somayajuluafaf5a22006-09-19 10:28:00 -0700295
296#include "ql4_fw.h"
297#include "ql4_nvram.h"
298
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530299struct ql82xx_hw_data {
300 /* Offsets for flash/nvram access (set to ~0 if not used). */
301 uint32_t flash_conf_off;
302 uint32_t flash_data_off;
303
304 uint32_t fdt_wrt_disable;
305 uint32_t fdt_erase_cmd;
306 uint32_t fdt_block_size;
307 uint32_t fdt_unprotect_sec_cmd;
308 uint32_t fdt_protect_sec_cmd;
309
310 uint32_t flt_region_flt;
311 uint32_t flt_region_fdt;
312 uint32_t flt_region_boot;
313 uint32_t flt_region_bootload;
314 uint32_t flt_region_fw;
315 uint32_t reserved;
316};
317
318struct qla4_8xxx_legacy_intr_set {
319 uint32_t int_vec_bit;
320 uint32_t tgt_status_reg;
321 uint32_t tgt_mask_reg;
322 uint32_t pci_int_reg;
323};
324
325/* MSI-X Support */
326
327#define QLA_MSIX_DEFAULT 0x00
328#define QLA_MSIX_RSP_Q 0x01
329
330#define QLA_MSIX_ENTRIES 2
331#define QLA_MIDX_DEFAULT 0
332#define QLA_MIDX_RSP_Q 1
333
334struct ql4_msix_entry {
335 int have_irq;
336 uint16_t msix_vector;
337 uint16_t msix_entry;
338};
339
340/*
341 * ISP Operations
342 */
343struct isp_operations {
344 int (*iospace_config) (struct scsi_qla_host *ha);
345 void (*pci_config) (struct scsi_qla_host *);
346 void (*disable_intrs) (struct scsi_qla_host *);
347 void (*enable_intrs) (struct scsi_qla_host *);
348 int (*start_firmware) (struct scsi_qla_host *);
349 irqreturn_t (*intr_handler) (int , void *);
350 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
351 int (*reset_chip) (struct scsi_qla_host *);
352 int (*reset_firmware) (struct scsi_qla_host *);
353 void (*queue_iocb) (struct scsi_qla_host *);
354 void (*complete_iocb) (struct scsi_qla_host *);
355 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
356 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
357 int (*get_sys_info) (struct scsi_qla_host *);
358};
359
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500360/*qla4xxx ipaddress configuration details */
361struct ipaddress_config {
362 uint16_t ipv4_options;
363 uint16_t tcp_options;
364 uint16_t ipv4_vlan_tag;
365 uint8_t ipv4_addr_state;
366 uint8_t ip_address[IP_ADDR_LEN];
367 uint8_t subnet_mask[IP_ADDR_LEN];
368 uint8_t gateway[IP_ADDR_LEN];
369 uint32_t ipv6_options;
370 uint32_t ipv6_addl_options;
371 uint8_t ipv6_link_local_state;
372 uint8_t ipv6_addr0_state;
373 uint8_t ipv6_addr1_state;
374 uint8_t ipv6_default_router_state;
375 uint16_t ipv6_vlan_tag;
376 struct in6_addr ipv6_link_local_addr;
377 struct in6_addr ipv6_addr0;
378 struct in6_addr ipv6_addr1;
379 struct in6_addr ipv6_default_router_addr;
380};
381
David Somayajuluafaf5a22006-09-19 10:28:00 -0700382/*
383 * Linux Host Adapter structure
384 */
385struct scsi_qla_host {
386 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700387 unsigned long flags;
388
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700389#define AF_ONLINE 0 /* 0x00000001 */
390#define AF_INIT_DONE 1 /* 0x00000002 */
391#define AF_MBOX_COMMAND 2 /* 0x00000004 */
392#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
393#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
394#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
395#define AF_LINK_UP 8 /* 0x00000100 */
396#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
397#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Karen Higgins7eece5a2011-03-21 03:34:29 -0700398#define AF_HA_REMOVAL 12 /* 0x00001000 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530399#define AF_INTx_ENABLED 15 /* 0x00008000 */
400#define AF_MSI_ENABLED 16 /* 0x00010000 */
401#define AF_MSIX_ENABLED 17 /* 0x00020000 */
402#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
Nilesh Javali21033632010-07-30 14:28:07 +0530403#define AF_FW_RECOVERY 19 /* 0x00080000 */
Lalit Chandivade2232be02010-07-30 14:38:47 +0530404#define AF_EEH_BUSY 20 /* 0x00100000 */
405#define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700406
407 unsigned long dpc_flags;
408
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700409#define DPC_RESET_HA 1 /* 0x00000002 */
410#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
411#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530412#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700413#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
414#define DPC_ISNS_RESTART 7 /* 0x00000080 */
415#define DPC_AEN 9 /* 0x00000200 */
416#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530417#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530418#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
419#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
420#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
421
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700422
423 struct Scsi_Host *host; /* pointer to host data */
424 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700425
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530426 uint16_t iocb_cnt;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700427
428 /* SRB cache. */
429#define SRB_MIN_REQ 128
430 mempool_t *srb_mempool;
431
432 /* pci information */
433 struct pci_dev *pdev;
434
435 struct isp_reg __iomem *reg; /* Base I/O address */
436 unsigned long pio_address;
437 unsigned long pio_length;
438#define MIN_IOBASE_LEN 0x100
439
440 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700441
442 unsigned long host_no;
443
444 /* NVRAM registers */
445 struct eeprom_data *nvram;
446 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530447 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700448
449 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800450 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700451 uint64_t adapter_error_count;
452 uint64_t device_error_count;
453 uint64_t total_io_count;
454 uint64_t total_mbytes_xferred;
455 uint64_t link_failure_count;
456 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800457 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700458 uint32_t spurious_int_count;
459 uint32_t aborted_io_count;
460 uint32_t io_timeout_count;
461 uint32_t mailbox_timeout_count;
462 uint32_t seconds_since_last_intr;
463 uint32_t seconds_since_last_heartbeat;
464 uint32_t mac_index;
465
466 /* Info Needed for Management App */
467 /* --- From GetFwVersion --- */
468 uint32_t firmware_version[2];
469 uint32_t patch_number;
470 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700471 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700472
473 /* --- From Init_FW --- */
474 /* init_cb_t *init_cb; */
475 uint16_t firmware_options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700476 uint8_t alias[32];
477 uint8_t name_string[256];
478 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700479
480 /* --- From FlashSysInfo --- */
481 uint8_t my_mac[MAC_ADDR_LEN];
482 uint8_t serial_number[16];
483
484 /* --- From GetFwState --- */
485 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700486 uint32_t addl_fw_state;
487
488 /* Linux kernel thread */
489 struct workqueue_struct *dpc_thread;
490 struct work_struct dpc_work;
491
492 /* Linux timer thread */
493 struct timer_list timer;
494 uint32_t timer_active;
495
496 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700497 atomic_t check_relogin_timeouts;
498 uint32_t retry_reset_ha_cnt;
499 uint32_t isp_reset_timer; /* reset test timer */
500 uint32_t nic_reset_timer; /* simulated nic reset test timer */
501 int eh_start;
502 struct list_head free_srb_q;
503 uint16_t free_srb_q_count;
504 uint16_t num_srbs_allocated;
505
506 /* DMA Memory Block */
507 void *queues;
508 dma_addr_t queues_dma;
509 unsigned long queues_len;
510
511#define MEM_ALIGN_VALUE \
512 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
513 sizeof(struct queue_entry))
514 /* request and response queue variables */
515 dma_addr_t request_dma;
516 struct queue_entry *request_ring;
517 struct queue_entry *request_ptr;
518 dma_addr_t response_dma;
519 struct queue_entry *response_ring;
520 struct queue_entry *response_ptr;
521 dma_addr_t shadow_regs_dma;
522 struct shadow_regs *shadow_regs;
523 uint16_t request_in; /* Current indexes. */
524 uint16_t request_out;
525 uint16_t response_in;
526 uint16_t response_out;
527
528 /* aen queue variables */
529 uint16_t aen_q_count; /* Number of available aen_q entries */
530 uint16_t aen_in; /* Current indexes */
531 uint16_t aen_out;
532 struct aen aen_q[MAX_AEN_ENTRIES];
533
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700534 struct ql4_aen_log aen_log;/* tracks all aens */
535
David Somayajuluafaf5a22006-09-19 10:28:00 -0700536 /* This mutex protects several threads to do mailbox commands
537 * concurrently.
538 */
539 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700540
541 /* temporary mailbox status registers */
542 volatile uint8_t mbox_status_count;
543 volatile uint32_t mbox_status[MBOX_REG_COUNT];
544
545 /* local device database list (contains internal ddb entries) */
546 struct list_head ddb_list;
547
548 /* Map ddb_list entry by FW ddb index */
549 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
550
Karen Higgins94bced32009-07-15 15:02:58 -0500551 /* Saved srb for status continuation entry processing */
552 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530553
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530554 uint8_t acb_version;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530555
556 /* qla82xx specific fields */
557 struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
558 unsigned long nx_pcibase; /* Base I/O address */
559 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
560 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
561 unsigned long first_page_group_start;
562 unsigned long first_page_group_end;
563
564 uint32_t crb_win;
565 uint32_t curr_window;
566 uint32_t ddr_mn_window;
567 unsigned long mn_win_crb;
568 unsigned long ms_win_crb;
569 int qdr_sn_window;
570 rwlock_t hw_lock;
571 uint16_t func_num;
572 int link_width;
573
574 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
575 u32 nx_crb_mask;
576
577 uint8_t revision_id;
578 uint32_t fw_heartbeat_counter;
579
580 struct isp_operations *isp_ops;
581 struct ql82xx_hw_data hw;
582
583 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
584
585 uint32_t nx_dev_init_timeout;
586 uint32_t nx_reset_timeout;
587
588 struct completion mbx_intr_comp;
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700589
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500590 struct ipaddress_config ip_config;
591
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700592 /* --- From About Firmware --- */
593 uint16_t iscsi_major;
594 uint16_t iscsi_minor;
595 uint16_t bootload_major;
596 uint16_t bootload_minor;
597 uint16_t bootload_patch;
598 uint16_t bootload_build;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700599};
600
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530601static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
602{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500603 return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530604}
605
606static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
607{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500608 return ((ha->ip_config.ipv6_options &
609 IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530610}
611
David Somayajuluafaf5a22006-09-19 10:28:00 -0700612static inline int is_qla4010(struct scsi_qla_host *ha)
613{
614 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
615}
616
617static inline int is_qla4022(struct scsi_qla_host *ha)
618{
619 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
620}
621
David C Somayajulud9150582006-11-15 17:38:40 -0800622static inline int is_qla4032(struct scsi_qla_host *ha)
623{
624 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
625}
626
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530627static inline int is_qla8022(struct scsi_qla_host *ha)
628{
629 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
630}
631
Lalit Chandivade2232be02010-07-30 14:38:47 +0530632/* Note: Currently AER/EEH is now supported only for 8022 cards
633 * This function needs to be updated when AER/EEH is enabled
634 * for other cards.
635 */
636static inline int is_aer_supported(struct scsi_qla_host *ha)
637{
638 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
639}
640
David Somayajuluafaf5a22006-09-19 10:28:00 -0700641static inline int adapter_up(struct scsi_qla_host *ha)
642{
643 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
644 (test_bit(AF_LINK_UP, &ha->flags) != 0);
645}
646
647static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
648{
649 return (struct scsi_qla_host *)shost->hostdata;
650}
651
652static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
653{
David C Somayajulud9150582006-11-15 17:38:40 -0800654 return (is_qla4010(ha) ?
655 &ha->reg->u1.isp4010.nvram :
656 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700657}
658
659static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
660{
David C Somayajulud9150582006-11-15 17:38:40 -0800661 return (is_qla4010(ha) ?
662 &ha->reg->u1.isp4010.nvram :
663 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700664}
665
666static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
667{
David C Somayajulud9150582006-11-15 17:38:40 -0800668 return (is_qla4010(ha) ?
669 &ha->reg->u2.isp4010.ext_hw_conf :
670 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700671}
672
673static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
674{
David C Somayajulud9150582006-11-15 17:38:40 -0800675 return (is_qla4010(ha) ?
676 &ha->reg->u2.isp4010.port_status :
677 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700678}
679
680static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
681{
David C Somayajulud9150582006-11-15 17:38:40 -0800682 return (is_qla4010(ha) ?
683 &ha->reg->u2.isp4010.port_ctrl :
684 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700685}
686
687static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
688{
David C Somayajulud9150582006-11-15 17:38:40 -0800689 return (is_qla4010(ha) ?
690 &ha->reg->u2.isp4010.port_err_status :
691 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700692}
693
694static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
695{
David C Somayajulud9150582006-11-15 17:38:40 -0800696 return (is_qla4010(ha) ?
697 &ha->reg->u2.isp4010.gp_out :
698 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700699}
700
701static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
702{
David C Somayajulud9150582006-11-15 17:38:40 -0800703 return (is_qla4010(ha) ?
704 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
705 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700706}
707
708int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
709void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
710int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
711
712static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
713{
David C Somayajulud9150582006-11-15 17:38:40 -0800714 if (is_qla4010(a))
715 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
716 QL4010_FLASH_SEM_BITS);
717 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700718 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
719 (QL4022_RESOURCE_BITS_BASE_CODE |
720 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700721}
722
723static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
724{
David C Somayajulud9150582006-11-15 17:38:40 -0800725 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700726 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800727 else
728 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700729}
730
731static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
732{
David C Somayajulud9150582006-11-15 17:38:40 -0800733 if (is_qla4010(a))
734 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
735 QL4010_NVRAM_SEM_BITS);
736 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700737 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
738 (QL4022_RESOURCE_BITS_BASE_CODE |
739 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700740}
741
742static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
743{
David C Somayajulud9150582006-11-15 17:38:40 -0800744 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700745 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800746 else
747 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700748}
749
750static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
751{
David C Somayajulud9150582006-11-15 17:38:40 -0800752 if (is_qla4010(a))
753 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
754 QL4010_DRVR_SEM_BITS);
755 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700756 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
757 (QL4022_RESOURCE_BITS_BASE_CODE |
758 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700759}
760
761static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
762{
David C Somayajulud9150582006-11-15 17:38:40 -0800763 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700764 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800765 else
766 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700767}
768
769/*---------------------------------------------------------------------------*/
770
771/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
772#define PRESERVE_DDB_LIST 0
773#define REBUILD_DDB_LIST 1
774
775/* Defines for process_aen() */
776#define PROCESS_ALL_AENS 0
777#define FLUSH_DDB_CHANGED_AENS 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700778
David Somayajuluafaf5a22006-09-19 10:28:00 -0700779#endif /*_QLA4XXX_H */