| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright 2008 Advanced Micro Devices, Inc. | 
|  | 3 | * Copyright 2008 Red Hat Inc. | 
|  | 4 | * Copyright 2009 Jerome Glisse. | 
|  | 5 | * | 
|  | 6 | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 7 | * copy of this software and associated documentation files (the "Software"), | 
|  | 8 | * to deal in the Software without restriction, including without limitation | 
|  | 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | 10 | * and/or sell copies of the Software, and to permit persons to whom the | 
|  | 11 | * Software is furnished to do so, subject to the following conditions: | 
|  | 12 | * | 
|  | 13 | * The above copyright notice and this permission notice shall be included in | 
|  | 14 | * all copies or substantial portions of the Software. | 
|  | 15 | * | 
|  | 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | 
|  | 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | 
|  | 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
|  | 22 | * OTHER DEALINGS IN THE SOFTWARE. | 
|  | 23 | * | 
|  | 24 | * Authors: Dave Airlie | 
|  | 25 | *          Alex Deucher | 
|  | 26 | *          Jerome Glisse | 
|  | 27 | */ | 
|  | 28 | #include <linux/seq_file.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 30 | #include "drmP.h" | 
|  | 31 | #include "radeon_reg.h" | 
|  | 32 | #include "radeon.h" | 
| Daniel Vetter | e699037 | 2010-03-11 21:19:17 +0000 | [diff] [blame] | 33 | #include "radeon_asic.h" | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 34 | #include "atom.h" | 
| Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 35 | #include "r100d.h" | 
| Jerome Glisse | 905b682 | 2009-09-09 22:24:20 +0200 | [diff] [blame] | 36 | #include "r420d.h" | 
| Alex Deucher | 804c755 | 2010-01-08 15:58:49 -0500 | [diff] [blame] | 37 | #include "r420_reg_safe.h" | 
|  | 38 |  | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 39 | void r420_pm_init_profile(struct radeon_device *rdev) | 
|  | 40 | { | 
|  | 41 | /* default */ | 
|  | 42 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; | 
|  | 43 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | 
|  | 44 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; | 
|  | 45 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; | 
|  | 46 | /* low sh */ | 
|  | 47 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; | 
| Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 48 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 49 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; | 
|  | 50 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; | 
| Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 51 | /* mid sh */ | 
|  | 52 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; | 
|  | 53 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1; | 
|  | 54 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; | 
|  | 55 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 56 | /* high sh */ | 
|  | 57 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; | 
|  | 58 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | 
|  | 59 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; | 
|  | 60 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; | 
|  | 61 | /* low mh */ | 
|  | 62 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; | 
|  | 63 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | 
|  | 64 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; | 
|  | 65 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; | 
| Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 66 | /* mid mh */ | 
|  | 67 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; | 
|  | 68 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | 
|  | 69 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; | 
|  | 70 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 71 | /* high mh */ | 
|  | 72 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; | 
|  | 73 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; | 
|  | 74 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; | 
|  | 75 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; | 
|  | 76 | } | 
|  | 77 |  | 
| Alex Deucher | 804c755 | 2010-01-08 15:58:49 -0500 | [diff] [blame] | 78 | static void r420_set_reg_safe(struct radeon_device *rdev) | 
|  | 79 | { | 
|  | 80 | rdev->config.r300.reg_safe_bm = r420_reg_safe_bm; | 
|  | 81 | rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm); | 
|  | 82 | } | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 83 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 84 | void r420_pipes_init(struct radeon_device *rdev) | 
|  | 85 | { | 
|  | 86 | unsigned tmp; | 
|  | 87 | unsigned gb_pipe_select; | 
|  | 88 | unsigned num_pipes; | 
|  | 89 |  | 
|  | 90 | /* GA_ENHANCE workaround TCL deadlock issue */ | 
| Alex Deucher | 4612dc9 | 2010-02-05 01:58:28 -0500 | [diff] [blame] | 91 | WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL | | 
|  | 92 | (1 << 2) | (1 << 3)); | 
| Dave Airlie | 18a4cd2e | 2009-09-21 14:15:10 +1000 | [diff] [blame] | 93 | /* add idle wait as per freedesktop.org bug 24041 */ | 
|  | 94 | if (r100_gui_wait_for_idle(rdev)) { | 
|  | 95 | printk(KERN_WARNING "Failed to wait GUI idle while " | 
|  | 96 | "programming pipes. Bad things might happen.\n"); | 
|  | 97 | } | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 98 | /* get max number of pipes */ | 
|  | 99 | gb_pipe_select = RREG32(0x402C); | 
|  | 100 | num_pipes = ((gb_pipe_select >> 12) & 3) + 1; | 
| Tormod Volden | 94f7bf6 | 2010-04-22 16:57:32 -0400 | [diff] [blame] | 101 |  | 
|  | 102 | /* SE chips have 1 pipe */ | 
|  | 103 | if ((rdev->pdev->device == 0x5e4c) || | 
|  | 104 | (rdev->pdev->device == 0x5e4f)) | 
|  | 105 | num_pipes = 1; | 
|  | 106 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 107 | rdev->num_gb_pipes = num_pipes; | 
|  | 108 | tmp = 0; | 
|  | 109 | switch (num_pipes) { | 
|  | 110 | default: | 
|  | 111 | /* force to 1 pipe */ | 
|  | 112 | num_pipes = 1; | 
|  | 113 | case 1: | 
|  | 114 | tmp = (0 << 1); | 
|  | 115 | break; | 
|  | 116 | case 2: | 
|  | 117 | tmp = (3 << 1); | 
|  | 118 | break; | 
|  | 119 | case 3: | 
|  | 120 | tmp = (6 << 1); | 
|  | 121 | break; | 
|  | 122 | case 4: | 
|  | 123 | tmp = (7 << 1); | 
|  | 124 | break; | 
|  | 125 | } | 
| Alex Deucher | 4612dc9 | 2010-02-05 01:58:28 -0500 | [diff] [blame] | 126 | WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 127 | /* Sub pixel 1/12 so we can have 4K rendering according to doc */ | 
| Alex Deucher | 4612dc9 | 2010-02-05 01:58:28 -0500 | [diff] [blame] | 128 | tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING; | 
|  | 129 | WREG32(R300_GB_TILE_CONFIG, tmp); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 130 | if (r100_gui_wait_for_idle(rdev)) { | 
|  | 131 | printk(KERN_WARNING "Failed to wait GUI idle while " | 
|  | 132 | "programming pipes. Bad things might happen.\n"); | 
|  | 133 | } | 
|  | 134 |  | 
| Alex Deucher | 4612dc9 | 2010-02-05 01:58:28 -0500 | [diff] [blame] | 135 | tmp = RREG32(R300_DST_PIPE_CONFIG); | 
|  | 136 | WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 137 |  | 
|  | 138 | WREG32(R300_RB2D_DSTCACHE_MODE, | 
|  | 139 | RREG32(R300_RB2D_DSTCACHE_MODE) | | 
|  | 140 | R300_DC_AUTOFLUSH_ENABLE | | 
|  | 141 | R300_DC_DC_DISABLE_IGNORE_PE); | 
|  | 142 |  | 
|  | 143 | if (r100_gui_wait_for_idle(rdev)) { | 
|  | 144 | printk(KERN_WARNING "Failed to wait GUI idle while " | 
|  | 145 | "programming pipes. Bad things might happen.\n"); | 
|  | 146 | } | 
| Alex Deucher | f779b3e | 2009-08-19 19:11:39 -0400 | [diff] [blame] | 147 |  | 
|  | 148 | if (rdev->family == CHIP_RV530) { | 
|  | 149 | tmp = RREG32(RV530_GB_PIPE_SELECT2); | 
|  | 150 | if ((tmp & 3) == 3) | 
|  | 151 | rdev->num_z_pipes = 2; | 
|  | 152 | else | 
|  | 153 | rdev->num_z_pipes = 1; | 
|  | 154 | } else | 
|  | 155 | rdev->num_z_pipes = 1; | 
|  | 156 |  | 
|  | 157 | DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n", | 
|  | 158 | rdev->num_gb_pipes, rdev->num_z_pipes); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 159 | } | 
|  | 160 |  | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 161 | u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 162 | { | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 163 | u32 r; | 
|  | 164 |  | 
|  | 165 | WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg)); | 
|  | 166 | r = RREG32(R_0001FC_MC_IND_DATA); | 
|  | 167 | return r; | 
|  | 168 | } | 
|  | 169 |  | 
|  | 170 | void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v) | 
|  | 171 | { | 
|  | 172 | WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) | | 
|  | 173 | S_0001F8_MC_IND_WR_EN(1)); | 
|  | 174 | WREG32(R_0001FC_MC_IND_DATA, v); | 
|  | 175 | } | 
|  | 176 |  | 
|  | 177 | static void r420_debugfs(struct radeon_device *rdev) | 
|  | 178 | { | 
|  | 179 | if (r100_debugfs_rbbm_init(rdev)) { | 
|  | 180 | DRM_ERROR("Failed to register debugfs file for RBBM !\n"); | 
|  | 181 | } | 
|  | 182 | if (r420_debugfs_pipes_info_init(rdev)) { | 
|  | 183 | DRM_ERROR("Failed to register debugfs file for pipes !\n"); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 184 | } | 
|  | 185 | } | 
|  | 186 |  | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 187 | static void r420_clock_resume(struct radeon_device *rdev) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 188 | { | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 189 | u32 sclk_cntl; | 
| Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 190 |  | 
|  | 191 | if (radeon_dynclks != -1 && radeon_dynclks) | 
|  | 192 | radeon_atom_set_clock_gating(rdev, 1); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 193 | sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL); | 
|  | 194 | sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); | 
|  | 195 | if (rdev->family == CHIP_R420) | 
|  | 196 | sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1); | 
|  | 197 | WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 198 | } | 
|  | 199 |  | 
| Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 200 | static void r420_cp_errata_init(struct radeon_device *rdev) | 
|  | 201 | { | 
|  | 202 | /* RV410 and R420 can lock up if CP DMA to host memory happens | 
|  | 203 | * while the 2D engine is busy. | 
|  | 204 | * | 
|  | 205 | * The proper workaround is to queue a RESYNC at the beginning | 
|  | 206 | * of the CP init, apparently. | 
|  | 207 | */ | 
|  | 208 | radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch); | 
|  | 209 | radeon_ring_lock(rdev, 8); | 
|  | 210 | radeon_ring_write(rdev, PACKET0(R300_CP_RESYNC_ADDR, 1)); | 
|  | 211 | radeon_ring_write(rdev, rdev->config.r300.resync_scratch); | 
|  | 212 | radeon_ring_write(rdev, 0xDEADBEEF); | 
|  | 213 | radeon_ring_unlock_commit(rdev); | 
|  | 214 | } | 
|  | 215 |  | 
|  | 216 | static void r420_cp_errata_fini(struct radeon_device *rdev) | 
|  | 217 | { | 
|  | 218 | /* Catch the RESYNC we dispatched all the way back, | 
|  | 219 | * at the very beginning of the CP init. | 
|  | 220 | */ | 
|  | 221 | radeon_ring_lock(rdev, 8); | 
|  | 222 | radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); | 
|  | 223 | radeon_ring_write(rdev, R300_RB3D_DC_FINISH); | 
|  | 224 | radeon_ring_unlock_commit(rdev); | 
|  | 225 | radeon_scratch_free(rdev, rdev->config.r300.resync_scratch); | 
|  | 226 | } | 
|  | 227 |  | 
| Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 228 | static int r420_startup(struct radeon_device *rdev) | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 229 | { | 
|  | 230 | int r; | 
|  | 231 |  | 
| Alex Deucher | 92cde00 | 2009-12-04 10:55:12 -0500 | [diff] [blame] | 232 | /* set common regs */ | 
|  | 233 | r100_set_common_regs(rdev); | 
|  | 234 | /* program mc */ | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 235 | r300_mc_program(rdev); | 
| Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 236 | /* Resume clock */ | 
|  | 237 | r420_clock_resume(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 238 | /* Initialize GART (initialize after TTM so we can allocate | 
|  | 239 | * memory through TTM but finalize after TTM) */ | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 240 | if (rdev->flags & RADEON_IS_PCIE) { | 
|  | 241 | r = rv370_pcie_gart_enable(rdev); | 
|  | 242 | if (r) | 
|  | 243 | return r; | 
|  | 244 | } | 
|  | 245 | if (rdev->flags & RADEON_IS_PCI) { | 
|  | 246 | r = r100_pci_gart_enable(rdev); | 
|  | 247 | if (r) | 
|  | 248 | return r; | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 249 | } | 
|  | 250 | r420_pipes_init(rdev); | 
|  | 251 | /* Enable IRQ */ | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 252 | r100_irq_set(rdev); | 
| Jerome Glisse | cafe660 | 2010-01-07 12:39:21 +0100 | [diff] [blame] | 253 | rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 254 | /* 1M ring buffer */ | 
|  | 255 | r = r100_cp_init(rdev, 1024 * 1024); | 
|  | 256 | if (r) { | 
|  | 257 | dev_err(rdev->dev, "failled initializing CP (%d).\n", r); | 
|  | 258 | return r; | 
|  | 259 | } | 
| Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 260 | r420_cp_errata_init(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 261 | r = r100_wb_init(rdev); | 
|  | 262 | if (r) { | 
|  | 263 | dev_err(rdev->dev, "failled initializing WB (%d).\n", r); | 
|  | 264 | } | 
|  | 265 | r = r100_ib_init(rdev); | 
|  | 266 | if (r) { | 
|  | 267 | dev_err(rdev->dev, "failled initializing IB (%d).\n", r); | 
|  | 268 | return r; | 
|  | 269 | } | 
|  | 270 | return 0; | 
|  | 271 | } | 
|  | 272 |  | 
| Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 273 | int r420_resume(struct radeon_device *rdev) | 
|  | 274 | { | 
|  | 275 | /* Make sur GART are not working */ | 
|  | 276 | if (rdev->flags & RADEON_IS_PCIE) | 
|  | 277 | rv370_pcie_gart_disable(rdev); | 
|  | 278 | if (rdev->flags & RADEON_IS_PCI) | 
|  | 279 | r100_pci_gart_disable(rdev); | 
|  | 280 | /* Resume clock before doing reset */ | 
|  | 281 | r420_clock_resume(rdev); | 
|  | 282 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ | 
| Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 283 | if (radeon_asic_reset(rdev)) { | 
| Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 284 | dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", | 
|  | 285 | RREG32(R_000E40_RBBM_STATUS), | 
|  | 286 | RREG32(R_0007C0_CP_STAT)); | 
|  | 287 | } | 
|  | 288 | /* check if cards are posted or not */ | 
|  | 289 | if (rdev->is_atom_bios) { | 
|  | 290 | atom_asic_init(rdev->mode_info.atom_context); | 
|  | 291 | } else { | 
|  | 292 | radeon_combios_asic_init(rdev->ddev); | 
|  | 293 | } | 
|  | 294 | /* Resume clock after posting */ | 
|  | 295 | r420_clock_resume(rdev); | 
| Dave Airlie | 550e2d9 | 2009-12-09 14:15:38 +1000 | [diff] [blame] | 296 | /* Initialize surface registers */ | 
|  | 297 | radeon_surface_init(rdev); | 
| Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 298 | return r420_startup(rdev); | 
|  | 299 | } | 
|  | 300 |  | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 301 | int r420_suspend(struct radeon_device *rdev) | 
|  | 302 | { | 
| Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 303 | r420_cp_errata_fini(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 304 | r100_cp_disable(rdev); | 
|  | 305 | r100_wb_disable(rdev); | 
|  | 306 | r100_irq_disable(rdev); | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 307 | if (rdev->flags & RADEON_IS_PCIE) | 
|  | 308 | rv370_pcie_gart_disable(rdev); | 
|  | 309 | if (rdev->flags & RADEON_IS_PCI) | 
|  | 310 | r100_pci_gart_disable(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 311 | return 0; | 
|  | 312 | } | 
|  | 313 |  | 
|  | 314 | void r420_fini(struct radeon_device *rdev) | 
|  | 315 | { | 
|  | 316 | r100_cp_fini(rdev); | 
|  | 317 | r100_wb_fini(rdev); | 
|  | 318 | r100_ib_fini(rdev); | 
|  | 319 | radeon_gem_fini(rdev); | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 320 | if (rdev->flags & RADEON_IS_PCIE) | 
|  | 321 | rv370_pcie_gart_fini(rdev); | 
|  | 322 | if (rdev->flags & RADEON_IS_PCI) | 
|  | 323 | r100_pci_gart_fini(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 324 | radeon_agp_fini(rdev); | 
|  | 325 | radeon_irq_kms_fini(rdev); | 
|  | 326 | radeon_fence_driver_fini(rdev); | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 327 | radeon_bo_fini(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 328 | if (rdev->is_atom_bios) { | 
|  | 329 | radeon_atombios_fini(rdev); | 
|  | 330 | } else { | 
|  | 331 | radeon_combios_fini(rdev); | 
|  | 332 | } | 
|  | 333 | kfree(rdev->bios); | 
|  | 334 | rdev->bios = NULL; | 
|  | 335 | } | 
|  | 336 |  | 
|  | 337 | int r420_init(struct radeon_device *rdev) | 
|  | 338 | { | 
|  | 339 | int r; | 
|  | 340 |  | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 341 | /* Initialize scratch registers */ | 
|  | 342 | radeon_scratch_init(rdev); | 
|  | 343 | /* Initialize surface registers */ | 
|  | 344 | radeon_surface_init(rdev); | 
|  | 345 | /* TODO: disable VGA need to use VGA request */ | 
| Dave Airlie | 4c712e6 | 2010-07-15 12:13:50 +1000 | [diff] [blame] | 346 | /* restore some register to sane defaults */ | 
|  | 347 | r100_restore_sanity(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 348 | /* BIOS*/ | 
|  | 349 | if (!radeon_get_bios(rdev)) { | 
|  | 350 | if (ASIC_IS_AVIVO(rdev)) | 
|  | 351 | return -EINVAL; | 
|  | 352 | } | 
|  | 353 | if (rdev->is_atom_bios) { | 
|  | 354 | r = radeon_atombios_init(rdev); | 
|  | 355 | if (r) { | 
|  | 356 | return r; | 
|  | 357 | } | 
|  | 358 | } else { | 
|  | 359 | r = radeon_combios_init(rdev); | 
|  | 360 | if (r) { | 
|  | 361 | return r; | 
|  | 362 | } | 
|  | 363 | } | 
|  | 364 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ | 
| Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 365 | if (radeon_asic_reset(rdev)) { | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 366 | dev_warn(rdev->dev, | 
|  | 367 | "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", | 
|  | 368 | RREG32(R_000E40_RBBM_STATUS), | 
|  | 369 | RREG32(R_0007C0_CP_STAT)); | 
|  | 370 | } | 
|  | 371 | /* check if cards are posted or not */ | 
| Dave Airlie | 72542d7 | 2009-12-01 14:06:31 +1000 | [diff] [blame] | 372 | if (radeon_boot_test_post_card(rdev) == false) | 
|  | 373 | return -EINVAL; | 
|  | 374 |  | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 375 | /* Initialize clocks */ | 
|  | 376 | radeon_get_clock_info(rdev->ddev); | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 377 | /* initialize AGP */ | 
|  | 378 | if (rdev->flags & RADEON_IS_AGP) { | 
|  | 379 | r = radeon_agp_init(rdev); | 
|  | 380 | if (r) { | 
|  | 381 | radeon_agp_disable(rdev); | 
|  | 382 | } | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 383 | } | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 384 | /* initialize memory controller */ | 
|  | 385 | r300_mc_init(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 386 | r420_debugfs(rdev); | 
|  | 387 | /* Fence driver */ | 
|  | 388 | r = radeon_fence_driver_init(rdev); | 
|  | 389 | if (r) { | 
|  | 390 | return r; | 
|  | 391 | } | 
|  | 392 | r = radeon_irq_kms_init(rdev); | 
|  | 393 | if (r) { | 
|  | 394 | return r; | 
|  | 395 | } | 
|  | 396 | /* Memory manager */ | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 397 | r = radeon_bo_init(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 398 | if (r) { | 
|  | 399 | return r; | 
|  | 400 | } | 
| Dave Airlie | 17e15b0 | 2009-11-05 15:36:53 +1000 | [diff] [blame] | 401 | if (rdev->family == CHIP_R420) | 
|  | 402 | r100_enable_bm(rdev); | 
|  | 403 |  | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 404 | if (rdev->flags & RADEON_IS_PCIE) { | 
|  | 405 | r = rv370_pcie_gart_init(rdev); | 
|  | 406 | if (r) | 
|  | 407 | return r; | 
|  | 408 | } | 
|  | 409 | if (rdev->flags & RADEON_IS_PCI) { | 
|  | 410 | r = r100_pci_gart_init(rdev); | 
|  | 411 | if (r) | 
|  | 412 | return r; | 
|  | 413 | } | 
| Alex Deucher | 804c755 | 2010-01-08 15:58:49 -0500 | [diff] [blame] | 414 | r420_set_reg_safe(rdev); | 
| Jerome Glisse | 733289c | 2009-09-16 15:24:21 +0200 | [diff] [blame] | 415 | rdev->accel_working = true; | 
| Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 416 | r = r420_startup(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 417 | if (r) { | 
|  | 418 | /* Somethings want wront with the accel init stop accel */ | 
|  | 419 | dev_err(rdev->dev, "Disabling GPU acceleration\n"); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 420 | r100_cp_fini(rdev); | 
|  | 421 | r100_wb_fini(rdev); | 
|  | 422 | r100_ib_fini(rdev); | 
| Jerome Glisse | 655efd3 | 2010-02-02 11:51:45 +0100 | [diff] [blame] | 423 | radeon_irq_kms_fini(rdev); | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 424 | if (rdev->flags & RADEON_IS_PCIE) | 
|  | 425 | rv370_pcie_gart_fini(rdev); | 
|  | 426 | if (rdev->flags & RADEON_IS_PCI) | 
|  | 427 | r100_pci_gart_fini(rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 428 | radeon_agp_fini(rdev); | 
| Jerome Glisse | 733289c | 2009-09-16 15:24:21 +0200 | [diff] [blame] | 429 | rdev->accel_working = false; | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 430 | } | 
|  | 431 | return 0; | 
|  | 432 | } | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 433 |  | 
|  | 434 | /* | 
|  | 435 | * Debugfs info | 
|  | 436 | */ | 
|  | 437 | #if defined(CONFIG_DEBUG_FS) | 
|  | 438 | static int r420_debugfs_pipes_info(struct seq_file *m, void *data) | 
|  | 439 | { | 
|  | 440 | struct drm_info_node *node = (struct drm_info_node *) m->private; | 
|  | 441 | struct drm_device *dev = node->minor->dev; | 
|  | 442 | struct radeon_device *rdev = dev->dev_private; | 
|  | 443 | uint32_t tmp; | 
|  | 444 |  | 
|  | 445 | tmp = RREG32(R400_GB_PIPE_SELECT); | 
|  | 446 | seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp); | 
|  | 447 | tmp = RREG32(R300_GB_TILE_CONFIG); | 
|  | 448 | seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp); | 
|  | 449 | tmp = RREG32(R300_DST_PIPE_CONFIG); | 
|  | 450 | seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp); | 
|  | 451 | return 0; | 
|  | 452 | } | 
|  | 453 |  | 
|  | 454 | static struct drm_info_list r420_pipes_info_list[] = { | 
|  | 455 | {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL}, | 
|  | 456 | }; | 
|  | 457 | #endif | 
|  | 458 |  | 
|  | 459 | int r420_debugfs_pipes_info_init(struct radeon_device *rdev) | 
|  | 460 | { | 
|  | 461 | #if defined(CONFIG_DEBUG_FS) | 
|  | 462 | return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1); | 
|  | 463 | #else | 
|  | 464 | return 0; | 
|  | 465 | #endif | 
|  | 466 | } |