| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* | 
|  | 2 | * Copyright 2008 Advanced Micro Devices, Inc. | 
|  | 3 | * Copyright 2008 Red Hat Inc. | 
|  | 4 | * Copyright 2009 Jerome Glisse. | 
|  | 5 | * | 
|  | 6 | * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 7 | * copy of this software and associated documentation files (the "Software"), | 
|  | 8 | * to deal in the Software without restriction, including without limitation | 
|  | 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | 10 | * and/or sell copies of the Software, and to permit persons to whom the | 
|  | 11 | * Software is furnished to do so, subject to the following conditions: | 
|  | 12 | * | 
|  | 13 | * The above copyright notice and this permission notice shall be included in | 
|  | 14 | * all copies or substantial portions of the Software. | 
|  | 15 | * | 
|  | 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | 
|  | 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | 
|  | 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
|  | 22 | * OTHER DEALINGS IN THE SOFTWARE. | 
|  | 23 | * | 
|  | 24 | * Authors: Dave Airlie | 
|  | 25 | *          Alex Deucher | 
|  | 26 | *          Jerome Glisse | 
|  | 27 | */ | 
|  | 28 | #ifndef __RADEON_H__ | 
|  | 29 | #define __RADEON_H__ | 
|  | 30 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 31 | /* TODO: Here are things that needs to be done : | 
|  | 32 | *	- surface allocator & initializer : (bit like scratch reg) should | 
|  | 33 | *	  initialize HDP_ stuff on RS600, R600, R700 hw, well anythings | 
|  | 34 | *	  related to surface | 
|  | 35 | *	- WB : write back stuff (do it bit like scratch reg things) | 
|  | 36 | *	- Vblank : look at Jesse's rework and what we should do | 
|  | 37 | *	- r600/r700: gart & cp | 
|  | 38 | *	- cs : clean cs ioctl use bitmap & things like that. | 
|  | 39 | *	- power management stuff | 
|  | 40 | *	- Barrier in gart code | 
|  | 41 | *	- Unmappabled vram ? | 
|  | 42 | *	- TESTING, TESTING, TESTING | 
|  | 43 | */ | 
|  | 44 |  | 
| Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 45 | /* Initialization path: | 
|  | 46 | *  We expect that acceleration initialization might fail for various | 
|  | 47 | *  reasons even thought we work hard to make it works on most | 
|  | 48 | *  configurations. In order to still have a working userspace in such | 
|  | 49 | *  situation the init path must succeed up to the memory controller | 
|  | 50 | *  initialization point. Failure before this point are considered as | 
|  | 51 | *  fatal error. Here is the init callchain : | 
|  | 52 | *      radeon_device_init  perform common structure, mutex initialization | 
|  | 53 | *      asic_init           setup the GPU memory layout and perform all | 
|  | 54 | *                          one time initialization (failure in this | 
|  | 55 | *                          function are considered fatal) | 
|  | 56 | *      asic_startup        setup the GPU acceleration, in order to | 
|  | 57 | *                          follow guideline the first thing this | 
|  | 58 | *                          function should do is setting the GPU | 
|  | 59 | *                          memory controller (only MC setup failure | 
|  | 60 | *                          are considered as fatal) | 
|  | 61 | */ | 
|  | 62 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 63 | #include <asm/atomic.h> | 
|  | 64 | #include <linux/wait.h> | 
|  | 65 | #include <linux/list.h> | 
|  | 66 | #include <linux/kref.h> | 
|  | 67 |  | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 68 | #include <ttm/ttm_bo_api.h> | 
|  | 69 | #include <ttm/ttm_bo_driver.h> | 
|  | 70 | #include <ttm/ttm_placement.h> | 
|  | 71 | #include <ttm/ttm_module.h> | 
|  | 72 |  | 
| Dave Airlie | c214271 | 2009-09-22 08:50:10 +1000 | [diff] [blame] | 73 | #include "radeon_family.h" | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 74 | #include "radeon_mode.h" | 
|  | 75 | #include "radeon_reg.h" | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 76 |  | 
|  | 77 | /* | 
|  | 78 | * Modules parameters. | 
|  | 79 | */ | 
|  | 80 | extern int radeon_no_wb; | 
|  | 81 | extern int radeon_modeset; | 
|  | 82 | extern int radeon_dynclks; | 
|  | 83 | extern int radeon_r4xx_atom; | 
|  | 84 | extern int radeon_agpmode; | 
|  | 85 | extern int radeon_vram_limit; | 
|  | 86 | extern int radeon_gart_size; | 
|  | 87 | extern int radeon_benchmarking; | 
| Michel Dänzer | ecc0b32 | 2009-07-21 11:23:57 +0200 | [diff] [blame] | 88 | extern int radeon_testing; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 89 | extern int radeon_connector_table; | 
| Dave Airlie | 4ce001a | 2009-08-13 16:32:14 +1000 | [diff] [blame] | 90 | extern int radeon_tv; | 
| Alex Deucher | b27b637 | 2009-12-09 17:44:25 -0500 | [diff] [blame] | 91 | extern int radeon_new_pll; | 
| Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 92 | extern int radeon_audio; | 
| Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 93 | extern int radeon_disp_priority; | 
| Alex Deucher | e2b0a8e | 2010-03-17 02:07:37 -0400 | [diff] [blame] | 94 | extern int radeon_hw_i2c; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 95 |  | 
|  | 96 | /* | 
|  | 97 | * Copy from radeon_drv.h so we don't have to include both and have conflicting | 
|  | 98 | * symbol; | 
|  | 99 | */ | 
|  | 100 | #define RADEON_MAX_USEC_TIMEOUT		100000	/* 100 ms */ | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 101 | #define RADEON_FENCE_JIFFIES_TIMEOUT	(HZ / 2) | 
| Jerome Glisse | e821767 | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 102 | /* RADEON_IB_POOL_SIZE must be a power of 2 */ | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 103 | #define RADEON_IB_POOL_SIZE		16 | 
|  | 104 | #define RADEON_DEBUGFS_MAX_NUM_FILES	32 | 
|  | 105 | #define RADEONFB_CONN_LIMIT		4 | 
| Yang Zhao | f657c2a | 2009-09-15 12:21:01 +1000 | [diff] [blame] | 106 | #define RADEON_BIOS_NUM_SCRATCH		8 | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 107 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 108 | /* | 
|  | 109 | * Errata workarounds. | 
|  | 110 | */ | 
|  | 111 | enum radeon_pll_errata { | 
|  | 112 | CHIP_ERRATA_R300_CG             = 0x00000001, | 
|  | 113 | CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002, | 
|  | 114 | CHIP_ERRATA_PLL_DELAY           = 0x00000004 | 
|  | 115 | }; | 
|  | 116 |  | 
|  | 117 |  | 
|  | 118 | struct radeon_device; | 
|  | 119 |  | 
|  | 120 |  | 
|  | 121 | /* | 
|  | 122 | * BIOS. | 
|  | 123 | */ | 
| Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 124 | #define ATRM_BIOS_PAGE 4096 | 
|  | 125 |  | 
| Dave Airlie | 8edb381 | 2010-03-01 21:50:01 +1100 | [diff] [blame] | 126 | #if defined(CONFIG_VGA_SWITCHEROO) | 
| Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 127 | bool radeon_atrm_supported(struct pci_dev *pdev); | 
|  | 128 | int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len); | 
| Dave Airlie | 8edb381 | 2010-03-01 21:50:01 +1100 | [diff] [blame] | 129 | #else | 
|  | 130 | static inline bool radeon_atrm_supported(struct pci_dev *pdev) | 
|  | 131 | { | 
|  | 132 | return false; | 
|  | 133 | } | 
|  | 134 |  | 
|  | 135 | static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){ | 
|  | 136 | return -EINVAL; | 
|  | 137 | } | 
|  | 138 | #endif | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 139 | bool radeon_get_bios(struct radeon_device *rdev); | 
|  | 140 |  | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 141 |  | 
|  | 142 | /* | 
|  | 143 | * Dummy page | 
|  | 144 | */ | 
|  | 145 | struct radeon_dummy_page { | 
|  | 146 | struct page	*page; | 
|  | 147 | dma_addr_t	addr; | 
|  | 148 | }; | 
|  | 149 | int radeon_dummy_page_init(struct radeon_device *rdev); | 
|  | 150 | void radeon_dummy_page_fini(struct radeon_device *rdev); | 
|  | 151 |  | 
|  | 152 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 153 | /* | 
|  | 154 | * Clocks | 
|  | 155 | */ | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 156 | struct radeon_clock { | 
|  | 157 | struct radeon_pll p1pll; | 
|  | 158 | struct radeon_pll p2pll; | 
| Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 159 | struct radeon_pll dcpll; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 160 | struct radeon_pll spll; | 
|  | 161 | struct radeon_pll mpll; | 
|  | 162 | /* 10 Khz units */ | 
|  | 163 | uint32_t default_mclk; | 
|  | 164 | uint32_t default_sclk; | 
| Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 165 | uint32_t default_dispclk; | 
|  | 166 | uint32_t dp_extclk; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 167 | }; | 
|  | 168 |  | 
| Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 169 | /* | 
|  | 170 | * Power management | 
|  | 171 | */ | 
|  | 172 | int radeon_pm_init(struct radeon_device *rdev); | 
| Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 173 | void radeon_pm_fini(struct radeon_device *rdev); | 
| Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 174 | void radeon_pm_compute_clocks(struct radeon_device *rdev); | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 175 | void radeon_pm_suspend(struct radeon_device *rdev); | 
|  | 176 | void radeon_pm_resume(struct radeon_device *rdev); | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 177 | void radeon_combios_get_power_modes(struct radeon_device *rdev); | 
|  | 178 | void radeon_atombios_get_power_modes(struct radeon_device *rdev); | 
| Alex Deucher | 7ac9aa5 | 2010-05-27 19:25:54 -0400 | [diff] [blame] | 179 | void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level); | 
| Alex Deucher | f892034 | 2010-06-30 12:02:03 -0400 | [diff] [blame] | 180 | void rs690_pm_info(struct radeon_device *rdev); | 
| Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 181 | extern u32 rv6xx_get_temp(struct radeon_device *rdev); | 
|  | 182 | extern u32 rv770_get_temp(struct radeon_device *rdev); | 
|  | 183 | extern u32 evergreen_get_temp(struct radeon_device *rdev); | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 184 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 185 | /* | 
|  | 186 | * Fences. | 
|  | 187 | */ | 
|  | 188 | struct radeon_fence_driver { | 
|  | 189 | uint32_t			scratch_reg; | 
|  | 190 | atomic_t			seq; | 
|  | 191 | uint32_t			last_seq; | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 192 | unsigned long			last_jiffies; | 
|  | 193 | unsigned long			last_timeout; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 194 | wait_queue_head_t		queue; | 
|  | 195 | rwlock_t			lock; | 
|  | 196 | struct list_head		created; | 
|  | 197 | struct list_head		emited; | 
|  | 198 | struct list_head		signaled; | 
| Jerome Glisse | 0a0c759 | 2009-12-11 20:36:19 +0100 | [diff] [blame] | 199 | bool				initialized; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 200 | }; | 
|  | 201 |  | 
|  | 202 | struct radeon_fence { | 
|  | 203 | struct radeon_device		*rdev; | 
|  | 204 | struct kref			kref; | 
|  | 205 | struct list_head		list; | 
|  | 206 | /* protected by radeon_fence.lock */ | 
|  | 207 | uint32_t			seq; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 208 | bool				emited; | 
|  | 209 | bool				signaled; | 
|  | 210 | }; | 
|  | 211 |  | 
|  | 212 | int radeon_fence_driver_init(struct radeon_device *rdev); | 
|  | 213 | void radeon_fence_driver_fini(struct radeon_device *rdev); | 
|  | 214 | int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence); | 
|  | 215 | int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence); | 
|  | 216 | void radeon_fence_process(struct radeon_device *rdev); | 
|  | 217 | bool radeon_fence_signaled(struct radeon_fence *fence); | 
|  | 218 | int radeon_fence_wait(struct radeon_fence *fence, bool interruptible); | 
|  | 219 | int radeon_fence_wait_next(struct radeon_device *rdev); | 
|  | 220 | int radeon_fence_wait_last(struct radeon_device *rdev); | 
|  | 221 | struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence); | 
|  | 222 | void radeon_fence_unref(struct radeon_fence **fence); | 
|  | 223 |  | 
| Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 224 | /* | 
|  | 225 | * Tiling registers | 
|  | 226 | */ | 
|  | 227 | struct radeon_surface_reg { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 228 | struct radeon_bo *bo; | 
| Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 229 | }; | 
|  | 230 |  | 
|  | 231 | #define RADEON_GEM_MAX_SURFACES 8 | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 232 |  | 
|  | 233 | /* | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 234 | * TTM. | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 235 | */ | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 236 | struct radeon_mman { | 
|  | 237 | struct ttm_bo_global_ref        bo_global_ref; | 
| Dave Airlie | ba4420c | 2010-03-09 10:56:52 +1000 | [diff] [blame] | 238 | struct drm_global_reference	mem_global_ref; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 239 | struct ttm_bo_device		bdev; | 
| Jerome Glisse | 0a0c759 | 2009-12-11 20:36:19 +0100 | [diff] [blame] | 240 | bool				mem_global_referenced; | 
|  | 241 | bool				initialized; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 242 | }; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 243 |  | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 244 | struct radeon_bo { | 
|  | 245 | /* Protected by gem.mutex */ | 
|  | 246 | struct list_head		list; | 
|  | 247 | /* Protected by tbo.reserved */ | 
| Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 248 | u32				placements[3]; | 
|  | 249 | struct ttm_placement		placement; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 250 | struct ttm_buffer_object	tbo; | 
|  | 251 | struct ttm_bo_kmap_obj		kmap; | 
|  | 252 | unsigned			pin_count; | 
|  | 253 | void				*kptr; | 
|  | 254 | u32				tiling_flags; | 
|  | 255 | u32				pitch; | 
|  | 256 | int				surface_reg; | 
|  | 257 | /* Constant after initialization */ | 
|  | 258 | struct radeon_device		*rdev; | 
|  | 259 | struct drm_gem_object		*gobj; | 
|  | 260 | }; | 
|  | 261 |  | 
|  | 262 | struct radeon_bo_list { | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 263 | struct list_head	list; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 264 | struct radeon_bo	*bo; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 265 | uint64_t		gpu_offset; | 
|  | 266 | unsigned		rdomain; | 
|  | 267 | unsigned		wdomain; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 268 | u32			tiling_flags; | 
| Jerome Glisse | e865275 | 2010-05-19 16:05:50 +0200 | [diff] [blame] | 269 | bool			reserved; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 270 | }; | 
|  | 271 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 272 | /* | 
|  | 273 | * GEM objects. | 
|  | 274 | */ | 
|  | 275 | struct radeon_gem { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 276 | struct mutex		mutex; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 277 | struct list_head	objects; | 
|  | 278 | }; | 
|  | 279 |  | 
|  | 280 | int radeon_gem_init(struct radeon_device *rdev); | 
|  | 281 | void radeon_gem_fini(struct radeon_device *rdev); | 
|  | 282 | int radeon_gem_object_create(struct radeon_device *rdev, int size, | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 283 | int alignment, int initial_domain, | 
|  | 284 | bool discardable, bool kernel, | 
|  | 285 | struct drm_gem_object **obj); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 286 | int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain, | 
|  | 287 | uint64_t *gpu_addr); | 
|  | 288 | void radeon_gem_object_unpin(struct drm_gem_object *obj); | 
|  | 289 |  | 
|  | 290 |  | 
|  | 291 | /* | 
|  | 292 | * GART structures, functions & helpers | 
|  | 293 | */ | 
|  | 294 | struct radeon_mc; | 
|  | 295 |  | 
|  | 296 | struct radeon_gart_table_ram { | 
|  | 297 | volatile uint32_t		*ptr; | 
|  | 298 | }; | 
|  | 299 |  | 
|  | 300 | struct radeon_gart_table_vram { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 301 | struct radeon_bo		*robj; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 302 | volatile uint32_t		*ptr; | 
|  | 303 | }; | 
|  | 304 |  | 
|  | 305 | union radeon_gart_table { | 
|  | 306 | struct radeon_gart_table_ram	ram; | 
|  | 307 | struct radeon_gart_table_vram	vram; | 
|  | 308 | }; | 
|  | 309 |  | 
| Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 310 | #define RADEON_GPU_PAGE_SIZE 4096 | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 311 | #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1) | 
| Matt Turner | a77f171 | 2009-10-14 00:34:41 -0400 | [diff] [blame] | 312 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 313 | struct radeon_gart { | 
|  | 314 | dma_addr_t			table_addr; | 
|  | 315 | unsigned			num_gpu_pages; | 
|  | 316 | unsigned			num_cpu_pages; | 
|  | 317 | unsigned			table_size; | 
|  | 318 | union radeon_gart_table		table; | 
|  | 319 | struct page			**pages; | 
|  | 320 | dma_addr_t			*pages_addr; | 
|  | 321 | bool				ready; | 
|  | 322 | }; | 
|  | 323 |  | 
|  | 324 | int radeon_gart_table_ram_alloc(struct radeon_device *rdev); | 
|  | 325 | void radeon_gart_table_ram_free(struct radeon_device *rdev); | 
|  | 326 | int radeon_gart_table_vram_alloc(struct radeon_device *rdev); | 
|  | 327 | void radeon_gart_table_vram_free(struct radeon_device *rdev); | 
|  | 328 | int radeon_gart_init(struct radeon_device *rdev); | 
|  | 329 | void radeon_gart_fini(struct radeon_device *rdev); | 
|  | 330 | void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset, | 
|  | 331 | int pages); | 
|  | 332 | int radeon_gart_bind(struct radeon_device *rdev, unsigned offset, | 
|  | 333 | int pages, struct page **pagelist); | 
|  | 334 |  | 
|  | 335 |  | 
|  | 336 | /* | 
|  | 337 | * GPU MC structures, functions & helpers | 
|  | 338 | */ | 
|  | 339 | struct radeon_mc { | 
|  | 340 | resource_size_t		aper_size; | 
|  | 341 | resource_size_t		aper_base; | 
|  | 342 | resource_size_t		agp_base; | 
| Dave Airlie | 7a50f01 | 2009-07-21 20:39:30 +1000 | [diff] [blame] | 343 | /* for some chips with <= 32MB we need to lie | 
|  | 344 | * about vram size near mc fb location */ | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 345 | u64			mc_vram_size; | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 346 | u64			visible_vram_size; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 347 | u64			gtt_size; | 
|  | 348 | u64			gtt_start; | 
|  | 349 | u64			gtt_end; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 350 | u64			vram_start; | 
|  | 351 | u64			vram_end; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 352 | unsigned		vram_width; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 353 | u64			real_vram_size; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 354 | int			vram_mtrr; | 
|  | 355 | bool			vram_is_ddr; | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 356 | bool			igp_sideport_enabled; | 
| Alex Deucher | 8d369bb | 2010-07-15 10:51:10 -0400 | [diff] [blame] | 357 | u64                     gtt_base_align; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 358 | }; | 
|  | 359 |  | 
| Alex Deucher | 06b6476 | 2010-01-05 11:27:29 -0500 | [diff] [blame] | 360 | bool radeon_combios_sideport_present(struct radeon_device *rdev); | 
|  | 361 | bool radeon_atombios_sideport_present(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 362 |  | 
|  | 363 | /* | 
|  | 364 | * GPU scratch registers structures, functions & helpers | 
|  | 365 | */ | 
|  | 366 | struct radeon_scratch { | 
|  | 367 | unsigned		num_reg; | 
|  | 368 | bool			free[32]; | 
|  | 369 | uint32_t		reg[32]; | 
|  | 370 | }; | 
|  | 371 |  | 
|  | 372 | int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg); | 
|  | 373 | void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg); | 
|  | 374 |  | 
|  | 375 |  | 
|  | 376 | /* | 
|  | 377 | * IRQS. | 
|  | 378 | */ | 
|  | 379 | struct radeon_irq { | 
|  | 380 | bool		installed; | 
|  | 381 | bool		sw_int; | 
|  | 382 | /* FIXME: use a define max crtc rather than hardcode it */ | 
| Alex Deucher | 45f9a39 | 2010-03-24 13:55:51 -0400 | [diff] [blame] | 383 | bool		crtc_vblank_int[6]; | 
| Rafał Miłecki | 73a6d3f | 2010-01-08 00:22:47 +0100 | [diff] [blame] | 384 | wait_queue_head_t	vblank_queue; | 
| Alex Deucher | b500f68 | 2009-12-03 13:08:53 -0500 | [diff] [blame] | 385 | /* FIXME: use defines for max hpd/dacs */ | 
|  | 386 | bool            hpd[6]; | 
| Alex Deucher | 2031f77 | 2010-04-22 12:52:11 -0400 | [diff] [blame] | 387 | bool            gui_idle; | 
|  | 388 | bool            gui_idle_acked; | 
|  | 389 | wait_queue_head_t	idle_queue; | 
| Christian Koenig | f259493 | 2010-04-10 03:13:16 +0200 | [diff] [blame] | 390 | /* FIXME: use defines for max HDMI blocks */ | 
|  | 391 | bool		hdmi[2]; | 
| Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 392 | spinlock_t sw_lock; | 
|  | 393 | int sw_refcount; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 394 | }; | 
|  | 395 |  | 
|  | 396 | int radeon_irq_kms_init(struct radeon_device *rdev); | 
|  | 397 | void radeon_irq_kms_fini(struct radeon_device *rdev); | 
| Dave Airlie | 1614f8b | 2009-12-01 16:04:56 +1000 | [diff] [blame] | 398 | void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev); | 
|  | 399 | void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 400 |  | 
|  | 401 | /* | 
|  | 402 | * CP & ring. | 
|  | 403 | */ | 
|  | 404 | struct radeon_ib { | 
|  | 405 | struct list_head	list; | 
| Jerome Glisse | e821767 | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 406 | unsigned		idx; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 407 | uint64_t		gpu_addr; | 
|  | 408 | struct radeon_fence	*fence; | 
| Jerome Glisse | e821767 | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 409 | uint32_t		*ptr; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 410 | uint32_t		length_dw; | 
| Jerome Glisse | e821767 | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 411 | bool			free; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 412 | }; | 
|  | 413 |  | 
| Dave Airlie | ecb114a | 2009-09-15 11:12:56 +1000 | [diff] [blame] | 414 | /* | 
|  | 415 | * locking - | 
|  | 416 | * mutex protects scheduled_ibs, ready, alloc_bm | 
|  | 417 | */ | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 418 | struct radeon_ib_pool { | 
|  | 419 | struct mutex		mutex; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 420 | struct radeon_bo	*robj; | 
| Jerome Glisse | 9f93ed3 | 2010-01-28 18:22:31 +0100 | [diff] [blame] | 421 | struct list_head	bogus_ib; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 422 | struct radeon_ib	ibs[RADEON_IB_POOL_SIZE]; | 
|  | 423 | bool			ready; | 
| Jerome Glisse | e821767 | 2010-02-15 21:36:13 +0100 | [diff] [blame] | 424 | unsigned		head_id; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 425 | }; | 
|  | 426 |  | 
|  | 427 | struct radeon_cp { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 428 | struct radeon_bo	*ring_obj; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 429 | volatile uint32_t	*ring; | 
|  | 430 | unsigned		rptr; | 
|  | 431 | unsigned		wptr; | 
|  | 432 | unsigned		wptr_old; | 
|  | 433 | unsigned		ring_size; | 
|  | 434 | unsigned		ring_free_dw; | 
|  | 435 | int			count_dw; | 
|  | 436 | uint64_t		gpu_addr; | 
|  | 437 | uint32_t		align_mask; | 
|  | 438 | uint32_t		ptr_mask; | 
|  | 439 | struct mutex		mutex; | 
|  | 440 | bool			ready; | 
|  | 441 | }; | 
|  | 442 |  | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 443 | /* | 
|  | 444 | * R6xx+ IH ring | 
|  | 445 | */ | 
|  | 446 | struct r600_ih { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 447 | struct radeon_bo	*ring_obj; | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 448 | volatile uint32_t	*ring; | 
|  | 449 | unsigned		rptr; | 
|  | 450 | unsigned		wptr; | 
|  | 451 | unsigned		wptr_old; | 
|  | 452 | unsigned		ring_size; | 
|  | 453 | uint64_t		gpu_addr; | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 454 | uint32_t		ptr_mask; | 
|  | 455 | spinlock_t              lock; | 
|  | 456 | bool                    enabled; | 
|  | 457 | }; | 
|  | 458 |  | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 459 | struct r600_blit { | 
| Jerome Glisse | ff82f05 | 2010-01-22 15:19:00 +0100 | [diff] [blame] | 460 | struct mutex		mutex; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 461 | struct radeon_bo	*shader_obj; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 462 | u64 shader_gpu_addr; | 
|  | 463 | u32 vs_offset, ps_offset; | 
|  | 464 | u32 state_offset; | 
|  | 465 | u32 state_len; | 
|  | 466 | u32 vb_used, vb_total; | 
|  | 467 | struct radeon_ib *vb_ib; | 
|  | 468 | }; | 
|  | 469 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 470 | int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib); | 
|  | 471 | void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib); | 
|  | 472 | int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib); | 
|  | 473 | int radeon_ib_pool_init(struct radeon_device *rdev); | 
|  | 474 | void radeon_ib_pool_fini(struct radeon_device *rdev); | 
|  | 475 | int radeon_ib_test(struct radeon_device *rdev); | 
| Jerome Glisse | 9f93ed3 | 2010-01-28 18:22:31 +0100 | [diff] [blame] | 476 | extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 477 | /* Ring access between begin & end cannot sleep */ | 
|  | 478 | void radeon_ring_free_size(struct radeon_device *rdev); | 
| Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 479 | int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 480 | int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw); | 
| Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 481 | void radeon_ring_commit(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 482 | void radeon_ring_unlock_commit(struct radeon_device *rdev); | 
|  | 483 | void radeon_ring_unlock_undo(struct radeon_device *rdev); | 
|  | 484 | int radeon_ring_test(struct radeon_device *rdev); | 
|  | 485 | int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size); | 
|  | 486 | void radeon_ring_fini(struct radeon_device *rdev); | 
|  | 487 |  | 
|  | 488 |  | 
|  | 489 | /* | 
|  | 490 | * CS. | 
|  | 491 | */ | 
|  | 492 | struct radeon_cs_reloc { | 
|  | 493 | struct drm_gem_object		*gobj; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 494 | struct radeon_bo		*robj; | 
|  | 495 | struct radeon_bo_list		lobj; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 496 | uint32_t			handle; | 
|  | 497 | uint32_t			flags; | 
|  | 498 | }; | 
|  | 499 |  | 
|  | 500 | struct radeon_cs_chunk { | 
|  | 501 | uint32_t		chunk_id; | 
|  | 502 | uint32_t		length_dw; | 
| Dave Airlie | 513bcb4 | 2009-09-23 16:56:27 +1000 | [diff] [blame] | 503 | int kpage_idx[2]; | 
|  | 504 | uint32_t                *kpage[2]; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 505 | uint32_t		*kdata; | 
| Dave Airlie | 513bcb4 | 2009-09-23 16:56:27 +1000 | [diff] [blame] | 506 | void __user *user_ptr; | 
|  | 507 | int last_copied_page; | 
|  | 508 | int last_page_index; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 509 | }; | 
|  | 510 |  | 
|  | 511 | struct radeon_cs_parser { | 
| Jerome Glisse | c8c15ff | 2010-01-18 13:01:36 +0100 | [diff] [blame] | 512 | struct device		*dev; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 513 | struct radeon_device	*rdev; | 
|  | 514 | struct drm_file		*filp; | 
|  | 515 | /* chunks */ | 
|  | 516 | unsigned		nchunks; | 
|  | 517 | struct radeon_cs_chunk	*chunks; | 
|  | 518 | uint64_t		*chunks_array; | 
|  | 519 | /* IB */ | 
|  | 520 | unsigned		idx; | 
|  | 521 | /* relocations */ | 
|  | 522 | unsigned		nrelocs; | 
|  | 523 | struct radeon_cs_reloc	*relocs; | 
|  | 524 | struct radeon_cs_reloc	**relocs_ptr; | 
|  | 525 | struct list_head	validated; | 
|  | 526 | /* indices of various chunks */ | 
|  | 527 | int			chunk_ib_idx; | 
|  | 528 | int			chunk_relocs_idx; | 
|  | 529 | struct radeon_ib	*ib; | 
|  | 530 | void			*track; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 531 | unsigned		family; | 
| Dave Airlie | 513bcb4 | 2009-09-23 16:56:27 +1000 | [diff] [blame] | 532 | int parser_error; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 533 | }; | 
|  | 534 |  | 
| Dave Airlie | 513bcb4 | 2009-09-23 16:56:27 +1000 | [diff] [blame] | 535 | extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx); | 
|  | 536 | extern int radeon_cs_finish_pages(struct radeon_cs_parser *p); | 
|  | 537 |  | 
|  | 538 |  | 
|  | 539 | static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx) | 
|  | 540 | { | 
|  | 541 | struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx]; | 
|  | 542 | u32 pg_idx, pg_offset; | 
|  | 543 | u32 idx_value = 0; | 
|  | 544 | int new_page; | 
|  | 545 |  | 
|  | 546 | pg_idx = (idx * 4) / PAGE_SIZE; | 
|  | 547 | pg_offset = (idx * 4) % PAGE_SIZE; | 
|  | 548 |  | 
|  | 549 | if (ibc->kpage_idx[0] == pg_idx) | 
|  | 550 | return ibc->kpage[0][pg_offset/4]; | 
|  | 551 | if (ibc->kpage_idx[1] == pg_idx) | 
|  | 552 | return ibc->kpage[1][pg_offset/4]; | 
|  | 553 |  | 
|  | 554 | new_page = radeon_cs_update_pages(p, pg_idx); | 
|  | 555 | if (new_page < 0) { | 
|  | 556 | p->parser_error = new_page; | 
|  | 557 | return 0; | 
|  | 558 | } | 
|  | 559 |  | 
|  | 560 | idx_value = ibc->kpage[new_page][pg_offset/4]; | 
|  | 561 | return idx_value; | 
|  | 562 | } | 
|  | 563 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 564 | struct radeon_cs_packet { | 
|  | 565 | unsigned	idx; | 
|  | 566 | unsigned	type; | 
|  | 567 | unsigned	reg; | 
|  | 568 | unsigned	opcode; | 
|  | 569 | int		count; | 
|  | 570 | unsigned	one_reg_wr; | 
|  | 571 | }; | 
|  | 572 |  | 
|  | 573 | typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p, | 
|  | 574 | struct radeon_cs_packet *pkt, | 
|  | 575 | unsigned idx, unsigned reg); | 
|  | 576 | typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p, | 
|  | 577 | struct radeon_cs_packet *pkt); | 
|  | 578 |  | 
|  | 579 |  | 
|  | 580 | /* | 
|  | 581 | * AGP | 
|  | 582 | */ | 
|  | 583 | int radeon_agp_init(struct radeon_device *rdev); | 
| Dave Airlie | 0ebf171 | 2009-11-05 15:39:10 +1000 | [diff] [blame] | 584 | void radeon_agp_resume(struct radeon_device *rdev); | 
| Jerome Glisse | 10b0612 | 2010-05-21 18:48:54 +0200 | [diff] [blame] | 585 | void radeon_agp_suspend(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 586 | void radeon_agp_fini(struct radeon_device *rdev); | 
|  | 587 |  | 
|  | 588 |  | 
|  | 589 | /* | 
|  | 590 | * Writeback | 
|  | 591 | */ | 
|  | 592 | struct radeon_wb { | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 593 | struct radeon_bo	*wb_obj; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 594 | volatile uint32_t	*wb; | 
|  | 595 | uint64_t		gpu_addr; | 
|  | 596 | }; | 
|  | 597 |  | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 598 | /** | 
|  | 599 | * struct radeon_pm - power management datas | 
|  | 600 | * @max_bandwidth:      maximum bandwidth the gpu has (MByte/s) | 
|  | 601 | * @igp_sideport_mclk:  sideport memory clock Mhz (rs690,rs740,rs780,rs880) | 
|  | 602 | * @igp_system_mclk:    system clock Mhz (rs690,rs740,rs780,rs880) | 
|  | 603 | * @igp_ht_link_clk:    ht link clock Mhz (rs690,rs740,rs780,rs880) | 
|  | 604 | * @igp_ht_link_width:  ht link width in bits (rs690,rs740,rs780,rs880) | 
|  | 605 | * @k8_bandwidth:       k8 bandwidth the gpu has (MByte/s) (IGP) | 
|  | 606 | * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP) | 
|  | 607 | * @ht_bandwidth:       ht bandwidth the gpu has (MByte/s) (IGP) | 
|  | 608 | * @core_bandwidth:     core GPU bandwidth the gpu has (MByte/s) (IGP) | 
|  | 609 | * @sclk:          	GPU clock Mhz (core bandwith depends of this clock) | 
|  | 610 | * @needed_bandwidth:   current bandwidth needs | 
|  | 611 | * | 
|  | 612 | * It keeps track of various data needed to take powermanagement decision. | 
|  | 613 | * Bandwith need is used to determine minimun clock of the GPU and memory. | 
|  | 614 | * Equation between gpu/memory clock and available bandwidth is hw dependent | 
|  | 615 | * (type of memory, bus size, efficiency, ...) | 
|  | 616 | */ | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 617 |  | 
|  | 618 | enum radeon_pm_method { | 
|  | 619 | PM_METHOD_PROFILE, | 
|  | 620 | PM_METHOD_DYNPM, | 
| Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 621 | }; | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 622 |  | 
|  | 623 | enum radeon_dynpm_state { | 
|  | 624 | DYNPM_STATE_DISABLED, | 
|  | 625 | DYNPM_STATE_MINIMUM, | 
|  | 626 | DYNPM_STATE_PAUSED, | 
| Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 627 | DYNPM_STATE_ACTIVE, | 
|  | 628 | DYNPM_STATE_SUSPENDED, | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 629 | }; | 
|  | 630 | enum radeon_dynpm_action { | 
|  | 631 | DYNPM_ACTION_NONE, | 
|  | 632 | DYNPM_ACTION_MINIMUM, | 
|  | 633 | DYNPM_ACTION_DOWNCLOCK, | 
|  | 634 | DYNPM_ACTION_UPCLOCK, | 
|  | 635 | DYNPM_ACTION_DEFAULT | 
| Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 636 | }; | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 637 |  | 
|  | 638 | enum radeon_voltage_type { | 
|  | 639 | VOLTAGE_NONE = 0, | 
|  | 640 | VOLTAGE_GPIO, | 
|  | 641 | VOLTAGE_VDDC, | 
|  | 642 | VOLTAGE_SW | 
|  | 643 | }; | 
|  | 644 |  | 
| Alex Deucher | 0ec0e74 | 2009-12-23 13:21:58 -0500 | [diff] [blame] | 645 | enum radeon_pm_state_type { | 
|  | 646 | POWER_STATE_TYPE_DEFAULT, | 
|  | 647 | POWER_STATE_TYPE_POWERSAVE, | 
|  | 648 | POWER_STATE_TYPE_BATTERY, | 
|  | 649 | POWER_STATE_TYPE_BALANCED, | 
|  | 650 | POWER_STATE_TYPE_PERFORMANCE, | 
|  | 651 | }; | 
|  | 652 |  | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 653 | enum radeon_pm_profile_type { | 
|  | 654 | PM_PROFILE_DEFAULT, | 
|  | 655 | PM_PROFILE_AUTO, | 
|  | 656 | PM_PROFILE_LOW, | 
| Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 657 | PM_PROFILE_MID, | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 658 | PM_PROFILE_HIGH, | 
|  | 659 | }; | 
|  | 660 |  | 
|  | 661 | #define PM_PROFILE_DEFAULT_IDX 0 | 
|  | 662 | #define PM_PROFILE_LOW_SH_IDX  1 | 
| Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 663 | #define PM_PROFILE_MID_SH_IDX  2 | 
|  | 664 | #define PM_PROFILE_HIGH_SH_IDX 3 | 
|  | 665 | #define PM_PROFILE_LOW_MH_IDX  4 | 
|  | 666 | #define PM_PROFILE_MID_MH_IDX  5 | 
|  | 667 | #define PM_PROFILE_HIGH_MH_IDX 6 | 
|  | 668 | #define PM_PROFILE_MAX         7 | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 669 |  | 
|  | 670 | struct radeon_pm_profile { | 
|  | 671 | int dpms_off_ps_idx; | 
|  | 672 | int dpms_on_ps_idx; | 
|  | 673 | int dpms_off_cm_idx; | 
|  | 674 | int dpms_on_cm_idx; | 
| Alex Deucher | 516d0e4 | 2009-12-23 14:28:05 -0500 | [diff] [blame] | 675 | }; | 
|  | 676 |  | 
| Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 677 | enum radeon_int_thermal_type { | 
|  | 678 | THERMAL_TYPE_NONE, | 
|  | 679 | THERMAL_TYPE_RV6XX, | 
|  | 680 | THERMAL_TYPE_RV770, | 
|  | 681 | THERMAL_TYPE_EVERGREEN, | 
|  | 682 | }; | 
|  | 683 |  | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 684 | struct radeon_voltage { | 
|  | 685 | enum radeon_voltage_type type; | 
|  | 686 | /* gpio voltage */ | 
|  | 687 | struct radeon_gpio_rec gpio; | 
|  | 688 | u32 delay; /* delay in usec from voltage drop to sclk change */ | 
|  | 689 | bool active_high; /* voltage drop is active when bit is high */ | 
|  | 690 | /* VDDC voltage */ | 
|  | 691 | u8 vddc_id; /* index into vddc voltage table */ | 
|  | 692 | u8 vddci_id; /* index into vddci voltage table */ | 
|  | 693 | bool vddci_enabled; | 
|  | 694 | /* r6xx+ sw */ | 
|  | 695 | u32 voltage; | 
|  | 696 | }; | 
|  | 697 |  | 
| Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 698 | /* clock mode flags */ | 
|  | 699 | #define RADEON_PM_MODE_NO_DISPLAY          (1 << 0) | 
|  | 700 |  | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 701 | struct radeon_pm_clock_info { | 
|  | 702 | /* memory clock */ | 
|  | 703 | u32 mclk; | 
|  | 704 | /* engine clock */ | 
|  | 705 | u32 sclk; | 
|  | 706 | /* voltage info */ | 
|  | 707 | struct radeon_voltage voltage; | 
| Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 708 | /* standardized clock flags */ | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 709 | u32 flags; | 
|  | 710 | }; | 
|  | 711 |  | 
| Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 712 | /* state flags */ | 
| Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 713 | #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0) | 
| Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 714 |  | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 715 | struct radeon_power_state { | 
| Alex Deucher | 0ec0e74 | 2009-12-23 13:21:58 -0500 | [diff] [blame] | 716 | enum radeon_pm_state_type type; | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 717 | /* XXX: use a define for num clock modes */ | 
|  | 718 | struct radeon_pm_clock_info clock_info[8]; | 
|  | 719 | /* number of valid clock modes in this power state */ | 
|  | 720 | int num_clock_modes; | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 721 | struct radeon_pm_clock_info *default_clock_mode; | 
| Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 722 | /* standardized state flags */ | 
|  | 723 | u32 flags; | 
| Alex Deucher | 79daedc | 2010-04-22 14:25:19 -0400 | [diff] [blame] | 724 | u32 misc; /* vbios specific flags */ | 
|  | 725 | u32 misc2; /* vbios specific flags */ | 
|  | 726 | int pcie_lanes; /* pcie lanes */ | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 727 | }; | 
|  | 728 |  | 
| Rafał Miłecki | 2745932 | 2010-02-11 22:16:36 +0000 | [diff] [blame] | 729 | /* | 
|  | 730 | * Some modes are overclocked by very low value, accept them | 
|  | 731 | */ | 
|  | 732 | #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */ | 
|  | 733 |  | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 734 | struct radeon_pm { | 
| Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 735 | struct mutex		mutex; | 
| Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 736 | u32			active_crtcs; | 
|  | 737 | int			active_crtc_count; | 
| Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 738 | int			req_vblank; | 
| Rafał Miłecki | 839461d | 2010-03-02 22:06:51 +0100 | [diff] [blame] | 739 | bool			vblank_sync; | 
| Alex Deucher | 2031f77 | 2010-04-22 12:52:11 -0400 | [diff] [blame] | 740 | bool			gui_idle; | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 741 | fixed20_12		max_bandwidth; | 
|  | 742 | fixed20_12		igp_sideport_mclk; | 
|  | 743 | fixed20_12		igp_system_mclk; | 
|  | 744 | fixed20_12		igp_ht_link_clk; | 
|  | 745 | fixed20_12		igp_ht_link_width; | 
|  | 746 | fixed20_12		k8_bandwidth; | 
|  | 747 | fixed20_12		sideport_bandwidth; | 
|  | 748 | fixed20_12		ht_bandwidth; | 
|  | 749 | fixed20_12		core_bandwidth; | 
|  | 750 | fixed20_12		sclk; | 
| Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 751 | fixed20_12		mclk; | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 752 | fixed20_12		needed_bandwidth; | 
| Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 753 | /* XXX: use a define for num power modes */ | 
|  | 754 | struct radeon_power_state power_state[8]; | 
|  | 755 | /* number of valid power states */ | 
|  | 756 | int                     num_power_states; | 
| Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 757 | int                     current_power_state_index; | 
|  | 758 | int                     current_clock_mode_index; | 
|  | 759 | int                     requested_power_state_index; | 
|  | 760 | int                     requested_clock_mode_index; | 
|  | 761 | int                     default_power_state_index; | 
|  | 762 | u32                     current_sclk; | 
|  | 763 | u32                     current_mclk; | 
| Alex Deucher | 4d60173 | 2010-06-07 18:15:18 -0400 | [diff] [blame] | 764 | u32                     current_vddc; | 
| Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 765 | struct radeon_i2c_chan *i2c_bus; | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 766 | /* selected pm method */ | 
|  | 767 | enum radeon_pm_method     pm_method; | 
|  | 768 | /* dynpm power management */ | 
|  | 769 | struct delayed_work	dynpm_idle_work; | 
|  | 770 | enum radeon_dynpm_state	dynpm_state; | 
|  | 771 | enum radeon_dynpm_action	dynpm_planned_action; | 
|  | 772 | unsigned long		dynpm_action_timeout; | 
|  | 773 | bool                    dynpm_can_upclock; | 
|  | 774 | bool                    dynpm_can_downclock; | 
|  | 775 | /* profile-based power management */ | 
|  | 776 | enum radeon_pm_profile_type profile; | 
|  | 777 | int                     profile_index; | 
|  | 778 | struct radeon_pm_profile profiles[PM_PROFILE_MAX]; | 
| Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 779 | /* internal thermal controller on rv6xx+ */ | 
|  | 780 | enum radeon_int_thermal_type int_thermal_type; | 
|  | 781 | struct device	        *int_hwmon_dev; | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 782 | }; | 
|  | 783 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 784 |  | 
|  | 785 | /* | 
|  | 786 | * Benchmarking | 
|  | 787 | */ | 
|  | 788 | void radeon_benchmark(struct radeon_device *rdev); | 
|  | 789 |  | 
|  | 790 |  | 
|  | 791 | /* | 
| Michel Dänzer | ecc0b32 | 2009-07-21 11:23:57 +0200 | [diff] [blame] | 792 | * Testing | 
|  | 793 | */ | 
|  | 794 | void radeon_test_moves(struct radeon_device *rdev); | 
|  | 795 |  | 
|  | 796 |  | 
|  | 797 | /* | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 798 | * Debugfs | 
|  | 799 | */ | 
|  | 800 | int radeon_debugfs_add_files(struct radeon_device *rdev, | 
|  | 801 | struct drm_info_list *files, | 
|  | 802 | unsigned nfiles); | 
|  | 803 | int radeon_debugfs_fence_init(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 804 |  | 
|  | 805 |  | 
|  | 806 | /* | 
|  | 807 | * ASIC specific functions. | 
|  | 808 | */ | 
|  | 809 | struct radeon_asic { | 
| Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 810 | int (*init)(struct radeon_device *rdev); | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 811 | void (*fini)(struct radeon_device *rdev); | 
|  | 812 | int (*resume)(struct radeon_device *rdev); | 
|  | 813 | int (*suspend)(struct radeon_device *rdev); | 
| Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 814 | void (*vga_set_state)(struct radeon_device *rdev, bool state); | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 815 | bool (*gpu_is_lockup)(struct radeon_device *rdev); | 
| Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 816 | int (*asic_reset)(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 817 | void (*gart_tlb_flush)(struct radeon_device *rdev); | 
|  | 818 | int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr); | 
|  | 819 | int (*cp_init)(struct radeon_device *rdev, unsigned ring_size); | 
|  | 820 | void (*cp_fini)(struct radeon_device *rdev); | 
|  | 821 | void (*cp_disable)(struct radeon_device *rdev); | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 822 | void (*cp_commit)(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 823 | void (*ring_start)(struct radeon_device *rdev); | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 824 | int (*ring_test)(struct radeon_device *rdev); | 
|  | 825 | void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 826 | int (*irq_set)(struct radeon_device *rdev); | 
|  | 827 | int (*irq_process)(struct radeon_device *rdev); | 
| Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 828 | u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 829 | void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence); | 
|  | 830 | int (*cs_parse)(struct radeon_cs_parser *p); | 
|  | 831 | int (*copy_blit)(struct radeon_device *rdev, | 
|  | 832 | uint64_t src_offset, | 
|  | 833 | uint64_t dst_offset, | 
|  | 834 | unsigned num_pages, | 
|  | 835 | struct radeon_fence *fence); | 
|  | 836 | int (*copy_dma)(struct radeon_device *rdev, | 
|  | 837 | uint64_t src_offset, | 
|  | 838 | uint64_t dst_offset, | 
|  | 839 | unsigned num_pages, | 
|  | 840 | struct radeon_fence *fence); | 
|  | 841 | int (*copy)(struct radeon_device *rdev, | 
|  | 842 | uint64_t src_offset, | 
|  | 843 | uint64_t dst_offset, | 
|  | 844 | unsigned num_pages, | 
|  | 845 | struct radeon_fence *fence); | 
| Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 846 | uint32_t (*get_engine_clock)(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 847 | void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock); | 
| Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 848 | uint32_t (*get_memory_clock)(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 849 | void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock); | 
| Alex Deucher | c836a41 | 2009-12-23 10:07:50 -0500 | [diff] [blame] | 850 | int (*get_pcie_lanes)(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 851 | void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes); | 
|  | 852 | void (*set_clock_gating)(struct radeon_device *rdev, int enable); | 
| Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 853 | int (*set_surface_reg)(struct radeon_device *rdev, int reg, | 
|  | 854 | uint32_t tiling_flags, uint32_t pitch, | 
|  | 855 | uint32_t offset, uint32_t obj_size); | 
| Daniel Vetter | 9479c54 | 2010-03-11 21:19:16 +0000 | [diff] [blame] | 856 | void (*clear_surface_reg)(struct radeon_device *rdev, int reg); | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 857 | void (*bandwidth_update)(struct radeon_device *rdev); | 
| Alex Deucher | 429770b | 2009-12-04 15:26:55 -0500 | [diff] [blame] | 858 | void (*hpd_init)(struct radeon_device *rdev); | 
|  | 859 | void (*hpd_fini)(struct radeon_device *rdev); | 
|  | 860 | bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd); | 
|  | 861 | void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd); | 
| Jerome Glisse | 062b389 | 2010-02-04 20:36:39 +0100 | [diff] [blame] | 862 | /* ioctl hw specific callback. Some hw might want to perform special | 
|  | 863 | * operation on specific ioctl. For instance on wait idle some hw | 
|  | 864 | * might want to perform and HDP flush through MMIO as it seems that | 
|  | 865 | * some R6XX/R7XX hw doesn't take HDP flush into account if programmed | 
|  | 866 | * through ring. | 
|  | 867 | */ | 
|  | 868 | void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo); | 
| Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 869 | bool (*gui_idle)(struct radeon_device *rdev); | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 870 | /* power management */ | 
| Alex Deucher | 49e02b7 | 2010-04-23 17:57:27 -0400 | [diff] [blame] | 871 | void (*pm_misc)(struct radeon_device *rdev); | 
|  | 872 | void (*pm_prepare)(struct radeon_device *rdev); | 
|  | 873 | void (*pm_finish)(struct radeon_device *rdev); | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 874 | void (*pm_init_profile)(struct radeon_device *rdev); | 
|  | 875 | void (*pm_get_dynpm_state)(struct radeon_device *rdev); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 876 | }; | 
|  | 877 |  | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 878 | /* | 
|  | 879 | * Asic structures | 
|  | 880 | */ | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 881 | struct r100_gpu_lockup { | 
|  | 882 | unsigned long	last_jiffies; | 
|  | 883 | u32		last_cp_rptr; | 
|  | 884 | }; | 
|  | 885 |  | 
| Dave Airlie | 551ebd8 | 2009-09-01 15:25:57 +1000 | [diff] [blame] | 886 | struct r100_asic { | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 887 | const unsigned		*reg_safe_bm; | 
|  | 888 | unsigned		reg_safe_bm_size; | 
|  | 889 | u32			hdp_cntl; | 
|  | 890 | struct r100_gpu_lockup	lockup; | 
| Dave Airlie | 551ebd8 | 2009-09-01 15:25:57 +1000 | [diff] [blame] | 891 | }; | 
|  | 892 |  | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 893 | struct r300_asic { | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 894 | const unsigned		*reg_safe_bm; | 
|  | 895 | unsigned		reg_safe_bm_size; | 
|  | 896 | u32			resync_scratch; | 
|  | 897 | u32			hdp_cntl; | 
|  | 898 | struct r100_gpu_lockup	lockup; | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 899 | }; | 
|  | 900 |  | 
|  | 901 | struct r600_asic { | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 902 | unsigned		max_pipes; | 
|  | 903 | unsigned		max_tile_pipes; | 
|  | 904 | unsigned		max_simds; | 
|  | 905 | unsigned		max_backends; | 
|  | 906 | unsigned		max_gprs; | 
|  | 907 | unsigned		max_threads; | 
|  | 908 | unsigned		max_stack_entries; | 
|  | 909 | unsigned		max_hw_contexts; | 
|  | 910 | unsigned		max_gs_threads; | 
|  | 911 | unsigned		sx_max_export_size; | 
|  | 912 | unsigned		sx_max_export_pos_size; | 
|  | 913 | unsigned		sx_max_export_smx_size; | 
|  | 914 | unsigned		sq_num_cf_insts; | 
|  | 915 | unsigned		tiling_nbanks; | 
|  | 916 | unsigned		tiling_npipes; | 
|  | 917 | unsigned		tiling_group_size; | 
| Alex Deucher | e7aeeba | 2010-06-04 13:10:12 -0400 | [diff] [blame] | 918 | unsigned		tile_config; | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 919 | struct r100_gpu_lockup	lockup; | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 920 | }; | 
|  | 921 |  | 
|  | 922 | struct rv770_asic { | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 923 | unsigned		max_pipes; | 
|  | 924 | unsigned		max_tile_pipes; | 
|  | 925 | unsigned		max_simds; | 
|  | 926 | unsigned		max_backends; | 
|  | 927 | unsigned		max_gprs; | 
|  | 928 | unsigned		max_threads; | 
|  | 929 | unsigned		max_stack_entries; | 
|  | 930 | unsigned		max_hw_contexts; | 
|  | 931 | unsigned		max_gs_threads; | 
|  | 932 | unsigned		sx_max_export_size; | 
|  | 933 | unsigned		sx_max_export_pos_size; | 
|  | 934 | unsigned		sx_max_export_smx_size; | 
|  | 935 | unsigned		sq_num_cf_insts; | 
|  | 936 | unsigned		sx_num_of_sets; | 
|  | 937 | unsigned		sc_prim_fifo_size; | 
|  | 938 | unsigned		sc_hiz_tile_fifo_size; | 
|  | 939 | unsigned		sc_earlyz_tile_fifo_fize; | 
|  | 940 | unsigned		tiling_nbanks; | 
|  | 941 | unsigned		tiling_npipes; | 
|  | 942 | unsigned		tiling_group_size; | 
| Alex Deucher | e7aeeba | 2010-06-04 13:10:12 -0400 | [diff] [blame] | 943 | unsigned		tile_config; | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 944 | struct r100_gpu_lockup	lockup; | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 945 | }; | 
|  | 946 |  | 
| Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 947 | struct evergreen_asic { | 
|  | 948 | unsigned num_ses; | 
|  | 949 | unsigned max_pipes; | 
|  | 950 | unsigned max_tile_pipes; | 
|  | 951 | unsigned max_simds; | 
|  | 952 | unsigned max_backends; | 
|  | 953 | unsigned max_gprs; | 
|  | 954 | unsigned max_threads; | 
|  | 955 | unsigned max_stack_entries; | 
|  | 956 | unsigned max_hw_contexts; | 
|  | 957 | unsigned max_gs_threads; | 
|  | 958 | unsigned sx_max_export_size; | 
|  | 959 | unsigned sx_max_export_pos_size; | 
|  | 960 | unsigned sx_max_export_smx_size; | 
|  | 961 | unsigned sq_num_cf_insts; | 
|  | 962 | unsigned sx_num_of_sets; | 
|  | 963 | unsigned sc_prim_fifo_size; | 
|  | 964 | unsigned sc_hiz_tile_fifo_size; | 
|  | 965 | unsigned sc_earlyz_tile_fifo_size; | 
|  | 966 | unsigned tiling_nbanks; | 
|  | 967 | unsigned tiling_npipes; | 
|  | 968 | unsigned tiling_group_size; | 
| Alex Deucher | e7aeeba | 2010-06-04 13:10:12 -0400 | [diff] [blame] | 969 | unsigned tile_config; | 
| Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 970 | }; | 
|  | 971 |  | 
| Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 972 | union radeon_asic_config { | 
|  | 973 | struct r300_asic	r300; | 
| Dave Airlie | 551ebd8 | 2009-09-01 15:25:57 +1000 | [diff] [blame] | 974 | struct r100_asic	r100; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 975 | struct r600_asic	r600; | 
|  | 976 | struct rv770_asic	rv770; | 
| Alex Deucher | 32fcdbf | 2010-03-24 13:33:47 -0400 | [diff] [blame] | 977 | struct evergreen_asic	evergreen; | 
| Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 978 | }; | 
|  | 979 |  | 
| Daniel Vetter | 0a10c85 | 2010-03-11 21:19:14 +0000 | [diff] [blame] | 980 | /* | 
|  | 981 | * asic initizalization from radeon_asic.c | 
|  | 982 | */ | 
|  | 983 | void radeon_agp_disable(struct radeon_device *rdev); | 
|  | 984 | int radeon_asic_init(struct radeon_device *rdev); | 
|  | 985 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 986 |  | 
|  | 987 | /* | 
|  | 988 | * IOCTL. | 
|  | 989 | */ | 
|  | 990 | int radeon_gem_info_ioctl(struct drm_device *dev, void *data, | 
|  | 991 | struct drm_file *filp); | 
|  | 992 | int radeon_gem_create_ioctl(struct drm_device *dev, void *data, | 
|  | 993 | struct drm_file *filp); | 
|  | 994 | int radeon_gem_pin_ioctl(struct drm_device *dev, void *data, | 
|  | 995 | struct drm_file *file_priv); | 
|  | 996 | int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data, | 
|  | 997 | struct drm_file *file_priv); | 
|  | 998 | int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data, | 
|  | 999 | struct drm_file *file_priv); | 
|  | 1000 | int radeon_gem_pread_ioctl(struct drm_device *dev, void *data, | 
|  | 1001 | struct drm_file *file_priv); | 
|  | 1002 | int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data, | 
|  | 1003 | struct drm_file *filp); | 
|  | 1004 | int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data, | 
|  | 1005 | struct drm_file *filp); | 
|  | 1006 | int radeon_gem_busy_ioctl(struct drm_device *dev, void *data, | 
|  | 1007 | struct drm_file *filp); | 
|  | 1008 | int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data, | 
|  | 1009 | struct drm_file *filp); | 
|  | 1010 | int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp); | 
| Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 1011 | int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data, | 
|  | 1012 | struct drm_file *filp); | 
|  | 1013 | int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data, | 
|  | 1014 | struct drm_file *filp); | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1015 |  | 
| Alex Deucher | 87cbf8f | 2010-08-27 13:59:54 -0400 | [diff] [blame] | 1016 | /* VRAM scratch page for HDP bug */ | 
|  | 1017 | struct r700_vram_scratch { | 
|  | 1018 | struct radeon_bo		*robj; | 
|  | 1019 | volatile uint32_t		*ptr; | 
|  | 1020 | }; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1021 |  | 
|  | 1022 | /* | 
|  | 1023 | * Core structure, functions and helpers. | 
|  | 1024 | */ | 
|  | 1025 | typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t); | 
|  | 1026 | typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t); | 
|  | 1027 |  | 
|  | 1028 | struct radeon_device { | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 1029 | struct device			*dev; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1030 | struct drm_device		*ddev; | 
|  | 1031 | struct pci_dev			*pdev; | 
|  | 1032 | /* ASIC */ | 
| Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 1033 | union radeon_asic_config	config; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1034 | enum radeon_family		family; | 
|  | 1035 | unsigned long			flags; | 
|  | 1036 | int				usec_timeout; | 
|  | 1037 | enum radeon_pll_errata		pll_errata; | 
|  | 1038 | int				num_gb_pipes; | 
| Alex Deucher | f779b3e | 2009-08-19 19:11:39 -0400 | [diff] [blame] | 1039 | int				num_z_pipes; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1040 | int				disp_priority; | 
|  | 1041 | /* BIOS */ | 
|  | 1042 | uint8_t				*bios; | 
|  | 1043 | bool				is_atom_bios; | 
|  | 1044 | uint16_t			bios_header_start; | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1045 | struct radeon_bo		*stollen_vga_memory; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1046 | /* Register mmio */ | 
| Dave Airlie | 4c9bc75 | 2009-06-29 18:29:12 +1000 | [diff] [blame] | 1047 | resource_size_t			rmmio_base; | 
|  | 1048 | resource_size_t			rmmio_size; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1049 | void				*rmmio; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1050 | radeon_rreg_t			mc_rreg; | 
|  | 1051 | radeon_wreg_t			mc_wreg; | 
|  | 1052 | radeon_rreg_t			pll_rreg; | 
|  | 1053 | radeon_wreg_t			pll_wreg; | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1054 | uint32_t                        pcie_reg_mask; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1055 | radeon_rreg_t			pciep_rreg; | 
|  | 1056 | radeon_wreg_t			pciep_wreg; | 
| Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 1057 | /* io port */ | 
|  | 1058 | void __iomem                    *rio_mem; | 
|  | 1059 | resource_size_t			rio_mem_size; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1060 | struct radeon_clock             clock; | 
|  | 1061 | struct radeon_mc		mc; | 
|  | 1062 | struct radeon_gart		gart; | 
|  | 1063 | struct radeon_mode_info		mode_info; | 
|  | 1064 | struct radeon_scratch		scratch; | 
|  | 1065 | struct radeon_mman		mman; | 
|  | 1066 | struct radeon_fence_driver	fence_drv; | 
|  | 1067 | struct radeon_cp		cp; | 
|  | 1068 | struct radeon_ib_pool		ib_pool; | 
|  | 1069 | struct radeon_irq		irq; | 
|  | 1070 | struct radeon_asic		*asic; | 
|  | 1071 | struct radeon_gem		gem; | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1072 | struct radeon_pm		pm; | 
| Yang Zhao | f657c2a | 2009-09-15 12:21:01 +1000 | [diff] [blame] | 1073 | uint32_t			bios_scratch[RADEON_BIOS_NUM_SCRATCH]; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1074 | struct mutex			cs_mutex; | 
|  | 1075 | struct radeon_wb		wb; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1076 | struct radeon_dummy_page	dummy_page; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1077 | bool				gpu_lockup; | 
|  | 1078 | bool				shutdown; | 
|  | 1079 | bool				suspend; | 
| Dave Airlie | ad49f50 | 2009-07-10 22:36:26 +1000 | [diff] [blame] | 1080 | bool				need_dma32; | 
| Jerome Glisse | 733289c | 2009-09-16 15:24:21 +0200 | [diff] [blame] | 1081 | bool				accel_working; | 
| Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 1082 | struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES]; | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1083 | const struct firmware *me_fw;	/* all family ME firmware */ | 
|  | 1084 | const struct firmware *pfp_fw;	/* r6/700 PFP firmware */ | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 1085 | const struct firmware *rlc_fw;	/* r6/700 RLC firmware */ | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1086 | struct r600_blit r600_blit; | 
| Alex Deucher | 87cbf8f | 2010-08-27 13:59:54 -0400 | [diff] [blame] | 1087 | struct r700_vram_scratch vram_scratch; | 
| Alex Deucher | 3e5cb98 | 2009-10-16 12:21:24 -0400 | [diff] [blame] | 1088 | int msi_enabled; /* msi enabled */ | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 1089 | struct r600_ih ih; /* r6/700 interrupt ring */ | 
| Alex Deucher | d4877cf | 2009-12-04 16:56:37 -0500 | [diff] [blame] | 1090 | struct workqueue_struct *wq; | 
|  | 1091 | struct work_struct hotplug_work; | 
| Alex Deucher | 18917b6 | 2010-02-01 16:02:25 -0500 | [diff] [blame] | 1092 | int num_crtc; /* number of crtcs */ | 
| Alex Deucher | 40bacf1 | 2009-12-23 03:23:21 -0500 | [diff] [blame] | 1093 | struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */ | 
| Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 1094 | struct mutex vram_mutex; | 
| Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 1095 |  | 
|  | 1096 | /* audio stuff */ | 
| Rafał Miłecki | 7eea7e9 | 2010-06-19 12:24:56 +0200 | [diff] [blame] | 1097 | bool			audio_enabled; | 
| Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 1098 | struct timer_list	audio_timer; | 
|  | 1099 | int			audio_channels; | 
|  | 1100 | int			audio_rate; | 
|  | 1101 | int			audio_bits_per_sample; | 
|  | 1102 | uint8_t			audio_status_bits; | 
|  | 1103 | uint8_t			audio_category_code; | 
| Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 1104 |  | 
|  | 1105 | bool powered_down; | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1106 | struct notifier_block acpi_nb; | 
| Dave Airlie | ab9e1f5 | 2010-07-13 11:11:11 +1000 | [diff] [blame] | 1107 | /* only one userspace can use Hyperz features at a time */ | 
|  | 1108 | struct drm_file *hyperz_filp; | 
| Alex Deucher | f376b94 | 2010-08-05 21:21:16 -0400 | [diff] [blame] | 1109 | /* i2c buses */ | 
|  | 1110 | struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS]; | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1111 | }; | 
|  | 1112 |  | 
|  | 1113 | int radeon_device_init(struct radeon_device *rdev, | 
|  | 1114 | struct drm_device *ddev, | 
|  | 1115 | struct pci_dev *pdev, | 
|  | 1116 | uint32_t flags); | 
|  | 1117 | void radeon_device_fini(struct radeon_device *rdev); | 
|  | 1118 | int radeon_gpu_wait_for_idle(struct radeon_device *rdev); | 
|  | 1119 |  | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1120 | /* r600 blit */ | 
|  | 1121 | int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes); | 
|  | 1122 | void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence); | 
|  | 1123 | void r600_kms_blit_copy(struct radeon_device *rdev, | 
|  | 1124 | u64 src_gpu_addr, u64 dst_gpu_addr, | 
|  | 1125 | int size_bytes); | 
|  | 1126 |  | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1127 | static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg) | 
|  | 1128 | { | 
| Alex Deucher | 07bec2d | 2010-01-13 19:09:12 -0500 | [diff] [blame] | 1129 | if (reg < rdev->rmmio_size) | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1130 | return readl(((void __iomem *)rdev->rmmio) + reg); | 
|  | 1131 | else { | 
|  | 1132 | writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); | 
|  | 1133 | return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); | 
|  | 1134 | } | 
|  | 1135 | } | 
|  | 1136 |  | 
|  | 1137 | static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) | 
|  | 1138 | { | 
| Alex Deucher | 07bec2d | 2010-01-13 19:09:12 -0500 | [diff] [blame] | 1139 | if (reg < rdev->rmmio_size) | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1140 | writel(v, ((void __iomem *)rdev->rmmio) + reg); | 
|  | 1141 | else { | 
|  | 1142 | writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX); | 
|  | 1143 | writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA); | 
|  | 1144 | } | 
|  | 1145 | } | 
|  | 1146 |  | 
| Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 1147 | static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg) | 
|  | 1148 | { | 
|  | 1149 | if (reg < rdev->rio_mem_size) | 
|  | 1150 | return ioread32(rdev->rio_mem + reg); | 
|  | 1151 | else { | 
|  | 1152 | iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); | 
|  | 1153 | return ioread32(rdev->rio_mem + RADEON_MM_DATA); | 
|  | 1154 | } | 
|  | 1155 | } | 
|  | 1156 |  | 
|  | 1157 | static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v) | 
|  | 1158 | { | 
|  | 1159 | if (reg < rdev->rio_mem_size) | 
|  | 1160 | iowrite32(v, rdev->rio_mem + reg); | 
|  | 1161 | else { | 
|  | 1162 | iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX); | 
|  | 1163 | iowrite32(v, rdev->rio_mem + RADEON_MM_DATA); | 
|  | 1164 | } | 
|  | 1165 | } | 
|  | 1166 |  | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1167 | /* | 
|  | 1168 | * Cast helper | 
|  | 1169 | */ | 
|  | 1170 | #define to_radeon_fence(p) ((struct radeon_fence *)(p)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1171 |  | 
|  | 1172 | /* | 
|  | 1173 | * Registers read & write functions. | 
|  | 1174 | */ | 
|  | 1175 | #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg)) | 
|  | 1176 | #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg)) | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1177 | #define RREG32(reg) r100_mm_rreg(rdev, (reg)) | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1178 | #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg))) | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1179 | #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1180 | #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) | 
|  | 1181 | #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK) | 
|  | 1182 | #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg)) | 
|  | 1183 | #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v)) | 
|  | 1184 | #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg)) | 
|  | 1185 | #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v)) | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1186 | #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg)) | 
|  | 1187 | #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v)) | 
| Rafał Miłecki | aa5120d | 2010-02-18 20:24:28 +0000 | [diff] [blame] | 1188 | #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg)) | 
|  | 1189 | #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1190 | #define WREG32_P(reg, val, mask)				\ | 
|  | 1191 | do {							\ | 
|  | 1192 | uint32_t tmp_ = RREG32(reg);			\ | 
|  | 1193 | tmp_ &= (mask);					\ | 
|  | 1194 | tmp_ |= ((val) & ~(mask));			\ | 
|  | 1195 | WREG32(reg, tmp_);				\ | 
|  | 1196 | } while (0) | 
|  | 1197 | #define WREG32_PLL_P(reg, val, mask)				\ | 
|  | 1198 | do {							\ | 
|  | 1199 | uint32_t tmp_ = RREG32_PLL(reg);		\ | 
|  | 1200 | tmp_ &= (mask);					\ | 
|  | 1201 | tmp_ |= ((val) & ~(mask));			\ | 
|  | 1202 | WREG32_PLL(reg, tmp_);				\ | 
|  | 1203 | } while (0) | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1204 | #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg))) | 
| Alex Deucher | 351a52a | 2010-06-30 11:52:50 -0400 | [diff] [blame] | 1205 | #define RREG32_IO(reg) r100_io_rreg(rdev, (reg)) | 
|  | 1206 | #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1207 |  | 
| Dave Airlie | de1b289 | 2009-08-12 18:43:14 +1000 | [diff] [blame] | 1208 | /* | 
|  | 1209 | * Indirect registers accessor | 
|  | 1210 | */ | 
|  | 1211 | static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg) | 
|  | 1212 | { | 
|  | 1213 | uint32_t r; | 
|  | 1214 |  | 
|  | 1215 | WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask)); | 
|  | 1216 | r = RREG32(RADEON_PCIE_DATA); | 
|  | 1217 | return r; | 
|  | 1218 | } | 
|  | 1219 |  | 
|  | 1220 | static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) | 
|  | 1221 | { | 
|  | 1222 | WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask)); | 
|  | 1223 | WREG32(RADEON_PCIE_DATA, (v)); | 
|  | 1224 | } | 
|  | 1225 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1226 | void r100_pll_errata_after_index(struct radeon_device *rdev); | 
|  | 1227 |  | 
|  | 1228 |  | 
|  | 1229 | /* | 
|  | 1230 | * ASICs helpers. | 
|  | 1231 | */ | 
| Dave Airlie | b995e43 | 2009-07-14 02:02:32 +1000 | [diff] [blame] | 1232 | #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \ | 
|  | 1233 | (rdev->pdev->device == 0x5969)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1234 | #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \ | 
|  | 1235 | (rdev->family == CHIP_RV200) || \ | 
|  | 1236 | (rdev->family == CHIP_RS100) || \ | 
|  | 1237 | (rdev->family == CHIP_RS200) || \ | 
|  | 1238 | (rdev->family == CHIP_RV250) || \ | 
|  | 1239 | (rdev->family == CHIP_RV280) || \ | 
|  | 1240 | (rdev->family == CHIP_RS300)) | 
|  | 1241 | #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300)  ||	\ | 
|  | 1242 | (rdev->family == CHIP_RV350) ||			\ | 
|  | 1243 | (rdev->family == CHIP_R350)  ||			\ | 
|  | 1244 | (rdev->family == CHIP_RV380) ||			\ | 
|  | 1245 | (rdev->family == CHIP_R420)  ||			\ | 
|  | 1246 | (rdev->family == CHIP_R423)  ||			\ | 
|  | 1247 | (rdev->family == CHIP_RV410) ||			\ | 
|  | 1248 | (rdev->family == CHIP_RS400) ||			\ | 
|  | 1249 | (rdev->family == CHIP_RS480)) | 
|  | 1250 | #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600)) | 
|  | 1251 | #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620)) | 
|  | 1252 | #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730)) | 
| Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1253 | #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1254 |  | 
|  | 1255 | /* | 
|  | 1256 | * BIOS helpers. | 
|  | 1257 | */ | 
|  | 1258 | #define RBIOS8(i) (rdev->bios[i]) | 
|  | 1259 | #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8)) | 
|  | 1260 | #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16)) | 
|  | 1261 |  | 
|  | 1262 | int radeon_combios_init(struct radeon_device *rdev); | 
|  | 1263 | void radeon_combios_fini(struct radeon_device *rdev); | 
|  | 1264 | int radeon_atombios_init(struct radeon_device *rdev); | 
|  | 1265 | void radeon_atombios_fini(struct radeon_device *rdev); | 
|  | 1266 |  | 
|  | 1267 |  | 
|  | 1268 | /* | 
|  | 1269 | * RING helpers. | 
|  | 1270 | */ | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1271 | static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v) | 
|  | 1272 | { | 
|  | 1273 | #if DRM_DEBUG_CODE | 
|  | 1274 | if (rdev->cp.count_dw <= 0) { | 
|  | 1275 | DRM_ERROR("radeon: writting more dword to ring than expected !\n"); | 
|  | 1276 | } | 
|  | 1277 | #endif | 
|  | 1278 | rdev->cp.ring[rdev->cp.wptr++] = v; | 
|  | 1279 | rdev->cp.wptr &= rdev->cp.ptr_mask; | 
|  | 1280 | rdev->cp.count_dw--; | 
|  | 1281 | rdev->cp.ring_free_dw--; | 
|  | 1282 | } | 
|  | 1283 |  | 
|  | 1284 |  | 
|  | 1285 | /* | 
|  | 1286 | * ASICs macro. | 
|  | 1287 | */ | 
| Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 1288 | #define radeon_init(rdev) (rdev)->asic->init((rdev)) | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1289 | #define radeon_fini(rdev) (rdev)->asic->fini((rdev)) | 
|  | 1290 | #define radeon_resume(rdev) (rdev)->asic->resume((rdev)) | 
|  | 1291 | #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1292 | #define radeon_cs_parse(p) rdev->asic->cs_parse((p)) | 
| Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 1293 | #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state)) | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 1294 | #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev)) | 
| Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 1295 | #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1296 | #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev)) | 
|  | 1297 | #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p)) | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1298 | #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1299 | #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev)) | 
| Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 1300 | #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev)) | 
|  | 1301 | #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1302 | #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev)) | 
|  | 1303 | #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev)) | 
| Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 1304 | #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1305 | #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence)) | 
|  | 1306 | #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f)) | 
|  | 1307 | #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f)) | 
|  | 1308 | #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f)) | 
| Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1309 | #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1310 | #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e)) | 
| Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1311 | #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev)) | 
| Rafał Miłecki | 93e7de7 | 2009-11-04 23:34:10 +0100 | [diff] [blame] | 1312 | #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e)) | 
| Alex Deucher | c836a41 | 2009-12-23 10:07:50 -0500 | [diff] [blame] | 1313 | #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1314 | #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l)) | 
|  | 1315 | #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e)) | 
| Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 1316 | #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s))) | 
|  | 1317 | #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r))) | 
| Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 1318 | #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev)) | 
| Alex Deucher | 429770b | 2009-12-04 15:26:55 -0500 | [diff] [blame] | 1319 | #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev)) | 
|  | 1320 | #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev)) | 
|  | 1321 | #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd)) | 
|  | 1322 | #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd)) | 
| Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 1323 | #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev)) | 
| Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 1324 | #define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev)) | 
|  | 1325 | #define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev)) | 
|  | 1326 | #define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev)) | 
| Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1327 | #define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev)) | 
|  | 1328 | #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev)) | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1329 |  | 
| Jerome Glisse | 6cf8a3f | 2009-09-10 21:46:48 +0200 | [diff] [blame] | 1330 | /* Common functions */ | 
| Jerome Glisse | 700a0cc | 2010-01-13 15:16:38 +0100 | [diff] [blame] | 1331 | /* AGP */ | 
| Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 1332 | extern int radeon_gpu_reset(struct radeon_device *rdev); | 
| Jerome Glisse | 700a0cc | 2010-01-13 15:16:38 +0100 | [diff] [blame] | 1333 | extern void radeon_agp_disable(struct radeon_device *rdev); | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 1334 | extern int radeon_gart_table_vram_pin(struct radeon_device *rdev); | 
| Dave Airlie | 8256856 | 2010-02-05 16:00:07 +1000 | [diff] [blame] | 1335 | extern void radeon_gart_restore(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1336 | extern int radeon_modeset_init(struct radeon_device *rdev); | 
|  | 1337 | extern void radeon_modeset_fini(struct radeon_device *rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 1338 | extern bool radeon_card_posted(struct radeon_device *rdev); | 
| Alex Deucher | f47299c | 2010-03-16 20:54:38 -0400 | [diff] [blame] | 1339 | extern void radeon_update_bandwidth_info(struct radeon_device *rdev); | 
| Alex Deucher | f46c012 | 2010-03-31 00:33:27 -0400 | [diff] [blame] | 1340 | extern void radeon_update_display_priority(struct radeon_device *rdev); | 
| Dave Airlie | 72542d7 | 2009-12-01 14:06:31 +1000 | [diff] [blame] | 1341 | extern bool radeon_boot_test_post_card(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1342 | extern void radeon_scratch_init(struct radeon_device *rdev); | 
|  | 1343 | extern void radeon_surface_init(struct radeon_device *rdev); | 
|  | 1344 | extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data); | 
| Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 1345 | extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable); | 
| Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 1346 | extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable); | 
| Jerome Glisse | 312ea8d | 2009-12-07 15:52:58 +0100 | [diff] [blame] | 1347 | extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain); | 
| Jerome Glisse | d03d858 | 2009-12-14 21:02:09 +0100 | [diff] [blame] | 1348 | extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo); | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 1349 | extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base); | 
|  | 1350 | extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc); | 
| Dave Airlie | 6a9ee8a | 2010-02-01 15:38:10 +1000 | [diff] [blame] | 1351 | extern int radeon_resume_kms(struct drm_device *dev); | 
|  | 1352 | extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state); | 
| Jerome Glisse | 6cf8a3f | 2009-09-10 21:46:48 +0200 | [diff] [blame] | 1353 |  | 
| Jerome Glisse | a18d7ea | 2009-09-09 22:23:27 +0200 | [diff] [blame] | 1354 | /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */ | 
| Jerome Glisse | 225758d | 2010-03-09 14:45:10 +0000 | [diff] [blame] | 1355 | extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp); | 
|  | 1356 | extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 1357 |  | 
| Jerome Glisse | d455090 | 2009-10-01 10:12:06 +0200 | [diff] [blame] | 1358 | /* rv200,rv250,rv280 */ | 
|  | 1359 | extern void r200_set_safe_registers(struct radeon_device *rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 1360 |  | 
|  | 1361 | /* r300,r350,rv350,rv370,rv380 */ | 
|  | 1362 | extern void r300_set_reg_safe(struct radeon_device *rdev); | 
|  | 1363 | extern void r300_mc_program(struct radeon_device *rdev); | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 1364 | extern void r300_mc_init(struct radeon_device *rdev); | 
| Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 1365 | extern void r300_clock_startup(struct radeon_device *rdev); | 
|  | 1366 | extern int r300_mc_wait_for_idle(struct radeon_device *rdev); | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 1367 | extern int rv370_pcie_gart_init(struct radeon_device *rdev); | 
|  | 1368 | extern void rv370_pcie_gart_fini(struct radeon_device *rdev); | 
|  | 1369 | extern int rv370_pcie_gart_enable(struct radeon_device *rdev); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 1370 | extern void rv370_pcie_gart_disable(struct radeon_device *rdev); | 
| Jerome Glisse | a18d7ea | 2009-09-09 22:23:27 +0200 | [diff] [blame] | 1371 |  | 
| Jerome Glisse | 905b682 | 2009-09-09 22:24:20 +0200 | [diff] [blame] | 1372 | /* r420,r423,rv410 */ | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1373 | extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg); | 
|  | 1374 | extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v); | 
| Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 1375 | extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev); | 
| Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 1376 | extern void r420_pipes_init(struct radeon_device *rdev); | 
| Jerome Glisse | 905b682 | 2009-09-09 22:24:20 +0200 | [diff] [blame] | 1377 |  | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1378 | /* rv515 */ | 
| Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 1379 | struct rv515_mc_save { | 
|  | 1380 | u32 d1vga_control; | 
|  | 1381 | u32 d2vga_control; | 
|  | 1382 | u32 vga_render_control; | 
|  | 1383 | u32 vga_hdp_control; | 
|  | 1384 | u32 d1crtc_control; | 
|  | 1385 | u32 d2crtc_control; | 
|  | 1386 | }; | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1387 | extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev); | 
| Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 1388 | extern void rv515_vga_render_disable(struct radeon_device *rdev); | 
|  | 1389 | extern void rv515_set_safe_registers(struct radeon_device *rdev); | 
| Jerome Glisse | f0ed1f6 | 2009-09-28 20:39:19 +0200 | [diff] [blame] | 1390 | extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save); | 
|  | 1391 | extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save); | 
|  | 1392 | extern void rv515_clock_startup(struct radeon_device *rdev); | 
|  | 1393 | extern void rv515_debugfs(struct radeon_device *rdev); | 
|  | 1394 | extern int rv515_suspend(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1395 |  | 
| Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 1396 | /* rs400 */ | 
|  | 1397 | extern int rs400_gart_init(struct radeon_device *rdev); | 
|  | 1398 | extern int rs400_gart_enable(struct radeon_device *rdev); | 
|  | 1399 | extern void rs400_gart_adjust_size(struct radeon_device *rdev); | 
|  | 1400 | extern void rs400_gart_disable(struct radeon_device *rdev); | 
|  | 1401 | extern void rs400_gart_fini(struct radeon_device *rdev); | 
|  | 1402 |  | 
|  | 1403 | /* rs600 */ | 
|  | 1404 | extern void rs600_set_safe_registers(struct radeon_device *rdev); | 
| Jerome Glisse | ac447df | 2009-09-30 22:18:43 +0200 | [diff] [blame] | 1405 | extern int rs600_irq_set(struct radeon_device *rdev); | 
|  | 1406 | extern void rs600_irq_disable(struct radeon_device *rdev); | 
| Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 1407 |  | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1408 | /* rs690, rs740 */ | 
|  | 1409 | extern void rs690_line_buffer_adjust(struct radeon_device *rdev, | 
|  | 1410 | struct drm_display_mode *mode1, | 
|  | 1411 | struct drm_display_mode *mode2); | 
|  | 1412 |  | 
|  | 1413 | /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */ | 
| Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 1414 | extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1415 | extern bool r600_card_posted(struct radeon_device *rdev); | 
|  | 1416 | extern void r600_cp_stop(struct radeon_device *rdev); | 
| Alex Deucher | fe251e2 | 2010-03-24 13:36:43 -0400 | [diff] [blame] | 1417 | extern int r600_cp_start(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1418 | extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size); | 
|  | 1419 | extern int r600_cp_resume(struct radeon_device *rdev); | 
| Jerome Glisse | 655efd3 | 2010-02-02 11:51:45 +0100 | [diff] [blame] | 1420 | extern void r600_cp_fini(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1421 | extern int r600_count_pipe_bits(uint32_t val); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1422 | extern int r600_mc_wait_for_idle(struct radeon_device *rdev); | 
| Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 1423 | extern int r600_pcie_gart_init(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1424 | extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev); | 
|  | 1425 | extern int r600_ib_test(struct radeon_device *rdev); | 
|  | 1426 | extern int r600_ring_test(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1427 | extern void r600_wb_fini(struct radeon_device *rdev); | 
| Jerome Glisse | 81cc35b | 2009-10-01 18:02:12 +0200 | [diff] [blame] | 1428 | extern int r600_wb_enable(struct radeon_device *rdev); | 
|  | 1429 | extern void r600_wb_disable(struct radeon_device *rdev); | 
| Jerome Glisse | 21f9a43 | 2009-09-11 15:55:33 +0200 | [diff] [blame] | 1430 | extern void r600_scratch_init(struct radeon_device *rdev); | 
|  | 1431 | extern int r600_blit_init(struct radeon_device *rdev); | 
|  | 1432 | extern void r600_blit_fini(struct radeon_device *rdev); | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 1433 | extern int r600_init_microcode(struct radeon_device *rdev); | 
| Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 1434 | extern int r600_asic_reset(struct radeon_device *rdev); | 
| Alex Deucher | d8f60cf | 2009-12-01 13:43:46 -0500 | [diff] [blame] | 1435 | /* r600 irq */ | 
|  | 1436 | extern int r600_irq_init(struct radeon_device *rdev); | 
|  | 1437 | extern void r600_irq_fini(struct radeon_device *rdev); | 
|  | 1438 | extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size); | 
|  | 1439 | extern int r600_irq_set(struct radeon_device *rdev); | 
| Jerome Glisse | 0c45249 | 2010-01-15 14:44:37 +0100 | [diff] [blame] | 1440 | extern void r600_irq_suspend(struct radeon_device *rdev); | 
| Alex Deucher | 45f9a39 | 2010-03-24 13:55:51 -0400 | [diff] [blame] | 1441 | extern void r600_disable_interrupts(struct radeon_device *rdev); | 
|  | 1442 | extern void r600_rlc_stop(struct radeon_device *rdev); | 
| Jerome Glisse | 0c45249 | 2010-01-15 14:44:37 +0100 | [diff] [blame] | 1443 | /* r600 audio */ | 
| Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 1444 | extern int r600_audio_init(struct radeon_device *rdev); | 
|  | 1445 | extern int r600_audio_tmds_index(struct drm_encoder *encoder); | 
|  | 1446 | extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock); | 
| Christian König | 58bd086 | 2010-04-05 22:14:55 +0200 | [diff] [blame] | 1447 | extern int r600_audio_channels(struct radeon_device *rdev); | 
|  | 1448 | extern int r600_audio_bits_per_sample(struct radeon_device *rdev); | 
|  | 1449 | extern int r600_audio_rate(struct radeon_device *rdev); | 
|  | 1450 | extern uint8_t r600_audio_status_bits(struct radeon_device *rdev); | 
|  | 1451 | extern uint8_t r600_audio_category_code(struct radeon_device *rdev); | 
| Christian Koenig | f259493 | 2010-04-10 03:13:16 +0200 | [diff] [blame] | 1452 | extern void r600_audio_schedule_polling(struct radeon_device *rdev); | 
| Christian König | 58bd086 | 2010-04-05 22:14:55 +0200 | [diff] [blame] | 1453 | extern void r600_audio_enable_polling(struct drm_encoder *encoder); | 
|  | 1454 | extern void r600_audio_disable_polling(struct drm_encoder *encoder); | 
| Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 1455 | extern void r600_audio_fini(struct radeon_device *rdev); | 
|  | 1456 | extern void r600_hdmi_init(struct drm_encoder *encoder); | 
| Rafał Miłecki | 2cd6218 | 2010-03-08 22:14:01 +0000 | [diff] [blame] | 1457 | extern void r600_hdmi_enable(struct drm_encoder *encoder); | 
|  | 1458 | extern void r600_hdmi_disable(struct drm_encoder *encoder); | 
| Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 1459 | extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode); | 
|  | 1460 | extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder); | 
| Christian König | 58bd086 | 2010-04-05 22:14:55 +0200 | [diff] [blame] | 1461 | extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder); | 
| Christian Koenig | dafc3bd | 2009-10-11 23:49:13 +0200 | [diff] [blame] | 1462 |  | 
| Alex Deucher | fe251e2 | 2010-03-24 13:36:43 -0400 | [diff] [blame] | 1463 | extern void r700_cp_stop(struct radeon_device *rdev); | 
|  | 1464 | extern void r700_cp_fini(struct radeon_device *rdev); | 
| Alex Deucher | 0ca2ab5 | 2010-02-26 13:57:45 -0500 | [diff] [blame] | 1465 | extern void evergreen_disable_interrupt_state(struct radeon_device *rdev); | 
|  | 1466 | extern int evergreen_irq_set(struct radeon_device *rdev); | 
| Alex Deucher | fe251e2 | 2010-03-24 13:36:43 -0400 | [diff] [blame] | 1467 |  | 
| Alberto Milone | d7a2952 | 2010-07-06 11:40:24 -0400 | [diff] [blame] | 1468 | /* radeon_acpi.c */ | 
|  | 1469 | #if defined(CONFIG_ACPI) | 
|  | 1470 | extern int radeon_acpi_init(struct radeon_device *rdev); | 
|  | 1471 | #else | 
|  | 1472 | static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; } | 
|  | 1473 | #endif | 
|  | 1474 |  | 
| Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 1475 | /* evergreen */ | 
|  | 1476 | struct evergreen_mc_save { | 
|  | 1477 | u32 vga_control[6]; | 
|  | 1478 | u32 vga_render_control; | 
|  | 1479 | u32 vga_hdp_control; | 
|  | 1480 | u32 crtc_control[6]; | 
|  | 1481 | }; | 
|  | 1482 |  | 
| Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 1483 | #include "radeon_object.h" | 
|  | 1484 |  | 
| Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1485 | #endif |