blob: ac088bc72f1cb1c1d91acaaeb7f6295886ca4a5e [file] [log] [blame]
Matt Porter7ff71d62005-09-22 22:31:15 -07001/*
2 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
3 *
4 * Copyright (c) 2000-2004 by David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#ifndef CONFIG_PCI
22#error "This file is PCI bus glue. CONFIG_PCI must be defined."
23#endif
24
25/*-------------------------------------------------------------------------*/
26
27/* EHCI 0.96 (and later) section 5.1 says how to kick BIOS/SMM/...
28 * off the controller (maybe it can boot from highspeed USB disks).
29 */
David Brownellabcc9442005-11-23 15:45:32 -080030static int bios_handoff(struct ehci_hcd *ehci, int where, u32 cap)
Matt Porter7ff71d62005-09-22 22:31:15 -070031{
32 struct pci_dev *pdev = to_pci_dev(ehci_to_hcd(ehci)->self.controller);
33
34 /* always say Linux will own the hardware */
35 pci_write_config_byte(pdev, where + 3, 1);
36
37 /* maybe wait a while for BIOS to respond */
38 if (cap & (1 << 16)) {
39 int msec = 5000;
40
41 do {
42 msleep(10);
43 msec -= 10;
44 pci_read_config_dword(pdev, where, &cap);
45 } while ((cap & (1 << 16)) && msec);
46 if (cap & (1 << 16)) {
47 ehci_err(ehci, "BIOS handoff failed (%d, %08x)\n",
48 where, cap);
49 // some BIOS versions seem buggy...
50 // return 1;
David Brownellabcc9442005-11-23 15:45:32 -080051 ehci_warn(ehci, "continuing after BIOS bug...\n");
Matt Porter7ff71d62005-09-22 22:31:15 -070052 /* disable all SMIs, and clear "BIOS owns" flag */
53 pci_write_config_dword(pdev, where + 4, 0);
54 pci_write_config_byte(pdev, where + 2, 0);
55 } else
56 ehci_dbg(ehci, "BIOS handoff succeeded\n");
57 }
58 return 0;
59}
60
David Brownell18807522005-11-23 15:45:37 -080061/* called after powerup, by probe or system-pm "wakeup" */
62static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
63{
64 u32 temp;
65 int retval;
66 unsigned count = 256/4;
67
68 /* optional debug port, normally in the first BAR */
69 temp = pci_find_capability(pdev, 0x0a);
70 if (temp) {
71 pci_read_config_dword(pdev, temp, &temp);
72 temp >>= 16;
73 if ((temp & (3 << 13)) == (1 << 13)) {
74 temp &= 0x1fff;
75 ehci->debug = ehci_to_hcd(ehci)->regs + temp;
76 temp = readl(&ehci->debug->control);
77 ehci_info(ehci, "debug port %d%s\n",
78 HCS_DEBUG_PORT(ehci->hcs_params),
79 (temp & DBGP_ENABLED)
80 ? " IN USE"
81 : "");
82 if (!(temp & DBGP_ENABLED))
83 ehci->debug = NULL;
84 }
85 }
86
87 temp = HCC_EXT_CAPS(readl(&ehci->caps->hcc_params));
88
89 /* EHCI 0.96 and later may have "extended capabilities" */
90 while (temp && count--) {
91 u32 cap;
92
93 pci_read_config_dword(pdev, temp, &cap);
94 ehci_dbg(ehci, "capability %04x at %02x\n", cap, temp);
95 switch (cap & 0xff) {
96 case 1: /* BIOS/SMM/... handoff */
97 if (bios_handoff(ehci, temp, cap) != 0)
98 return -EOPNOTSUPP;
99 break;
100 case 0: /* illegal reserved capability */
101 ehci_dbg(ehci, "illegal capability!\n");
102 cap = 0;
103 /* FALLTHROUGH */
104 default: /* unknown */
105 break;
106 }
107 temp = (cap >> 8) & 0xff;
108 }
109 if (!count) {
110 ehci_err(ehci, "bogus capabilities ... PCI problems!\n");
111 return -EIO;
112 }
113
114 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
115 retval = pci_set_mwi(pdev);
116 if (!retval)
117 ehci_dbg(ehci, "MWI active\n");
118
119 ehci_port_power(ehci, 0);
120
121 return 0;
122}
123
David Brownell8926bfa2005-11-28 08:40:38 -0800124/* called during probe() after chip reset completes */
125static int ehci_pci_setup(struct usb_hcd *hcd)
Matt Porter7ff71d62005-09-22 22:31:15 -0700126{
David Brownellabcc9442005-11-23 15:45:32 -0800127 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
128 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Matt Porter7ff71d62005-09-22 22:31:15 -0700129 u32 temp;
David Brownell18807522005-11-23 15:45:37 -0800130 int retval;
Matt Porter7ff71d62005-09-22 22:31:15 -0700131
132 ehci->caps = hcd->regs;
David Brownellabcc9442005-11-23 15:45:32 -0800133 ehci->regs = hcd->regs + HC_LENGTH(readl(&ehci->caps->hc_capbase));
134 dbg_hcs_params(ehci, "reset");
135 dbg_hcc_params(ehci, "reset");
Matt Porter7ff71d62005-09-22 22:31:15 -0700136
137 /* cache this readonly data; minimize chip reads */
David Brownellabcc9442005-11-23 15:45:32 -0800138 ehci->hcs_params = readl(&ehci->caps->hcs_params);
Matt Porter7ff71d62005-09-22 22:31:15 -0700139
David Brownell18807522005-11-23 15:45:37 -0800140 retval = ehci_halt(ehci);
141 if (retval)
142 return retval;
143
David Brownell8926bfa2005-11-28 08:40:38 -0800144 /* data structure init */
145 retval = ehci_init(hcd);
146 if (retval)
147 return retval;
148
David Brownellabcc9442005-11-23 15:45:32 -0800149 /* NOTE: only the parts below this line are PCI-specific */
Matt Porter7ff71d62005-09-22 22:31:15 -0700150
David Brownellabcc9442005-11-23 15:45:32 -0800151 switch (pdev->vendor) {
152 case PCI_VENDOR_ID_TDI:
153 if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
154 ehci->is_tdi_rh_tt = 1;
155 tdi_reset(ehci);
156 }
157 break;
158 case PCI_VENDOR_ID_AMD:
159 /* AMD8111 EHCI doesn't work, according to AMD errata */
160 if (pdev->device == 0x7463) {
161 ehci_info(ehci, "ignoring AMD8111 (errata)\n");
David Brownell8926bfa2005-11-28 08:40:38 -0800162 retval = -EIO;
163 goto done;
David Brownellabcc9442005-11-23 15:45:32 -0800164 }
165 break;
166 case PCI_VENDOR_ID_NVIDIA:
167 /* NVidia reports that certain chips don't handle
168 * QH, ITD, or SITD addresses above 2GB. (But TD,
169 * data buffer, and periodic schedule are normal.)
170 */
171 switch (pdev->device) {
172 case 0x003c: /* MCP04 */
173 case 0x005b: /* CK804 */
174 case 0x00d8: /* CK8 */
175 case 0x00e8: /* CK8S */
176 if (pci_set_consistent_dma_mask(pdev,
177 DMA_31BIT_MASK) < 0)
178 ehci_warn(ehci, "can't enable NVidia "
179 "workaround for >2GB RAM\n");
Matt Porter7ff71d62005-09-22 22:31:15 -0700180 break;
181 }
David Brownellabcc9442005-11-23 15:45:32 -0800182 break;
183 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700184
Matt Porter7ff71d62005-09-22 22:31:15 -0700185 if (ehci_is_TDI(ehci))
David Brownellabcc9442005-11-23 15:45:32 -0800186 ehci_reset(ehci);
Matt Porter7ff71d62005-09-22 22:31:15 -0700187
Matt Porter7ff71d62005-09-22 22:31:15 -0700188 /* at least the Genesys GL880S needs fixup here */
189 temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
190 temp &= 0x0f;
191 if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
David Brownellabcc9442005-11-23 15:45:32 -0800192 ehci_dbg(ehci, "bogus port configuration: "
Matt Porter7ff71d62005-09-22 22:31:15 -0700193 "cc=%d x pcc=%d < ports=%d\n",
194 HCS_N_CC(ehci->hcs_params),
195 HCS_N_PCC(ehci->hcs_params),
196 HCS_N_PORTS(ehci->hcs_params));
197
David Brownellabcc9442005-11-23 15:45:32 -0800198 switch (pdev->vendor) {
199 case 0x17a0: /* GENESYS */
200 /* GL880S: should be PORTS=2 */
201 temp |= (ehci->hcs_params & ~0xf);
202 ehci->hcs_params = temp;
203 break;
204 case PCI_VENDOR_ID_NVIDIA:
205 /* NF4: should be PCC=10 */
206 break;
Matt Porter7ff71d62005-09-22 22:31:15 -0700207 }
208 }
209
David Brownellabcc9442005-11-23 15:45:32 -0800210 /* Serial Bus Release Number is at PCI 0x60 offset */
211 pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
Matt Porter7ff71d62005-09-22 22:31:15 -0700212
David Brownell2c1c3c42005-11-07 15:24:46 -0800213 /* Workaround current PCI init glitch: wakeup bits aren't
214 * being set from PCI PM capability.
215 */
216 if (!device_can_wakeup(&pdev->dev)) {
217 u16 port_wake;
218
219 pci_read_config_word(pdev, 0x62, &port_wake);
220 if (port_wake & 0x0001)
221 device_init_wakeup(&pdev->dev, 1);
222 }
Matt Porter7ff71d62005-09-22 22:31:15 -0700223
David Brownell18807522005-11-23 15:45:37 -0800224 retval = ehci_pci_reinit(ehci, pdev);
David Brownell8926bfa2005-11-28 08:40:38 -0800225done:
226 return retval;
Matt Porter7ff71d62005-09-22 22:31:15 -0700227}
228
229/*-------------------------------------------------------------------------*/
230
231#ifdef CONFIG_PM
232
233/* suspend/resume, section 4.3 */
234
David Brownellf03c17f2005-11-23 15:45:28 -0800235/* These routines rely on the PCI bus glue
Matt Porter7ff71d62005-09-22 22:31:15 -0700236 * to handle powerdown and wakeup, and currently also on
237 * transceivers that don't need any software attention to set up
238 * the right sort of wakeup.
David Brownellf03c17f2005-11-23 15:45:28 -0800239 * Also they depend on separate root hub suspend/resume.
Matt Porter7ff71d62005-09-22 22:31:15 -0700240 */
241
David Brownellabcc9442005-11-23 15:45:32 -0800242static int ehci_pci_suspend(struct usb_hcd *hcd, pm_message_t message)
Matt Porter7ff71d62005-09-22 22:31:15 -0700243{
David Brownellabcc9442005-11-23 15:45:32 -0800244 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100245 unsigned long flags;
246 int rc = 0;
Matt Porter7ff71d62005-09-22 22:31:15 -0700247
David Brownellabcc9442005-11-23 15:45:32 -0800248 if (time_before(jiffies, ehci->next_statechange))
249 msleep(10);
Matt Porter7ff71d62005-09-22 22:31:15 -0700250
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100251 /* Root hub was already suspended. Disable irq emission and
252 * mark HW unaccessible, bail out if RH has been resumed. Use
253 * the spinlock to properly synchronize with possible pending
254 * RH suspend or resume activity.
255 *
256 * This is still racy as hcd->state is manipulated outside of
257 * any locks =P But that will be a different fix.
258 */
259 spin_lock_irqsave (&ehci->lock, flags);
260 if (hcd->state != HC_STATE_SUSPENDED) {
261 rc = -EINVAL;
262 goto bail;
263 }
264 writel (0, &ehci->regs->intr_enable);
265 (void)readl(&ehci->regs->intr_enable);
266
267 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
268 bail:
269 spin_unlock_irqrestore (&ehci->lock, flags);
270
David Brownellf03c17f2005-11-23 15:45:28 -0800271 // could save FLADJ in case of Vaux power loss
Matt Porter7ff71d62005-09-22 22:31:15 -0700272 // ... we'd only use it to handle clock skew
273
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100274 return rc;
Matt Porter7ff71d62005-09-22 22:31:15 -0700275}
276
David Brownellabcc9442005-11-23 15:45:32 -0800277static int ehci_pci_resume(struct usb_hcd *hcd)
Matt Porter7ff71d62005-09-22 22:31:15 -0700278{
David Brownellabcc9442005-11-23 15:45:32 -0800279 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
Matt Porter7ff71d62005-09-22 22:31:15 -0700280 unsigned port;
281 struct usb_device *root = hcd->self.root_hub;
David Brownell18807522005-11-23 15:45:37 -0800282 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Matt Porter7ff71d62005-09-22 22:31:15 -0700283 int retval = -EINVAL;
284
David Brownellf03c17f2005-11-23 15:45:28 -0800285 // maybe restore FLADJ
Matt Porter7ff71d62005-09-22 22:31:15 -0700286
David Brownellabcc9442005-11-23 15:45:32 -0800287 if (time_before(jiffies, ehci->next_statechange))
288 msleep(100);
Matt Porter7ff71d62005-09-22 22:31:15 -0700289
Benjamin Herrenschmidt8de98402005-11-25 09:59:46 +1100290 /* Mark hardware accessible again as we are out of D3 state by now */
291 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
292
David Brownellf03c17f2005-11-23 15:45:28 -0800293 /* If CF is clear, we lost PCI Vaux power and need to restart. */
David Brownell18807522005-11-23 15:45:37 -0800294 if (readl(&ehci->regs->configured_flag) != FLAG_CF)
David Brownellf03c17f2005-11-23 15:45:28 -0800295 goto restart;
296
Matt Porter7ff71d62005-09-22 22:31:15 -0700297 /* If any port is suspended (or owned by the companion),
298 * we know we can/must resume the HC (and mustn't reset it).
David Brownellf03c17f2005-11-23 15:45:28 -0800299 * We just defer that to the root hub code.
Matt Porter7ff71d62005-09-22 22:31:15 -0700300 */
David Brownellabcc9442005-11-23 15:45:32 -0800301 for (port = HCS_N_PORTS(ehci->hcs_params); port > 0; ) {
Matt Porter7ff71d62005-09-22 22:31:15 -0700302 u32 status;
303 port--;
David Brownellabcc9442005-11-23 15:45:32 -0800304 status = readl(&ehci->regs->port_status [port]);
Matt Porter7ff71d62005-09-22 22:31:15 -0700305 if (!(status & PORT_POWER))
306 continue;
David Brownellf03c17f2005-11-23 15:45:28 -0800307 if (status & (PORT_SUSPEND | PORT_RESUME | PORT_OWNER)) {
308 usb_hcd_resume_root_hub(hcd);
309 return 0;
Matt Porter7ff71d62005-09-22 22:31:15 -0700310 }
David Brownellf03c17f2005-11-23 15:45:28 -0800311 }
312
313restart:
314 ehci_dbg(ehci, "lost power, restarting\n");
David Brownellabcc9442005-11-23 15:45:32 -0800315 for (port = HCS_N_PORTS(ehci->hcs_params); port > 0; ) {
David Brownellf03c17f2005-11-23 15:45:28 -0800316 port--;
Matt Porter7ff71d62005-09-22 22:31:15 -0700317 if (!root->children [port])
318 continue;
David Brownellabcc9442005-11-23 15:45:32 -0800319 usb_set_device_state(root->children[port],
Matt Porter7ff71d62005-09-22 22:31:15 -0700320 USB_STATE_NOTATTACHED);
321 }
322
323 /* Else reset, to cope with power loss or flush-to-storage
David Brownellf03c17f2005-11-23 15:45:28 -0800324 * style "resume" having let BIOS kick in during reboot.
Matt Porter7ff71d62005-09-22 22:31:15 -0700325 */
David Brownellabcc9442005-11-23 15:45:32 -0800326 (void) ehci_halt(ehci);
327 (void) ehci_reset(ehci);
David Brownell18807522005-11-23 15:45:37 -0800328 (void) ehci_pci_reinit(ehci, pdev);
Matt Porter7ff71d62005-09-22 22:31:15 -0700329
David Brownellf03c17f2005-11-23 15:45:28 -0800330 /* emptying the schedule aborts any urbs */
David Brownellabcc9442005-11-23 15:45:32 -0800331 spin_lock_irq(&ehci->lock);
David Brownellf03c17f2005-11-23 15:45:28 -0800332 if (ehci->reclaim)
333 ehci->reclaim_ready = 1;
David Brownellabcc9442005-11-23 15:45:32 -0800334 ehci_work(ehci, NULL);
335 spin_unlock_irq(&ehci->lock);
Matt Porter7ff71d62005-09-22 22:31:15 -0700336
David Brownellf03c17f2005-11-23 15:45:28 -0800337 /* restart; khubd will disconnect devices */
David Brownellabcc9442005-11-23 15:45:32 -0800338 retval = ehci_run(hcd);
Matt Porter7ff71d62005-09-22 22:31:15 -0700339
David Brownell18807522005-11-23 15:45:37 -0800340 /* here we "know" root ports should always stay powered */
David Brownellabcc9442005-11-23 15:45:32 -0800341 ehci_port_power(ehci, 1);
Matt Porter7ff71d62005-09-22 22:31:15 -0700342
343 return retval;
344}
345#endif
346
347static const struct hc_driver ehci_pci_hc_driver = {
348 .description = hcd_name,
349 .product_desc = "EHCI Host Controller",
350 .hcd_priv_size = sizeof(struct ehci_hcd),
351
352 /*
353 * generic hardware linkage
354 */
355 .irq = ehci_irq,
356 .flags = HCD_MEMORY | HCD_USB2,
357
358 /*
359 * basic lifecycle operations
360 */
David Brownell8926bfa2005-11-28 08:40:38 -0800361 .reset = ehci_pci_setup,
David Brownell18807522005-11-23 15:45:37 -0800362 .start = ehci_run,
Matt Porter7ff71d62005-09-22 22:31:15 -0700363#ifdef CONFIG_PM
364 .suspend = ehci_pci_suspend,
365 .resume = ehci_pci_resume,
366#endif
David Brownell18807522005-11-23 15:45:37 -0800367 .stop = ehci_stop,
Matt Porter7ff71d62005-09-22 22:31:15 -0700368
369 /*
370 * managing i/o requests and associated device resources
371 */
372 .urb_enqueue = ehci_urb_enqueue,
373 .urb_dequeue = ehci_urb_dequeue,
374 .endpoint_disable = ehci_endpoint_disable,
375
376 /*
377 * scheduling support
378 */
379 .get_frame_number = ehci_get_frame,
380
381 /*
382 * root hub support
383 */
384 .hub_status_data = ehci_hub_status_data,
385 .hub_control = ehci_hub_control,
Alan Stern0c0382e2005-10-13 17:08:02 -0400386 .bus_suspend = ehci_bus_suspend,
387 .bus_resume = ehci_bus_resume,
Matt Porter7ff71d62005-09-22 22:31:15 -0700388};
389
390/*-------------------------------------------------------------------------*/
391
392/* PCI driver selection metadata; PCI hotplugging uses this */
393static const struct pci_device_id pci_ids [] = { {
394 /* handle any USB 2.0 EHCI controller */
395 PCI_DEVICE_CLASS(((PCI_CLASS_SERIAL_USB << 8) | 0x20), ~0),
396 .driver_data = (unsigned long) &ehci_pci_hc_driver,
397 },
398 { /* end: all zeroes */ }
399};
David Brownellabcc9442005-11-23 15:45:32 -0800400MODULE_DEVICE_TABLE(pci, pci_ids);
Matt Porter7ff71d62005-09-22 22:31:15 -0700401
402/* pci driver glue; this is a "new style" PCI driver module */
403static struct pci_driver ehci_pci_driver = {
404 .name = (char *) hcd_name,
405 .id_table = pci_ids,
Matt Porter7ff71d62005-09-22 22:31:15 -0700406
407 .probe = usb_hcd_pci_probe,
408 .remove = usb_hcd_pci_remove,
409
410#ifdef CONFIG_PM
411 .suspend = usb_hcd_pci_suspend,
412 .resume = usb_hcd_pci_resume,
413#endif
414};
415
David Brownellabcc9442005-11-23 15:45:32 -0800416static int __init ehci_hcd_pci_init(void)
Matt Porter7ff71d62005-09-22 22:31:15 -0700417{
418 if (usb_disabled())
419 return -ENODEV;
420
David Brownellabcc9442005-11-23 15:45:32 -0800421 pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
Matt Porter7ff71d62005-09-22 22:31:15 -0700422 hcd_name,
David Brownellabcc9442005-11-23 15:45:32 -0800423 sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
424 sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
Matt Porter7ff71d62005-09-22 22:31:15 -0700425
David Brownellabcc9442005-11-23 15:45:32 -0800426 return pci_register_driver(&ehci_pci_driver);
Matt Porter7ff71d62005-09-22 22:31:15 -0700427}
David Brownellabcc9442005-11-23 15:45:32 -0800428module_init(ehci_hcd_pci_init);
Matt Porter7ff71d62005-09-22 22:31:15 -0700429
David Brownellabcc9442005-11-23 15:45:32 -0800430static void __exit ehci_hcd_pci_cleanup(void)
Matt Porter7ff71d62005-09-22 22:31:15 -0700431{
David Brownellabcc9442005-11-23 15:45:32 -0800432 pci_unregister_driver(&ehci_pci_driver);
Matt Porter7ff71d62005-09-22 22:31:15 -0700433}
David Brownellabcc9442005-11-23 15:45:32 -0800434module_exit(ehci_hcd_pci_cleanup);