blob: a8de3bc6501f66e0072e04a2f914449054e83acc [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
49static int wm8994_drc_base[] = {
50 WM8994_AIF1_DRC1_1,
51 WM8994_AIF1_DRC2_1,
52 WM8994_AIF2_DRC_1,
53};
54
55static int wm8994_retune_mobile_base[] = {
56 WM8994_AIF1_DAC1_EQ_GAINS_1,
57 WM8994_AIF1_DAC2_EQ_GAINS_1,
58 WM8994_AIF2_EQ_GAINS_1,
59};
60
Mark Brownb00adf72011-08-13 11:57:18 +090061static void wm8958_default_micdet(u16 status, void *data);
62
Mark Brownaf6b6fe2011-11-30 20:32:05 +000063static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090064 { 32768, true, 1, 4 },
65 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000066 { 44100 * 256, true, 7, 10 },
67 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +090068};
69
Mark Brownaf6b6fe2011-11-30 20:32:05 +000070static const struct wm8958_micd_rate jackdet_rates[] = {
71 { 32768, true, 0, 1 },
72 { 32768, false, 0, 1 },
73 { 44100 * 256, true, 7, 10 },
74 { 44100 * 256, false, 7, 10 },
75};
76
Mark Brownb00adf72011-08-13 11:57:18 +090077static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
78{
79 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
80 int best, i, sysclk, val;
81 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +000082 const struct wm8958_micd_rate *rates;
83 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +090084
85 if (wm8994->jack_cb != wm8958_default_micdet)
86 return;
87
88 idle = !wm8994->jack_mic;
89
90 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
91 if (sysclk & WM8994_SYSCLK_SRC)
92 sysclk = wm8994->aifclk[1];
93 else
94 sysclk = wm8994->aifclk[0];
95
Mark Browncd1707a2011-12-01 13:44:25 +000096 if (wm8994->pdata && wm8994->pdata->micd_rates) {
97 rates = wm8994->pdata->micd_rates;
98 num_rates = wm8994->pdata->num_micd_rates;
99 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000100 rates = jackdet_rates;
101 num_rates = ARRAY_SIZE(jackdet_rates);
102 } else {
103 rates = micdet_rates;
104 num_rates = ARRAY_SIZE(micdet_rates);
105 }
106
Mark Brownb00adf72011-08-13 11:57:18 +0900107 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000108 for (i = 0; i < num_rates; i++) {
109 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900110 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000111 if (abs(rates[i].sysclk - sysclk) <
112 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900113 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000114 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900115 best = i;
116 }
117
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000118 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
119 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900120
121 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
122 WM8958_MICD_BIAS_STARTTIME_MASK |
123 WM8958_MICD_RATE_MASK, val);
124}
125
Mark Brown9e6e96a2010-01-29 17:47:12 +0000126static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
127{
Mark Brownb2c812e2010-04-14 15:35:19 +0900128 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000129 int rate;
130 int reg1 = 0;
131 int offset;
132
133 if (aif)
134 offset = 4;
135 else
136 offset = 0;
137
138 switch (wm8994->sysclk[aif]) {
139 case WM8994_SYSCLK_MCLK1:
140 rate = wm8994->mclk[0];
141 break;
142
143 case WM8994_SYSCLK_MCLK2:
144 reg1 |= 0x8;
145 rate = wm8994->mclk[1];
146 break;
147
148 case WM8994_SYSCLK_FLL1:
149 reg1 |= 0x10;
150 rate = wm8994->fll[0].out;
151 break;
152
153 case WM8994_SYSCLK_FLL2:
154 reg1 |= 0x18;
155 rate = wm8994->fll[1].out;
156 break;
157
158 default:
159 return -EINVAL;
160 }
161
162 if (rate >= 13500000) {
163 rate /= 2;
164 reg1 |= WM8994_AIF1CLK_DIV;
165
166 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
167 aif + 1, rate);
168 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100169
Mark Brown9e6e96a2010-01-29 17:47:12 +0000170 wm8994->aifclk[aif] = rate;
171
172 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
173 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
174 reg1);
175
176 return 0;
177}
178
179static int configure_clock(struct snd_soc_codec *codec)
180{
Mark Brownb2c812e2010-04-14 15:35:19 +0900181 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800182 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000183
184 /* Bring up the AIF clocks first */
185 configure_aif_clock(codec, 0);
186 configure_aif_clock(codec, 1);
187
188 /* Then switch CLK_SYS over to the higher of them; a change
189 * can only happen as a result of a clocking change which can
190 * only be made outside of DAPM so we can safely redo the
191 * clocking.
192 */
193
194 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900195 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
196 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000197 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900198 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000199
200 if (wm8994->aifclk[0] < wm8994->aifclk[1])
201 new = WM8994_SYSCLK_SRC;
202 else
203 new = 0;
204
Axel Lin04f45c42011-10-04 20:07:03 +0800205 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
206 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000207 if (change)
208 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000209
Mark Brownb00adf72011-08-13 11:57:18 +0900210 wm8958_micd_set_rate(codec);
211
Mark Brown9e6e96a2010-01-29 17:47:12 +0000212 return 0;
213}
214
215static int check_clk_sys(struct snd_soc_dapm_widget *source,
216 struct snd_soc_dapm_widget *sink)
217{
218 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
219 const char *clk;
220
221 /* Check what we're currently using for CLK_SYS */
222 if (reg & WM8994_SYSCLK_SRC)
223 clk = "AIF2CLK";
224 else
225 clk = "AIF1CLK";
226
227 return strcmp(source->name, clk) == 0;
228}
229
230static const char *sidetone_hpf_text[] = {
231 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
232};
233
234static const struct soc_enum sidetone_hpf =
235 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
236
Uk Kim146fd572010-12-07 13:58:40 +0000237static const char *adc_hpf_text[] = {
238 "HiFi", "Voice 1", "Voice 2", "Voice 3"
239};
240
241static const struct soc_enum aif1adc1_hpf =
242 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
243
244static const struct soc_enum aif1adc2_hpf =
245 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
246
247static const struct soc_enum aif2adc_hpf =
248 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
249
Mark Brown9e6e96a2010-01-29 17:47:12 +0000250static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
251static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
252static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
253static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
254static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900255static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800256static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000257
258#define WM8994_DRC_SWITCH(xname, reg, shift) \
259{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
260 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
261 .put = wm8994_put_drc_sw, \
262 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
263
264static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
265 struct snd_ctl_elem_value *ucontrol)
266{
267 struct soc_mixer_control *mc =
268 (struct soc_mixer_control *)kcontrol->private_value;
269 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
270 int mask, ret;
271
272 /* Can't enable both ADC and DAC paths simultaneously */
273 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
274 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
275 WM8994_AIF1ADC1R_DRC_ENA_MASK;
276 else
277 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
278
279 ret = snd_soc_read(codec, mc->reg);
280 if (ret < 0)
281 return ret;
282 if (ret & mask)
283 return -EINVAL;
284
285 return snd_soc_put_volsw(kcontrol, ucontrol);
286}
287
Mark Brown9e6e96a2010-01-29 17:47:12 +0000288static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
289{
Mark Brownb2c812e2010-04-14 15:35:19 +0900290 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000291 struct wm8994_pdata *pdata = wm8994->pdata;
292 int base = wm8994_drc_base[drc];
293 int cfg = wm8994->drc_cfg[drc];
294 int save, i;
295
296 /* Save any enables; the configuration should clear them. */
297 save = snd_soc_read(codec, base);
298 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
299 WM8994_AIF1ADC1R_DRC_ENA;
300
301 for (i = 0; i < WM8994_DRC_REGS; i++)
302 snd_soc_update_bits(codec, base + i, 0xffff,
303 pdata->drc_cfgs[cfg].regs[i]);
304
305 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
306 WM8994_AIF1ADC1L_DRC_ENA |
307 WM8994_AIF1ADC1R_DRC_ENA, save);
308}
309
310/* Icky as hell but saves code duplication */
311static int wm8994_get_drc(const char *name)
312{
313 if (strcmp(name, "AIF1DRC1 Mode") == 0)
314 return 0;
315 if (strcmp(name, "AIF1DRC2 Mode") == 0)
316 return 1;
317 if (strcmp(name, "AIF2DRC Mode") == 0)
318 return 2;
319 return -EINVAL;
320}
321
322static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
323 struct snd_ctl_elem_value *ucontrol)
324{
325 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000326 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000327 struct wm8994_pdata *pdata = wm8994->pdata;
328 int drc = wm8994_get_drc(kcontrol->id.name);
329 int value = ucontrol->value.integer.value[0];
330
331 if (drc < 0)
332 return drc;
333
334 if (value >= pdata->num_drc_cfgs)
335 return -EINVAL;
336
337 wm8994->drc_cfg[drc] = value;
338
339 wm8994_set_drc(codec, drc);
340
341 return 0;
342}
343
344static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
345 struct snd_ctl_elem_value *ucontrol)
346{
347 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900348 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000349 int drc = wm8994_get_drc(kcontrol->id.name);
350
351 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
352
353 return 0;
354}
355
356static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
357{
Mark Brownb2c812e2010-04-14 15:35:19 +0900358 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000359 struct wm8994_pdata *pdata = wm8994->pdata;
360 int base = wm8994_retune_mobile_base[block];
361 int iface, best, best_val, save, i, cfg;
362
363 if (!pdata || !wm8994->num_retune_mobile_texts)
364 return;
365
366 switch (block) {
367 case 0:
368 case 1:
369 iface = 0;
370 break;
371 case 2:
372 iface = 1;
373 break;
374 default:
375 return;
376 }
377
378 /* Find the version of the currently selected configuration
379 * with the nearest sample rate. */
380 cfg = wm8994->retune_mobile_cfg[block];
381 best = 0;
382 best_val = INT_MAX;
383 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
384 if (strcmp(pdata->retune_mobile_cfgs[i].name,
385 wm8994->retune_mobile_texts[cfg]) == 0 &&
386 abs(pdata->retune_mobile_cfgs[i].rate
387 - wm8994->dac_rates[iface]) < best_val) {
388 best = i;
389 best_val = abs(pdata->retune_mobile_cfgs[i].rate
390 - wm8994->dac_rates[iface]);
391 }
392 }
393
394 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
395 block,
396 pdata->retune_mobile_cfgs[best].name,
397 pdata->retune_mobile_cfgs[best].rate,
398 wm8994->dac_rates[iface]);
399
400 /* The EQ will be disabled while reconfiguring it, remember the
401 * current configuration.
402 */
403 save = snd_soc_read(codec, base);
404 save &= WM8994_AIF1DAC1_EQ_ENA;
405
406 for (i = 0; i < WM8994_EQ_REGS; i++)
407 snd_soc_update_bits(codec, base + i, 0xffff,
408 pdata->retune_mobile_cfgs[best].regs[i]);
409
410 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
411}
412
413/* Icky as hell but saves code duplication */
414static int wm8994_get_retune_mobile_block(const char *name)
415{
416 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
417 return 0;
418 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
419 return 1;
420 if (strcmp(name, "AIF2 EQ Mode") == 0)
421 return 2;
422 return -EINVAL;
423}
424
425static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
426 struct snd_ctl_elem_value *ucontrol)
427{
428 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000429 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000430 struct wm8994_pdata *pdata = wm8994->pdata;
431 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
432 int value = ucontrol->value.integer.value[0];
433
434 if (block < 0)
435 return block;
436
437 if (value >= pdata->num_retune_mobile_cfgs)
438 return -EINVAL;
439
440 wm8994->retune_mobile_cfg[block] = value;
441
442 wm8994_set_retune_mobile(codec, block);
443
444 return 0;
445}
446
447static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
448 struct snd_ctl_elem_value *ucontrol)
449{
450 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800451 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000452 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
453
454 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
455
456 return 0;
457}
458
Mark Brown96b101e2010-11-18 15:49:38 +0000459static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100460 "Left", "Right"
461};
462
Mark Brown96b101e2010-11-18 15:49:38 +0000463static const struct soc_enum aif1adcl_src =
464 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
465
466static const struct soc_enum aif1adcr_src =
467 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
468
469static const struct soc_enum aif2adcl_src =
470 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
471
472static const struct soc_enum aif2adcr_src =
473 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
474
Mark Brownf5548852010-08-31 19:39:48 +0100475static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000476 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100477
478static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000479 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100480
481static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000482 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100483
484static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000485 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100486
Mark Brown154b26a2010-12-09 12:07:44 +0000487static const char *osr_text[] = {
488 "Low Power", "High Performance",
489};
490
491static const struct soc_enum dac_osr =
492 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
493
494static const struct soc_enum adc_osr =
495 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
496
Mark Brown9e6e96a2010-01-29 17:47:12 +0000497static const struct snd_kcontrol_new wm8994_snd_controls[] = {
498SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
499 WM8994_AIF1_ADC1_RIGHT_VOLUME,
500 1, 119, 0, digital_tlv),
501SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
502 WM8994_AIF1_ADC2_RIGHT_VOLUME,
503 1, 119, 0, digital_tlv),
504SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
505 WM8994_AIF2_ADC_RIGHT_VOLUME,
506 1, 119, 0, digital_tlv),
507
Mark Brown96b101e2010-11-18 15:49:38 +0000508SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
509SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000510SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
511SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000512
Mark Brownf5548852010-08-31 19:39:48 +0100513SOC_ENUM("AIF1DACL Source", aif1dacl_src),
514SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000515SOC_ENUM("AIF2DACL Source", aif2dacl_src),
516SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100517
Mark Brown9e6e96a2010-01-29 17:47:12 +0000518SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
519 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
520SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
521 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
522SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
523 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
524
525SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
526SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
527
528SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
529SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
530SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
531
532WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
533WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
534WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
535
536WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
537WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
538WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
539
540WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
541WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
542WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
543
544SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
545 5, 12, 0, st_tlv),
546SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
547 0, 12, 0, st_tlv),
548SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
549 5, 12, 0, st_tlv),
550SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
551 0, 12, 0, st_tlv),
552SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
553SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
554
Uk Kim146fd572010-12-07 13:58:40 +0000555SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
556SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
557
558SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
559SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
560
561SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
562SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
563
Mark Brown154b26a2010-12-09 12:07:44 +0000564SOC_ENUM("ADC OSR", adc_osr),
565SOC_ENUM("DAC OSR", dac_osr),
566
Mark Brown9e6e96a2010-01-29 17:47:12 +0000567SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
568 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
569SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
570 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
571
572SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
573 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
574SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
575 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
576
577SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
578 6, 1, 1, wm_hubs_spkmix_tlv),
579SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
580 2, 1, 1, wm_hubs_spkmix_tlv),
581
582SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
583 6, 1, 1, wm_hubs_spkmix_tlv),
584SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
585 2, 1, 1, wm_hubs_spkmix_tlv),
586
587SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
588 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000589SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000590 8, 1, 0),
591SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
592 10, 15, 0, wm8994_3d_tlv),
593SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
594 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000595SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000596 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000597SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000598 8, 1, 0),
599};
600
601static const struct snd_kcontrol_new wm8994_eq_controls[] = {
602SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
603 eq_tlv),
604SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
605 eq_tlv),
606SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
607 eq_tlv),
608SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
609 eq_tlv),
610SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
611 eq_tlv),
612
613SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
614 eq_tlv),
615SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
616 eq_tlv),
617SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
618 eq_tlv),
619SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
620 eq_tlv),
621SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
622 eq_tlv),
623
624SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
625 eq_tlv),
626SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
627 eq_tlv),
628SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
629 eq_tlv),
630SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
631 eq_tlv),
632SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
633 eq_tlv),
634};
635
Mark Brown1ddc07d2011-08-16 10:08:48 +0900636static const char *wm8958_ng_text[] = {
637 "30ms", "125ms", "250ms", "500ms",
638};
639
640static const struct soc_enum wm8958_aif1dac1_ng_hold =
641 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
642 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
643
644static const struct soc_enum wm8958_aif1dac2_ng_hold =
645 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
646 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
647
648static const struct soc_enum wm8958_aif2dac_ng_hold =
649 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
650 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
651
Mark Brownc4431df2010-11-26 15:21:07 +0000652static const struct snd_kcontrol_new wm8958_snd_controls[] = {
653SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900654
655SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
656 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
657SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
658SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
659 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
660 7, 1, ng_tlv),
661
662SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
663 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
664SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
665SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
666 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
667 7, 1, ng_tlv),
668
669SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
670 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
671SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
672SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
673 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
674 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000675};
676
Mark Brown81204c82011-05-24 17:35:53 +0800677static const struct snd_kcontrol_new wm1811_snd_controls[] = {
678SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
679 mixin_boost_tlv),
680SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
681 mixin_boost_tlv),
682};
683
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000684/* We run all mode setting through a function to enforce audio mode */
685static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
686{
687 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
688
Mark Brown28e33262012-03-03 00:10:02 +0000689 if (!wm8994->jackdet || !wm8994->jack_cb)
690 return;
691
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000692 if (wm8994->active_refcount)
693 mode = WM1811_JACKDET_MODE_AUDIO;
694
Mark Brown4752a882012-03-04 02:16:01 +0000695 if (mode == wm8994->jackdet_mode)
Mark Brown1defde22012-03-03 20:02:49 +0000696 return;
697
Mark Brown4752a882012-03-04 02:16:01 +0000698 wm8994->jackdet_mode = mode;
699
700 /* Always use audio mode to detect while the system is active */
701 if (mode != WM1811_JACKDET_MODE_NONE)
702 mode = WM1811_JACKDET_MODE_AUDIO;
703
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000704 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
705 WM1811_JACKDET_MODE_MASK, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000706}
707
708static void active_reference(struct snd_soc_codec *codec)
709{
710 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
711
712 mutex_lock(&wm8994->accdet_lock);
713
714 wm8994->active_refcount++;
715
716 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
717 wm8994->active_refcount);
718
Mark Brown1defde22012-03-03 20:02:49 +0000719 /* If we're using jack detection go into audio mode */
720 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000721
722 mutex_unlock(&wm8994->accdet_lock);
723}
724
725static void active_dereference(struct snd_soc_codec *codec)
726{
727 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
728 u16 mode;
729
730 mutex_lock(&wm8994->accdet_lock);
731
732 wm8994->active_refcount--;
733
734 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
735 wm8994->active_refcount);
736
737 if (wm8994->active_refcount == 0) {
738 /* Go into appropriate detection only mode */
Mark Brown1defde22012-03-03 20:02:49 +0000739 if (wm8994->jack_mic || wm8994->mic_detecting)
740 mode = WM1811_JACKDET_MODE_MIC;
741 else
742 mode = WM1811_JACKDET_MODE_JACK;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000743
Mark Brown1defde22012-03-03 20:02:49 +0000744 wm1811_jackdet_set_mode(codec, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000745 }
746
747 mutex_unlock(&wm8994->accdet_lock);
748}
749
Mark Brown9e6e96a2010-01-29 17:47:12 +0000750static int clk_sys_event(struct snd_soc_dapm_widget *w,
751 struct snd_kcontrol *kcontrol, int event)
752{
753 struct snd_soc_codec *codec = w->codec;
754
755 switch (event) {
756 case SND_SOC_DAPM_PRE_PMU:
757 return configure_clock(codec);
758
759 case SND_SOC_DAPM_POST_PMD:
760 configure_clock(codec);
761 break;
762 }
763
764 return 0;
765}
766
Mark Brown4b7ed832011-08-10 17:47:33 +0900767static void vmid_reference(struct snd_soc_codec *codec)
768{
769 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
770
Mark Browndb966f82012-02-06 12:07:08 +0000771 pm_runtime_get_sync(codec->dev);
772
Mark Brown4b7ed832011-08-10 17:47:33 +0900773 wm8994->vmid_refcount++;
774
775 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
776 wm8994->vmid_refcount);
777
778 if (wm8994->vmid_refcount == 1) {
Mark Browncc6d5a82012-02-11 23:09:53 +0000779 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
Mark Browncc6d5a82012-02-11 23:09:53 +0000780 WM8994_LINEOUT1_DISCH |
Mark Brown22f8d052012-03-19 17:32:06 +0000781 WM8994_LINEOUT2_DISCH, 0);
Mark Browncc6d5a82012-02-11 23:09:53 +0000782
Mark Brownf7085642012-02-21 16:24:00 +0000783 wm_hubs_vmid_ena(codec);
784
Mark Brown22f8d052012-03-19 17:32:06 +0000785 switch (wm8994->vmid_mode) {
786 default:
787 WARN_ON(0 == "Invalid VMID mode");
788 case WM8994_VMID_NORMAL:
789 /* Startup bias, VMID ramp & buffer */
790 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
791 WM8994_BIAS_SRC |
792 WM8994_VMID_DISCH |
793 WM8994_STARTUP_BIAS_ENA |
794 WM8994_VMID_BUF_ENA |
795 WM8994_VMID_RAMP_MASK,
796 WM8994_BIAS_SRC |
797 WM8994_STARTUP_BIAS_ENA |
798 WM8994_VMID_BUF_ENA |
799 (0x3 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900800
Mark Brown22f8d052012-03-19 17:32:06 +0000801 /* Main bias enable, VMID=2x40k */
802 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
803 WM8994_BIAS_ENA |
804 WM8994_VMID_SEL_MASK,
805 WM8994_BIAS_ENA | 0x2);
Mark Brown4b7ed832011-08-10 17:47:33 +0900806
Mark Brown22f8d052012-03-19 17:32:06 +0000807 msleep(50);
Mark Browncc6d5a82012-02-11 23:09:53 +0000808
Mark Brown22f8d052012-03-19 17:32:06 +0000809 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
810 WM8994_VMID_RAMP_MASK |
811 WM8994_BIAS_SRC,
812 0);
813 break;
814
815 case WM8994_VMID_FORCE:
816 /* Startup bias, slow VMID ramp & buffer */
817 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
818 WM8994_BIAS_SRC |
819 WM8994_VMID_DISCH |
820 WM8994_STARTUP_BIAS_ENA |
821 WM8994_VMID_BUF_ENA |
822 WM8994_VMID_RAMP_MASK,
823 WM8994_BIAS_SRC |
824 WM8994_STARTUP_BIAS_ENA |
825 WM8994_VMID_BUF_ENA |
826 (0x2 << WM8994_VMID_RAMP_SHIFT));
827
828 /* Main bias enable, VMID=2x40k */
829 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
830 WM8994_BIAS_ENA |
831 WM8994_VMID_SEL_MASK,
832 WM8994_BIAS_ENA | 0x2);
833
834 msleep(400);
835
836 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
837 WM8994_VMID_RAMP_MASK |
838 WM8994_BIAS_SRC,
839 0);
840 break;
841 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900842 }
843}
844
845static void vmid_dereference(struct snd_soc_codec *codec)
846{
847 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
848
849 wm8994->vmid_refcount--;
850
851 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
852 wm8994->vmid_refcount);
853
854 if (wm8994->vmid_refcount == 0) {
Mark Brown22f8d052012-03-19 17:32:06 +0000855 if (wm8994->hubs.lineout1_se)
856 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
857 WM8994_LINEOUT1N_ENA |
858 WM8994_LINEOUT1P_ENA,
859 WM8994_LINEOUT1N_ENA |
860 WM8994_LINEOUT1P_ENA);
861
862 if (wm8994->hubs.lineout2_se)
863 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
864 WM8994_LINEOUT2N_ENA |
865 WM8994_LINEOUT2P_ENA,
866 WM8994_LINEOUT2N_ENA |
867 WM8994_LINEOUT2P_ENA);
868
869 /* Start discharging VMID */
Mark Brown4b7ed832011-08-10 17:47:33 +0900870 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
871 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000872 WM8994_VMID_DISCH,
Mark Brown4b7ed832011-08-10 17:47:33 +0900873 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000874 WM8994_VMID_DISCH);
Mark Brown4b7ed832011-08-10 17:47:33 +0900875
Mark Brown22f8d052012-03-19 17:32:06 +0000876 switch (wm8994->vmid_mode) {
877 case WM8994_VMID_FORCE:
878 msleep(350);
879 break;
880 default:
881 break;
882 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900883
Mark Brown22f8d052012-03-19 17:32:06 +0000884 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
885 WM8994_VROI, WM8994_VROI);
Mark Browne85b26c2012-02-11 23:10:30 +0000886
Mark Brown22f8d052012-03-19 17:32:06 +0000887 /* Active discharge */
Mark Brown4b7ed832011-08-10 17:47:33 +0900888 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
889 WM8994_LINEOUT1_DISCH |
890 WM8994_LINEOUT2_DISCH,
891 WM8994_LINEOUT1_DISCH |
892 WM8994_LINEOUT2_DISCH);
893
Mark Brown22f8d052012-03-19 17:32:06 +0000894 msleep(150);
895
896 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
897 WM8994_LINEOUT1N_ENA |
898 WM8994_LINEOUT1P_ENA |
899 WM8994_LINEOUT2N_ENA |
900 WM8994_LINEOUT2P_ENA, 0);
901
902 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
903 WM8994_VROI, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900904
905 /* Switch off startup biases */
906 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
907 WM8994_BIAS_SRC |
908 WM8994_STARTUP_BIAS_ENA |
909 WM8994_VMID_BUF_ENA |
910 WM8994_VMID_RAMP_MASK, 0);
Mark Brown22f8d052012-03-19 17:32:06 +0000911
912 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
913 WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
914
915 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
916 WM8994_VMID_RAMP_MASK, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900917 }
Mark Browndb966f82012-02-06 12:07:08 +0000918
919 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900920}
921
922static int vmid_event(struct snd_soc_dapm_widget *w,
923 struct snd_kcontrol *kcontrol, int event)
924{
925 struct snd_soc_codec *codec = w->codec;
926
927 switch (event) {
928 case SND_SOC_DAPM_PRE_PMU:
929 vmid_reference(codec);
930 break;
931
932 case SND_SOC_DAPM_POST_PMD:
933 vmid_dereference(codec);
934 break;
935 }
936
937 return 0;
938}
939
Mark Brown9e6e96a2010-01-29 17:47:12 +0000940static void wm8994_update_class_w(struct snd_soc_codec *codec)
941{
Mark Brownfec6dd82010-10-27 13:48:36 -0700942 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000943 int enable = 1;
944 int source = 0; /* GCC flow analysis can't track enable */
945 int reg, reg_r;
946
947 /* Only support direct DAC->headphone paths */
948 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
949 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900950 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000951 enable = 0;
952 }
953
954 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
955 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900956 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000957 enable = 0;
958 }
959
960 /* We also need the same setting for L/R and only one path */
961 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
962 switch (reg) {
963 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900964 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000965 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
966 break;
967 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900968 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000969 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
970 break;
971 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900972 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000973 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
974 break;
975 default:
Mark Brownee839a22010-04-20 13:57:08 +0900976 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000977 enable = 0;
978 break;
979 }
980
981 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
982 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900983 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000984 enable = 0;
985 }
986
987 if (enable) {
988 dev_dbg(codec->dev, "Class W enabled\n");
989 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
990 WM8994_CP_DYN_PWR |
991 WM8994_CP_DYN_SRC_SEL_MASK,
992 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700993 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000994
995 } else {
996 dev_dbg(codec->dev, "Class W disabled\n");
997 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
998 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -0700999 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001000 }
1001}
1002
Mark Brown1a383362012-04-12 19:47:11 +01001003static int aif1clk_ev(struct snd_soc_dapm_widget *w,
1004 struct snd_kcontrol *kcontrol, int event)
1005{
1006 struct snd_soc_codec *codec = w->codec;
1007 struct wm8994 *control = codec->control_data;
1008 int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
1009 int dac;
1010 int adc;
1011 int val;
1012
1013 switch (control->type) {
1014 case WM8994:
1015 case WM8958:
1016 mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
1017 break;
1018 default:
1019 break;
1020 }
1021
1022 switch (event) {
1023 case SND_SOC_DAPM_PRE_PMU:
1024 val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
1025 if ((val & WM8994_AIF1ADCL_SRC) &&
1026 (val & WM8994_AIF1ADCR_SRC))
1027 adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
1028 else if (!(val & WM8994_AIF1ADCL_SRC) &&
1029 !(val & WM8994_AIF1ADCR_SRC))
1030 adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1031 else
1032 adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
1033 WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1034
1035 val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
1036 if ((val & WM8994_AIF1DACL_SRC) &&
1037 (val & WM8994_AIF1DACR_SRC))
1038 dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
1039 else if (!(val & WM8994_AIF1DACL_SRC) &&
1040 !(val & WM8994_AIF1DACR_SRC))
1041 dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1042 else
1043 dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
1044 WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1045
1046 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1047 mask, adc);
1048 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1049 mask, dac);
1050 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1051 WM8994_AIF1DSPCLK_ENA |
1052 WM8994_SYSDSPCLK_ENA,
1053 WM8994_AIF1DSPCLK_ENA |
1054 WM8994_SYSDSPCLK_ENA);
1055 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
1056 WM8994_AIF1ADC1R_ENA |
1057 WM8994_AIF1ADC1L_ENA |
1058 WM8994_AIF1ADC2R_ENA |
1059 WM8994_AIF1ADC2L_ENA);
1060 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
1061 WM8994_AIF1DAC1R_ENA |
1062 WM8994_AIF1DAC1L_ENA |
1063 WM8994_AIF1DAC2R_ENA |
1064 WM8994_AIF1DAC2L_ENA);
1065 break;
1066
1067 case SND_SOC_DAPM_PRE_PMD:
1068 case SND_SOC_DAPM_POST_PMD:
1069 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1070 mask, 0);
1071 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1072 mask, 0);
1073
1074 val = snd_soc_read(codec, WM8994_CLOCKING_1);
1075 if (val & WM8994_AIF2DSPCLK_ENA)
1076 val = WM8994_SYSDSPCLK_ENA;
1077 else
1078 val = 0;
1079 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1080 WM8994_SYSDSPCLK_ENA |
1081 WM8994_AIF1DSPCLK_ENA, val);
1082 break;
1083 }
1084
1085 return 0;
1086}
1087
1088static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1089 struct snd_kcontrol *kcontrol, int event)
1090{
1091 struct snd_soc_codec *codec = w->codec;
1092 int dac;
1093 int adc;
1094 int val;
1095
1096 switch (event) {
1097 case SND_SOC_DAPM_PRE_PMU:
1098 val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
1099 if ((val & WM8994_AIF2ADCL_SRC) &&
1100 (val & WM8994_AIF2ADCR_SRC))
1101 adc = WM8994_AIF2ADCR_ENA;
1102 else if (!(val & WM8994_AIF2ADCL_SRC) &&
1103 !(val & WM8994_AIF2ADCR_SRC))
1104 adc = WM8994_AIF2ADCL_ENA;
1105 else
1106 adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
1107
1108
1109 val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
1110 if ((val & WM8994_AIF2DACL_SRC) &&
1111 (val & WM8994_AIF2DACR_SRC))
1112 dac = WM8994_AIF2DACR_ENA;
1113 else if (!(val & WM8994_AIF2DACL_SRC) &&
1114 !(val & WM8994_AIF2DACR_SRC))
1115 dac = WM8994_AIF2DACL_ENA;
1116 else
1117 dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
1118
1119 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1120 WM8994_AIF2ADCL_ENA |
1121 WM8994_AIF2ADCR_ENA, adc);
1122 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1123 WM8994_AIF2DACL_ENA |
1124 WM8994_AIF2DACR_ENA, dac);
1125 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1126 WM8994_AIF2DSPCLK_ENA |
1127 WM8994_SYSDSPCLK_ENA,
1128 WM8994_AIF2DSPCLK_ENA |
1129 WM8994_SYSDSPCLK_ENA);
1130 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1131 WM8994_AIF2ADCL_ENA |
1132 WM8994_AIF2ADCR_ENA,
1133 WM8994_AIF2ADCL_ENA |
1134 WM8994_AIF2ADCR_ENA);
1135 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1136 WM8994_AIF2DACL_ENA |
1137 WM8994_AIF2DACR_ENA,
1138 WM8994_AIF2DACL_ENA |
1139 WM8994_AIF2DACR_ENA);
1140 break;
1141
1142 case SND_SOC_DAPM_PRE_PMD:
1143 case SND_SOC_DAPM_POST_PMD:
1144 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1145 WM8994_AIF2DACL_ENA |
1146 WM8994_AIF2DACR_ENA, 0);
Mark Brownc7f5f232012-05-15 18:13:00 +01001147 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
Mark Brown1a383362012-04-12 19:47:11 +01001148 WM8994_AIF2ADCL_ENA |
1149 WM8994_AIF2ADCR_ENA, 0);
1150
1151 val = snd_soc_read(codec, WM8994_CLOCKING_1);
1152 if (val & WM8994_AIF1DSPCLK_ENA)
1153 val = WM8994_SYSDSPCLK_ENA;
1154 else
1155 val = 0;
1156 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1157 WM8994_SYSDSPCLK_ENA |
1158 WM8994_AIF2DSPCLK_ENA, val);
1159 break;
1160 }
1161
1162 return 0;
1163}
1164
1165static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
1166 struct snd_kcontrol *kcontrol, int event)
1167{
1168 struct snd_soc_codec *codec = w->codec;
1169 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1170
1171 switch (event) {
1172 case SND_SOC_DAPM_PRE_PMU:
1173 wm8994->aif1clk_enable = 1;
1174 break;
1175 case SND_SOC_DAPM_POST_PMD:
1176 wm8994->aif1clk_disable = 1;
1177 break;
1178 }
1179
1180 return 0;
1181}
1182
1183static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
1184 struct snd_kcontrol *kcontrol, int event)
1185{
1186 struct snd_soc_codec *codec = w->codec;
1187 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1188
1189 switch (event) {
1190 case SND_SOC_DAPM_PRE_PMU:
1191 wm8994->aif2clk_enable = 1;
1192 break;
1193 case SND_SOC_DAPM_POST_PMD:
1194 wm8994->aif2clk_disable = 1;
1195 break;
1196 }
1197
1198 return 0;
1199}
1200
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001201static int late_enable_ev(struct snd_soc_dapm_widget *w,
1202 struct snd_kcontrol *kcontrol, int event)
1203{
1204 struct snd_soc_codec *codec = w->codec;
1205 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1206
1207 switch (event) {
1208 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001209 if (wm8994->aif1clk_enable) {
Mark Brown2d539f92012-06-05 12:25:19 +01001210 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001211 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1212 WM8994_AIF1CLK_ENA_MASK,
1213 WM8994_AIF1CLK_ENA);
Mark Brown2d539f92012-06-05 12:25:19 +01001214 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001215 wm8994->aif1clk_enable = 0;
1216 }
1217 if (wm8994->aif2clk_enable) {
Mark Brown2d539f92012-06-05 12:25:19 +01001218 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001219 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1220 WM8994_AIF2CLK_ENA_MASK,
1221 WM8994_AIF2CLK_ENA);
Mark Brown2d539f92012-06-05 12:25:19 +01001222 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001223 wm8994->aif2clk_enable = 0;
1224 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001225 break;
1226 }
1227
Mark Brownc6b7b572011-03-11 18:13:12 +00001228 /* We may also have postponed startup of DSP, handle that. */
1229 wm8958_aif_ev(w, kcontrol, event);
1230
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001231 return 0;
1232}
1233
1234static int late_disable_ev(struct snd_soc_dapm_widget *w,
1235 struct snd_kcontrol *kcontrol, int event)
1236{
1237 struct snd_soc_codec *codec = w->codec;
1238 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1239
1240 switch (event) {
1241 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001242 if (wm8994->aif1clk_disable) {
Mark Brown2d539f92012-06-05 12:25:19 +01001243 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001244 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1245 WM8994_AIF1CLK_ENA_MASK, 0);
Mark Brown2d539f92012-06-05 12:25:19 +01001246 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001247 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001248 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001249 if (wm8994->aif2clk_disable) {
Mark Brown2d539f92012-06-05 12:25:19 +01001250 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001251 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1252 WM8994_AIF2CLK_ENA_MASK, 0);
Mark Brown2d539f92012-06-05 12:25:19 +01001253 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001254 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001255 }
1256 break;
1257 }
1258
1259 return 0;
1260}
1261
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001262static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1263 struct snd_kcontrol *kcontrol, int event)
1264{
1265 late_enable_ev(w, kcontrol, event);
1266 return 0;
1267}
1268
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001269static int micbias_ev(struct snd_soc_dapm_widget *w,
1270 struct snd_kcontrol *kcontrol, int event)
1271{
1272 late_enable_ev(w, kcontrol, event);
1273 return 0;
1274}
1275
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001276static int dac_ev(struct snd_soc_dapm_widget *w,
1277 struct snd_kcontrol *kcontrol, int event)
1278{
1279 struct snd_soc_codec *codec = w->codec;
1280 unsigned int mask = 1 << w->shift;
1281
1282 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1283 mask, mask);
1284 return 0;
1285}
1286
Mark Brown9e6e96a2010-01-29 17:47:12 +00001287static const char *hp_mux_text[] = {
1288 "Mixer",
1289 "DAC",
1290};
1291
1292#define WM8994_HP_ENUM(xname, xenum) \
1293{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1294 .info = snd_soc_info_enum_double, \
1295 .get = snd_soc_dapm_get_enum_double, \
1296 .put = wm8994_put_hp_enum, \
1297 .private_value = (unsigned long)&xenum }
1298
1299static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1300 struct snd_ctl_elem_value *ucontrol)
1301{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001302 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1303 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001304 struct snd_soc_codec *codec = w->codec;
1305 int ret;
1306
1307 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1308
1309 wm8994_update_class_w(codec);
1310
1311 return ret;
1312}
1313
1314static const struct soc_enum hpl_enum =
1315 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1316
1317static const struct snd_kcontrol_new hpl_mux =
1318 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1319
1320static const struct soc_enum hpr_enum =
1321 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1322
1323static const struct snd_kcontrol_new hpr_mux =
1324 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1325
1326static const char *adc_mux_text[] = {
1327 "ADC",
1328 "DMIC",
1329};
1330
1331static const struct soc_enum adc_enum =
1332 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1333
1334static const struct snd_kcontrol_new adcl_mux =
1335 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1336
1337static const struct snd_kcontrol_new adcr_mux =
1338 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1339
1340static const struct snd_kcontrol_new left_speaker_mixer[] = {
1341SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1342SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1343SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1344SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1345SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1346};
1347
1348static const struct snd_kcontrol_new right_speaker_mixer[] = {
1349SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1350SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1351SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1352SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1353SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1354};
1355
1356/* Debugging; dump chip status after DAPM transitions */
1357static int post_ev(struct snd_soc_dapm_widget *w,
1358 struct snd_kcontrol *kcontrol, int event)
1359{
1360 struct snd_soc_codec *codec = w->codec;
1361 dev_dbg(codec->dev, "SRC status: %x\n",
1362 snd_soc_read(codec,
1363 WM8994_RATE_STATUS));
1364 return 0;
1365}
1366
1367static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1368SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1369 1, 1, 0),
1370SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1371 0, 1, 0),
1372};
1373
1374static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1375SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1376 1, 1, 0),
1377SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1378 0, 1, 0),
1379};
1380
Mark Browna3257ba2010-07-19 14:02:34 +01001381static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1382SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1383 1, 1, 0),
1384SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1385 0, 1, 0),
1386};
1387
1388static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1389SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1390 1, 1, 0),
1391SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1392 0, 1, 0),
1393};
1394
Mark Brown9e6e96a2010-01-29 17:47:12 +00001395static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1396SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1397 5, 1, 0),
1398SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1399 4, 1, 0),
1400SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1401 2, 1, 0),
1402SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1403 1, 1, 0),
1404SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1405 0, 1, 0),
1406};
1407
1408static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1409SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1410 5, 1, 0),
1411SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1412 4, 1, 0),
1413SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1414 2, 1, 0),
1415SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1416 1, 1, 0),
1417SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1418 0, 1, 0),
1419};
1420
1421#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1422{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1423 .info = snd_soc_info_volsw, \
1424 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1425 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1426
1427static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1428 struct snd_ctl_elem_value *ucontrol)
1429{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001430 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1431 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001432 struct snd_soc_codec *codec = w->codec;
1433 int ret;
1434
1435 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1436
1437 wm8994_update_class_w(codec);
1438
1439 return ret;
1440}
1441
1442static const struct snd_kcontrol_new dac1l_mix[] = {
1443WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1444 5, 1, 0),
1445WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1446 4, 1, 0),
1447WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1448 2, 1, 0),
1449WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1450 1, 1, 0),
1451WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1452 0, 1, 0),
1453};
1454
1455static const struct snd_kcontrol_new dac1r_mix[] = {
1456WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1457 5, 1, 0),
1458WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1459 4, 1, 0),
1460WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1461 2, 1, 0),
1462WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1463 1, 1, 0),
1464WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1465 0, 1, 0),
1466};
1467
1468static const char *sidetone_text[] = {
1469 "ADC/DMIC1", "DMIC2",
1470};
1471
1472static const struct soc_enum sidetone1_enum =
1473 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1474
1475static const struct snd_kcontrol_new sidetone1_mux =
1476 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1477
1478static const struct soc_enum sidetone2_enum =
1479 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1480
1481static const struct snd_kcontrol_new sidetone2_mux =
1482 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1483
1484static const char *aif1dac_text[] = {
1485 "AIF1DACDAT", "AIF3DACDAT",
1486};
1487
1488static const struct soc_enum aif1dac_enum =
1489 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1490
1491static const struct snd_kcontrol_new aif1dac_mux =
1492 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1493
1494static const char *aif2dac_text[] = {
1495 "AIF2DACDAT", "AIF3DACDAT",
1496};
1497
1498static const struct soc_enum aif2dac_enum =
1499 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1500
1501static const struct snd_kcontrol_new aif2dac_mux =
1502 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1503
1504static const char *aif2adc_text[] = {
1505 "AIF2ADCDAT", "AIF3DACDAT",
1506};
1507
1508static const struct soc_enum aif2adc_enum =
1509 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1510
1511static const struct snd_kcontrol_new aif2adc_mux =
1512 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1513
1514static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001515 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001516};
1517
Mark Brownc4431df2010-11-26 15:21:07 +00001518static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001519 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1520
Mark Brownc4431df2010-11-26 15:21:07 +00001521static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1522 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1523
1524static const struct soc_enum wm8958_aif3adc_enum =
1525 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1526
1527static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1528 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1529
1530static const char *mono_pcm_out_text[] = {
1531 "None", "AIF2ADCL", "AIF2ADCR",
1532};
1533
1534static const struct soc_enum mono_pcm_out_enum =
1535 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1536
1537static const struct snd_kcontrol_new mono_pcm_out_mux =
1538 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1539
1540static const char *aif2dac_src_text[] = {
1541 "AIF2", "AIF3",
1542};
1543
1544/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1545static const struct soc_enum aif2dacl_src_enum =
1546 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1547
1548static const struct snd_kcontrol_new aif2dacl_src_mux =
1549 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1550
1551static const struct soc_enum aif2dacr_src_enum =
1552 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1553
1554static const struct snd_kcontrol_new aif2dacr_src_mux =
1555 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001556
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001557static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
Mark Brown1a383362012-04-12 19:47:11 +01001558SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001559 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown1a383362012-04-12 19:47:11 +01001560SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001561 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1562
1563SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1564 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1565SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1566 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1567SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1568 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1569SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1570 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001571SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1572 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1573
1574SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1575 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1576 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1577SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1578 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1579 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1580SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1581 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1582SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1583 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001584
1585SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1586};
1587
1588static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
Mark Brown1a383362012-04-12 19:47:11 +01001589SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
1590 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1591SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
1592 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brownb70a51b2011-06-29 00:21:09 -07001593SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1594SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1595 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1596SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1597 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1598SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1599SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001600};
1601
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001602static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1603SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1604 dac_ev, SND_SOC_DAPM_PRE_PMU),
1605SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1606 dac_ev, SND_SOC_DAPM_PRE_PMU),
1607SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1608 dac_ev, SND_SOC_DAPM_PRE_PMU),
1609SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1610 dac_ev, SND_SOC_DAPM_PRE_PMU),
1611};
1612
1613static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1614SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001615SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001616SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1617SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1618};
1619
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001620static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001621SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1622 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1623SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1624 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001625};
1626
1627static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001628SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1629SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001630};
1631
Mark Brown9e6e96a2010-01-29 17:47:12 +00001632static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1633SND_SOC_DAPM_INPUT("DMIC1DAT"),
1634SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001635SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001636
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001637SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1638 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001639SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1640 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001641
Mark Brown9e6e96a2010-01-29 17:47:12 +00001642SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1643 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1644
Mark Brown1a383362012-04-12 19:47:11 +01001645SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
1646SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
1647SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001648
Mark Brown7f94de42011-02-03 16:27:34 +00001649SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001650 0, SND_SOC_NOPM, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001651SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001652 0, SND_SOC_NOPM, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001653SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001654 SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001655 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001656SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001657 SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001658 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001659
Mark Brown7f94de42011-02-03 16:27:34 +00001660SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001661 0, SND_SOC_NOPM, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001662SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001663 0, SND_SOC_NOPM, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001664SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001665 SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001666 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001667SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001668 SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001669 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001670
1671SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1672 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1673SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1674 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1675
Mark Browna3257ba2010-07-19 14:02:34 +01001676SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1677 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1678SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1679 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1680
Mark Brown9e6e96a2010-01-29 17:47:12 +00001681SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1682 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1683SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1684 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1685
1686SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1687SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1688
1689SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1690 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1691SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1692 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1693
1694SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001695 SND_SOC_NOPM, 13, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001696SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001697 SND_SOC_NOPM, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001698SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001699 SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
Mark Brownd6addcc2010-11-26 15:21:08 +00001700 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1701SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001702 SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
Mark Brownd6addcc2010-11-26 15:21:08 +00001703 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001704
Mark Brown5567d8c2012-02-16 21:43:29 -08001705SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1706SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1707SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1708SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001709
1710SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1711SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1712SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001713
Mark Brown5567d8c2012-02-16 21:43:29 -08001714SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1715SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001716
1717SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1718
1719SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1720SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1721SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1722SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1723
1724/* Power is done with the muxes since the ADC power also controls the
1725 * downsampling chain, the chip will automatically manage the analogue
1726 * specific portions.
1727 */
1728SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1729SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1730
Mark Brown9e6e96a2010-01-29 17:47:12 +00001731SND_SOC_DAPM_POST("Debug log", post_ev),
1732};
1733
Mark Brownc4431df2010-11-26 15:21:07 +00001734static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1735SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1736};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001737
Mark Brownc4431df2010-11-26 15:21:07 +00001738static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1739SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1740SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1741SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1742SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1743};
1744
1745static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001746 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1747 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1748
1749 { "DSP1CLK", NULL, "CLK_SYS" },
1750 { "DSP2CLK", NULL, "CLK_SYS" },
1751 { "DSPINTCLK", NULL, "CLK_SYS" },
1752
1753 { "AIF1ADC1L", NULL, "AIF1CLK" },
1754 { "AIF1ADC1L", NULL, "DSP1CLK" },
1755 { "AIF1ADC1R", NULL, "AIF1CLK" },
1756 { "AIF1ADC1R", NULL, "DSP1CLK" },
1757 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1758
1759 { "AIF1DAC1L", NULL, "AIF1CLK" },
1760 { "AIF1DAC1L", NULL, "DSP1CLK" },
1761 { "AIF1DAC1R", NULL, "AIF1CLK" },
1762 { "AIF1DAC1R", NULL, "DSP1CLK" },
1763 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1764
1765 { "AIF1ADC2L", NULL, "AIF1CLK" },
1766 { "AIF1ADC2L", NULL, "DSP1CLK" },
1767 { "AIF1ADC2R", NULL, "AIF1CLK" },
1768 { "AIF1ADC2R", NULL, "DSP1CLK" },
1769 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1770
1771 { "AIF1DAC2L", NULL, "AIF1CLK" },
1772 { "AIF1DAC2L", NULL, "DSP1CLK" },
1773 { "AIF1DAC2R", NULL, "AIF1CLK" },
1774 { "AIF1DAC2R", NULL, "DSP1CLK" },
1775 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1776
1777 { "AIF2ADCL", NULL, "AIF2CLK" },
1778 { "AIF2ADCL", NULL, "DSP2CLK" },
1779 { "AIF2ADCR", NULL, "AIF2CLK" },
1780 { "AIF2ADCR", NULL, "DSP2CLK" },
1781 { "AIF2ADCR", NULL, "DSPINTCLK" },
1782
1783 { "AIF2DACL", NULL, "AIF2CLK" },
1784 { "AIF2DACL", NULL, "DSP2CLK" },
1785 { "AIF2DACR", NULL, "AIF2CLK" },
1786 { "AIF2DACR", NULL, "DSP2CLK" },
1787 { "AIF2DACR", NULL, "DSPINTCLK" },
1788
1789 { "DMIC1L", NULL, "DMIC1DAT" },
1790 { "DMIC1L", NULL, "CLK_SYS" },
1791 { "DMIC1R", NULL, "DMIC1DAT" },
1792 { "DMIC1R", NULL, "CLK_SYS" },
1793 { "DMIC2L", NULL, "DMIC2DAT" },
1794 { "DMIC2L", NULL, "CLK_SYS" },
1795 { "DMIC2R", NULL, "DMIC2DAT" },
1796 { "DMIC2R", NULL, "CLK_SYS" },
1797
1798 { "ADCL", NULL, "AIF1CLK" },
1799 { "ADCL", NULL, "DSP1CLK" },
1800 { "ADCL", NULL, "DSPINTCLK" },
1801
1802 { "ADCR", NULL, "AIF1CLK" },
1803 { "ADCR", NULL, "DSP1CLK" },
1804 { "ADCR", NULL, "DSPINTCLK" },
1805
1806 { "ADCL Mux", "ADC", "ADCL" },
1807 { "ADCL Mux", "DMIC", "DMIC1L" },
1808 { "ADCR Mux", "ADC", "ADCR" },
1809 { "ADCR Mux", "DMIC", "DMIC1R" },
1810
1811 { "DAC1L", NULL, "AIF1CLK" },
1812 { "DAC1L", NULL, "DSP1CLK" },
1813 { "DAC1L", NULL, "DSPINTCLK" },
1814
1815 { "DAC1R", NULL, "AIF1CLK" },
1816 { "DAC1R", NULL, "DSP1CLK" },
1817 { "DAC1R", NULL, "DSPINTCLK" },
1818
1819 { "DAC2L", NULL, "AIF2CLK" },
1820 { "DAC2L", NULL, "DSP2CLK" },
1821 { "DAC2L", NULL, "DSPINTCLK" },
1822
1823 { "DAC2R", NULL, "AIF2DACR" },
1824 { "DAC2R", NULL, "AIF2CLK" },
1825 { "DAC2R", NULL, "DSP2CLK" },
1826 { "DAC2R", NULL, "DSPINTCLK" },
1827
1828 { "TOCLK", NULL, "CLK_SYS" },
1829
Mark Brown5567d8c2012-02-16 21:43:29 -08001830 { "AIF1DACDAT", NULL, "AIF1 Playback" },
1831 { "AIF2DACDAT", NULL, "AIF2 Playback" },
1832 { "AIF3DACDAT", NULL, "AIF3 Playback" },
1833
1834 { "AIF1 Capture", NULL, "AIF1ADCDAT" },
1835 { "AIF2 Capture", NULL, "AIF2ADCDAT" },
1836 { "AIF3 Capture", NULL, "AIF3ADCDAT" },
1837
Mark Brown9e6e96a2010-01-29 17:47:12 +00001838 /* AIF1 outputs */
1839 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1840 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1841 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1842
1843 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1844 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1845 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1846
Mark Browna3257ba2010-07-19 14:02:34 +01001847 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1848 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1849 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1850
1851 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1852 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1853 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1854
Mark Brown9e6e96a2010-01-29 17:47:12 +00001855 /* Pin level routing for AIF3 */
1856 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1857 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1858 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1859 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1860
Mark Brown9e6e96a2010-01-29 17:47:12 +00001861 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1862 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1863 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1864 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1865 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1866 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1867 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1868
1869 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001870 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1871 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1872 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1873 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1874 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1875
Mark Brown9e6e96a2010-01-29 17:47:12 +00001876 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1877 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1878 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1879 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1880 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1881
1882 /* DAC2/AIF2 outputs */
1883 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001884 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1885 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1886 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1887 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1888 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1889
1890 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001891 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1892 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1893 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1894 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1895 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1896
Mark Brown7f94de42011-02-03 16:27:34 +00001897 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1898 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1899 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1900 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1901
Mark Brown9e6e96a2010-01-29 17:47:12 +00001902 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1903
1904 /* AIF3 output */
1905 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1906 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1907 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1908 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1909 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1910 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1911 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1912 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1913
1914 /* Sidetone */
1915 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1916 { "Left Sidetone", "DMIC2", "DMIC2L" },
1917 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1918 { "Right Sidetone", "DMIC2", "DMIC2R" },
1919
1920 /* Output stages */
1921 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1922 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1923
1924 { "SPKL", "DAC1 Switch", "DAC1L" },
1925 { "SPKL", "DAC2 Switch", "DAC2L" },
1926
1927 { "SPKR", "DAC1 Switch", "DAC1R" },
1928 { "SPKR", "DAC2 Switch", "DAC2R" },
1929
1930 { "Left Headphone Mux", "DAC", "DAC1L" },
1931 { "Right Headphone Mux", "DAC", "DAC1R" },
1932};
1933
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001934static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1935 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1936 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1937 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1938 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1939 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1940 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1941 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1942 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1943};
1944
1945static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1946 { "DAC1L", NULL, "DAC1L Mixer" },
1947 { "DAC1R", NULL, "DAC1R Mixer" },
1948 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1949 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1950};
1951
Mark Brown6ed8f142011-02-03 16:27:35 +00001952static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1953 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1954 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1955 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1956 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001957 { "MICBIAS1", NULL, "CLK_SYS" },
1958 { "MICBIAS1", NULL, "MICBIAS Supply" },
1959 { "MICBIAS2", NULL, "CLK_SYS" },
1960 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001961};
1962
Mark Brownc4431df2010-11-26 15:21:07 +00001963static const struct snd_soc_dapm_route wm8994_intercon[] = {
1964 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1965 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001966 { "MICBIAS1", NULL, "VMID" },
1967 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001968};
1969
1970static const struct snd_soc_dapm_route wm8958_intercon[] = {
1971 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1972 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1973
1974 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1975 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1976 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1977 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1978
1979 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1980 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1981
1982 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1983};
1984
Mark Brown9e6e96a2010-01-29 17:47:12 +00001985/* The size in bits of the FLL divide multiplied by 10
1986 * to allow rounding later */
1987#define FIXED_FLL_SIZE ((1 << 16) * 10)
1988
1989struct fll_div {
1990 u16 outdiv;
1991 u16 n;
1992 u16 k;
1993 u16 clk_ref_div;
1994 u16 fll_fratio;
1995};
1996
1997static int wm8994_get_fll_config(struct fll_div *fll,
1998 int freq_in, int freq_out)
1999{
2000 u64 Kpart;
2001 unsigned int K, Ndiv, Nmod;
2002
2003 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
2004
2005 /* Scale the input frequency down to <= 13.5MHz */
2006 fll->clk_ref_div = 0;
2007 while (freq_in > 13500000) {
2008 fll->clk_ref_div++;
2009 freq_in /= 2;
2010
2011 if (fll->clk_ref_div > 3)
2012 return -EINVAL;
2013 }
2014 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
2015
2016 /* Scale the output to give 90MHz<=Fvco<=100MHz */
2017 fll->outdiv = 3;
2018 while (freq_out * (fll->outdiv + 1) < 90000000) {
2019 fll->outdiv++;
2020 if (fll->outdiv > 63)
2021 return -EINVAL;
2022 }
2023 freq_out *= fll->outdiv + 1;
2024 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
2025
2026 if (freq_in > 1000000) {
2027 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09002028 } else if (freq_in > 256000) {
2029 fll->fll_fratio = 1;
2030 freq_in *= 2;
2031 } else if (freq_in > 128000) {
2032 fll->fll_fratio = 2;
2033 freq_in *= 4;
2034 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002035 fll->fll_fratio = 3;
2036 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09002037 } else {
2038 fll->fll_fratio = 4;
2039 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002040 }
2041 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
2042
2043 /* Now, calculate N.K */
2044 Ndiv = freq_out / freq_in;
2045
2046 fll->n = Ndiv;
2047 Nmod = freq_out % freq_in;
2048 pr_debug("Nmod=%d\n", Nmod);
2049
2050 /* Calculate fractional part - scale up so we can round. */
2051 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
2052
2053 do_div(Kpart, freq_in);
2054
2055 K = Kpart & 0xFFFFFFFF;
2056
2057 if ((K % 10) >= 5)
2058 K += 5;
2059
2060 /* Move down to proper range now rounding is done */
2061 fll->k = K / 10;
2062
2063 pr_debug("N=%x K=%x\n", fll->n, fll->k);
2064
2065 return 0;
2066}
2067
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002068static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002069 unsigned int freq_in, unsigned int freq_out)
2070{
Mark Brownb2c812e2010-04-14 15:35:19 +09002071 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002072 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002073 int reg_offset, ret;
2074 struct fll_div fll;
2075 u16 reg, aif1, aif2;
Mark Brownc7ebf932011-07-12 19:47:59 +09002076 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09002077 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002078
2079 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
2080 & WM8994_AIF1CLK_ENA;
2081
2082 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
2083 & WM8994_AIF2CLK_ENA;
2084
2085 switch (id) {
2086 case WM8994_FLL1:
2087 reg_offset = 0;
2088 id = 0;
2089 break;
2090 case WM8994_FLL2:
2091 reg_offset = 0x20;
2092 id = 1;
2093 break;
2094 default:
2095 return -EINVAL;
2096 }
2097
Mark Brown4b7ed832011-08-10 17:47:33 +09002098 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
2099 was_enabled = reg & WM8994_FLL1_ENA;
2100
Mark Brown136ff2a2010-04-20 12:56:18 +09002101 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09002102 case 0:
2103 /* Allow no source specification when stopping */
2104 if (freq_out)
2105 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00002106 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09002107 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09002108 case WM8994_FLL_SRC_MCLK1:
2109 case WM8994_FLL_SRC_MCLK2:
2110 case WM8994_FLL_SRC_LRCLK:
2111 case WM8994_FLL_SRC_BCLK:
2112 break;
2113 default:
2114 return -EINVAL;
2115 }
2116
Mark Brown9e6e96a2010-01-29 17:47:12 +00002117 /* Are we changing anything? */
2118 if (wm8994->fll[id].src == src &&
2119 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
2120 return 0;
2121
2122 /* If we're stopping the FLL redo the old config - no
2123 * registers will actually be written but we avoid GCC flow
2124 * analysis bugs spewing warnings.
2125 */
2126 if (freq_out)
2127 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
2128 else
2129 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
2130 wm8994->fll[id].out);
2131 if (ret < 0)
2132 return ret;
2133
2134 /* Gate the AIF clocks while we reclock */
2135 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
2136 WM8994_AIF1CLK_ENA, 0);
2137 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
2138 WM8994_AIF2CLK_ENA, 0);
2139
2140 /* We always need to disable the FLL while reconfiguring */
2141 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2142 WM8994_FLL1_ENA, 0);
2143
2144 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
2145 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
2146 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
2147 WM8994_FLL1_OUTDIV_MASK |
2148 WM8994_FLL1_FRATIO_MASK, reg);
2149
Mark Brownb16db742012-03-03 15:33:23 +00002150 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
2151 WM8994_FLL1_K_MASK, fll.k);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002152
2153 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
2154 WM8994_FLL1_N_MASK,
2155 fll.n << WM8994_FLL1_N_SHIFT);
2156
2157 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09002158 WM8994_FLL1_REFCLK_DIV_MASK |
2159 WM8994_FLL1_REFCLK_SRC_MASK,
2160 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2161 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00002162
Mark Brownf0f50392011-07-16 03:12:18 +09002163 /* Clear any pending completion from a previous failure */
2164 try_wait_for_completion(&wm8994->fll_locked[id]);
2165
Mark Brown9e6e96a2010-01-29 17:47:12 +00002166 /* Enable (with fractional mode if required) */
2167 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09002168 /* Enable VMID if we need it */
2169 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002170 active_reference(codec);
2171
Mark Brown4b7ed832011-08-10 17:47:33 +09002172 switch (control->type) {
2173 case WM8994:
2174 vmid_reference(codec);
2175 break;
2176 case WM8958:
2177 if (wm8994->revision < 1)
2178 vmid_reference(codec);
2179 break;
2180 default:
2181 break;
2182 }
2183 }
2184
Mark Brown9e6e96a2010-01-29 17:47:12 +00002185 if (fll.k)
2186 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
2187 else
2188 reg = WM8994_FLL1_ENA;
2189 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2190 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
2191 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07002192
Mark Brownc7ebf932011-07-12 19:47:59 +09002193 if (wm8994->fll_locked_irq) {
2194 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
2195 msecs_to_jiffies(10));
2196 if (timeout == 0)
2197 dev_warn(codec->dev,
2198 "Timed out waiting for FLL lock\n");
2199 } else {
2200 msleep(5);
2201 }
Mark Brown4b7ed832011-08-10 17:47:33 +09002202 } else {
2203 if (was_enabled) {
2204 switch (control->type) {
2205 case WM8994:
2206 vmid_dereference(codec);
2207 break;
2208 case WM8958:
2209 if (wm8994->revision < 1)
2210 vmid_dereference(codec);
2211 break;
2212 default:
2213 break;
2214 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002215
2216 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09002217 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002218 }
2219
2220 wm8994->fll[id].in = freq_in;
2221 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09002222 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002223
2224 /* Enable any gated AIF clocks */
2225 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
2226 WM8994_AIF1CLK_ENA, aif1);
2227 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
2228 WM8994_AIF2CLK_ENA, aif2);
2229
2230 configure_clock(codec);
2231
2232 return 0;
2233}
2234
Mark Brownc7ebf932011-07-12 19:47:59 +09002235static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
2236{
2237 struct completion *completion = data;
2238
2239 complete(completion);
2240
2241 return IRQ_HANDLED;
2242}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002243
Mark Brown66b47fd2010-07-08 11:25:43 +09002244static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
2245
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002246static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2247 unsigned int freq_in, unsigned int freq_out)
2248{
2249 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
2250}
2251
Mark Brown9e6e96a2010-01-29 17:47:12 +00002252static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2253 int clk_id, unsigned int freq, int dir)
2254{
2255 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002256 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002257 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002258
2259 switch (dai->id) {
2260 case 1:
2261 case 2:
2262 break;
2263
2264 default:
2265 /* AIF3 shares clocking with AIF1/2 */
2266 return -EINVAL;
2267 }
2268
2269 switch (clk_id) {
2270 case WM8994_SYSCLK_MCLK1:
2271 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2272 wm8994->mclk[0] = freq;
2273 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2274 dai->id, freq);
2275 break;
2276
2277 case WM8994_SYSCLK_MCLK2:
2278 /* TODO: Set GPIO AF */
2279 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2280 wm8994->mclk[1] = freq;
2281 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2282 dai->id, freq);
2283 break;
2284
2285 case WM8994_SYSCLK_FLL1:
2286 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2287 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2288 break;
2289
2290 case WM8994_SYSCLK_FLL2:
2291 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2292 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2293 break;
2294
Mark Brown66b47fd2010-07-08 11:25:43 +09002295 case WM8994_SYSCLK_OPCLK:
2296 /* Special case - a division (times 10) is given and
2297 * no effect on main clocking.
2298 */
2299 if (freq) {
2300 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2301 if (opclk_divs[i] == freq)
2302 break;
2303 if (i == ARRAY_SIZE(opclk_divs))
2304 return -EINVAL;
2305 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2306 WM8994_OPCLK_DIV_MASK, i);
2307 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2308 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2309 } else {
2310 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2311 WM8994_OPCLK_ENA, 0);
2312 }
2313
Mark Brown9e6e96a2010-01-29 17:47:12 +00002314 default:
2315 return -EINVAL;
2316 }
2317
2318 configure_clock(codec);
2319
2320 return 0;
2321}
2322
2323static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2324 enum snd_soc_bias_level level)
2325{
Mark Brownb6b05692010-08-13 12:58:20 +01002326 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002327 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002328
Mark Brown5f2f3892012-02-08 18:51:42 +00002329 wm_hubs_set_bias_level(codec, level);
2330
Mark Brown9e6e96a2010-01-29 17:47:12 +00002331 switch (level) {
2332 case SND_SOC_BIAS_ON:
2333 break;
2334
2335 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002336 /* MICBIAS into regulating mode */
2337 switch (control->type) {
2338 case WM8958:
2339 case WM1811:
2340 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2341 WM8958_MICB1_MODE, 0);
2342 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2343 WM8958_MICB2_MODE, 0);
2344 break;
2345 default:
2346 break;
2347 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002348
2349 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2350 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002351 break;
2352
2353 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002354 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002355 switch (control->type) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002356 case WM8958:
2357 if (wm8994->revision == 0) {
2358 /* Optimise performance for rev A */
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002359 snd_soc_update_bits(codec,
2360 WM8958_CHARGE_PUMP_2,
2361 WM8958_CP_DISCH,
2362 WM8958_CP_DISCH);
2363 }
2364 break;
Mark Brown81204c82011-05-24 17:35:53 +08002365
Mark Brown462835e2012-01-21 12:11:53 +00002366 default:
Mark Brown81204c82011-05-24 17:35:53 +08002367 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002368 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002369
2370 /* Discharge LINEOUT1 & 2 */
2371 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2372 WM8994_LINEOUT1_DISCH |
2373 WM8994_LINEOUT2_DISCH,
2374 WM8994_LINEOUT1_DISCH |
2375 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002376 }
2377
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002378 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2379 active_dereference(codec);
2380
Mark Brown500fa302011-11-29 19:58:19 +00002381 /* MICBIAS into bypass mode on newer devices */
2382 switch (control->type) {
2383 case WM8958:
2384 case WM1811:
2385 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2386 WM8958_MICB1_MODE,
2387 WM8958_MICB1_MODE);
2388 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2389 WM8958_MICB2_MODE,
2390 WM8958_MICB2_MODE);
2391 break;
2392 default:
2393 break;
2394 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002395 break;
2396
2397 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002398 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002399 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002400 break;
2401 }
Mark Brown5f2f3892012-02-08 18:51:42 +00002402
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002403 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002404
Mark Brown9e6e96a2010-01-29 17:47:12 +00002405 return 0;
2406}
2407
Mark Brown22f8d052012-03-19 17:32:06 +00002408int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
2409{
2410 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2411
2412 switch (mode) {
2413 case WM8994_VMID_NORMAL:
2414 if (wm8994->hubs.lineout1_se) {
2415 snd_soc_dapm_disable_pin(&codec->dapm,
2416 "LINEOUT1N Driver");
2417 snd_soc_dapm_disable_pin(&codec->dapm,
2418 "LINEOUT1P Driver");
2419 }
2420 if (wm8994->hubs.lineout2_se) {
2421 snd_soc_dapm_disable_pin(&codec->dapm,
2422 "LINEOUT2N Driver");
2423 snd_soc_dapm_disable_pin(&codec->dapm,
2424 "LINEOUT2P Driver");
2425 }
2426
2427 /* Do the sync with the old mode to allow it to clean up */
2428 snd_soc_dapm_sync(&codec->dapm);
2429 wm8994->vmid_mode = mode;
2430 break;
2431
2432 case WM8994_VMID_FORCE:
2433 if (wm8994->hubs.lineout1_se) {
2434 snd_soc_dapm_force_enable_pin(&codec->dapm,
2435 "LINEOUT1N Driver");
2436 snd_soc_dapm_force_enable_pin(&codec->dapm,
2437 "LINEOUT1P Driver");
2438 }
2439 if (wm8994->hubs.lineout2_se) {
2440 snd_soc_dapm_force_enable_pin(&codec->dapm,
2441 "LINEOUT2N Driver");
2442 snd_soc_dapm_force_enable_pin(&codec->dapm,
2443 "LINEOUT2P Driver");
2444 }
2445
2446 wm8994->vmid_mode = mode;
2447 snd_soc_dapm_sync(&codec->dapm);
2448 break;
2449
2450 default:
2451 return -EINVAL;
2452 }
2453
2454 return 0;
2455}
2456
Mark Brown9e6e96a2010-01-29 17:47:12 +00002457static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2458{
2459 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002460 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2461 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002462 int ms_reg;
2463 int aif1_reg;
2464 int ms = 0;
2465 int aif1 = 0;
2466
2467 switch (dai->id) {
2468 case 1:
2469 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2470 aif1_reg = WM8994_AIF1_CONTROL_1;
2471 break;
2472 case 2:
2473 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2474 aif1_reg = WM8994_AIF2_CONTROL_1;
2475 break;
2476 default:
2477 return -EINVAL;
2478 }
2479
2480 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2481 case SND_SOC_DAIFMT_CBS_CFS:
2482 break;
2483 case SND_SOC_DAIFMT_CBM_CFM:
2484 ms = WM8994_AIF1_MSTR;
2485 break;
2486 default:
2487 return -EINVAL;
2488 }
2489
2490 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2491 case SND_SOC_DAIFMT_DSP_B:
2492 aif1 |= WM8994_AIF1_LRCLK_INV;
2493 case SND_SOC_DAIFMT_DSP_A:
2494 aif1 |= 0x18;
2495 break;
2496 case SND_SOC_DAIFMT_I2S:
2497 aif1 |= 0x10;
2498 break;
2499 case SND_SOC_DAIFMT_RIGHT_J:
2500 break;
2501 case SND_SOC_DAIFMT_LEFT_J:
2502 aif1 |= 0x8;
2503 break;
2504 default:
2505 return -EINVAL;
2506 }
2507
2508 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2509 case SND_SOC_DAIFMT_DSP_A:
2510 case SND_SOC_DAIFMT_DSP_B:
2511 /* frame inversion not valid for DSP modes */
2512 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2513 case SND_SOC_DAIFMT_NB_NF:
2514 break;
2515 case SND_SOC_DAIFMT_IB_NF:
2516 aif1 |= WM8994_AIF1_BCLK_INV;
2517 break;
2518 default:
2519 return -EINVAL;
2520 }
2521 break;
2522
2523 case SND_SOC_DAIFMT_I2S:
2524 case SND_SOC_DAIFMT_RIGHT_J:
2525 case SND_SOC_DAIFMT_LEFT_J:
2526 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2527 case SND_SOC_DAIFMT_NB_NF:
2528 break;
2529 case SND_SOC_DAIFMT_IB_IF:
2530 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2531 break;
2532 case SND_SOC_DAIFMT_IB_NF:
2533 aif1 |= WM8994_AIF1_BCLK_INV;
2534 break;
2535 case SND_SOC_DAIFMT_NB_IF:
2536 aif1 |= WM8994_AIF1_LRCLK_INV;
2537 break;
2538 default:
2539 return -EINVAL;
2540 }
2541 break;
2542 default:
2543 return -EINVAL;
2544 }
2545
Mark Brownc4431df2010-11-26 15:21:07 +00002546 /* The AIF2 format configuration needs to be mirrored to AIF3
2547 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002548 switch (control->type) {
2549 case WM1811:
2550 case WM8958:
2551 if (dai->id == 2)
2552 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2553 WM8994_AIF1_LRCLK_INV |
2554 WM8958_AIF3_FMT_MASK, aif1);
2555 break;
2556
2557 default:
2558 break;
2559 }
Mark Brownc4431df2010-11-26 15:21:07 +00002560
Mark Brown9e6e96a2010-01-29 17:47:12 +00002561 snd_soc_update_bits(codec, aif1_reg,
2562 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2563 WM8994_AIF1_FMT_MASK,
2564 aif1);
2565 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2566 ms);
2567
2568 return 0;
2569}
2570
2571static struct {
2572 int val, rate;
2573} srs[] = {
2574 { 0, 8000 },
2575 { 1, 11025 },
2576 { 2, 12000 },
2577 { 3, 16000 },
2578 { 4, 22050 },
2579 { 5, 24000 },
2580 { 6, 32000 },
2581 { 7, 44100 },
2582 { 8, 48000 },
2583 { 9, 88200 },
2584 { 10, 96000 },
2585};
2586
2587static int fs_ratios[] = {
2588 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2589};
2590
2591static int bclk_divs[] = {
2592 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2593 640, 880, 960, 1280, 1760, 1920
2594};
2595
2596static int wm8994_hw_params(struct snd_pcm_substream *substream,
2597 struct snd_pcm_hw_params *params,
2598 struct snd_soc_dai *dai)
2599{
2600 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002601 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002602 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002603 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002604 int bclk_reg;
2605 int lrclk_reg;
2606 int rate_reg;
2607 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002608 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002609 int bclk = 0;
2610 int lrclk = 0;
2611 int rate_val = 0;
2612 int id = dai->id - 1;
2613
2614 int i, cur_val, best_val, bclk_rate, best;
2615
2616 switch (dai->id) {
2617 case 1:
2618 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002619 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002620 bclk_reg = WM8994_AIF1_BCLK;
2621 rate_reg = WM8994_AIF1_RATE;
2622 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002623 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002624 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002625 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002626 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002627 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2628 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002629 break;
2630 case 2:
2631 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002632 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002633 bclk_reg = WM8994_AIF2_BCLK;
2634 rate_reg = WM8994_AIF2_RATE;
2635 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002636 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002637 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002638 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002639 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002640 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2641 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002642 break;
2643 default:
2644 return -EINVAL;
2645 }
2646
2647 bclk_rate = params_rate(params) * 2;
2648 switch (params_format(params)) {
2649 case SNDRV_PCM_FORMAT_S16_LE:
2650 bclk_rate *= 16;
2651 break;
2652 case SNDRV_PCM_FORMAT_S20_3LE:
2653 bclk_rate *= 20;
2654 aif1 |= 0x20;
2655 break;
2656 case SNDRV_PCM_FORMAT_S24_LE:
2657 bclk_rate *= 24;
2658 aif1 |= 0x40;
2659 break;
2660 case SNDRV_PCM_FORMAT_S32_LE:
2661 bclk_rate *= 32;
2662 aif1 |= 0x60;
2663 break;
2664 default:
2665 return -EINVAL;
2666 }
2667
2668 /* Try to find an appropriate sample rate; look for an exact match. */
2669 for (i = 0; i < ARRAY_SIZE(srs); i++)
2670 if (srs[i].rate == params_rate(params))
2671 break;
2672 if (i == ARRAY_SIZE(srs))
2673 return -EINVAL;
2674 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2675
2676 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2677 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2678 dai->id, wm8994->aifclk[id], bclk_rate);
2679
Mark Brownb1e43d92010-12-07 17:14:56 +00002680 if (params_channels(params) == 1 &&
2681 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2682 aif2 |= WM8994_AIF1_MONO;
2683
Mark Brown9e6e96a2010-01-29 17:47:12 +00002684 if (wm8994->aifclk[id] == 0) {
2685 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2686 return -EINVAL;
2687 }
2688
2689 /* AIFCLK/fs ratio; look for a close match in either direction */
2690 best = 0;
2691 best_val = abs((fs_ratios[0] * params_rate(params))
2692 - wm8994->aifclk[id]);
2693 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2694 cur_val = abs((fs_ratios[i] * params_rate(params))
2695 - wm8994->aifclk[id]);
2696 if (cur_val >= best_val)
2697 continue;
2698 best = i;
2699 best_val = cur_val;
2700 }
2701 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2702 dai->id, fs_ratios[best]);
2703 rate_val |= best;
2704
2705 /* We may not get quite the right frequency if using
2706 * approximate clocks so look for the closest match that is
2707 * higher than the target (we need to ensure that there enough
2708 * BCLKs to clock out the samples).
2709 */
2710 best = 0;
2711 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002712 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002713 if (cur_val < 0) /* BCLK table is sorted */
2714 break;
2715 best = i;
2716 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002717 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002718 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2719 bclk_divs[best], bclk_rate);
2720 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2721
2722 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002723 if (!lrclk) {
2724 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2725 bclk_rate);
2726 return -EINVAL;
2727 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002728 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2729 lrclk, bclk_rate / lrclk);
2730
2731 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002732 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002733 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2734 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2735 lrclk);
2736 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2737 WM8994_AIF1CLK_RATE_MASK, rate_val);
2738
2739 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2740 switch (dai->id) {
2741 case 1:
2742 wm8994->dac_rates[0] = params_rate(params);
2743 wm8994_set_retune_mobile(codec, 0);
2744 wm8994_set_retune_mobile(codec, 1);
2745 break;
2746 case 2:
2747 wm8994->dac_rates[1] = params_rate(params);
2748 wm8994_set_retune_mobile(codec, 2);
2749 break;
2750 }
2751 }
2752
2753 return 0;
2754}
2755
Mark Brownc4431df2010-11-26 15:21:07 +00002756static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2757 struct snd_pcm_hw_params *params,
2758 struct snd_soc_dai *dai)
2759{
2760 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002761 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2762 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002763 int aif1_reg;
2764 int aif1 = 0;
2765
2766 switch (dai->id) {
2767 case 3:
2768 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002769 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002770 case WM8958:
2771 aif1_reg = WM8958_AIF3_CONTROL_1;
2772 break;
2773 default:
2774 return 0;
2775 }
2776 default:
2777 return 0;
2778 }
2779
2780 switch (params_format(params)) {
2781 case SNDRV_PCM_FORMAT_S16_LE:
2782 break;
2783 case SNDRV_PCM_FORMAT_S20_3LE:
2784 aif1 |= 0x20;
2785 break;
2786 case SNDRV_PCM_FORMAT_S24_LE:
2787 aif1 |= 0x40;
2788 break;
2789 case SNDRV_PCM_FORMAT_S32_LE:
2790 aif1 |= 0x60;
2791 break;
2792 default:
2793 return -EINVAL;
2794 }
2795
2796 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2797}
2798
Mark Brown7d021732011-07-14 17:11:38 +09002799static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
2800 struct snd_soc_dai *dai)
2801{
2802 struct snd_soc_codec *codec = dai->codec;
2803 int rate_reg = 0;
2804
2805 switch (dai->id) {
2806 case 1:
2807 rate_reg = WM8994_AIF1_RATE;
2808 break;
2809 case 2:
Axel Linc527e6a2011-10-04 22:07:18 +08002810 rate_reg = WM8994_AIF2_RATE;
Mark Brown7d021732011-07-14 17:11:38 +09002811 break;
2812 default:
2813 break;
2814 }
2815
2816 /* If the DAI is idle then configure the divider tree for the
2817 * lowest output rate to save a little power if the clock is
2818 * still active (eg, because it is system clock).
2819 */
2820 if (rate_reg && !dai->playback_active && !dai->capture_active)
2821 snd_soc_update_bits(codec, rate_reg,
2822 WM8994_AIF1_SR_MASK |
2823 WM8994_AIF1CLK_RATE_MASK, 0x9);
2824}
2825
Mark Brown9e6e96a2010-01-29 17:47:12 +00002826static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2827{
2828 struct snd_soc_codec *codec = codec_dai->codec;
2829 int mute_reg;
2830 int reg;
2831
2832 switch (codec_dai->id) {
2833 case 1:
2834 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2835 break;
2836 case 2:
2837 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2838 break;
2839 default:
2840 return -EINVAL;
2841 }
2842
2843 if (mute)
2844 reg = WM8994_AIF1DAC1_MUTE;
2845 else
2846 reg = 0;
2847
2848 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2849
2850 return 0;
2851}
2852
Mark Brown778a76e2010-03-22 22:05:10 +00002853static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2854{
2855 struct snd_soc_codec *codec = codec_dai->codec;
2856 int reg, val, mask;
2857
2858 switch (codec_dai->id) {
2859 case 1:
2860 reg = WM8994_AIF1_MASTER_SLAVE;
2861 mask = WM8994_AIF1_TRI;
2862 break;
2863 case 2:
2864 reg = WM8994_AIF2_MASTER_SLAVE;
2865 mask = WM8994_AIF2_TRI;
2866 break;
2867 case 3:
2868 reg = WM8994_POWER_MANAGEMENT_6;
2869 mask = WM8994_AIF3_TRI;
2870 break;
2871 default:
2872 return -EINVAL;
2873 }
2874
2875 if (tristate)
2876 val = mask;
2877 else
2878 val = 0;
2879
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002880 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002881}
2882
Mark Brownd09f3ec2011-08-15 11:01:02 +09002883static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2884{
2885 struct snd_soc_codec *codec = dai->codec;
2886
2887 /* Disable the pulls on the AIF if we're using it to save power. */
2888 snd_soc_update_bits(codec, WM8994_GPIO_3,
2889 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2890 snd_soc_update_bits(codec, WM8994_GPIO_4,
2891 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2892 snd_soc_update_bits(codec, WM8994_GPIO_5,
2893 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2894
2895 return 0;
2896}
2897
Mark Brown9e6e96a2010-01-29 17:47:12 +00002898#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2899
2900#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002901 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002902
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002903static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002904 .set_sysclk = wm8994_set_dai_sysclk,
2905 .set_fmt = wm8994_set_dai_fmt,
2906 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002907 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002908 .digital_mute = wm8994_aif_mute,
2909 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002910 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002911};
2912
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002913static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002914 .set_sysclk = wm8994_set_dai_sysclk,
2915 .set_fmt = wm8994_set_dai_fmt,
2916 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002917 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002918 .digital_mute = wm8994_aif_mute,
2919 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002920 .set_tristate = wm8994_set_tristate,
2921};
2922
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002923static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002924 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002925 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002926};
2927
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002928static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002929 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002930 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002931 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002932 .playback = {
2933 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002934 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002935 .channels_max = 2,
2936 .rates = WM8994_RATES,
2937 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002938 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002939 },
2940 .capture = {
2941 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002942 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002943 .channels_max = 2,
2944 .rates = WM8994_RATES,
2945 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002946 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002947 },
2948 .ops = &wm8994_aif1_dai_ops,
2949 },
2950 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002951 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002952 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002953 .playback = {
2954 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002955 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002956 .channels_max = 2,
2957 .rates = WM8994_RATES,
2958 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002959 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002960 },
2961 .capture = {
2962 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002963 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002964 .channels_max = 2,
2965 .rates = WM8994_RATES,
2966 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002967 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002968 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002969 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002970 .ops = &wm8994_aif2_dai_ops,
2971 },
2972 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002973 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002974 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002975 .playback = {
2976 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002977 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002978 .channels_max = 2,
2979 .rates = WM8994_RATES,
2980 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002981 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002982 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002983 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002984 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002985 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002986 .channels_max = 2,
2987 .rates = WM8994_RATES,
2988 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002989 .sig_bits = 24,
2990 },
Mark Brown778a76e2010-03-22 22:05:10 +00002991 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002992 }
2993};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002994
2995#ifdef CONFIG_PM
Mark Brown4752a882012-03-04 02:16:01 +00002996static int wm8994_codec_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002997{
Mark Brownb2c812e2010-04-14 15:35:19 +09002998 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002999 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003000 int i, ret;
3001
Mark Brownca629922011-05-11 14:34:53 +02003002 switch (control->type) {
3003 case WM8994:
3004 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
3005 break;
Mark Brown81204c82011-05-24 17:35:53 +08003006 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003007 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
3008 WM1811_JACKDET_MODE_MASK, 0);
3009 /* Fall through */
Mark Brownca629922011-05-11 14:34:53 +02003010 case WM8958:
3011 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3012 WM8958_MICD_ENA, 0);
3013 break;
3014 }
3015
Mark Brown9e6e96a2010-01-29 17:47:12 +00003016 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
3017 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00003018 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003019 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003020 if (ret < 0)
3021 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
3022 i + 1, ret);
3023 }
3024
3025 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
3026
3027 return 0;
3028}
3029
Mark Brown4752a882012-03-04 02:16:01 +00003030static int wm8994_codec_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003031{
Mark Brownb2c812e2010-04-14 15:35:19 +09003032 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003033 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003034 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003035 unsigned int val, mask;
3036
3037 if (wm8994->revision < 4) {
3038 /* force a HW read */
Mark Brownd9a76662011-07-24 12:49:52 +01003039 ret = regmap_read(control->regmap,
3040 WM8994_POWER_MANAGEMENT_5, &val);
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003041
3042 /* modify the cache only */
3043 codec->cache_only = 1;
3044 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
3045 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
3046 val &= mask;
3047 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
3048 mask, val);
3049 codec->cache_only = 0;
3050 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003051
Mark Brown9e6e96a2010-01-29 17:47:12 +00003052 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01003053 if (!wm8994->fll_suspend[i].out)
3054 continue;
3055
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003056 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003057 wm8994->fll_suspend[i].src,
3058 wm8994->fll_suspend[i].in,
3059 wm8994->fll_suspend[i].out);
3060 if (ret < 0)
3061 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
3062 i + 1, ret);
3063 }
3064
Mark Brownca629922011-05-11 14:34:53 +02003065 switch (control->type) {
3066 case WM8994:
3067 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3068 snd_soc_update_bits(codec, WM8994_MICBIAS,
3069 WM8994_MICD_ENA, WM8994_MICD_ENA);
3070 break;
Mark Brown81204c82011-05-24 17:35:53 +08003071 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003072 if (wm8994->jackdet && wm8994->jack_cb) {
3073 /* Restart from idle */
3074 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
3075 WM1811_JACKDET_MODE_MASK,
3076 WM1811_JACKDET_MODE_JACK);
3077 break;
3078 }
Mark Brown6f8270c2012-03-03 13:06:25 +00003079 break;
Mark Brownca629922011-05-11 14:34:53 +02003080 case WM8958:
3081 if (wm8994->jack_cb)
3082 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3083 WM8958_MICD_ENA, WM8958_MICD_ENA);
3084 break;
3085 }
3086
Mark Brown9e6e96a2010-01-29 17:47:12 +00003087 return 0;
3088}
3089#else
Mark Brown4752a882012-03-04 02:16:01 +00003090#define wm8994_codec_suspend NULL
3091#define wm8994_codec_resume NULL
Mark Brown9e6e96a2010-01-29 17:47:12 +00003092#endif
3093
3094static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
3095{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003096 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003097 struct wm8994_pdata *pdata = wm8994->pdata;
3098 struct snd_kcontrol_new controls[] = {
3099 SOC_ENUM_EXT("AIF1.1 EQ Mode",
3100 wm8994->retune_mobile_enum,
3101 wm8994_get_retune_mobile_enum,
3102 wm8994_put_retune_mobile_enum),
3103 SOC_ENUM_EXT("AIF1.2 EQ Mode",
3104 wm8994->retune_mobile_enum,
3105 wm8994_get_retune_mobile_enum,
3106 wm8994_put_retune_mobile_enum),
3107 SOC_ENUM_EXT("AIF2 EQ Mode",
3108 wm8994->retune_mobile_enum,
3109 wm8994_get_retune_mobile_enum,
3110 wm8994_put_retune_mobile_enum),
3111 };
3112 int ret, i, j;
3113 const char **t;
3114
3115 /* We need an array of texts for the enum API but the number
3116 * of texts is likely to be less than the number of
3117 * configurations due to the sample rate dependency of the
3118 * configurations. */
3119 wm8994->num_retune_mobile_texts = 0;
3120 wm8994->retune_mobile_texts = NULL;
3121 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
3122 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
3123 if (strcmp(pdata->retune_mobile_cfgs[i].name,
3124 wm8994->retune_mobile_texts[j]) == 0)
3125 break;
3126 }
3127
3128 if (j != wm8994->num_retune_mobile_texts)
3129 continue;
3130
3131 /* Expand the array... */
3132 t = krealloc(wm8994->retune_mobile_texts,
3133 sizeof(char *) *
3134 (wm8994->num_retune_mobile_texts + 1),
3135 GFP_KERNEL);
3136 if (t == NULL)
3137 continue;
3138
3139 /* ...store the new entry... */
3140 t[wm8994->num_retune_mobile_texts] =
3141 pdata->retune_mobile_cfgs[i].name;
3142
3143 /* ...and remember the new version. */
3144 wm8994->num_retune_mobile_texts++;
3145 wm8994->retune_mobile_texts = t;
3146 }
3147
3148 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
3149 wm8994->num_retune_mobile_texts);
3150
3151 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
3152 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
3153
Liam Girdwood022658b2012-02-03 17:43:09 +00003154 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003155 ARRAY_SIZE(controls));
3156 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003157 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003158 "Failed to add ReTune Mobile controls: %d\n", ret);
3159}
3160
3161static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
3162{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003163 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003164 struct wm8994_pdata *pdata = wm8994->pdata;
3165 int ret, i;
3166
3167 if (!pdata)
3168 return;
3169
3170 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
3171 pdata->lineout2_diff,
3172 pdata->lineout1fb,
3173 pdata->lineout2fb,
3174 pdata->jd_scthr,
3175 pdata->jd_thr,
3176 pdata->micbias1_lvl,
3177 pdata->micbias2_lvl);
3178
3179 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
3180
3181 if (pdata->num_drc_cfgs) {
3182 struct snd_kcontrol_new controls[] = {
3183 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
3184 wm8994_get_drc_enum, wm8994_put_drc_enum),
3185 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
3186 wm8994_get_drc_enum, wm8994_put_drc_enum),
3187 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
3188 wm8994_get_drc_enum, wm8994_put_drc_enum),
3189 };
3190
3191 /* We need an array of texts for the enum API */
Mark Brown7270ceb2011-12-01 14:00:19 +00003192 wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
3193 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003194 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003195 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003196 "Failed to allocate %d DRC config texts\n",
3197 pdata->num_drc_cfgs);
3198 return;
3199 }
3200
3201 for (i = 0; i < pdata->num_drc_cfgs; i++)
3202 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3203
3204 wm8994->drc_enum.max = pdata->num_drc_cfgs;
3205 wm8994->drc_enum.texts = wm8994->drc_texts;
3206
Liam Girdwood022658b2012-02-03 17:43:09 +00003207 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003208 ARRAY_SIZE(controls));
3209 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003210 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003211 "Failed to add DRC mode controls: %d\n", ret);
3212
3213 for (i = 0; i < WM8994_NUM_DRC; i++)
3214 wm8994_set_drc(codec, i);
3215 }
3216
3217 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
3218 pdata->num_retune_mobile_cfgs);
3219
3220 if (pdata->num_retune_mobile_cfgs)
3221 wm8994_handle_retune_mobile_pdata(wm8994);
3222 else
Liam Girdwood022658b2012-02-03 17:43:09 +00003223 snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003224 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08003225
3226 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
3227 if (pdata->micbias[i]) {
3228 snd_soc_write(codec, WM8958_MICBIAS1 + i,
3229 pdata->micbias[i] & 0xffff);
3230 }
3231 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003232}
3233
Mark Brown88766982010-03-29 20:57:12 +01003234/**
3235 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3236 *
3237 * @codec: WM8994 codec
3238 * @jack: jack to report detection events on
3239 * @micbias: microphone bias to detect on
Mark Brown88766982010-03-29 20:57:12 +01003240 *
3241 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
3242 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01003243 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01003244 * be configured using snd_soc_jack_add_gpios() instead.
3245 *
3246 * Configuration of detection levels is available via the micbias1_lvl
3247 * and micbias2_lvl platform data members.
3248 */
3249int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
Mark Brown87092e32012-02-06 18:50:39 +00003250 int micbias)
Mark Brown88766982010-03-29 20:57:12 +01003251{
Mark Brownb2c812e2010-04-14 15:35:19 +09003252 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01003253 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01003254 struct wm8994 *control = wm8994->wm8994;
Mark Brown87092e32012-02-06 18:50:39 +00003255 int reg, ret;
Mark Brown88766982010-03-29 20:57:12 +01003256
Mark Brown87092e32012-02-06 18:50:39 +00003257 if (control->type != WM8994) {
3258 dev_warn(codec->dev, "Not a WM8994\n");
Mark Brown3a423152010-11-26 15:21:06 +00003259 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003260 }
Mark Brown3a423152010-11-26 15:21:06 +00003261
Mark Brown88766982010-03-29 20:57:12 +01003262 switch (micbias) {
3263 case 1:
3264 micdet = &wm8994->micdet[0];
Mark Brown87092e32012-02-06 18:50:39 +00003265 if (jack)
3266 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3267 "MICBIAS1");
3268 else
3269 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3270 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003271 break;
3272 case 2:
3273 micdet = &wm8994->micdet[1];
Mark Brown87092e32012-02-06 18:50:39 +00003274 if (jack)
3275 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3276 "MICBIAS1");
3277 else
3278 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3279 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003280 break;
3281 default:
Mark Brown87092e32012-02-06 18:50:39 +00003282 dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
Mark Brown88766982010-03-29 20:57:12 +01003283 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003284 }
Mark Brown88766982010-03-29 20:57:12 +01003285
Mark Brown87092e32012-02-06 18:50:39 +00003286 if (ret != 0)
3287 dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
3288 micbias, ret);
3289
3290 dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
3291 micbias, jack);
Mark Brown88766982010-03-29 20:57:12 +01003292
3293 /* Store the configuration */
3294 micdet->jack = jack;
Mark Brown87092e32012-02-06 18:50:39 +00003295 micdet->detecting = true;
Mark Brown88766982010-03-29 20:57:12 +01003296
3297 /* If either of the jacks is set up then enable detection */
3298 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3299 reg = WM8994_MICD_ENA;
Mark Brown87092e32012-02-06 18:50:39 +00003300 else
Mark Brown88766982010-03-29 20:57:12 +01003301 reg = 0;
3302
3303 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3304
Mark Brown87092e32012-02-06 18:50:39 +00003305 snd_soc_dapm_sync(&codec->dapm);
3306
Mark Brown88766982010-03-29 20:57:12 +01003307 return 0;
3308}
3309EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3310
3311static irqreturn_t wm8994_mic_irq(int irq, void *data)
3312{
3313 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003314 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01003315 int reg;
3316 int report;
3317
Mark Brown7116f452010-12-29 13:05:21 +00003318#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003319 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003320#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003321
Mark Brown88766982010-03-29 20:57:12 +01003322 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
3323 if (reg < 0) {
3324 dev_err(codec->dev, "Failed to read microphone status: %d\n",
3325 reg);
3326 return IRQ_HANDLED;
3327 }
3328
3329 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3330
3331 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003332 if (reg & WM8994_MIC1_DET_STS) {
3333 if (priv->micdet[0].detecting)
3334 report = SND_JACK_HEADSET;
3335 }
3336 if (reg & WM8994_MIC1_SHRT_STS) {
3337 if (priv->micdet[0].detecting)
3338 report = SND_JACK_HEADPHONE;
3339 else
3340 report |= SND_JACK_BTN_0;
3341 }
3342 if (report)
3343 priv->micdet[0].detecting = false;
3344 else
3345 priv->micdet[0].detecting = true;
3346
Mark Brown88766982010-03-29 20:57:12 +01003347 snd_soc_jack_report(priv->micdet[0].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003348 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003349
3350 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003351 if (reg & WM8994_MIC2_DET_STS) {
3352 if (priv->micdet[1].detecting)
3353 report = SND_JACK_HEADSET;
3354 }
3355 if (reg & WM8994_MIC2_SHRT_STS) {
3356 if (priv->micdet[1].detecting)
3357 report = SND_JACK_HEADPHONE;
3358 else
3359 report |= SND_JACK_BTN_0;
3360 }
3361 if (report)
3362 priv->micdet[1].detecting = false;
3363 else
3364 priv->micdet[1].detecting = true;
3365
Mark Brown88766982010-03-29 20:57:12 +01003366 snd_soc_jack_report(priv->micdet[1].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003367 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003368
3369 return IRQ_HANDLED;
3370}
3371
Mark Brown821edd22010-11-26 15:21:09 +00003372/* Default microphone detection handler for WM8958 - the user can
3373 * override this if they wish.
3374 */
3375static void wm8958_default_micdet(u16 status, void *data)
3376{
3377 struct snd_soc_codec *codec = data;
3378 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown45857902011-11-30 10:55:14 +00003379 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003380
Mark Browna1691342011-11-30 14:56:40 +00003381 dev_dbg(codec->dev, "MICDET %x\n", status);
3382
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003383 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003384 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003385 if (!wm8994->jackdet) {
3386 /* If nothing present then clear our statuses */
3387 dev_dbg(codec->dev, "Detected open circuit\n");
3388 wm8994->jack_mic = false;
3389 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003390
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003391 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003392
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003393 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3394 wm8994->btn_mask |
3395 SND_JACK_HEADSET);
3396 }
Mark Brownb00adf72011-08-13 11:57:18 +09003397 return;
3398 }
3399
3400 /* If the measurement is showing a high impedence we've got a
3401 * microphone.
3402 */
Mark Brown157a75e2011-11-30 13:43:51 +00003403 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003404 dev_dbg(codec->dev, "Detected microphone\n");
3405
Mark Brown157a75e2011-11-30 13:43:51 +00003406 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003407 wm8994->jack_mic = true;
3408
3409 wm8958_micd_set_rate(codec);
3410
3411 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3412 SND_JACK_HEADSET);
3413 }
3414
3415
Mark Brown7c08b512012-01-26 18:33:24 +00003416 if (wm8994->mic_detecting && status & 0xfc) {
Mark Brownb00adf72011-08-13 11:57:18 +09003417 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003418 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003419
3420 wm8958_micd_set_rate(codec);
3421
3422 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3423 SND_JACK_HEADSET);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003424
3425 /* If we have jackdet that will detect removal */
3426 if (wm8994->jackdet) {
Mark Brownc9865642012-03-12 16:31:50 +00003427 mutex_lock(&wm8994->accdet_lock);
3428
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003429 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3430 WM8958_MICD_ENA, 0);
3431
Mark Brownc9865642012-03-12 16:31:50 +00003432 wm1811_jackdet_set_mode(codec,
3433 WM1811_JACKDET_MODE_JACK);
3434
3435 mutex_unlock(&wm8994->accdet_lock);
3436
Mark Brown07fb9d92012-02-21 16:23:35 +00003437 if (wm8994->pdata->jd_ext_cap) {
3438 mutex_lock(&codec->mutex);
3439 snd_soc_dapm_disable_pin(&codec->dapm,
3440 "MICBIAS2");
3441 snd_soc_dapm_sync(&codec->dapm);
3442 mutex_unlock(&codec->mutex);
3443 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003444 }
Mark Brownb00adf72011-08-13 11:57:18 +09003445 }
3446
3447 /* Report short circuit as a button */
3448 if (wm8994->jack_mic) {
Mark Brown45857902011-11-30 10:55:14 +00003449 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003450 if (status & 0x4)
Mark Brown45857902011-11-30 10:55:14 +00003451 report |= SND_JACK_BTN_0;
3452
3453 if (status & 0x8)
3454 report |= SND_JACK_BTN_1;
3455
3456 if (status & 0x10)
3457 report |= SND_JACK_BTN_2;
3458
3459 if (status & 0x20)
3460 report |= SND_JACK_BTN_3;
3461
3462 if (status & 0x40)
3463 report |= SND_JACK_BTN_4;
3464
3465 if (status & 0x80)
3466 report |= SND_JACK_BTN_5;
3467
3468 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3469 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003470 }
Mark Brown821edd22010-11-26 15:21:09 +00003471}
3472
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003473static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3474{
3475 struct wm8994_priv *wm8994 = data;
3476 struct snd_soc_codec *codec = wm8994->codec;
3477 int reg;
Mark Brownc9865642012-03-12 16:31:50 +00003478 bool present;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003479
3480 mutex_lock(&wm8994->accdet_lock);
3481
3482 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3483 if (reg < 0) {
3484 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3485 mutex_unlock(&wm8994->accdet_lock);
3486 return IRQ_NONE;
3487 }
3488
3489 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3490
Mark Brownc9865642012-03-12 16:31:50 +00003491 present = reg & WM1811_JACKDET_LVL;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003492
Mark Brownc9865642012-03-12 16:31:50 +00003493 if (present) {
3494 dev_dbg(codec->dev, "Jack detected\n");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003495
Mark Brown55a27782012-02-21 13:45:53 +00003496 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3497 WM8958_MICB2_DISCH, 0);
3498
Mark Brown378ec0c2012-03-01 19:01:43 +00003499 /* Disable debounce while inserted */
3500 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3501 WM1811_JACKDET_DB, 0);
3502
Mark Brownb9e67e52012-02-28 19:03:37 +00003503 /*
3504 * Start off measument of microphone impedence to find
3505 * out what's actually there.
3506 */
3507 wm8994->mic_detecting = true;
3508 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3509
3510 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3511 WM8958_MICD_ENA, WM8958_MICD_ENA);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003512 } else {
3513 dev_dbg(codec->dev, "Jack not detected\n");
3514
Mark Brown55a27782012-02-21 13:45:53 +00003515 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3516 WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
3517
Mark Brown378ec0c2012-03-01 19:01:43 +00003518 /* Enable debounce while removed */
3519 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3520 WM1811_JACKDET_DB, WM1811_JACKDET_DB);
3521
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003522 wm8994->mic_detecting = false;
3523 wm8994->jack_mic = false;
3524 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3525 WM8958_MICD_ENA, 0);
3526 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3527 }
3528
3529 mutex_unlock(&wm8994->accdet_lock);
3530
Mark Brownc9865642012-03-12 16:31:50 +00003531 /* If required for an external cap force MICBIAS on */
3532 if (wm8994->pdata->jd_ext_cap) {
3533 mutex_lock(&codec->mutex);
3534
3535 if (present)
3536 snd_soc_dapm_force_enable_pin(&codec->dapm,
3537 "MICBIAS2");
3538 else
3539 snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
3540
3541 snd_soc_dapm_sync(&codec->dapm);
3542 mutex_unlock(&codec->mutex);
3543 }
3544
3545 if (present)
3546 snd_soc_jack_report(wm8994->micdet[0].jack,
3547 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3548 else
3549 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3550 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3551 wm8994->btn_mask);
3552
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003553 return IRQ_HANDLED;
3554}
3555
Mark Brown821edd22010-11-26 15:21:09 +00003556/**
3557 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3558 *
3559 * @codec: WM8958 codec
3560 * @jack: jack to report detection events on
3561 *
3562 * Enable microphone detection functionality for the WM8958. By
3563 * default simple detection which supports the detection of up to 6
3564 * buttons plus video and microphone functionality is supported.
3565 *
3566 * The WM8958 has an advanced jack detection facility which is able to
3567 * support complex accessory detection, especially when used in
3568 * conjunction with external circuitry. In order to provide maximum
3569 * flexiblity a callback is provided which allows a completely custom
3570 * detection algorithm.
3571 */
3572int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3573 wm8958_micdet_cb cb, void *cb_data)
3574{
3575 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003576 struct wm8994 *control = wm8994->wm8994;
Mark Brown45857902011-11-30 10:55:14 +00003577 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003578
Mark Brown81204c82011-05-24 17:35:53 +08003579 switch (control->type) {
3580 case WM1811:
3581 case WM8958:
3582 break;
3583 default:
Mark Brown821edd22010-11-26 15:21:09 +00003584 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003585 }
Mark Brown821edd22010-11-26 15:21:09 +00003586
3587 if (jack) {
3588 if (!cb) {
3589 dev_dbg(codec->dev, "Using default micdet callback\n");
3590 cb = wm8958_default_micdet;
3591 cb_data = codec;
3592 }
3593
Mark Brown4cdf5e42011-11-29 14:36:17 +00003594 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003595 snd_soc_dapm_sync(&codec->dapm);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003596
Mark Brown821edd22010-11-26 15:21:09 +00003597 wm8994->micdet[0].jack = jack;
3598 wm8994->jack_cb = cb;
3599 wm8994->jack_cb_data = cb_data;
3600
Mark Brown157a75e2011-11-30 13:43:51 +00003601 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003602 wm8994->jack_mic = false;
3603
3604 wm8958_micd_set_rate(codec);
3605
Mark Brown45857902011-11-30 10:55:14 +00003606 /* Detect microphones and short circuits by default */
3607 if (wm8994->pdata->micd_lvl_sel)
3608 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3609 else
3610 micd_lvl_sel = 0x41;
3611
3612 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3613 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3614 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3615
Mark Brownb00adf72011-08-13 11:57:18 +09003616 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown45857902011-11-30 10:55:14 +00003617 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003618
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003619 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3620
3621 /*
3622 * If we can use jack detection start off with that,
3623 * otherwise jump straight to microphone detection.
3624 */
3625 if (wm8994->jackdet) {
Mark Brown55a27782012-02-21 13:45:53 +00003626 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3627 WM8958_MICB2_DISCH,
3628 WM8958_MICB2_DISCH);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003629 snd_soc_update_bits(codec, WM8994_LDO_1,
3630 WM8994_LDO1_DISCH, 0);
3631 wm1811_jackdet_set_mode(codec,
3632 WM1811_JACKDET_MODE_JACK);
3633 } else {
3634 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3635 WM8958_MICD_ENA, WM8958_MICD_ENA);
3636 }
3637
Mark Brown821edd22010-11-26 15:21:09 +00003638 } else {
3639 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3640 WM8958_MICD_ENA, 0);
Mark Brownafaf1592012-03-03 18:46:36 +00003641 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003642 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003643 snd_soc_dapm_sync(&codec->dapm);
Mark Brown821edd22010-11-26 15:21:09 +00003644 }
3645
3646 return 0;
3647}
3648EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3649
3650static irqreturn_t wm8958_mic_irq(int irq, void *data)
3651{
3652 struct wm8994_priv *wm8994 = data;
3653 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003654 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003655
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003656 /*
3657 * Jack detection may have detected a removal simulataneously
3658 * with an update of the MICDET status; if so it will have
3659 * stopped detection and we can ignore this interrupt.
3660 */
Mark Brownc9865642012-03-12 16:31:50 +00003661 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003662 return IRQ_HANDLED;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003663
Mark Brown19940b32011-08-19 18:05:05 +09003664 /* We may occasionally read a detection without an impedence
3665 * range being provided - if that happens loop again.
3666 */
3667 count = 10;
3668 do {
3669 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3670 if (reg < 0) {
3671 dev_err(codec->dev,
3672 "Failed to read mic detect status: %d\n",
3673 reg);
3674 return IRQ_NONE;
3675 }
Mark Brown821edd22010-11-26 15:21:09 +00003676
Mark Brown19940b32011-08-19 18:05:05 +09003677 if (!(reg & WM8958_MICD_VALID)) {
3678 dev_dbg(codec->dev, "Mic detect data not valid\n");
3679 goto out;
3680 }
3681
3682 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3683 break;
3684
3685 msleep(1);
3686 } while (count--);
3687
3688 if (count == 0)
3689 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003690
Mark Brown7116f452010-12-29 13:05:21 +00003691#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003692 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003693#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003694
Mark Brown821edd22010-11-26 15:21:09 +00003695 if (wm8994->jack_cb)
3696 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3697 else
3698 dev_warn(codec->dev, "Accessory detection with no callback\n");
3699
3700out:
3701 return IRQ_HANDLED;
3702}
3703
Mark Brown3b1af3f2011-07-14 12:38:18 +09003704static irqreturn_t wm8994_fifo_error(int irq, void *data)
3705{
3706 struct snd_soc_codec *codec = data;
3707
3708 dev_err(codec->dev, "FIFO error\n");
3709
3710 return IRQ_HANDLED;
3711}
3712
Mark Brownf0b182b2011-08-16 12:01:27 +09003713static irqreturn_t wm8994_temp_warn(int irq, void *data)
3714{
3715 struct snd_soc_codec *codec = data;
3716
3717 dev_err(codec->dev, "Thermal warning\n");
3718
3719 return IRQ_HANDLED;
3720}
3721
3722static irqreturn_t wm8994_temp_shut(int irq, void *data)
3723{
3724 struct snd_soc_codec *codec = data;
3725
3726 dev_crit(codec->dev, "Thermal shutdown\n");
3727
3728 return IRQ_HANDLED;
3729}
3730
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003731static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003732{
Mark Brownd9a76662011-07-24 12:49:52 +01003733 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown2bc16ed2012-03-03 23:24:39 +00003734 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003735 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003736 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003737 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003738
Mark Brown2bc16ed2012-03-03 23:24:39 +00003739 wm8994->codec = codec;
Mark Brownd9a76662011-07-24 12:49:52 +01003740 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003741
Mark Brownd9a76662011-07-24 12:49:52 +01003742 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003743
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003744 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003745
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003746 mutex_init(&wm8994->accdet_lock);
3747
Mark Brownc7ebf932011-07-12 19:47:59 +09003748 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3749 init_completion(&wm8994->fll_locked[i]);
3750
Mark Brown9b7c5252011-02-17 20:05:44 -08003751 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3752 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3753 else if (wm8994->pdata && wm8994->pdata->irq_base)
3754 wm8994->micdet_irq = wm8994->pdata->irq_base +
3755 WM8994_IRQ_MIC1_DET;
3756
Mark Brown39fb51a2010-11-26 17:23:43 +00003757 pm_runtime_enable(codec->dev);
Mark Brown5fab5172012-02-06 18:37:08 +00003758 pm_runtime_idle(codec->dev);
Mark Brown39fb51a2010-11-26 17:23:43 +00003759
Mark Brownf959dee2012-01-31 16:16:47 +00003760 /* By default use idle_bias_off, will override for WM8994 */
3761 codec->dapm.idle_bias_off = 1;
3762
Mark Brown9e6e96a2010-01-29 17:47:12 +00003763 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003764 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003765 switch (control->type) {
3766 case WM8994:
Mark Brownf959dee2012-01-31 16:16:47 +00003767 /* Single ended line outputs should have VMID on. */
3768 if (!wm8994->pdata->lineout1_diff ||
3769 !wm8994->pdata->lineout2_diff)
3770 codec->dapm.idle_bias_off = 0;
3771
Mark Brown3a423152010-11-26 15:21:06 +00003772 switch (wm8994->revision) {
3773 case 2:
3774 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003775 wm8994->hubs.dcs_codes_l = -5;
3776 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003777 wm8994->hubs.hp_startup_mode = 1;
3778 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003779 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003780 break;
3781 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003782 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003783 break;
3784 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003785 break;
Mark Brown3a423152010-11-26 15:21:06 +00003786
3787 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003788 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003789 wm8994->hubs.hp_startup_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003790 break;
Mark Brown3a423152010-11-26 15:21:06 +00003791
Mark Brown81204c82011-05-24 17:35:53 +08003792 case WM1811:
3793 wm8994->hubs.dcs_readback_mode = 2;
3794 wm8994->hubs.no_series_update = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003795 wm8994->hubs.hp_startup_mode = 1;
Mark Brown67109cb2012-02-29 16:40:08 +00003796 wm8994->hubs.no_cache_class_w = true;
Mark Brown81204c82011-05-24 17:35:53 +08003797
3798 switch (wm8994->revision) {
3799 case 0:
3800 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003801 case 2:
3802 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003803 wm8994->hubs.dcs_codes_l = -9;
Mark Browne1660582012-03-21 13:22:40 +00003804 wm8994->hubs.dcs_codes_r = -7;
Mark Brown81204c82011-05-24 17:35:53 +08003805 break;
3806 default:
3807 break;
3808 }
3809
3810 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3811 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3812 break;
3813
Mark Brown9e6e96a2010-01-29 17:47:12 +00003814 default:
3815 break;
3816 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003817
Mark Brown2a8a8562011-07-24 12:20:41 +01003818 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003819 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003820 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003821 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003822 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003823 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003824
Mark Brown2a8a8562011-07-24 12:20:41 +01003825 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003826 wm_hubs_dcs_done, "DC servo done",
3827 &wm8994->hubs);
3828 if (ret == 0)
3829 wm8994->hubs.dcs_done_irq = true;
3830
Mark Brown3a423152010-11-26 15:21:06 +00003831 switch (control->type) {
3832 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003833 if (wm8994->micdet_irq) {
3834 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3835 wm8994_mic_irq,
3836 IRQF_TRIGGER_RISING,
3837 "Mic1 detect",
3838 wm8994);
3839 if (ret != 0)
3840 dev_warn(codec->dev,
3841 "Failed to request Mic1 detect IRQ: %d\n",
3842 ret);
3843 }
Mark Brown88766982010-03-29 20:57:12 +01003844
Mark Brown2a8a8562011-07-24 12:20:41 +01003845 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003846 WM8994_IRQ_MIC1_SHRT,
3847 wm8994_mic_irq, "Mic 1 short",
3848 wm8994);
3849 if (ret != 0)
3850 dev_warn(codec->dev,
3851 "Failed to request Mic1 short IRQ: %d\n",
3852 ret);
Mark Brown88766982010-03-29 20:57:12 +01003853
Mark Brown2a8a8562011-07-24 12:20:41 +01003854 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003855 WM8994_IRQ_MIC2_DET,
3856 wm8994_mic_irq, "Mic 2 detect",
3857 wm8994);
3858 if (ret != 0)
3859 dev_warn(codec->dev,
3860 "Failed to request Mic2 detect IRQ: %d\n",
3861 ret);
Mark Brown88766982010-03-29 20:57:12 +01003862
Mark Brown2a8a8562011-07-24 12:20:41 +01003863 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003864 WM8994_IRQ_MIC2_SHRT,
3865 wm8994_mic_irq, "Mic 2 short",
3866 wm8994);
3867 if (ret != 0)
3868 dev_warn(codec->dev,
3869 "Failed to request Mic2 short IRQ: %d\n",
3870 ret);
3871 break;
Mark Brown821edd22010-11-26 15:21:09 +00003872
3873 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003874 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003875 if (wm8994->micdet_irq) {
3876 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3877 wm8958_mic_irq,
3878 IRQF_TRIGGER_RISING,
3879 "Mic detect",
3880 wm8994);
3881 if (ret != 0)
3882 dev_warn(codec->dev,
3883 "Failed to request Mic detect IRQ: %d\n",
3884 ret);
3885 }
Mark Brown3a423152010-11-26 15:21:06 +00003886 }
Mark Brown88766982010-03-29 20:57:12 +01003887
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003888 switch (control->type) {
3889 case WM1811:
3890 if (wm8994->revision > 1) {
3891 ret = wm8994_request_irq(wm8994->wm8994,
3892 WM8994_IRQ_GPIO(6),
3893 wm1811_jackdet_irq, "JACKDET",
3894 wm8994);
3895 if (ret == 0)
3896 wm8994->jackdet = true;
3897 }
3898 break;
3899 default:
3900 break;
3901 }
3902
Mark Brownc7ebf932011-07-12 19:47:59 +09003903 wm8994->fll_locked_irq = true;
3904 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003905 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003906 WM8994_IRQ_FLL1_LOCK + i,
3907 wm8994_fll_locked_irq, "FLL lock",
3908 &wm8994->fll_locked[i]);
3909 if (ret != 0)
3910 wm8994->fll_locked_irq = false;
3911 }
3912
Mark Brown27060b3c2012-02-06 18:42:14 +00003913 /* Make sure we can read from the GPIOs if they're inputs */
3914 pm_runtime_get_sync(codec->dev);
3915
Mark Brown9e6e96a2010-01-29 17:47:12 +00003916 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3917 * configured on init - if a system wants to do this dynamically
3918 * at runtime we can deal with that then.
3919 */
Mark Brownd9a76662011-07-24 12:49:52 +01003920 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003921 if (ret < 0) {
3922 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003923 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003924 }
Mark Brownd9a76662011-07-24 12:49:52 +01003925 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003926 wm8994->lrclk_shared[0] = 1;
3927 wm8994_dai[0].symmetric_rates = 1;
3928 } else {
3929 wm8994->lrclk_shared[0] = 0;
3930 }
3931
Mark Brownd9a76662011-07-24 12:49:52 +01003932 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003933 if (ret < 0) {
3934 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003935 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003936 }
Mark Brownd9a76662011-07-24 12:49:52 +01003937 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003938 wm8994->lrclk_shared[1] = 1;
3939 wm8994_dai[1].symmetric_rates = 1;
3940 } else {
3941 wm8994->lrclk_shared[1] = 0;
3942 }
3943
Mark Brown27060b3c2012-02-06 18:42:14 +00003944 pm_runtime_put(codec->dev);
3945
Mark Brown9e6e96a2010-01-29 17:47:12 +00003946 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003947 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3948 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003949 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3950 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003951 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3952 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003953 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3954 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003955 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3956 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003957 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3958 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003959 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3960 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003961 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3962 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003963 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3964 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003965 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3966 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003967 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3968 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003969 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3970 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003971 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3972 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003973 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3974 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003975 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3976 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003977 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3978 WM8994_DAC2_VU, WM8994_DAC2_VU);
3979
3980 /* Set the low bit of the 3D stereo depth so TLV matches */
3981 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3982 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3983 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3984 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3985 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3986 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3987 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3988 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3989 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3990
Mark Brown5b739672011-07-06 00:08:43 -07003991 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3992 * use this; it only affects behaviour on idle TDM clock
3993 * cycles. */
3994 switch (control->type) {
3995 case WM8994:
3996 case WM8958:
3997 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3998 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3999 break;
4000 default:
4001 break;
4002 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01004003
Mark Brown500fa302011-11-29 19:58:19 +00004004 /* Put MICBIAS into bypass mode by default on newer devices */
4005 switch (control->type) {
4006 case WM8958:
4007 case WM1811:
4008 snd_soc_update_bits(codec, WM8958_MICBIAS1,
4009 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
4010 snd_soc_update_bits(codec, WM8958_MICBIAS2,
4011 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
4012 break;
4013 default:
4014 break;
4015 }
4016
Mark Brown9e6e96a2010-01-29 17:47:12 +00004017 wm8994_update_class_w(codec);
4018
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004019 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004020
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004021 wm_hubs_add_analogue_controls(codec);
Liam Girdwood022658b2012-02-03 17:43:09 +00004022 snd_soc_add_codec_controls(codec, wm8994_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004023 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02004024 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004025 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00004026
4027 switch (control->type) {
4028 case WM8994:
4029 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
4030 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004031 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004032 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
4033 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00004034 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
4035 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004036 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
4037 ARRAY_SIZE(wm8994_dac_revd_widgets));
4038 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004039 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4040 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00004041 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4042 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004043 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4044 ARRAY_SIZE(wm8994_dac_widgets));
4045 }
Mark Brownc4431df2010-11-26 15:21:07 +00004046 break;
4047 case WM8958:
Liam Girdwood022658b2012-02-03 17:43:09 +00004048 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brownc4431df2010-11-26 15:21:07 +00004049 ARRAY_SIZE(wm8958_snd_controls));
4050 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4051 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00004052 if (wm8994->revision < 1) {
4053 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
4054 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
4055 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
4056 ARRAY_SIZE(wm8994_adc_revd_widgets));
4057 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
4058 ARRAY_SIZE(wm8994_dac_revd_widgets));
4059 } else {
4060 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4061 ARRAY_SIZE(wm8994_lateclk_widgets));
4062 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4063 ARRAY_SIZE(wm8994_adc_widgets));
4064 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4065 ARRAY_SIZE(wm8994_dac_widgets));
4066 }
Mark Brownc4431df2010-11-26 15:21:07 +00004067 break;
Mark Brown81204c82011-05-24 17:35:53 +08004068
4069 case WM1811:
Liam Girdwood022658b2012-02-03 17:43:09 +00004070 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brown81204c82011-05-24 17:35:53 +08004071 ARRAY_SIZE(wm8958_snd_controls));
4072 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4073 ARRAY_SIZE(wm8958_dapm_widgets));
4074 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4075 ARRAY_SIZE(wm8994_lateclk_widgets));
4076 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4077 ARRAY_SIZE(wm8994_adc_widgets));
4078 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4079 ARRAY_SIZE(wm8994_dac_widgets));
4080 break;
Mark Brownc4431df2010-11-26 15:21:07 +00004081 }
4082
4083
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004084 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02004085 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00004086
Mark Brownc4431df2010-11-26 15:21:07 +00004087 switch (control->type) {
4088 case WM8994:
4089 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
4090 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00004091
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004092 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00004093 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4094 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004095 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4096 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4097 } else {
4098 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4099 ARRAY_SIZE(wm8994_lateclk_intercon));
4100 }
Mark Brownc4431df2010-11-26 15:21:07 +00004101 break;
4102 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00004103 if (wm8994->revision < 1) {
4104 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4105 ARRAY_SIZE(wm8994_revd_intercon));
4106 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4107 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4108 } else {
4109 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4110 ARRAY_SIZE(wm8994_lateclk_intercon));
4111 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4112 ARRAY_SIZE(wm8958_intercon));
4113 }
Mark Brownf701a2e2011-03-09 19:31:01 +00004114
4115 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00004116 break;
Mark Brown81204c82011-05-24 17:35:53 +08004117 case WM1811:
4118 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4119 ARRAY_SIZE(wm8994_lateclk_intercon));
4120 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4121 ARRAY_SIZE(wm8958_intercon));
4122 break;
Mark Brownc4431df2010-11-26 15:21:07 +00004123 }
4124
Mark Brown9e6e96a2010-01-29 17:47:12 +00004125 return 0;
4126
Mark Brown88766982010-03-29 20:57:12 +01004127err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004128 if (wm8994->jackdet)
4129 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004130 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
4131 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
4132 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08004133 if (wm8994->micdet_irq)
4134 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09004135 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01004136 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09004137 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01004138 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004139 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01004140 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
4141 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
4142 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00004143
Mark Brown9e6e96a2010-01-29 17:47:12 +00004144 return ret;
4145}
4146
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004147static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00004148{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004149 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01004150 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09004151 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00004152
4153 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004154
Mark Brown39fb51a2010-11-26 17:23:43 +00004155 pm_runtime_disable(codec->dev);
4156
Mark Brownc7ebf932011-07-12 19:47:59 +09004157 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01004158 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09004159 &wm8994->fll_locked[i]);
4160
Mark Brown2a8a8562011-07-24 12:20:41 +01004161 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004162 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01004163 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
4164 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
4165 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09004166
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004167 if (wm8994->jackdet)
4168 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
4169
Mark Brown3a423152010-11-26 15:21:06 +00004170 switch (control->type) {
4171 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08004172 if (wm8994->micdet_irq)
4173 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004174 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00004175 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004176 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00004177 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004178 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00004179 wm8994);
4180 break;
Mark Brown821edd22010-11-26 15:21:09 +00004181
Mark Brown81204c82011-05-24 17:35:53 +08004182 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00004183 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08004184 if (wm8994->micdet_irq)
4185 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00004186 break;
Mark Brown3a423152010-11-26 15:21:06 +00004187 }
Mark Brownfbbf5922011-03-11 18:09:04 +00004188 if (wm8994->mbc)
4189 release_firmware(wm8994->mbc);
Mark Brown09e10d72011-03-16 22:57:47 +00004190 if (wm8994->mbc_vss)
4191 release_firmware(wm8994->mbc_vss);
Mark Brown31215872011-03-17 20:23:43 +00004192 if (wm8994->enh_eq)
4193 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08004194 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004195
4196 return 0;
4197}
4198
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004199static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
4200 .probe = wm8994_codec_probe,
4201 .remove = wm8994_codec_remove,
Mark Brown4752a882012-03-04 02:16:01 +00004202 .suspend = wm8994_codec_suspend,
4203 .resume = wm8994_codec_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004204 .set_bias_level = wm8994_set_bias_level,
4205};
4206
4207static int __devinit wm8994_probe(struct platform_device *pdev)
4208{
Mark Brown2bc16ed2012-03-03 23:24:39 +00004209 struct wm8994_priv *wm8994;
4210
4211 wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
4212 GFP_KERNEL);
4213 if (wm8994 == NULL)
4214 return -ENOMEM;
4215 platform_set_drvdata(pdev, wm8994);
4216
4217 wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
4218 wm8994->pdata = dev_get_platdata(pdev->dev.parent);
4219
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004220 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
4221 wm8994_dai, ARRAY_SIZE(wm8994_dai));
4222}
4223
4224static int __devexit wm8994_remove(struct platform_device *pdev)
4225{
4226 snd_soc_unregister_codec(&pdev->dev);
4227 return 0;
4228}
4229
Mark Brown4752a882012-03-04 02:16:01 +00004230#ifdef CONFIG_PM_SLEEP
4231static int wm8994_suspend(struct device *dev)
4232{
4233 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4234
4235 /* Drop down to power saving mode when system is suspended */
4236 if (wm8994->jackdet && !wm8994->active_refcount)
4237 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4238 WM1811_JACKDET_MODE_MASK,
4239 wm8994->jackdet_mode);
4240
4241 return 0;
4242}
4243
4244static int wm8994_resume(struct device *dev)
4245{
4246 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4247
4248 if (wm8994->jackdet && wm8994->jack_cb)
4249 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4250 WM1811_JACKDET_MODE_MASK,
4251 WM1811_JACKDET_MODE_AUDIO);
4252
4253 return 0;
4254}
4255#endif
4256
4257static const struct dev_pm_ops wm8994_pm_ops = {
4258 SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
4259};
4260
Mark Brown9e6e96a2010-01-29 17:47:12 +00004261static struct platform_driver wm8994_codec_driver = {
4262 .driver = {
Mark Brown4752a882012-03-04 02:16:01 +00004263 .name = "wm8994-codec",
4264 .owner = THIS_MODULE,
4265 .pm = &wm8994_pm_ops,
4266 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004267 .probe = wm8994_probe,
4268 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00004269};
4270
Mark Brown5bbcc3c2011-11-23 22:52:08 +00004271module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004272
4273MODULE_DESCRIPTION("ASoC WM8994 driver");
4274MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4275MODULE_LICENSE("GPL");
4276MODULE_ALIAS("platform:wm8994-codec");