blob: c82fa0f955cd3fe87e83e59033f8fa25feb4073e [file] [log] [blame]
Jamie Iles1b8873a2010-02-02 20:25:44 +01001#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
Will Deacon43eab872010-11-13 19:04:32 +00007 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
Jean PIHET796d1292010-01-26 18:51:05 +01008 *
Jamie Iles1b8873a2010-02-02 20:25:44 +01009 * This code is based on the sparc64 perf event code, which is in turn based
10 * on the x86 code. Callchain code is based on the ARM OProfile backtrace
11 * code.
12 */
13#define pr_fmt(fmt) "hw perfevents: " fmt
14
Mark Rutland7325eae2011-08-23 11:59:49 +010015#include <linux/bitmap.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010016#include <linux/interrupt.h>
17#include <linux/kernel.h>
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040018#include <linux/export.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010019#include <linux/perf_event.h>
Will Deacon49c006b2010-04-29 17:13:24 +010020#include <linux/platform_device.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010021#include <linux/spinlock.h>
22#include <linux/uaccess.h>
23
24#include <asm/cputype.h>
25#include <asm/irq.h>
26#include <asm/irq_regs.h>
27#include <asm/pmu.h>
28#include <asm/stacktrace.h>
29
Jamie Iles1b8873a2010-02-02 20:25:44 +010030/*
Will Deaconecf5a892011-07-19 22:43:28 +010031 * ARMv6 supports a maximum of 3 events, starting from index 0. If we add
Jamie Iles1b8873a2010-02-02 20:25:44 +010032 * another platform that supports more, we need to increase this to be the
33 * largest of all platforms.
Jean PIHET796d1292010-01-26 18:51:05 +010034 *
35 * ARMv7 supports up to 32 events:
36 * cycle counter CCNT + 31 events counters CNT0..30.
37 * Cortex-A8 has 1+4 counters, Cortex-A9 has 1+6 counters.
Jamie Iles1b8873a2010-02-02 20:25:44 +010038 */
Will Deaconecf5a892011-07-19 22:43:28 +010039#define ARMPMU_MAX_HWEVENTS 32
Jamie Iles1b8873a2010-02-02 20:25:44 +010040
Mark Rutland3fc2c832011-06-24 11:30:59 +010041static DEFINE_PER_CPU(struct perf_event * [ARMPMU_MAX_HWEVENTS], hw_events);
42static DEFINE_PER_CPU(unsigned long [BITS_TO_LONGS(ARMPMU_MAX_HWEVENTS)], used_mask);
Mark Rutland8be3f9a2011-05-17 11:20:11 +010043static DEFINE_PER_CPU(struct pmu_hw_events, cpu_hw_events);
Will Deacon181193f2010-04-30 11:32:44 +010044
Mark Rutland8a16b342011-04-28 16:27:54 +010045#define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
46
Jamie Iles1b8873a2010-02-02 20:25:44 +010047/* Set at runtime when we know what CPU type we are. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +010048static struct arm_pmu *cpu_pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +010049
Will Deacon181193f2010-04-30 11:32:44 +010050enum arm_perf_pmu_ids
51armpmu_get_pmu_id(void)
52{
53 int id = -ENODEV;
54
Mark Rutland8be3f9a2011-05-17 11:20:11 +010055 if (cpu_pmu != NULL)
56 id = cpu_pmu->id;
Will Deacon181193f2010-04-30 11:32:44 +010057
58 return id;
59}
60EXPORT_SYMBOL_GPL(armpmu_get_pmu_id);
61
Will Deaconfeb45d02011-11-14 10:33:05 +000062int perf_num_counters(void)
Will Deacon929f5192010-04-30 11:34:26 +010063{
64 int max_events = 0;
65
Mark Rutland8be3f9a2011-05-17 11:20:11 +010066 if (cpu_pmu != NULL)
67 max_events = cpu_pmu->num_events;
Will Deacon929f5192010-04-30 11:34:26 +010068
69 return max_events;
70}
Matt Fleming3bf101b2010-09-27 20:22:24 +010071EXPORT_SYMBOL_GPL(perf_num_counters);
72
Jamie Iles1b8873a2010-02-02 20:25:44 +010073#define HW_OP_UNSUPPORTED 0xFFFF
74
75#define C(_x) \
76 PERF_COUNT_HW_CACHE_##_x
77
78#define CACHE_OP_UNSUPPORTED 0xFFFF
79
Jamie Iles1b8873a2010-02-02 20:25:44 +010080static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010081armpmu_map_cache_event(const unsigned (*cache_map)
82 [PERF_COUNT_HW_CACHE_MAX]
83 [PERF_COUNT_HW_CACHE_OP_MAX]
84 [PERF_COUNT_HW_CACHE_RESULT_MAX],
85 u64 config)
Jamie Iles1b8873a2010-02-02 20:25:44 +010086{
87 unsigned int cache_type, cache_op, cache_result, ret;
88
89 cache_type = (config >> 0) & 0xff;
90 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
91 return -EINVAL;
92
93 cache_op = (config >> 8) & 0xff;
94 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
95 return -EINVAL;
96
97 cache_result = (config >> 16) & 0xff;
98 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
99 return -EINVAL;
100
Mark Rutlande1f431b2011-04-28 15:47:10 +0100101 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
Jamie Iles1b8873a2010-02-02 20:25:44 +0100102
103 if (ret == CACHE_OP_UNSUPPORTED)
104 return -ENOENT;
105
106 return ret;
107}
108
109static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100110armpmu_map_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000111{
Stephen Boyd2e42d792013-08-07 16:18:08 -0700112 int mapping;
113
114 if (config >= PERF_COUNT_HW_MAX)
115 return -ENOENT;
116
117 mapping = (*event_map)[config];
Mark Rutlande1f431b2011-04-28 15:47:10 +0100118 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
Will Deacon84fee972010-11-13 17:13:56 +0000119}
120
121static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100122armpmu_map_raw_event(u32 raw_event_mask, u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000123{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100124 return (int)(config & raw_event_mask);
125}
126
127static int map_cpu_event(struct perf_event *event,
128 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
129 const unsigned (*cache_map)
130 [PERF_COUNT_HW_CACHE_MAX]
131 [PERF_COUNT_HW_CACHE_OP_MAX]
132 [PERF_COUNT_HW_CACHE_RESULT_MAX],
133 u32 raw_event_mask)
134{
135 u64 config = event->attr.config;
136
137 switch (event->attr.type) {
138 case PERF_TYPE_HARDWARE:
139 return armpmu_map_event(event_map, config);
140 case PERF_TYPE_HW_CACHE:
141 return armpmu_map_cache_event(cache_map, config);
142 case PERF_TYPE_RAW:
143 return armpmu_map_raw_event(raw_event_mask, config);
144 }
145
146 return -ENOENT;
Will Deacon84fee972010-11-13 17:13:56 +0000147}
148
Mark Rutland0ce47082011-05-19 10:07:57 +0100149int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100150armpmu_event_set_period(struct perf_event *event,
151 struct hw_perf_event *hwc,
152 int idx)
153{
Mark Rutland8a16b342011-04-28 16:27:54 +0100154 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstrae7850592010-05-21 14:43:08 +0200155 s64 left = local64_read(&hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100156 s64 period = hwc->sample_period;
157 int ret = 0;
158
159 if (unlikely(left <= -period)) {
160 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200161 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100162 hwc->last_period = period;
163 ret = 1;
164 }
165
166 if (unlikely(left <= 0)) {
167 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200168 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100169 hwc->last_period = period;
170 ret = 1;
171 }
172
173 if (left > (s64)armpmu->max_period)
174 left = armpmu->max_period;
175
Peter Zijlstrae7850592010-05-21 14:43:08 +0200176 local64_set(&hwc->prev_count, (u64)-left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100177
178 armpmu->write_counter(idx, (u64)(-left) & 0xffffffff);
179
180 perf_event_update_userpage(event);
181
182 return ret;
183}
184
Mark Rutland0ce47082011-05-19 10:07:57 +0100185u64
Jamie Iles1b8873a2010-02-02 20:25:44 +0100186armpmu_event_update(struct perf_event *event,
187 struct hw_perf_event *hwc,
Will Deacon57273472012-03-06 17:33:17 +0100188 int idx)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100189{
Mark Rutland8a16b342011-04-28 16:27:54 +0100190 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Will Deacona7378232011-03-25 17:12:37 +0100191 u64 delta, prev_raw_count, new_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100192
193again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200194 prev_raw_count = local64_read(&hwc->prev_count);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100195 new_raw_count = armpmu->read_counter(idx);
196
Peter Zijlstrae7850592010-05-21 14:43:08 +0200197 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100198 new_raw_count) != prev_raw_count)
199 goto again;
200
Will Deacon57273472012-03-06 17:33:17 +0100201 delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100202
Peter Zijlstrae7850592010-05-21 14:43:08 +0200203 local64_add(delta, &event->count);
204 local64_sub(delta, &hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100205
206 return new_raw_count;
207}
208
209static void
Jamie Iles1b8873a2010-02-02 20:25:44 +0100210armpmu_read(struct perf_event *event)
211{
212 struct hw_perf_event *hwc = &event->hw;
213
214 /* Don't read disabled counters! */
215 if (hwc->idx < 0)
216 return;
217
Will Deacon57273472012-03-06 17:33:17 +0100218 armpmu_event_update(event, hwc, hwc->idx);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100219}
220
221static void
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200222armpmu_stop(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100223{
Mark Rutland8a16b342011-04-28 16:27:54 +0100224 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100225 struct hw_perf_event *hwc = &event->hw;
226
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200227 /*
228 * ARM pmu always has to update the counter, so ignore
229 * PERF_EF_UPDATE, see comments in armpmu_start().
230 */
231 if (!(hwc->state & PERF_HES_STOPPED)) {
232 armpmu->disable(hwc, hwc->idx);
233 barrier(); /* why? */
Will Deacon57273472012-03-06 17:33:17 +0100234 armpmu_event_update(event, hwc, hwc->idx);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200235 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
236 }
237}
238
239static void
240armpmu_start(struct perf_event *event, int flags)
241{
Mark Rutland8a16b342011-04-28 16:27:54 +0100242 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200243 struct hw_perf_event *hwc = &event->hw;
244
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200245 /*
246 * ARM pmu always has to reprogram the period, so ignore
247 * PERF_EF_RELOAD, see the comment below.
248 */
249 if (flags & PERF_EF_RELOAD)
250 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
251
252 hwc->state = 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100253 /*
254 * Set the period again. Some counters can't be stopped, so when we
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200255 * were stopped we simply disabled the IRQ source and the counter
Jamie Iles1b8873a2010-02-02 20:25:44 +0100256 * may have been left counting. If we don't do this step then we may
257 * get an interrupt too soon or *way* too late if the overflow has
258 * happened since disabling.
259 */
260 armpmu_event_set_period(event, hwc, hwc->idx);
261 armpmu->enable(hwc, hwc->idx);
262}
263
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200264static void
265armpmu_del(struct perf_event *event, int flags)
266{
Mark Rutland8a16b342011-04-28 16:27:54 +0100267 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100268 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200269 struct hw_perf_event *hwc = &event->hw;
270 int idx = hwc->idx;
271
272 WARN_ON(idx < 0);
273
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200274 armpmu_stop(event, PERF_EF_UPDATE);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100275 hw_events->events[idx] = NULL;
276 clear_bit(idx, hw_events->used_mask);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200277
278 perf_event_update_userpage(event);
279}
280
Jamie Iles1b8873a2010-02-02 20:25:44 +0100281static int
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200282armpmu_add(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100283{
Mark Rutland8a16b342011-04-28 16:27:54 +0100284 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100285 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100286 struct hw_perf_event *hwc = &event->hw;
287 int idx;
288 int err = 0;
289
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200290 perf_pmu_disable(event->pmu);
Peter Zijlstra24cd7f52010-06-11 17:32:03 +0200291
Jamie Iles1b8873a2010-02-02 20:25:44 +0100292 /* If we don't have a space for the counter then finish early. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100293 idx = armpmu->get_event_idx(hw_events, hwc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100294 if (idx < 0) {
295 err = idx;
296 goto out;
297 }
298
299 /*
300 * If there is an event in the counter we are going to use then make
301 * sure it is disabled.
302 */
303 event->hw.idx = idx;
304 armpmu->disable(hwc, idx);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100305 hw_events->events[idx] = event;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100306
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200307 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
308 if (flags & PERF_EF_START)
309 armpmu_start(event, PERF_EF_RELOAD);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100310
311 /* Propagate our changes to the userspace mapping. */
312 perf_event_update_userpage(event);
313
314out:
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200315 perf_pmu_enable(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100316 return err;
317}
318
Jamie Iles1b8873a2010-02-02 20:25:44 +0100319static int
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100320validate_event(struct pmu_hw_events *hw_events,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100321 struct perf_event *event)
322{
Mark Rutland8a16b342011-04-28 16:27:54 +0100323 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100324 struct hw_perf_event fake_event = event->hw;
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100325 struct pmu *leader_pmu = event->group_leader->pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100326
Will Deaconbb93ad52013-04-12 19:04:19 +0100327 if (event->pmu != leader_pmu || event->state < PERF_EVENT_STATE_OFF)
328 return 1;
329
330 if (event->state == PERF_EVENT_STATE_OFF && !event->attr.enable_on_exec)
Will Deacon65b47112010-09-02 09:32:08 +0100331 return 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100332
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100333 return armpmu->get_event_idx(hw_events, &fake_event) >= 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100334}
335
336static int
337validate_group(struct perf_event *event)
338{
339 struct perf_event *sibling, *leader = event->group_leader;
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100340 struct pmu_hw_events fake_pmu;
Will Deaconbce34d12011-11-17 15:05:14 +0000341 DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100342
Will Deaconbce34d12011-11-17 15:05:14 +0000343 /*
344 * Initialise the fake PMU. We only need to populate the
345 * used_mask for the purposes of validation.
346 */
347 memset(fake_used_mask, 0, sizeof(fake_used_mask));
348 fake_pmu.used_mask = fake_used_mask;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100349
350 if (!validate_event(&fake_pmu, leader))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100351 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100352
353 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
354 if (!validate_event(&fake_pmu, sibling))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100355 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100356 }
357
358 if (!validate_event(&fake_pmu, event))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100359 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100360
361 return 0;
362}
363
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530364static irqreturn_t armpmu_platform_irq(int irq, void *dev)
365{
Mark Rutland8a16b342011-04-28 16:27:54 +0100366 struct arm_pmu *armpmu = (struct arm_pmu *) dev;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100367 struct platform_device *plat_device = armpmu->plat_device;
368 struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530369
370 return plat->handle_irq(irq, dev, armpmu->handle_irq);
371}
372
Will Deacon0b390e22011-07-27 15:18:59 +0100373static void
Mark Rutland8a16b342011-04-28 16:27:54 +0100374armpmu_release_hardware(struct arm_pmu *armpmu)
Will Deacon0b390e22011-07-27 15:18:59 +0100375{
376 int i, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100377 struct platform_device *pmu_device = armpmu->plat_device;
Ming Leie0516a62011-03-02 15:00:08 +0800378 struct arm_pmu_platdata *plat =
379 dev_get_platdata(&pmu_device->dev);
Will Deacon0b390e22011-07-27 15:18:59 +0100380
381 irqs = min(pmu_device->num_resources, num_possible_cpus());
382
383 for (i = 0; i < irqs; ++i) {
384 if (!cpumask_test_and_clear_cpu(i, &armpmu->active_irqs))
385 continue;
386 irq = platform_get_irq(pmu_device, i);
Ming Leie0516a62011-03-02 15:00:08 +0800387 if (irq >= 0) {
388 if (plat && plat->disable_irq)
389 plat->disable_irq(irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100390 free_irq(irq, armpmu);
Ming Leie0516a62011-03-02 15:00:08 +0800391 }
Will Deacon0b390e22011-07-27 15:18:59 +0100392 }
393
Mark Rutland7ae18a52011-06-06 10:37:50 +0100394 release_pmu(armpmu->type);
Will Deacon0b390e22011-07-27 15:18:59 +0100395}
396
Jamie Iles1b8873a2010-02-02 20:25:44 +0100397static int
Mark Rutland8a16b342011-04-28 16:27:54 +0100398armpmu_reserve_hardware(struct arm_pmu *armpmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100399{
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530400 struct arm_pmu_platdata *plat;
401 irq_handler_t handle_irq;
Will Deaconb0e89592011-07-26 22:10:28 +0100402 int i, err, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100403 struct platform_device *pmu_device = armpmu->plat_device;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100404
Will Deacone5a21322011-11-22 18:01:46 +0000405 if (!pmu_device)
406 return -ENODEV;
407
Mark Rutland7ae18a52011-06-06 10:37:50 +0100408 err = reserve_pmu(armpmu->type);
Will Deaconb0e89592011-07-26 22:10:28 +0100409 if (err) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100410 pr_warning("unable to reserve pmu\n");
Will Deaconb0e89592011-07-26 22:10:28 +0100411 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100412 }
413
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530414 plat = dev_get_platdata(&pmu_device->dev);
415 if (plat && plat->handle_irq)
416 handle_irq = armpmu_platform_irq;
417 else
418 handle_irq = armpmu->handle_irq;
419
Will Deacon0b390e22011-07-27 15:18:59 +0100420 irqs = min(pmu_device->num_resources, num_possible_cpus());
Will Deaconb0e89592011-07-26 22:10:28 +0100421 if (irqs < 1) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100422 pr_err("no irqs for PMUs defined\n");
423 return -ENODEV;
424 }
425
Will Deaconb0e89592011-07-26 22:10:28 +0100426 for (i = 0; i < irqs; ++i) {
Will Deacon0b390e22011-07-27 15:18:59 +0100427 err = 0;
Will Deacon49c006b2010-04-29 17:13:24 +0100428 irq = platform_get_irq(pmu_device, i);
429 if (irq < 0)
430 continue;
431
Will Deaconb0e89592011-07-26 22:10:28 +0100432 /*
433 * If we have a single PMU interrupt that we can't shift,
434 * assume that we're running on a uniprocessor machine and
Will Deacon0b390e22011-07-27 15:18:59 +0100435 * continue. Otherwise, continue without this interrupt.
Will Deaconb0e89592011-07-26 22:10:28 +0100436 */
Will Deacon0b390e22011-07-27 15:18:59 +0100437 if (irq_set_affinity(irq, cpumask_of(i)) && irqs > 1) {
438 pr_warning("unable to set irq affinity (irq=%d, cpu=%u)\n",
439 irq, i);
440 continue;
Will Deaconb0e89592011-07-26 22:10:28 +0100441 }
442
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530443 err = request_irq(irq, handle_irq,
Will Deaconddee87f2010-02-25 15:04:14 +0100444 IRQF_DISABLED | IRQF_NOBALANCING,
Mark Rutland8a16b342011-04-28 16:27:54 +0100445 "arm-pmu", armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100446 if (err) {
Will Deaconb0e89592011-07-26 22:10:28 +0100447 pr_err("unable to request IRQ%d for ARM PMU counters\n",
448 irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100449 armpmu_release_hardware(armpmu);
Will Deacon0b390e22011-07-27 15:18:59 +0100450 return err;
Ming Leie0516a62011-03-02 15:00:08 +0800451 } else if (plat && plat->enable_irq)
452 plat->enable_irq(irq);
Will Deacon0b390e22011-07-27 15:18:59 +0100453
454 cpumask_set_cpu(i, &armpmu->active_irqs);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100455 }
456
Will Deacon0b390e22011-07-27 15:18:59 +0100457 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100458}
459
Jamie Iles1b8873a2010-02-02 20:25:44 +0100460static void
461hw_perf_event_destroy(struct perf_event *event)
462{
Mark Rutland8a16b342011-04-28 16:27:54 +0100463 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100464 atomic_t *active_events = &armpmu->active_events;
465 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
466
467 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
Mark Rutland8a16b342011-04-28 16:27:54 +0100468 armpmu_release_hardware(armpmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100469 mutex_unlock(pmu_reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100470 }
471}
472
473static int
Will Deacon05d22fd2011-07-19 11:57:30 +0100474event_requires_mode_exclusion(struct perf_event_attr *attr)
475{
476 return attr->exclude_idle || attr->exclude_user ||
477 attr->exclude_kernel || attr->exclude_hv;
478}
479
480static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100481__hw_perf_event_init(struct perf_event *event)
482{
Mark Rutland8a16b342011-04-28 16:27:54 +0100483 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100484 struct hw_perf_event *hwc = &event->hw;
485 int mapping, err;
486
Mark Rutlande1f431b2011-04-28 15:47:10 +0100487 mapping = armpmu->map_event(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100488
489 if (mapping < 0) {
490 pr_debug("event %x:%llx not supported\n", event->attr.type,
491 event->attr.config);
492 return mapping;
493 }
494
495 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100496 * We don't assign an index until we actually place the event onto
497 * hardware. Use -1 to signify that we haven't decided where to put it
498 * yet. For SMP systems, each core has it's own PMU so we can't do any
499 * clever allocation or constraints checking at this point.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100500 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100501 hwc->idx = -1;
502 hwc->config_base = 0;
503 hwc->config = 0;
504 hwc->event_base = 0;
505
506 /*
507 * Check whether we need to exclude the counter from certain modes.
508 */
509 if ((!armpmu->set_event_filter ||
510 armpmu->set_event_filter(hwc, &event->attr)) &&
511 event_requires_mode_exclusion(&event->attr)) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100512 pr_debug("ARM performance counters do not support "
513 "mode exclusion\n");
514 return -EPERM;
515 }
516
517 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100518 * Store the event encoding into the config_base field.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100519 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100520 hwc->config_base |= (unsigned long)mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100521
522 if (!hwc->sample_period) {
Will Deacon57273472012-03-06 17:33:17 +0100523 /*
524 * For non-sampling runs, limit the sample_period to half
525 * of the counter width. That way, the new counter value
526 * is far less likely to overtake the previous one unless
527 * you have some serious IRQ latency issues.
528 */
529 hwc->sample_period = armpmu->max_period >> 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100530 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200531 local64_set(&hwc->period_left, hwc->sample_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100532 }
533
534 err = 0;
535 if (event->group_leader != event) {
536 err = validate_group(event);
537 if (err)
538 return -EINVAL;
539 }
540
541 return err;
542}
543
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200544static int armpmu_event_init(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100545{
Mark Rutland8a16b342011-04-28 16:27:54 +0100546 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100547 int err = 0;
Mark Rutland03b78982011-04-27 11:20:11 +0100548 atomic_t *active_events = &armpmu->active_events;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100549
Stephane Eranian2481c5f2012-02-09 23:20:59 +0100550 /* does not support taken branch sampling */
551 if (has_branch_stack(event))
552 return -EOPNOTSUPP;
553
Mark Rutlande1f431b2011-04-28 15:47:10 +0100554 if (armpmu->map_event(event) == -ENOENT)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200555 return -ENOENT;
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200556
Jamie Iles1b8873a2010-02-02 20:25:44 +0100557 event->destroy = hw_perf_event_destroy;
558
Mark Rutland03b78982011-04-27 11:20:11 +0100559 if (!atomic_inc_not_zero(active_events)) {
560 mutex_lock(&armpmu->reserve_mutex);
561 if (atomic_read(active_events) == 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100562 err = armpmu_reserve_hardware(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100563
564 if (!err)
Mark Rutland03b78982011-04-27 11:20:11 +0100565 atomic_inc(active_events);
566 mutex_unlock(&armpmu->reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100567 }
568
569 if (err)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200570 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100571
572 err = __hw_perf_event_init(event);
573 if (err)
574 hw_perf_event_destroy(event);
575
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200576 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100577}
578
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200579static void armpmu_enable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100580{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100581 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100582 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Mark Rutland7325eae2011-08-23 11:59:49 +0100583 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100584
Will Deaconf4f38432011-07-01 14:38:12 +0100585 if (enabled)
586 armpmu->start();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100587}
588
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200589static void armpmu_disable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100590{
Mark Rutland8a16b342011-04-28 16:27:54 +0100591 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland48957152011-04-27 10:31:51 +0100592 armpmu->stop();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100593}
594
Mark Rutland03b78982011-04-27 11:20:11 +0100595static void __init armpmu_init(struct arm_pmu *armpmu)
596{
597 atomic_set(&armpmu->active_events, 0);
598 mutex_init(&armpmu->reserve_mutex);
Mark Rutland8a16b342011-04-28 16:27:54 +0100599
600 armpmu->pmu = (struct pmu) {
601 .pmu_enable = armpmu_enable,
602 .pmu_disable = armpmu_disable,
603 .event_init = armpmu_event_init,
604 .add = armpmu_add,
605 .del = armpmu_del,
606 .start = armpmu_start,
607 .stop = armpmu_stop,
608 .read = armpmu_read,
609 };
610}
611
Mark Rutland0ce47082011-05-19 10:07:57 +0100612int __init armpmu_register(struct arm_pmu *armpmu, char *name, int type)
Mark Rutland8a16b342011-04-28 16:27:54 +0100613{
614 armpmu_init(armpmu);
615 return perf_pmu_register(&armpmu->pmu, name, type);
Mark Rutland03b78982011-04-27 11:20:11 +0100616}
617
Will Deacon43eab872010-11-13 19:04:32 +0000618/* Include the PMU-specific implementations. */
619#include "perf_event_xscale.c"
620#include "perf_event_v6.c"
621#include "perf_event_v7.c"
Will Deacon49e6a322010-04-30 11:33:33 +0100622
Will Deacon574b69c2011-03-25 13:13:34 +0100623/*
624 * Ensure the PMU has sane values out of reset.
625 * This requires SMP to be available, so exists as a separate initcall.
626 */
627static int __init
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100628cpu_pmu_reset(void)
Will Deacon574b69c2011-03-25 13:13:34 +0100629{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100630 if (cpu_pmu && cpu_pmu->reset)
631 return on_each_cpu(cpu_pmu->reset, NULL, 1);
Will Deacon574b69c2011-03-25 13:13:34 +0100632 return 0;
633}
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100634arch_initcall(cpu_pmu_reset);
Will Deacon574b69c2011-03-25 13:13:34 +0100635
Will Deaconb0e89592011-07-26 22:10:28 +0100636/*
637 * PMU platform driver and devicetree bindings.
638 */
639static struct of_device_id armpmu_of_device_ids[] = {
640 {.compatible = "arm,cortex-a9-pmu"},
641 {.compatible = "arm,cortex-a8-pmu"},
642 {.compatible = "arm,arm1136-pmu"},
643 {.compatible = "arm,arm1176-pmu"},
644 {},
645};
646
647static struct platform_device_id armpmu_plat_device_ids[] = {
648 {.name = "arm-pmu"},
649 {},
650};
651
652static int __devinit armpmu_device_probe(struct platform_device *pdev)
653{
Will Deacon6bd05402011-12-02 18:16:01 +0100654 if (!cpu_pmu)
655 return -ENODEV;
656
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100657 cpu_pmu->plat_device = pdev;
Will Deaconb0e89592011-07-26 22:10:28 +0100658 return 0;
659}
660
661static struct platform_driver armpmu_driver = {
662 .driver = {
663 .name = "arm-pmu",
664 .of_match_table = armpmu_of_device_ids,
665 },
666 .probe = armpmu_device_probe,
667 .id_table = armpmu_plat_device_ids,
668};
669
670static int __init register_pmu_driver(void)
671{
672 return platform_driver_register(&armpmu_driver);
673}
674device_initcall(register_pmu_driver);
675
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100676static struct pmu_hw_events *armpmu_get_cpu_events(void)
Mark Rutland92f701e2011-05-04 09:23:51 +0100677{
678 return &__get_cpu_var(cpu_hw_events);
679}
680
681static void __init cpu_pmu_init(struct arm_pmu *armpmu)
682{
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100683 int cpu;
684 for_each_possible_cpu(cpu) {
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100685 struct pmu_hw_events *events = &per_cpu(cpu_hw_events, cpu);
Mark Rutland3fc2c832011-06-24 11:30:59 +0100686 events->events = per_cpu(hw_events, cpu);
687 events->used_mask = per_cpu(used_mask, cpu);
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100688 raw_spin_lock_init(&events->pmu_lock);
689 }
Mark Rutland92f701e2011-05-04 09:23:51 +0100690 armpmu->get_hw_events = armpmu_get_cpu_events;
Mark Rutland7ae18a52011-06-06 10:37:50 +0100691 armpmu->type = ARM_PMU_DEVICE_CPU;
Mark Rutland92f701e2011-05-04 09:23:51 +0100692}
693
Will Deaconb0e89592011-07-26 22:10:28 +0100694/*
Lorenzo Pieralisia0feb6d2012-03-06 17:37:45 +0100695 * PMU hardware loses all context when a CPU goes offline.
696 * When a CPU is hotplugged back in, since some hardware registers are
697 * UNKNOWN at reset, the PMU must be explicitly reset to avoid reading
698 * junk values out of them.
699 */
700static int __cpuinit pmu_cpu_notify(struct notifier_block *b,
701 unsigned long action, void *hcpu)
702{
703 if ((action & ~CPU_TASKS_FROZEN) != CPU_STARTING)
704 return NOTIFY_DONE;
705
706 if (cpu_pmu && cpu_pmu->reset)
707 cpu_pmu->reset(NULL);
708
709 return NOTIFY_OK;
710}
711
712static struct notifier_block __cpuinitdata pmu_cpu_notifier = {
713 .notifier_call = pmu_cpu_notify,
714};
715
716/*
Will Deaconb0e89592011-07-26 22:10:28 +0100717 * CPU PMU identification and registration.
718 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100719static int __init
720init_hw_perf_events(void)
721{
722 unsigned long cpuid = read_cpuid_id();
723 unsigned long implementor = (cpuid & 0xFF000000) >> 24;
724 unsigned long part_number = (cpuid & 0xFFF0);
725
Will Deacon49e6a322010-04-30 11:33:33 +0100726 /* ARM Ltd CPUs. */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100727 if (0x41 == implementor) {
728 switch (part_number) {
729 case 0xB360: /* ARM1136 */
730 case 0xB560: /* ARM1156 */
731 case 0xB760: /* ARM1176 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100732 cpu_pmu = armv6pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100733 break;
734 case 0xB020: /* ARM11mpcore */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100735 cpu_pmu = armv6mpcore_pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100736 break;
Jean PIHET796d1292010-01-26 18:51:05 +0100737 case 0xC080: /* Cortex-A8 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100738 cpu_pmu = armv7_a8_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100739 break;
740 case 0xC090: /* Cortex-A9 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100741 cpu_pmu = armv7_a9_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100742 break;
Will Deacon0c205cb2011-06-03 17:40:15 +0100743 case 0xC050: /* Cortex-A5 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100744 cpu_pmu = armv7_a5_pmu_init();
Will Deacon0c205cb2011-06-03 17:40:15 +0100745 break;
Will Deacon14abd032011-01-19 14:24:38 +0000746 case 0xC0F0: /* Cortex-A15 */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100747 cpu_pmu = armv7_a15_pmu_init();
Will Deacon14abd032011-01-19 14:24:38 +0000748 break;
Will Deacond33c88c2012-02-03 14:46:01 +0100749 case 0xC070: /* Cortex-A7 */
750 cpu_pmu = armv7_a7_pmu_init();
751 break;
Will Deacon49e6a322010-04-30 11:33:33 +0100752 }
753 /* Intel CPUs [xscale]. */
754 } else if (0x69 == implementor) {
755 part_number = (cpuid >> 13) & 0x7;
756 switch (part_number) {
757 case 1:
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100758 cpu_pmu = xscale1pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100759 break;
760 case 2:
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100761 cpu_pmu = xscale2pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100762 break;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100763 }
764 }
765
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100766 if (cpu_pmu) {
Jean PIHET796d1292010-01-26 18:51:05 +0100767 pr_info("enabled with %s PMU driver, %d counters available\n",
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100768 cpu_pmu->name, cpu_pmu->num_events);
769 cpu_pmu_init(cpu_pmu);
Lorenzo Pieralisia0feb6d2012-03-06 17:37:45 +0100770 register_cpu_notifier(&pmu_cpu_notifier);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100771 armpmu_register(cpu_pmu, "cpu", PERF_TYPE_RAW);
Will Deacon49e6a322010-04-30 11:33:33 +0100772 } else {
773 pr_info("no hardware support available\n");
Will Deacon49e6a322010-04-30 11:33:33 +0100774 }
Jamie Iles1b8873a2010-02-02 20:25:44 +0100775
776 return 0;
777}
Peter Zijlstra004417a2010-11-25 18:38:29 +0100778early_initcall(init_hw_perf_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100779
780/*
781 * Callchain handling code.
782 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100783
784/*
785 * The registers we're interested in are at the end of the variable
786 * length saved register structure. The fp points at the end of this
787 * structure so the address of this struct is:
788 * (struct frame_tail *)(xxx->fp)-1
789 *
790 * This code has been adapted from the ARM OProfile support.
791 */
792struct frame_tail {
Will Deacon4d6b7a72010-11-30 18:15:53 +0100793 struct frame_tail __user *fp;
794 unsigned long sp;
795 unsigned long lr;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100796} __attribute__((packed));
797
798/*
799 * Get the return address for a single stackframe and return a pointer to the
800 * next frame tail.
801 */
Will Deacon4d6b7a72010-11-30 18:15:53 +0100802static struct frame_tail __user *
803user_backtrace(struct frame_tail __user *tail,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100804 struct perf_callchain_entry *entry)
805{
806 struct frame_tail buftail;
807
808 /* Also check accessibility of one struct frame_tail beyond */
809 if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
810 return NULL;
811 if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
812 return NULL;
813
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200814 perf_callchain_store(entry, buftail.lr);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100815
816 /*
817 * Frame pointers should strictly progress back up the stack
818 * (towards higher addresses).
819 */
Rabin Vincentcb061992011-02-09 11:35:12 +0100820 if (tail + 1 >= buftail.fp)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100821 return NULL;
822
823 return buftail.fp - 1;
824}
825
Frederic Weisbecker56962b42010-06-30 23:03:51 +0200826void
827perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100828{
Will Deacon4d6b7a72010-11-30 18:15:53 +0100829 struct frame_tail __user *tail;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100830
Jamie Iles1b8873a2010-02-02 20:25:44 +0100831
Jed Davisa62fe332013-06-20 10:16:29 +0100832 perf_callchain_store(entry, regs->ARM_pc);
Will Deacon4d6b7a72010-11-30 18:15:53 +0100833 tail = (struct frame_tail __user *)regs->ARM_fp - 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100834
Sonny Rao860ad782011-04-18 22:12:59 +0100835 while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
836 tail && !((unsigned long)tail & 0x3))
Jamie Iles1b8873a2010-02-02 20:25:44 +0100837 tail = user_backtrace(tail, entry);
838}
839
840/*
841 * Gets called by walk_stackframe() for every stackframe. This will be called
842 * whist unwinding the stackframe and is like a subroutine return so we use
843 * the PC.
844 */
845static int
846callchain_trace(struct stackframe *fr,
847 void *data)
848{
849 struct perf_callchain_entry *entry = data;
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200850 perf_callchain_store(entry, fr->pc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100851 return 0;
852}
853
Frederic Weisbecker56962b42010-06-30 23:03:51 +0200854void
855perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100856{
857 struct stackframe fr;
858
Jamie Iles1b8873a2010-02-02 20:25:44 +0100859 fr.fp = regs->ARM_fp;
860 fr.sp = regs->ARM_sp;
861 fr.lr = regs->ARM_lr;
862 fr.pc = regs->ARM_pc;
863 walk_stackframe(&fr, callchain_trace, entry);
864}