Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Code to handle x86 style IRQs plus some generic interrupt stuff. |
| 7 | * |
| 8 | * Copyright (C) 1992 Linus Torvalds |
| 9 | * Copyright (C) 1994 - 2000 Ralf Baechle |
| 10 | */ |
| 11 | #include <linux/delay.h> |
| 12 | #include <linux/init.h> |
| 13 | #include <linux/ioport.h> |
| 14 | #include <linux/interrupt.h> |
| 15 | #include <linux/kernel.h> |
| 16 | #include <linux/spinlock.h> |
| 17 | #include <linux/sysdev.h> |
| 18 | |
| 19 | #include <asm/i8259.h> |
| 20 | #include <asm/io.h> |
| 21 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | /* |
| 23 | * This is the 'legacy' 8259A Programmable Interrupt Controller, |
| 24 | * present in the majority of PC/AT boxes. |
| 25 | * plus some generic x86 specific things if generic specifics makes |
| 26 | * any sense at all. |
| 27 | * this file should become arch/i386/kernel/irq.c when the old irq.c |
| 28 | * moves to arch independent land |
| 29 | */ |
| 30 | |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 31 | static int i8259A_auto_eoi; |
Ralf Baechle | 9383292 | 2005-01-14 03:03:23 +0000 | [diff] [blame] | 32 | DEFINE_SPINLOCK(i8259A_lock); |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 33 | /* some platforms call this... */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | void mask_and_ack_8259A(unsigned int); |
| 35 | |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 36 | static struct irq_chip i8259A_chip = { |
| 37 | .name = "XT-PIC", |
| 38 | .mask = disable_8259A_irq, |
| 39 | .unmask = enable_8259A_irq, |
| 40 | .mask_ack = mask_and_ack_8259A, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | }; |
| 42 | |
| 43 | /* |
| 44 | * 8259A PIC functions to handle ISA devices: |
| 45 | */ |
| 46 | |
| 47 | /* |
| 48 | * This contains the irq mask for both 8259A irq controllers, |
| 49 | */ |
| 50 | static unsigned int cached_irq_mask = 0xffff; |
| 51 | |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 52 | #define cached_master_mask (cached_irq_mask) |
| 53 | #define cached_slave_mask (cached_irq_mask >> 8) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | |
| 55 | void disable_8259A_irq(unsigned int irq) |
| 56 | { |
Atsushi Nemoto | 2fa7937 | 2007-01-14 23:41:42 +0900 | [diff] [blame^] | 57 | unsigned int mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | unsigned long flags; |
| 59 | |
Atsushi Nemoto | 2fa7937 | 2007-01-14 23:41:42 +0900 | [diff] [blame^] | 60 | irq -= I8259A_IRQ_BASE; |
| 61 | mask = 1 << irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | spin_lock_irqsave(&i8259A_lock, flags); |
| 63 | cached_irq_mask |= mask; |
| 64 | if (irq & 8) |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 65 | outb(cached_slave_mask, PIC_SLAVE_IMR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 | else |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 67 | outb(cached_master_mask, PIC_MASTER_IMR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | spin_unlock_irqrestore(&i8259A_lock, flags); |
| 69 | } |
| 70 | |
| 71 | void enable_8259A_irq(unsigned int irq) |
| 72 | { |
Atsushi Nemoto | 2fa7937 | 2007-01-14 23:41:42 +0900 | [diff] [blame^] | 73 | unsigned int mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | unsigned long flags; |
| 75 | |
Atsushi Nemoto | 2fa7937 | 2007-01-14 23:41:42 +0900 | [diff] [blame^] | 76 | irq -= I8259A_IRQ_BASE; |
| 77 | mask = ~(1 << irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | spin_lock_irqsave(&i8259A_lock, flags); |
| 79 | cached_irq_mask &= mask; |
| 80 | if (irq & 8) |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 81 | outb(cached_slave_mask, PIC_SLAVE_IMR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | else |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 83 | outb(cached_master_mask, PIC_MASTER_IMR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 84 | spin_unlock_irqrestore(&i8259A_lock, flags); |
| 85 | } |
| 86 | |
| 87 | int i8259A_irq_pending(unsigned int irq) |
| 88 | { |
Atsushi Nemoto | 2fa7937 | 2007-01-14 23:41:42 +0900 | [diff] [blame^] | 89 | unsigned int mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | unsigned long flags; |
| 91 | int ret; |
| 92 | |
Atsushi Nemoto | 2fa7937 | 2007-01-14 23:41:42 +0900 | [diff] [blame^] | 93 | irq -= I8259A_IRQ_BASE; |
| 94 | mask = 1 << irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | spin_lock_irqsave(&i8259A_lock, flags); |
| 96 | if (irq < 8) |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 97 | ret = inb(PIC_MASTER_CMD) & mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | else |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 99 | ret = inb(PIC_SLAVE_CMD) & (mask >> 8); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | spin_unlock_irqrestore(&i8259A_lock, flags); |
| 101 | |
| 102 | return ret; |
| 103 | } |
| 104 | |
| 105 | void make_8259A_irq(unsigned int irq) |
| 106 | { |
| 107 | disable_irq_nosync(irq); |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 108 | set_irq_chip_and_handler(irq, &i8259A_chip, handle_level_irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | enable_irq(irq); |
| 110 | } |
| 111 | |
| 112 | /* |
| 113 | * This function assumes to be called rarely. Switching between |
| 114 | * 8259A registers is slow. |
| 115 | * This has to be protected by the irq controller spinlock |
| 116 | * before being called. |
| 117 | */ |
| 118 | static inline int i8259A_irq_real(unsigned int irq) |
| 119 | { |
| 120 | int value; |
| 121 | int irqmask = 1 << irq; |
| 122 | |
| 123 | if (irq < 8) { |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 124 | outb(0x0B,PIC_MASTER_CMD); /* ISR register */ |
| 125 | value = inb(PIC_MASTER_CMD) & irqmask; |
| 126 | outb(0x0A,PIC_MASTER_CMD); /* back to the IRR register */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 | return value; |
| 128 | } |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 129 | outb(0x0B,PIC_SLAVE_CMD); /* ISR register */ |
| 130 | value = inb(PIC_SLAVE_CMD) & (irqmask >> 8); |
| 131 | outb(0x0A,PIC_SLAVE_CMD); /* back to the IRR register */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | return value; |
| 133 | } |
| 134 | |
| 135 | /* |
| 136 | * Careful! The 8259A is a fragile beast, it pretty |
| 137 | * much _has_ to be done exactly like this (mask it |
| 138 | * first, _then_ send the EOI, and the order of EOI |
| 139 | * to the two 8259s is important! |
| 140 | */ |
| 141 | void mask_and_ack_8259A(unsigned int irq) |
| 142 | { |
Atsushi Nemoto | 2fa7937 | 2007-01-14 23:41:42 +0900 | [diff] [blame^] | 143 | unsigned int irqmask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 144 | unsigned long flags; |
| 145 | |
Atsushi Nemoto | 2fa7937 | 2007-01-14 23:41:42 +0900 | [diff] [blame^] | 146 | irq -= I8259A_IRQ_BASE; |
| 147 | irqmask = 1 << irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | spin_lock_irqsave(&i8259A_lock, flags); |
| 149 | /* |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 150 | * Lightweight spurious IRQ detection. We do not want |
| 151 | * to overdo spurious IRQ handling - it's usually a sign |
| 152 | * of hardware problems, so we only do the checks we can |
| 153 | * do without slowing down good hardware unnecessarily. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | * |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 155 | * Note that IRQ7 and IRQ15 (the two spurious IRQs |
| 156 | * usually resulting from the 8259A-1|2 PICs) occur |
| 157 | * even if the IRQ is masked in the 8259A. Thus we |
| 158 | * can check spurious 8259A IRQs without doing the |
| 159 | * quite slow i8259A_irq_real() call for every IRQ. |
| 160 | * This does not cover 100% of spurious interrupts, |
| 161 | * but should be enough to warn the user that there |
| 162 | * is something bad going on ... |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | */ |
| 164 | if (cached_irq_mask & irqmask) |
| 165 | goto spurious_8259A_irq; |
| 166 | cached_irq_mask |= irqmask; |
| 167 | |
| 168 | handle_real_irq: |
| 169 | if (irq & 8) { |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 170 | inb(PIC_SLAVE_IMR); /* DUMMY - (do we need this?) */ |
| 171 | outb(cached_slave_mask, PIC_SLAVE_IMR); |
| 172 | outb(0x60+(irq&7),PIC_SLAVE_CMD);/* 'Specific EOI' to slave */ |
| 173 | outb(0x60+PIC_CASCADE_IR,PIC_MASTER_CMD); /* 'Specific EOI' to master-IRQ2 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | } else { |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 175 | inb(PIC_MASTER_IMR); /* DUMMY - (do we need this?) */ |
| 176 | outb(cached_master_mask, PIC_MASTER_IMR); |
| 177 | outb(0x60+irq,PIC_MASTER_CMD); /* 'Specific EOI to master */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | } |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 179 | #ifdef CONFIG_MIPS_MT_SMTC |
| 180 | if (irq_hwmask[irq] & ST0_IM) |
| 181 | set_c0_status(irq_hwmask[irq] & ST0_IM); |
| 182 | #endif /* CONFIG_MIPS_MT_SMTC */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | spin_unlock_irqrestore(&i8259A_lock, flags); |
| 184 | return; |
| 185 | |
| 186 | spurious_8259A_irq: |
| 187 | /* |
| 188 | * this is the slow path - should happen rarely. |
| 189 | */ |
| 190 | if (i8259A_irq_real(irq)) |
| 191 | /* |
| 192 | * oops, the IRQ _is_ in service according to the |
| 193 | * 8259A - not spurious, go handle it. |
| 194 | */ |
| 195 | goto handle_real_irq; |
| 196 | |
| 197 | { |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 198 | static int spurious_irq_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 | /* |
| 200 | * At this point we can be sure the IRQ is spurious, |
| 201 | * lets ACK and report it. [once per IRQ] |
| 202 | */ |
| 203 | if (!(spurious_irq_mask & irqmask)) { |
| 204 | printk(KERN_DEBUG "spurious 8259A interrupt: IRQ%d.\n", irq); |
| 205 | spurious_irq_mask |= irqmask; |
| 206 | } |
| 207 | atomic_inc(&irq_err_count); |
| 208 | /* |
| 209 | * Theoretically we do not have to handle this IRQ, |
| 210 | * but in Linux this does not cause problems and is |
| 211 | * simpler for us. |
| 212 | */ |
| 213 | goto handle_real_irq; |
| 214 | } |
| 215 | } |
| 216 | |
| 217 | static int i8259A_resume(struct sys_device *dev) |
| 218 | { |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 219 | init_8259A(i8259A_auto_eoi); |
| 220 | return 0; |
| 221 | } |
| 222 | |
| 223 | static int i8259A_shutdown(struct sys_device *dev) |
| 224 | { |
| 225 | /* Put the i8259A into a quiescent state that |
| 226 | * the kernel initialization code can get it |
| 227 | * out of. |
| 228 | */ |
| 229 | outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */ |
| 230 | outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-1 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | return 0; |
| 232 | } |
| 233 | |
| 234 | static struct sysdev_class i8259_sysdev_class = { |
| 235 | set_kset_name("i8259"), |
| 236 | .resume = i8259A_resume, |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 237 | .shutdown = i8259A_shutdown, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 238 | }; |
| 239 | |
| 240 | static struct sys_device device_i8259A = { |
| 241 | .id = 0, |
| 242 | .cls = &i8259_sysdev_class, |
| 243 | }; |
| 244 | |
| 245 | static int __init i8259A_init_sysfs(void) |
| 246 | { |
| 247 | int error = sysdev_class_register(&i8259_sysdev_class); |
| 248 | if (!error) |
| 249 | error = sysdev_register(&device_i8259A); |
| 250 | return error; |
| 251 | } |
| 252 | |
| 253 | device_initcall(i8259A_init_sysfs); |
| 254 | |
| 255 | void __init init_8259A(int auto_eoi) |
| 256 | { |
| 257 | unsigned long flags; |
| 258 | |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 259 | i8259A_auto_eoi = auto_eoi; |
| 260 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 261 | spin_lock_irqsave(&i8259A_lock, flags); |
| 262 | |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 263 | outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */ |
| 264 | outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 265 | |
| 266 | /* |
| 267 | * outb_p - this has to work on a wide range of PC hardware. |
| 268 | */ |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 269 | outb_p(0x11, PIC_MASTER_CMD); /* ICW1: select 8259A-1 init */ |
| 270 | outb_p(I8259A_IRQ_BASE + 0, PIC_MASTER_IMR); /* ICW2: 8259A-1 IR0 mapped to I8259A_IRQ_BASE + 0x00 */ |
| 271 | outb_p(1U << PIC_CASCADE_IR, PIC_MASTER_IMR); /* 8259A-1 (the master) has a slave on IR2 */ |
| 272 | if (auto_eoi) /* master does Auto EOI */ |
| 273 | outb_p(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR); |
| 274 | else /* master expects normal EOI */ |
| 275 | outb_p(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 277 | outb_p(0x11, PIC_SLAVE_CMD); /* ICW1: select 8259A-2 init */ |
| 278 | outb_p(I8259A_IRQ_BASE + 8, PIC_SLAVE_IMR); /* ICW2: 8259A-2 IR0 mapped to I8259A_IRQ_BASE + 0x08 */ |
| 279 | outb_p(PIC_CASCADE_IR, PIC_SLAVE_IMR); /* 8259A-2 is a slave on master's IR2 */ |
| 280 | outb_p(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR); /* (slave's support for AEOI in flat mode is to be investigated) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 | if (auto_eoi) |
| 282 | /* |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 283 | * In AEOI mode we just have to mask the interrupt |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 | * when acking. |
| 285 | */ |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 286 | i8259A_chip.mask_ack = disable_8259A_irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | else |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 288 | i8259A_chip.mask_ack = mask_and_ack_8259A; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | |
| 290 | udelay(100); /* wait for 8259A to initialize */ |
| 291 | |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 292 | outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */ |
| 293 | outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | |
| 295 | spin_unlock_irqrestore(&i8259A_lock, flags); |
| 296 | } |
| 297 | |
| 298 | /* |
| 299 | * IRQ2 is cascade interrupt to second interrupt controller |
| 300 | */ |
| 301 | static struct irqaction irq2 = { |
| 302 | no_action, 0, CPU_MASK_NONE, "cascade", NULL, NULL |
| 303 | }; |
| 304 | |
| 305 | static struct resource pic1_io_resource = { |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 306 | .name = "pic1", |
| 307 | .start = PIC_MASTER_CMD, |
| 308 | .end = PIC_MASTER_IMR, |
| 309 | .flags = IORESOURCE_BUSY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 310 | }; |
| 311 | |
| 312 | static struct resource pic2_io_resource = { |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 313 | .name = "pic2", |
| 314 | .start = PIC_SLAVE_CMD, |
| 315 | .end = PIC_SLAVE_IMR, |
| 316 | .flags = IORESOURCE_BUSY |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | }; |
| 318 | |
| 319 | /* |
| 320 | * On systems with i8259-style interrupt controllers we assume for |
Ralf Baechle | 28a7879 | 2005-08-16 15:46:05 +0000 | [diff] [blame] | 321 | * driver compatibility reasons interrupts 0 - 15 to be the i8259 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | * interrupts even if the hardware uses a different interrupt numbering. |
| 323 | */ |
| 324 | void __init init_i8259_irqs (void) |
| 325 | { |
| 326 | int i; |
| 327 | |
| 328 | request_resource(&ioport_resource, &pic1_io_resource); |
| 329 | request_resource(&ioport_resource, &pic2_io_resource); |
| 330 | |
| 331 | init_8259A(0); |
| 332 | |
Atsushi Nemoto | 2fa7937 | 2007-01-14 23:41:42 +0900 | [diff] [blame^] | 333 | for (i = I8259A_IRQ_BASE; i < I8259A_IRQ_BASE + 16; i++) |
Atsushi Nemoto | 2cafe97 | 2006-12-07 02:04:17 +0900 | [diff] [blame] | 334 | set_irq_chip_and_handler(i, &i8259A_chip, handle_level_irq); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | |
Atsushi Nemoto | 2fa7937 | 2007-01-14 23:41:42 +0900 | [diff] [blame^] | 336 | setup_irq(I8259A_IRQ_BASE + PIC_CASCADE_IR, &irq2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | } |