blob: 5791addd436bd656c740df80716d2bc4df33ff86 [file] [log] [blame]
Dan Williams285f5fa2006-12-07 02:59:39 +01001/*
2 * iop13xx IRQ handling / support functions
3 * Copyright (c) 2005-2006, Intel Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
16 * Place - Suite 330, Boston, MA 02111-1307 USA.
17 *
18 */
19#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/list.h>
22#include <linux/sysctl.h>
23#include <asm/uaccess.h>
24#include <asm/mach/irq.h>
25#include <asm/irq.h>
26#include <asm/hardware.h>
27#include <asm/mach-types.h>
28#include <asm/arch/irqs.h>
Daniel Wolstenholme2fd02372007-05-10 22:33:02 -070029#include <asm/arch/msi.h>
Dan Williams285f5fa2006-12-07 02:59:39 +010030
31/* INTCTL0 CP6 R0 Page 4
32 */
33static inline u32 read_intctl_0(void)
34{
35 u32 val;
36 asm volatile("mrc p6, 0, %0, c0, c4, 0":"=r" (val));
37 return val;
38}
39static inline void write_intctl_0(u32 val)
40{
41 asm volatile("mcr p6, 0, %0, c0, c4, 0"::"r" (val));
42}
43
44/* INTCTL1 CP6 R1 Page 4
45 */
46static inline u32 read_intctl_1(void)
47{
48 u32 val;
49 asm volatile("mrc p6, 0, %0, c1, c4, 0":"=r" (val));
50 return val;
51}
52static inline void write_intctl_1(u32 val)
53{
54 asm volatile("mcr p6, 0, %0, c1, c4, 0"::"r" (val));
55}
56
57/* INTCTL2 CP6 R2 Page 4
58 */
59static inline u32 read_intctl_2(void)
60{
61 u32 val;
62 asm volatile("mrc p6, 0, %0, c2, c4, 0":"=r" (val));
63 return val;
64}
65static inline void write_intctl_2(u32 val)
66{
67 asm volatile("mcr p6, 0, %0, c2, c4, 0"::"r" (val));
68}
69
70/* INTCTL3 CP6 R3 Page 4
71 */
72static inline u32 read_intctl_3(void)
73{
74 u32 val;
75 asm volatile("mrc p6, 0, %0, c3, c4, 0":"=r" (val));
76 return val;
77}
78static inline void write_intctl_3(u32 val)
79{
80 asm volatile("mcr p6, 0, %0, c3, c4, 0"::"r" (val));
81}
82
83/* INTSTR0 CP6 R0 Page 5
84 */
85static inline u32 read_intstr_0(void)
86{
87 u32 val;
88 asm volatile("mrc p6, 0, %0, c0, c5, 0":"=r" (val));
89 return val;
90}
91static inline void write_intstr_0(u32 val)
92{
93 asm volatile("mcr p6, 0, %0, c0, c5, 0"::"r" (val));
94}
95
96/* INTSTR1 CP6 R1 Page 5
97 */
98static inline u32 read_intstr_1(void)
99{
100 u32 val;
101 asm volatile("mrc p6, 0, %0, c1, c5, 0":"=r" (val));
102 return val;
103}
104static void write_intstr_1(u32 val)
105{
106 asm volatile("mcr p6, 0, %0, c1, c5, 0"::"r" (val));
107}
108
109/* INTSTR2 CP6 R2 Page 5
110 */
111static inline u32 read_intstr_2(void)
112{
113 u32 val;
114 asm volatile("mrc p6, 0, %0, c2, c5, 0":"=r" (val));
115 return val;
116}
117static void write_intstr_2(u32 val)
118{
119 asm volatile("mcr p6, 0, %0, c2, c5, 0"::"r" (val));
120}
121
122/* INTSTR3 CP6 R3 Page 5
123 */
124static inline u32 read_intstr_3(void)
125{
126 u32 val;
127 asm volatile("mrc p6, 0, %0, c3, c5, 0":"=r" (val));
128 return val;
129}
130static void write_intstr_3(u32 val)
131{
132 asm volatile("mcr p6, 0, %0, c3, c5, 0"::"r" (val));
133}
134
135/* INTBASE CP6 R0 Page 2
136 */
137static inline u32 read_intbase(void)
138{
139 u32 val;
140 asm volatile("mrc p6, 0, %0, c0, c2, 0":"=r" (val));
141 return val;
142}
143static void write_intbase(u32 val)
144{
145 asm volatile("mcr p6, 0, %0, c0, c2, 0"::"r" (val));
146}
147
148/* INTSIZE CP6 R2 Page 2
149 */
150static inline u32 read_intsize(void)
151{
152 u32 val;
153 asm volatile("mrc p6, 0, %0, c2, c2, 0":"=r" (val));
154 return val;
155}
156static void write_intsize(u32 val)
157{
158 asm volatile("mcr p6, 0, %0, c2, c2, 0"::"r" (val));
159}
160
161/* 0 = Interrupt Masked and 1 = Interrupt not masked */
162static void
163iop13xx_irq_mask0 (unsigned int irq)
164{
Dan Williams285f5fa2006-12-07 02:59:39 +0100165 write_intctl_0(read_intctl_0() & ~(1 << (irq - 0)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100166}
167
168static void
169iop13xx_irq_mask1 (unsigned int irq)
170{
Dan Williams285f5fa2006-12-07 02:59:39 +0100171 write_intctl_1(read_intctl_1() & ~(1 << (irq - 32)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100172}
173
174static void
175iop13xx_irq_mask2 (unsigned int irq)
176{
Dan Williams285f5fa2006-12-07 02:59:39 +0100177 write_intctl_2(read_intctl_2() & ~(1 << (irq - 64)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100178}
179
180static void
181iop13xx_irq_mask3 (unsigned int irq)
182{
Dan Williams285f5fa2006-12-07 02:59:39 +0100183 write_intctl_3(read_intctl_3() & ~(1 << (irq - 96)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100184}
185
186static void
187iop13xx_irq_unmask0(unsigned int irq)
188{
Dan Williams285f5fa2006-12-07 02:59:39 +0100189 write_intctl_0(read_intctl_0() | (1 << (irq - 0)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100190}
191
192static void
193iop13xx_irq_unmask1(unsigned int irq)
194{
Dan Williams285f5fa2006-12-07 02:59:39 +0100195 write_intctl_1(read_intctl_1() | (1 << (irq - 32)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100196}
197
198static void
199iop13xx_irq_unmask2(unsigned int irq)
200{
Dan Williams285f5fa2006-12-07 02:59:39 +0100201 write_intctl_2(read_intctl_2() | (1 << (irq - 64)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100202}
203
204static void
205iop13xx_irq_unmask3(unsigned int irq)
206{
Dan Williams285f5fa2006-12-07 02:59:39 +0100207 write_intctl_3(read_intctl_3() | (1 << (irq - 96)));
Dan Williams285f5fa2006-12-07 02:59:39 +0100208}
209
Dan Williams3a2aeda2006-12-14 23:31:20 +0100210static struct irq_chip iop13xx_irqchip1 = {
211 .name = "IOP13xx-1",
Dan Williams285f5fa2006-12-07 02:59:39 +0100212 .ack = iop13xx_irq_mask0,
213 .mask = iop13xx_irq_mask0,
214 .unmask = iop13xx_irq_unmask0,
215};
216
Dan Williams3a2aeda2006-12-14 23:31:20 +0100217static struct irq_chip iop13xx_irqchip2 = {
218 .name = "IOP13xx-2",
Dan Williams285f5fa2006-12-07 02:59:39 +0100219 .ack = iop13xx_irq_mask1,
220 .mask = iop13xx_irq_mask1,
221 .unmask = iop13xx_irq_unmask1,
222};
223
Dan Williams3a2aeda2006-12-14 23:31:20 +0100224static struct irq_chip iop13xx_irqchip3 = {
225 .name = "IOP13xx-3",
Dan Williams285f5fa2006-12-07 02:59:39 +0100226 .ack = iop13xx_irq_mask2,
227 .mask = iop13xx_irq_mask2,
228 .unmask = iop13xx_irq_unmask2,
229};
230
Dan Williams3a2aeda2006-12-14 23:31:20 +0100231static struct irq_chip iop13xx_irqchip4 = {
232 .name = "IOP13xx-4",
Dan Williams285f5fa2006-12-07 02:59:39 +0100233 .ack = iop13xx_irq_mask3,
234 .mask = iop13xx_irq_mask3,
235 .unmask = iop13xx_irq_unmask3,
236};
237
Dan Williams588ef762007-02-13 17:12:04 +0100238extern void iop_init_cp6_handler(void);
239
Dan Williams285f5fa2006-12-07 02:59:39 +0100240void __init iop13xx_init_irq(void)
241{
242 unsigned int i;
243
Dan Williams588ef762007-02-13 17:12:04 +0100244 iop_init_cp6_handler();
Dan Williams285f5fa2006-12-07 02:59:39 +0100245
246 /* disable all interrupts */
247 write_intctl_0(0);
248 write_intctl_1(0);
249 write_intctl_2(0);
250 write_intctl_3(0);
251
252 /* treat all as IRQ */
253 write_intstr_0(0);
254 write_intstr_1(0);
255 write_intstr_2(0);
256 write_intstr_3(0);
257
258 /* initialize the interrupt vector generator */
259 write_intbase(INTBASE);
260 write_intsize(INTSIZE_4);
261
Daniel Wolstenholme2fd02372007-05-10 22:33:02 -0700262 for(i = 0; i <= IRQ_IOP13XX_HPI; i++) {
Dan Williams285f5fa2006-12-07 02:59:39 +0100263 if (i < 32)
Dan Williams285f5fa2006-12-07 02:59:39 +0100264 set_irq_chip(i, &iop13xx_irqchip1);
Dan Williams3a2aeda2006-12-14 23:31:20 +0100265 else if (i < 64)
Dan Williams285f5fa2006-12-07 02:59:39 +0100266 set_irq_chip(i, &iop13xx_irqchip2);
Dan Williams3a2aeda2006-12-14 23:31:20 +0100267 else if (i < 96)
Dan Williams285f5fa2006-12-07 02:59:39 +0100268 set_irq_chip(i, &iop13xx_irqchip3);
Dan Williams3a2aeda2006-12-14 23:31:20 +0100269 else
270 set_irq_chip(i, &iop13xx_irqchip4);
Dan Williams285f5fa2006-12-07 02:59:39 +0100271
Dan Williams3a2aeda2006-12-14 23:31:20 +0100272 set_irq_handler(i, handle_level_irq);
Dan Williams285f5fa2006-12-07 02:59:39 +0100273 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
274 }
Daniel Wolstenholme2fd02372007-05-10 22:33:02 -0700275
276 iop13xx_msi_init();
Dan Williams285f5fa2006-12-07 02:59:39 +0100277}