blob: 9310d618070b659526eb8ac066163e6a727e1469 [file] [log] [blame]
Catalin Marinas382266a2007-02-05 14:48:19 +01001/*
2 * arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
3 *
4 * Copyright (C) 2007 ARM Limited
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19#include <linux/init.h>
Catalin Marinas07620972007-07-20 11:42:40 +010020#include <linux/spinlock.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010022
23#include <asm/cacheflush.h>
Catalin Marinas382266a2007-02-05 14:48:19 +010024#include <asm/hardware/cache-l2x0.h>
25
26#define CACHE_LINE_SIZE 32
27
28static void __iomem *l2x0_base;
Catalin Marinas07620972007-07-20 11:42:40 +010029static DEFINE_SPINLOCK(l2x0_lock);
Jason McMullan64039be2010-05-05 18:59:37 +010030static uint32_t l2x0_way_mask; /* Bitmask of active ways */
Catalin Marinas382266a2007-02-05 14:48:19 +010031
Catalin Marinas9a6655e2010-08-31 13:05:22 +010032static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010033{
Catalin Marinas9a6655e2010-08-31 13:05:22 +010034 /* wait for cache operation by line or way to complete */
Catalin Marinas6775a552010-07-28 22:01:25 +010035 while (readl_relaxed(reg) & mask)
Catalin Marinas382266a2007-02-05 14:48:19 +010036 ;
Catalin Marinas382266a2007-02-05 14:48:19 +010037}
38
Catalin Marinas9a6655e2010-08-31 13:05:22 +010039#ifdef CONFIG_CACHE_PL310
40static inline void cache_wait(void __iomem *reg, unsigned long mask)
41{
42 /* cache operations by line are atomic on PL310 */
43}
44#else
45#define cache_wait cache_wait_way
46#endif
47
Catalin Marinas382266a2007-02-05 14:48:19 +010048static inline void cache_sync(void)
49{
Russell King3d107432009-11-19 11:41:09 +000050 void __iomem *base = l2x0_base;
Catalin Marinas6775a552010-07-28 22:01:25 +010051 writel_relaxed(0, base + L2X0_CACHE_SYNC);
Russell King3d107432009-11-19 11:41:09 +000052 cache_wait(base + L2X0_CACHE_SYNC, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +010053}
54
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010055static inline void l2x0_clean_line(unsigned long addr)
56{
57 void __iomem *base = l2x0_base;
58 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010059 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010060}
61
62static inline void l2x0_inv_line(unsigned long addr)
63{
64 void __iomem *base = l2x0_base;
65 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010066 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010067}
68
Santosh Shilimkar9e655822010-02-04 19:42:42 +010069#ifdef CONFIG_PL310_ERRATA_588369
70static void debug_writel(unsigned long val)
71{
72 extern void omap_smc1(u32 fn, u32 arg);
73
74 /*
75 * Texas Instrument secure monitor api to modify the
76 * PL310 Debug Control Register.
77 */
78 omap_smc1(0x100, val);
79}
80
81static inline void l2x0_flush_line(unsigned long addr)
82{
83 void __iomem *base = l2x0_base;
84
85 /* Clean by PA followed by Invalidate by PA */
86 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010087 writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +010088 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +010089 writel_relaxed(addr, base + L2X0_INV_LINE_PA);
Santosh Shilimkar9e655822010-02-04 19:42:42 +010090}
91#else
92
93/* Optimised out for non-errata case */
94static inline void debug_writel(unsigned long val)
95{
96}
97
Santosh Shilimkar424d6b12010-02-04 19:35:06 +010098static inline void l2x0_flush_line(unsigned long addr)
99{
100 void __iomem *base = l2x0_base;
101 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100102 writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100103}
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100104#endif
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100105
Catalin Marinas23107c52010-03-24 16:48:53 +0100106static void l2x0_cache_sync(void)
107{
108 unsigned long flags;
109
110 spin_lock_irqsave(&l2x0_lock, flags);
111 cache_sync();
112 spin_unlock_irqrestore(&l2x0_lock, flags);
113}
114
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530115static void l2x0_flush_all(void)
116{
117 unsigned long flags;
118
119 /* clean all ways */
120 spin_lock_irqsave(&l2x0_lock, flags);
121 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
122 cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
123 cache_sync();
124 spin_unlock_irqrestore(&l2x0_lock, flags);
125}
126
127static void l2x0_inv_all(void)
Catalin Marinas382266a2007-02-05 14:48:19 +0100128{
Russell King0eb948d2009-11-19 11:12:15 +0000129 unsigned long flags;
130
Catalin Marinas382266a2007-02-05 14:48:19 +0100131 /* invalidate all ways */
Russell King0eb948d2009-11-19 11:12:15 +0000132 spin_lock_irqsave(&l2x0_lock, flags);
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530133 /* Invalidating when L2 is enabled is a nono */
134 BUG_ON(readl(l2x0_base + L2X0_CTRL) & 1);
Catalin Marinas6775a552010-07-28 22:01:25 +0100135 writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
Catalin Marinas9a6655e2010-08-31 13:05:22 +0100136 cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
Catalin Marinas382266a2007-02-05 14:48:19 +0100137 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000138 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100139}
140
141static void l2x0_inv_range(unsigned long start, unsigned long end)
142{
Russell King3d107432009-11-19 11:41:09 +0000143 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000144 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100145
Russell King0eb948d2009-11-19 11:12:15 +0000146 spin_lock_irqsave(&l2x0_lock, flags);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100147 if (start & (CACHE_LINE_SIZE - 1)) {
148 start &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100149 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100150 l2x0_flush_line(start);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100151 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100152 start += CACHE_LINE_SIZE;
153 }
154
155 if (end & (CACHE_LINE_SIZE - 1)) {
156 end &= ~(CACHE_LINE_SIZE - 1);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100157 debug_writel(0x03);
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100158 l2x0_flush_line(end);
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100159 debug_writel(0x00);
Rui Sousa4f6627a2007-09-15 00:56:19 +0100160 }
161
Russell King0eb948d2009-11-19 11:12:15 +0000162 while (start < end) {
163 unsigned long blk_end = start + min(end - start, 4096UL);
164
165 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100166 l2x0_inv_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000167 start += CACHE_LINE_SIZE;
168 }
169
170 if (blk_end < end) {
171 spin_unlock_irqrestore(&l2x0_lock, flags);
172 spin_lock_irqsave(&l2x0_lock, flags);
173 }
174 }
Russell King3d107432009-11-19 11:41:09 +0000175 cache_wait(base + L2X0_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100176 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000177 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100178}
179
180static void l2x0_clean_range(unsigned long start, unsigned long end)
181{
Russell King3d107432009-11-19 11:41:09 +0000182 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000183 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100184
Russell King0eb948d2009-11-19 11:12:15 +0000185 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100186 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000187 while (start < end) {
188 unsigned long blk_end = start + min(end - start, 4096UL);
189
190 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100191 l2x0_clean_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000192 start += CACHE_LINE_SIZE;
193 }
194
195 if (blk_end < end) {
196 spin_unlock_irqrestore(&l2x0_lock, flags);
197 spin_lock_irqsave(&l2x0_lock, flags);
198 }
199 }
Russell King3d107432009-11-19 11:41:09 +0000200 cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100201 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000202 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100203}
204
205static void l2x0_flush_range(unsigned long start, unsigned long end)
206{
Russell King3d107432009-11-19 11:41:09 +0000207 void __iomem *base = l2x0_base;
Russell King0eb948d2009-11-19 11:12:15 +0000208 unsigned long flags;
Catalin Marinas382266a2007-02-05 14:48:19 +0100209
Russell King0eb948d2009-11-19 11:12:15 +0000210 spin_lock_irqsave(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100211 start &= ~(CACHE_LINE_SIZE - 1);
Russell King0eb948d2009-11-19 11:12:15 +0000212 while (start < end) {
213 unsigned long blk_end = start + min(end - start, 4096UL);
214
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100215 debug_writel(0x03);
Russell King0eb948d2009-11-19 11:12:15 +0000216 while (start < blk_end) {
Santosh Shilimkar424d6b12010-02-04 19:35:06 +0100217 l2x0_flush_line(start);
Russell King0eb948d2009-11-19 11:12:15 +0000218 start += CACHE_LINE_SIZE;
219 }
Santosh Shilimkar9e655822010-02-04 19:42:42 +0100220 debug_writel(0x00);
Russell King0eb948d2009-11-19 11:12:15 +0000221
222 if (blk_end < end) {
223 spin_unlock_irqrestore(&l2x0_lock, flags);
224 spin_lock_irqsave(&l2x0_lock, flags);
225 }
226 }
Russell King3d107432009-11-19 11:41:09 +0000227 cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
Catalin Marinas382266a2007-02-05 14:48:19 +0100228 cache_sync();
Russell King0eb948d2009-11-19 11:12:15 +0000229 spin_unlock_irqrestore(&l2x0_lock, flags);
Catalin Marinas382266a2007-02-05 14:48:19 +0100230}
231
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530232static void l2x0_disable(void)
233{
234 unsigned long flags;
235
236 spin_lock_irqsave(&l2x0_lock, flags);
237 writel(0, l2x0_base + L2X0_CTRL);
238 spin_unlock_irqrestore(&l2x0_lock, flags);
239}
240
Catalin Marinas382266a2007-02-05 14:48:19 +0100241void __init l2x0_init(void __iomem *base, __u32 aux_val, __u32 aux_mask)
242{
243 __u32 aux;
Jason McMullan64039be2010-05-05 18:59:37 +0100244 __u32 cache_id;
245 int ways;
246 const char *type;
Catalin Marinas382266a2007-02-05 14:48:19 +0100247
248 l2x0_base = base;
249
Catalin Marinas6775a552010-07-28 22:01:25 +0100250 cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
251 aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
Jason McMullan64039be2010-05-05 18:59:37 +0100252
Sascha Hauer4082cfa2010-07-08 08:36:21 +0100253 aux &= aux_mask;
254 aux |= aux_val;
255
Jason McMullan64039be2010-05-05 18:59:37 +0100256 /* Determine the number of ways */
257 switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
258 case L2X0_CACHE_ID_PART_L310:
259 if (aux & (1 << 16))
260 ways = 16;
261 else
262 ways = 8;
263 type = "L310";
264 break;
265 case L2X0_CACHE_ID_PART_L210:
266 ways = (aux >> 13) & 0xf;
267 type = "L210";
268 break;
269 default:
270 /* Assume unknown chips have 8 ways */
271 ways = 8;
272 type = "L2x0 series";
273 break;
274 }
275
276 l2x0_way_mask = (1 << ways) - 1;
277
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100278 /*
279 * Check if l2x0 controller is already enabled.
280 * If you are booting from non-secure mode
281 * accessing the below registers will fault.
282 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100283 if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & 1)) {
Catalin Marinas382266a2007-02-05 14:48:19 +0100284
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100285 /* l2x0 controller is disabled */
Catalin Marinas6775a552010-07-28 22:01:25 +0100286 writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
Catalin Marinas382266a2007-02-05 14:48:19 +0100287
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100288 l2x0_inv_all();
289
290 /* enable L2X0 */
Catalin Marinas6775a552010-07-28 22:01:25 +0100291 writel_relaxed(1, l2x0_base + L2X0_CTRL);
Srinidhi Kasagar48371cd2009-12-02 06:18:03 +0100292 }
Catalin Marinas382266a2007-02-05 14:48:19 +0100293
294 outer_cache.inv_range = l2x0_inv_range;
295 outer_cache.clean_range = l2x0_clean_range;
296 outer_cache.flush_range = l2x0_flush_range;
Catalin Marinas23107c52010-03-24 16:48:53 +0100297 outer_cache.sync = l2x0_cache_sync;
Thomas Gleixner2fd86582010-07-31 21:05:24 +0530298 outer_cache.flush_all = l2x0_flush_all;
299 outer_cache.inv_all = l2x0_inv_all;
300 outer_cache.disable = l2x0_disable;
Catalin Marinas382266a2007-02-05 14:48:19 +0100301
Jason McMullan64039be2010-05-05 18:59:37 +0100302 printk(KERN_INFO "%s cache controller enabled\n", type);
303 printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x\n",
304 ways, cache_id, aux);
Catalin Marinas382266a2007-02-05 14:48:19 +0100305}