blob: 6af5d04c52909f2c93d693f1786bf7789e4e1e1f [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
3 * Copyright (c) 2003-2006 QLogic Corporation
4 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
27
28#include <net/tcp.h>
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
33#include <scsi/scsi_transport.h>
34#include <scsi/scsi_transport_iscsi.h>
35
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053036#include "ql4_dbg.h"
37#include "ql4_nx.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070038
39#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
40#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
41#endif
42
43#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
44#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080045#endif
46
47#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
48#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
49#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070050
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053051#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
52#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
53#endif
54
David Somayajuluafaf5a22006-09-19 10:28:00 -070055#define QLA_SUCCESS 0
56#define QLA_ERROR 1
57
58/*
59 * Data bit definitions
60 */
61#define BIT_0 0x1
62#define BIT_1 0x2
63#define BIT_2 0x4
64#define BIT_3 0x8
65#define BIT_4 0x10
66#define BIT_5 0x20
67#define BIT_6 0x40
68#define BIT_7 0x80
69#define BIT_8 0x100
70#define BIT_9 0x200
71#define BIT_10 0x400
72#define BIT_11 0x800
73#define BIT_12 0x1000
74#define BIT_13 0x2000
75#define BIT_14 0x4000
76#define BIT_15 0x8000
77#define BIT_16 0x10000
78#define BIT_17 0x20000
79#define BIT_18 0x40000
80#define BIT_19 0x80000
81#define BIT_20 0x100000
82#define BIT_21 0x200000
83#define BIT_22 0x400000
84#define BIT_23 0x800000
85#define BIT_24 0x1000000
86#define BIT_25 0x2000000
87#define BIT_26 0x4000000
88#define BIT_27 0x8000000
89#define BIT_28 0x10000000
90#define BIT_29 0x20000000
91#define BIT_30 0x40000000
92#define BIT_31 0x80000000
93
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053094/**
95 * Macros to help code, maintain, etc.
96 **/
97#define ql4_printk(level, ha, format, arg...) \
98 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
99
100
David Somayajuluafaf5a22006-09-19 10:28:00 -0700101/*
102 * Host adapter default definitions
103 ***********************************/
104#define MAX_HBAS 16
105#define MAX_BUSES 1
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530106#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700107#define MAX_LUNS 0xffff
108#define MAX_AEN_ENTRIES 256 /* should be > EXT_DEF_MAX_AEN_QUEUE */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530109#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700110#define MAX_PDU_ENTRIES 32
111#define INVALID_ENTRY 0xFFFF
112#define MAX_CMDS_TO_RISC 1024
113#define MAX_SRBS MAX_CMDS_TO_RISC
114#define MBOX_AEN_REG_COUNT 5
115#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700116
117/*
118 * Buffer sizes
119 */
120#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
121#define RESPONSE_QUEUE_DEPTH 64
122#define QUEUE_SIZE 64
123#define DMA_BUFFER_SIZE 512
124
125/*
126 * Misc
127 */
128#define MAC_ADDR_LEN 6 /* in bytes */
129#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530130#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700131#define DRIVER_NAME "qla4xxx"
132
133#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530134#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700135
136#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200137#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700138#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700139
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530140#define QL4_SESS_RECOVERY_TMO 30 /* iSCSI session */
141 /* recovery timeout */
142
David Somayajuluafaf5a22006-09-19 10:28:00 -0700143#define LSDW(x) ((u32)((u64)(x)))
144#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
145
146/*
147 * Retry & Timeout Values
148 */
149#define MBOX_TOV 60
150#define SOFT_RESET_TOV 30
151#define RESET_INTR_TOV 3
152#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530153#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700154#define ADAPTER_RESET_TOV 180
155#define EXTEND_CMD_TOV 60
156#define WAIT_CMD_TOV 30
157#define EH_WAIT_CMD_TOV 120
158#define FIRMWARE_UP_TOV 60
159#define RESET_FIRMWARE_TOV 30
160#define LOGOUT_TOV 10
161#define IOCB_TOV_MARGIN 10
162#define RELOGIN_TOV 18
163#define ISNS_DEREG_TOV 5
164
165#define MAX_RESET_HA_RETRIES 2
166
Vikas Chaudhary53698872010-04-28 11:41:59 +0530167#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
168
David Somayajuluafaf5a22006-09-19 10:28:00 -0700169/*
170 * SCSI Request Block structure (srb) that is placed
171 * on cmd->SCp location of every I/O [We have 22 bytes available]
172 */
173struct srb {
174 struct list_head list; /* (8) */
175 struct scsi_qla_host *ha; /* HA the SP is queued on */
176 struct ddb_entry *ddb;
177 uint16_t flags; /* (1) Status flags. */
178
179#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
180#define SRB_GOT_SENSE BIT_4 /* sense data recieved. */
181 uint8_t state; /* (1) Status flags. */
182
183#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
184#define SRB_FREE_STATE 1
185#define SRB_ACTIVE_STATE 3
186#define SRB_ACTIVE_TIMEOUT_STATE 4
187#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
188
189 struct scsi_cmnd *cmd; /* (4) SCSI command block */
190 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530191 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700192 uint32_t fw_ddb_index;
193 uint8_t err_id; /* error id */
194#define SRB_ERR_PORT 1 /* Request failed because "port down" */
195#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
196#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
197#define SRB_ERR_OTHER 4
198
199 uint16_t reserved;
200 uint16_t iocb_tov;
201 uint16_t iocb_cnt; /* Number of used iocbs */
202 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500203
204 /* Used for extended sense / status continuation */
205 uint8_t *req_sense_ptr;
206 uint16_t req_sense_len;
207 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700208};
209
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700210/*
211 * Asynchronous Event Queue structure
212 */
213struct aen {
214 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
215};
216
217struct ql4_aen_log {
218 int count;
219 struct aen entry[MAX_AEN_ENTRIES];
220};
221
222/*
223 * Device Database (DDB) structure
224 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700225struct ddb_entry {
226 struct list_head list; /* ddb list */
227 struct scsi_qla_host *ha;
228 struct iscsi_cls_session *sess;
229 struct iscsi_cls_conn *conn;
230
231 atomic_t state; /* DDB State */
232
233 unsigned long flags; /* DDB Flags */
234
235 unsigned long dev_scan_wait_to_start_relogin;
236 unsigned long dev_scan_wait_to_complete_relogin;
237
David Somayajuluafaf5a22006-09-19 10:28:00 -0700238 uint16_t fw_ddb_index; /* DDB firmware index */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530239 uint16_t options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700240 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
241
242 uint32_t CmdSn;
243 uint16_t target_session_id;
244 uint16_t connection_id;
245 uint16_t exe_throttle; /* Max mumber of cmds outstanding
246 * simultaneously */
247 uint16_t task_mgmt_timeout; /* Min time for task mgmt cmds to
248 * complete */
249 uint16_t default_relogin_timeout; /* Max time to wait for
250 * relogin to complete */
251 uint16_t tcp_source_port_num;
252 uint32_t default_time2wait; /* Default Min time between
253 * relogins (+aens) */
254
David Somayajuluafaf5a22006-09-19 10:28:00 -0700255 atomic_t retry_relogin_timer; /* Min Time between relogins
256 * (4000 only) */
257 atomic_t relogin_timer; /* Max Time to wait for relogin to complete */
258 atomic_t relogin_retry_count; /* Num of times relogin has been
259 * retried */
260
261 uint16_t port;
262 uint32_t tpgt;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530263 uint8_t ip_addr[IP_ADDR_LEN];
David Somayajuluafaf5a22006-09-19 10:28:00 -0700264 uint8_t iscsi_name[ISCSI_NAME_SIZE]; /* 72 x48 */
265 uint8_t iscsi_alias[0x20];
Mike Christie41bbdbe2009-01-16 12:36:52 -0600266 uint8_t isid[6];
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530267 uint16_t iscsi_max_burst_len;
268 uint16_t iscsi_max_outsnd_r2t;
269 uint16_t iscsi_first_burst_len;
270 uint16_t iscsi_max_rcv_data_seg_len;
271 uint16_t iscsi_max_snd_data_seg_len;
272
273 struct in6_addr remote_ipv6_addr;
274 struct in6_addr link_local_ipv6_addr;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700275};
276
277/*
278 * DDB states.
279 */
280#define DDB_STATE_DEAD 0 /* We can no longer talk to
281 * this device */
282#define DDB_STATE_ONLINE 1 /* Device ready to accept
283 * commands */
284#define DDB_STATE_MISSING 2 /* Device logged off, trying
285 * to re-login */
286
287/*
288 * DDB flags.
289 */
290#define DF_RELOGIN 0 /* Relogin to device */
291#define DF_NO_RELOGIN 1 /* Do not relogin if IOCTL
292 * logged it out */
293#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
294#define DF_FO_MASKED 3
295
David Somayajuluafaf5a22006-09-19 10:28:00 -0700296
297#include "ql4_fw.h"
298#include "ql4_nvram.h"
299
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530300struct ql82xx_hw_data {
301 /* Offsets for flash/nvram access (set to ~0 if not used). */
302 uint32_t flash_conf_off;
303 uint32_t flash_data_off;
304
305 uint32_t fdt_wrt_disable;
306 uint32_t fdt_erase_cmd;
307 uint32_t fdt_block_size;
308 uint32_t fdt_unprotect_sec_cmd;
309 uint32_t fdt_protect_sec_cmd;
310
311 uint32_t flt_region_flt;
312 uint32_t flt_region_fdt;
313 uint32_t flt_region_boot;
314 uint32_t flt_region_bootload;
315 uint32_t flt_region_fw;
316 uint32_t reserved;
317};
318
319struct qla4_8xxx_legacy_intr_set {
320 uint32_t int_vec_bit;
321 uint32_t tgt_status_reg;
322 uint32_t tgt_mask_reg;
323 uint32_t pci_int_reg;
324};
325
326/* MSI-X Support */
327
328#define QLA_MSIX_DEFAULT 0x00
329#define QLA_MSIX_RSP_Q 0x01
330
331#define QLA_MSIX_ENTRIES 2
332#define QLA_MIDX_DEFAULT 0
333#define QLA_MIDX_RSP_Q 1
334
335struct ql4_msix_entry {
336 int have_irq;
337 uint16_t msix_vector;
338 uint16_t msix_entry;
339};
340
341/*
342 * ISP Operations
343 */
344struct isp_operations {
345 int (*iospace_config) (struct scsi_qla_host *ha);
346 void (*pci_config) (struct scsi_qla_host *);
347 void (*disable_intrs) (struct scsi_qla_host *);
348 void (*enable_intrs) (struct scsi_qla_host *);
349 int (*start_firmware) (struct scsi_qla_host *);
350 irqreturn_t (*intr_handler) (int , void *);
351 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
352 int (*reset_chip) (struct scsi_qla_host *);
353 int (*reset_firmware) (struct scsi_qla_host *);
354 void (*queue_iocb) (struct scsi_qla_host *);
355 void (*complete_iocb) (struct scsi_qla_host *);
356 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
357 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
358 int (*get_sys_info) (struct scsi_qla_host *);
359};
360
David Somayajuluafaf5a22006-09-19 10:28:00 -0700361/*
362 * Linux Host Adapter structure
363 */
364struct scsi_qla_host {
365 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700366 unsigned long flags;
367
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700368#define AF_ONLINE 0 /* 0x00000001 */
369#define AF_INIT_DONE 1 /* 0x00000002 */
370#define AF_MBOX_COMMAND 2 /* 0x00000004 */
371#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530372#define AF_DPC_SCHEDULED 5 /* 0x00000020 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700373#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
374#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
375#define AF_LINK_UP 8 /* 0x00000100 */
376#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
377#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530378#define AF_HBA_GOING_AWAY 12 /* 0x00001000 */
379#define AF_INTx_ENABLED 15 /* 0x00008000 */
380#define AF_MSI_ENABLED 16 /* 0x00010000 */
381#define AF_MSIX_ENABLED 17 /* 0x00020000 */
382#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
383
David Somayajuluafaf5a22006-09-19 10:28:00 -0700384
385 unsigned long dpc_flags;
386
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700387#define DPC_RESET_HA 1 /* 0x00000002 */
388#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
389#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530390#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700391#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
392#define DPC_ISNS_RESTART 7 /* 0x00000080 */
393#define DPC_AEN 9 /* 0x00000200 */
394#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530395#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530396#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
397#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
398#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
399
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700400
401 struct Scsi_Host *host; /* pointer to host data */
402 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700403
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530404 uint16_t iocb_cnt;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700405
406 /* SRB cache. */
407#define SRB_MIN_REQ 128
408 mempool_t *srb_mempool;
409
410 /* pci information */
411 struct pci_dev *pdev;
412
413 struct isp_reg __iomem *reg; /* Base I/O address */
414 unsigned long pio_address;
415 unsigned long pio_length;
416#define MIN_IOBASE_LEN 0x100
417
418 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700419
420 unsigned long host_no;
421
422 /* NVRAM registers */
423 struct eeprom_data *nvram;
424 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530425 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700426
427 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800428 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700429 uint64_t adapter_error_count;
430 uint64_t device_error_count;
431 uint64_t total_io_count;
432 uint64_t total_mbytes_xferred;
433 uint64_t link_failure_count;
434 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800435 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700436 uint32_t spurious_int_count;
437 uint32_t aborted_io_count;
438 uint32_t io_timeout_count;
439 uint32_t mailbox_timeout_count;
440 uint32_t seconds_since_last_intr;
441 uint32_t seconds_since_last_heartbeat;
442 uint32_t mac_index;
443
444 /* Info Needed for Management App */
445 /* --- From GetFwVersion --- */
446 uint32_t firmware_version[2];
447 uint32_t patch_number;
448 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700449 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700450
451 /* --- From Init_FW --- */
452 /* init_cb_t *init_cb; */
453 uint16_t firmware_options;
454 uint16_t tcp_options;
455 uint8_t ip_address[IP_ADDR_LEN];
456 uint8_t subnet_mask[IP_ADDR_LEN];
457 uint8_t gateway[IP_ADDR_LEN];
458 uint8_t alias[32];
459 uint8_t name_string[256];
460 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700461
462 /* --- From FlashSysInfo --- */
463 uint8_t my_mac[MAC_ADDR_LEN];
464 uint8_t serial_number[16];
465
466 /* --- From GetFwState --- */
467 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700468 uint32_t addl_fw_state;
469
470 /* Linux kernel thread */
471 struct workqueue_struct *dpc_thread;
472 struct work_struct dpc_work;
473
474 /* Linux timer thread */
475 struct timer_list timer;
476 uint32_t timer_active;
477
478 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700479 uint32_t discovery_wait;
480 atomic_t check_relogin_timeouts;
481 uint32_t retry_reset_ha_cnt;
482 uint32_t isp_reset_timer; /* reset test timer */
483 uint32_t nic_reset_timer; /* simulated nic reset test timer */
484 int eh_start;
485 struct list_head free_srb_q;
486 uint16_t free_srb_q_count;
487 uint16_t num_srbs_allocated;
488
489 /* DMA Memory Block */
490 void *queues;
491 dma_addr_t queues_dma;
492 unsigned long queues_len;
493
494#define MEM_ALIGN_VALUE \
495 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
496 sizeof(struct queue_entry))
497 /* request and response queue variables */
498 dma_addr_t request_dma;
499 struct queue_entry *request_ring;
500 struct queue_entry *request_ptr;
501 dma_addr_t response_dma;
502 struct queue_entry *response_ring;
503 struct queue_entry *response_ptr;
504 dma_addr_t shadow_regs_dma;
505 struct shadow_regs *shadow_regs;
506 uint16_t request_in; /* Current indexes. */
507 uint16_t request_out;
508 uint16_t response_in;
509 uint16_t response_out;
510
511 /* aen queue variables */
512 uint16_t aen_q_count; /* Number of available aen_q entries */
513 uint16_t aen_in; /* Current indexes */
514 uint16_t aen_out;
515 struct aen aen_q[MAX_AEN_ENTRIES];
516
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700517 struct ql4_aen_log aen_log;/* tracks all aens */
518
David Somayajuluafaf5a22006-09-19 10:28:00 -0700519 /* This mutex protects several threads to do mailbox commands
520 * concurrently.
521 */
522 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700523
524 /* temporary mailbox status registers */
525 volatile uint8_t mbox_status_count;
526 volatile uint32_t mbox_status[MBOX_REG_COUNT];
527
528 /* local device database list (contains internal ddb entries) */
529 struct list_head ddb_list;
530
531 /* Map ddb_list entry by FW ddb index */
532 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
533
Karen Higgins94bced32009-07-15 15:02:58 -0500534 /* Saved srb for status continuation entry processing */
535 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530536
537 /* IPv6 support info from InitFW */
538 uint8_t acb_version;
539 uint8_t ipv4_addr_state;
540 uint16_t ipv4_options;
541
542 uint32_t resvd2;
543 uint32_t ipv6_options;
544 uint32_t ipv6_addl_options;
545 uint8_t ipv6_link_local_state;
546 uint8_t ipv6_addr0_state;
547 uint8_t ipv6_addr1_state;
548 uint8_t ipv6_default_router_state;
549 struct in6_addr ipv6_link_local_addr;
550 struct in6_addr ipv6_addr0;
551 struct in6_addr ipv6_addr1;
552 struct in6_addr ipv6_default_router_addr;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530553
554 /* qla82xx specific fields */
555 struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
556 unsigned long nx_pcibase; /* Base I/O address */
557 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
558 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
559 unsigned long first_page_group_start;
560 unsigned long first_page_group_end;
561
562 uint32_t crb_win;
563 uint32_t curr_window;
564 uint32_t ddr_mn_window;
565 unsigned long mn_win_crb;
566 unsigned long ms_win_crb;
567 int qdr_sn_window;
568 rwlock_t hw_lock;
569 uint16_t func_num;
570 int link_width;
571
572 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
573 u32 nx_crb_mask;
574
575 uint8_t revision_id;
576 uint32_t fw_heartbeat_counter;
577
578 struct isp_operations *isp_ops;
579 struct ql82xx_hw_data hw;
580
581 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
582
583 uint32_t nx_dev_init_timeout;
584 uint32_t nx_reset_timeout;
585
586 struct completion mbx_intr_comp;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700587};
588
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530589static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
590{
591 return ((ha->ipv4_options & IPOPT_IPv4_PROTOCOL_ENABLE) != 0);
592}
593
594static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
595{
596 return ((ha->ipv6_options & IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
597}
598
David Somayajuluafaf5a22006-09-19 10:28:00 -0700599static inline int is_qla4010(struct scsi_qla_host *ha)
600{
601 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
602}
603
604static inline int is_qla4022(struct scsi_qla_host *ha)
605{
606 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
607}
608
David C Somayajulud9150582006-11-15 17:38:40 -0800609static inline int is_qla4032(struct scsi_qla_host *ha)
610{
611 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
612}
613
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530614static inline int is_qla8022(struct scsi_qla_host *ha)
615{
616 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
617}
618
David Somayajuluafaf5a22006-09-19 10:28:00 -0700619static inline int adapter_up(struct scsi_qla_host *ha)
620{
621 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
622 (test_bit(AF_LINK_UP, &ha->flags) != 0);
623}
624
625static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
626{
627 return (struct scsi_qla_host *)shost->hostdata;
628}
629
630static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
631{
David C Somayajulud9150582006-11-15 17:38:40 -0800632 return (is_qla4010(ha) ?
633 &ha->reg->u1.isp4010.nvram :
634 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700635}
636
637static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
638{
David C Somayajulud9150582006-11-15 17:38:40 -0800639 return (is_qla4010(ha) ?
640 &ha->reg->u1.isp4010.nvram :
641 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700642}
643
644static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
645{
David C Somayajulud9150582006-11-15 17:38:40 -0800646 return (is_qla4010(ha) ?
647 &ha->reg->u2.isp4010.ext_hw_conf :
648 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700649}
650
651static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
652{
David C Somayajulud9150582006-11-15 17:38:40 -0800653 return (is_qla4010(ha) ?
654 &ha->reg->u2.isp4010.port_status :
655 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700656}
657
658static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
659{
David C Somayajulud9150582006-11-15 17:38:40 -0800660 return (is_qla4010(ha) ?
661 &ha->reg->u2.isp4010.port_ctrl :
662 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700663}
664
665static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
666{
David C Somayajulud9150582006-11-15 17:38:40 -0800667 return (is_qla4010(ha) ?
668 &ha->reg->u2.isp4010.port_err_status :
669 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700670}
671
672static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
673{
David C Somayajulud9150582006-11-15 17:38:40 -0800674 return (is_qla4010(ha) ?
675 &ha->reg->u2.isp4010.gp_out :
676 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700677}
678
679static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
680{
David C Somayajulud9150582006-11-15 17:38:40 -0800681 return (is_qla4010(ha) ?
682 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
683 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700684}
685
686int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
687void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
688int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
689
690static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
691{
David C Somayajulud9150582006-11-15 17:38:40 -0800692 if (is_qla4010(a))
693 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
694 QL4010_FLASH_SEM_BITS);
695 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700696 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
697 (QL4022_RESOURCE_BITS_BASE_CODE |
698 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700699}
700
701static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
702{
David C Somayajulud9150582006-11-15 17:38:40 -0800703 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700704 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800705 else
706 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700707}
708
709static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
710{
David C Somayajulud9150582006-11-15 17:38:40 -0800711 if (is_qla4010(a))
712 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
713 QL4010_NVRAM_SEM_BITS);
714 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700715 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
716 (QL4022_RESOURCE_BITS_BASE_CODE |
717 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700718}
719
720static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
721{
David C Somayajulud9150582006-11-15 17:38:40 -0800722 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700723 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800724 else
725 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700726}
727
728static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
729{
David C Somayajulud9150582006-11-15 17:38:40 -0800730 if (is_qla4010(a))
731 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
732 QL4010_DRVR_SEM_BITS);
733 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700734 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
735 (QL4022_RESOURCE_BITS_BASE_CODE |
736 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700737}
738
739static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
740{
David C Somayajulud9150582006-11-15 17:38:40 -0800741 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700742 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800743 else
744 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700745}
746
747/*---------------------------------------------------------------------------*/
748
749/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
750#define PRESERVE_DDB_LIST 0
751#define REBUILD_DDB_LIST 1
752
753/* Defines for process_aen() */
754#define PROCESS_ALL_AENS 0
755#define FLUSH_DDB_CHANGED_AENS 1
756#define RELOGIN_DDB_CHANGED_AENS 2
757
David Somayajuluafaf5a22006-09-19 10:28:00 -0700758#endif /*_QLA4XXX_H */