blob: ace8f52aa04fc804abf042a56c64f028cd98221a [file] [log] [blame]
Changhwan Younc8bef142010-07-27 17:52:39 +09001/* linux/arch/arm/mach-s5pv310/clock.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV310 - Clock support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23
24#include <mach/map.h>
25#include <mach/regs-clock.h>
26
27static struct clk clk_sclk_hdmi27m = {
28 .name = "sclk_hdmi27m",
29 .id = -1,
30 .rate = 27000000,
31};
32
Jongpill Leeb99380e2010-08-18 22:16:45 +090033static struct clk clk_sclk_hdmiphy = {
34 .name = "sclk_hdmiphy",
35 .id = -1,
36};
37
38static struct clk clk_sclk_usbphy0 = {
39 .name = "sclk_usbphy0",
40 .id = -1,
41 .rate = 27000000,
42};
43
44static struct clk clk_sclk_usbphy1 = {
45 .name = "sclk_usbphy1",
46 .id = -1,
47};
48
Jongpill Lee37e01722010-08-18 22:33:43 +090049static int s5pv310_clksrc_mask_top_ctrl(struct clk *clk, int enable)
50{
51 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
52}
53
Jongpill Lee33f469d2010-08-18 22:54:48 +090054static int s5pv310_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
55{
56 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
57}
58
59static int s5pv310_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
60{
61 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
62}
63
64static int s5pv310_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
65{
66 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
67}
68
Jongpill Lee340ea1e2010-08-18 22:39:26 +090069static int s5pv310_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
70{
71 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
72}
73
Jongpill Lee3297c2e2010-08-27 17:53:26 +090074static int s5pv310_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
75{
76 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
77}
78
Jongpill Lee33f469d2010-08-18 22:54:48 +090079static int s5pv310_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
80{
81 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
82}
83
Jongpill Lee82260bf2010-08-18 22:49:24 +090084static int s5pv310_clk_ip_cam_ctrl(struct clk *clk, int enable)
85{
86 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
87}
88
89static int s5pv310_clk_ip_image_ctrl(struct clk *clk, int enable)
90{
91 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
92}
93
94static int s5pv310_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
95{
96 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
97}
98
99static int s5pv310_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
100{
101 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
102}
103
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900104static int s5pv310_clk_ip_fsys_ctrl(struct clk *clk, int enable)
105{
106 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
107}
108
Jongpill Lee5a847b42010-08-27 16:50:47 +0900109static int s5pv310_clk_ip_peril_ctrl(struct clk *clk, int enable)
110{
111 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
112}
113
Jongpill Lee82260bf2010-08-18 22:49:24 +0900114static int s5pv310_clk_ip_perir_ctrl(struct clk *clk, int enable)
115{
116 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
117}
118
Changhwan Younc8bef142010-07-27 17:52:39 +0900119/* Core list of CMU_CPU side */
120
121static struct clksrc_clk clk_mout_apll = {
122 .clk = {
123 .name = "mout_apll",
124 .id = -1,
125 },
126 .sources = &clk_src_apll,
127 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900128};
129
130static struct clksrc_clk clk_sclk_apll = {
131 .clk = {
132 .name = "sclk_apll",
133 .id = -1,
134 .parent = &clk_mout_apll.clk,
135 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900136 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
137};
138
139static struct clksrc_clk clk_mout_epll = {
140 .clk = {
141 .name = "mout_epll",
142 .id = -1,
143 },
144 .sources = &clk_src_epll,
145 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
146};
147
148static struct clksrc_clk clk_mout_mpll = {
149 .clk = {
150 .name = "mout_mpll",
151 .id = -1,
152 },
153 .sources = &clk_src_mpll,
154 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
155};
156
157static struct clk *clkset_moutcore_list[] = {
Jaecheol Lee8f3b9cf2010-09-18 10:50:46 +0900158 [0] = &clk_mout_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900159 [1] = &clk_mout_mpll.clk,
160};
161
162static struct clksrc_sources clkset_moutcore = {
163 .sources = clkset_moutcore_list,
164 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
165};
166
167static struct clksrc_clk clk_moutcore = {
168 .clk = {
169 .name = "moutcore",
170 .id = -1,
171 },
172 .sources = &clkset_moutcore,
173 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
174};
175
176static struct clksrc_clk clk_coreclk = {
177 .clk = {
178 .name = "core_clk",
179 .id = -1,
180 .parent = &clk_moutcore.clk,
181 },
182 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
183};
184
185static struct clksrc_clk clk_armclk = {
186 .clk = {
187 .name = "armclk",
188 .id = -1,
189 .parent = &clk_coreclk.clk,
190 },
191};
192
193static struct clksrc_clk clk_aclk_corem0 = {
194 .clk = {
195 .name = "aclk_corem0",
196 .id = -1,
197 .parent = &clk_coreclk.clk,
198 },
199 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
200};
201
202static struct clksrc_clk clk_aclk_cores = {
203 .clk = {
204 .name = "aclk_cores",
205 .id = -1,
206 .parent = &clk_coreclk.clk,
207 },
208 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
209};
210
211static struct clksrc_clk clk_aclk_corem1 = {
212 .clk = {
213 .name = "aclk_corem1",
214 .id = -1,
215 .parent = &clk_coreclk.clk,
216 },
217 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
218};
219
220static struct clksrc_clk clk_periphclk = {
221 .clk = {
222 .name = "periphclk",
223 .id = -1,
224 .parent = &clk_coreclk.clk,
225 },
226 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
227};
228
Changhwan Younc8bef142010-07-27 17:52:39 +0900229/* Core list of CMU_CORE side */
230
231static struct clk *clkset_corebus_list[] = {
232 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900233 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900234};
235
236static struct clksrc_sources clkset_mout_corebus = {
237 .sources = clkset_corebus_list,
238 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
239};
240
241static struct clksrc_clk clk_mout_corebus = {
242 .clk = {
243 .name = "mout_corebus",
244 .id = -1,
245 },
246 .sources = &clkset_mout_corebus,
247 .reg_src = { .reg = S5P_CLKSRC_CORE, .shift = 4, .size = 1 },
248};
249
250static struct clksrc_clk clk_sclk_dmc = {
251 .clk = {
252 .name = "sclk_dmc",
253 .id = -1,
254 .parent = &clk_mout_corebus.clk,
255 },
256 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 12, .size = 3 },
257};
258
259static struct clksrc_clk clk_aclk_cored = {
260 .clk = {
261 .name = "aclk_cored",
262 .id = -1,
263 .parent = &clk_sclk_dmc.clk,
264 },
265 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 16, .size = 3 },
266};
267
268static struct clksrc_clk clk_aclk_corep = {
269 .clk = {
270 .name = "aclk_corep",
271 .id = -1,
272 .parent = &clk_aclk_cored.clk,
273 },
274 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 20, .size = 3 },
275};
276
277static struct clksrc_clk clk_aclk_acp = {
278 .clk = {
279 .name = "aclk_acp",
280 .id = -1,
281 .parent = &clk_mout_corebus.clk,
282 },
283 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 0, .size = 3 },
284};
285
286static struct clksrc_clk clk_pclk_acp = {
287 .clk = {
288 .name = "pclk_acp",
289 .id = -1,
290 .parent = &clk_aclk_acp.clk,
291 },
292 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 4, .size = 3 },
293};
294
295/* Core list of CMU_TOP side */
296
297static struct clk *clkset_aclk_top_list[] = {
298 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900299 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900300};
301
Kukjin Kim9e235522010-08-18 22:06:02 +0900302static struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900303 .sources = clkset_aclk_top_list,
304 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
305};
306
307static struct clksrc_clk clk_aclk_200 = {
308 .clk = {
309 .name = "aclk_200",
310 .id = -1,
311 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900312 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900313 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
314 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
315};
316
Changhwan Younc8bef142010-07-27 17:52:39 +0900317static struct clksrc_clk clk_aclk_100 = {
318 .clk = {
319 .name = "aclk_100",
320 .id = -1,
321 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900322 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900323 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
324 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
325};
326
Changhwan Younc8bef142010-07-27 17:52:39 +0900327static struct clksrc_clk clk_aclk_160 = {
328 .clk = {
329 .name = "aclk_160",
330 .id = -1,
331 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900332 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900333 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
334 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
335};
336
Changhwan Younc8bef142010-07-27 17:52:39 +0900337static struct clksrc_clk clk_aclk_133 = {
338 .clk = {
339 .name = "aclk_133",
340 .id = -1,
341 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900342 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900343 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
344 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
345};
346
347static struct clk *clkset_vpllsrc_list[] = {
348 [0] = &clk_fin_vpll,
349 [1] = &clk_sclk_hdmi27m,
350};
351
352static struct clksrc_sources clkset_vpllsrc = {
353 .sources = clkset_vpllsrc_list,
354 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
355};
356
357static struct clksrc_clk clk_vpllsrc = {
358 .clk = {
359 .name = "vpll_src",
360 .id = -1,
Jongpill Lee37e01722010-08-18 22:33:43 +0900361 .enable = s5pv310_clksrc_mask_top_ctrl,
362 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900363 },
364 .sources = &clkset_vpllsrc,
365 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
366};
367
368static struct clk *clkset_sclk_vpll_list[] = {
369 [0] = &clk_vpllsrc.clk,
370 [1] = &clk_fout_vpll,
371};
372
373static struct clksrc_sources clkset_sclk_vpll = {
374 .sources = clkset_sclk_vpll_list,
375 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
376};
377
378static struct clksrc_clk clk_sclk_vpll = {
379 .clk = {
380 .name = "sclk_vpll",
381 .id = -1,
382 },
383 .sources = &clkset_sclk_vpll,
384 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
385};
386
Changhwan Younc8bef142010-07-27 17:52:39 +0900387static struct clk init_clocks_disable[] = {
388 {
389 .name = "timers",
390 .id = -1,
391 .parent = &clk_aclk_100.clk,
392 .enable = s5pv310_clk_ip_peril_ctrl,
393 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900394 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900395 .name = "csis",
396 .id = 0,
397 .enable = s5pv310_clk_ip_cam_ctrl,
398 .ctrlbit = (1 << 4),
399 }, {
400 .name = "csis",
401 .id = 1,
402 .enable = s5pv310_clk_ip_cam_ctrl,
403 .ctrlbit = (1 << 5),
404 }, {
405 .name = "fimc",
406 .id = 0,
407 .enable = s5pv310_clk_ip_cam_ctrl,
408 .ctrlbit = (1 << 0),
409 }, {
410 .name = "fimc",
411 .id = 1,
412 .enable = s5pv310_clk_ip_cam_ctrl,
413 .ctrlbit = (1 << 1),
414 }, {
415 .name = "fimc",
416 .id = 2,
417 .enable = s5pv310_clk_ip_cam_ctrl,
418 .ctrlbit = (1 << 2),
419 }, {
420 .name = "fimc",
421 .id = 3,
422 .enable = s5pv310_clk_ip_cam_ctrl,
423 .ctrlbit = (1 << 3),
424 }, {
425 .name = "fimd",
426 .id = 0,
427 .enable = s5pv310_clk_ip_lcd0_ctrl,
428 .ctrlbit = (1 << 0),
429 }, {
430 .name = "fimd",
431 .id = 1,
432 .enable = s5pv310_clk_ip_lcd1_ctrl,
433 .ctrlbit = (1 << 0),
434 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900435 .name = "hsmmc",
436 .id = 0,
437 .parent = &clk_aclk_133.clk,
438 .enable = s5pv310_clk_ip_fsys_ctrl,
439 .ctrlbit = (1 << 5),
440 }, {
441 .name = "hsmmc",
442 .id = 1,
443 .parent = &clk_aclk_133.clk,
444 .enable = s5pv310_clk_ip_fsys_ctrl,
445 .ctrlbit = (1 << 6),
446 }, {
447 .name = "hsmmc",
448 .id = 2,
449 .parent = &clk_aclk_133.clk,
450 .enable = s5pv310_clk_ip_fsys_ctrl,
451 .ctrlbit = (1 << 7),
452 }, {
453 .name = "hsmmc",
454 .id = 3,
455 .parent = &clk_aclk_133.clk,
456 .enable = s5pv310_clk_ip_fsys_ctrl,
457 .ctrlbit = (1 << 8),
458 }, {
459 .name = "hsmmc",
460 .id = 4,
461 .parent = &clk_aclk_133.clk,
462 .enable = s5pv310_clk_ip_fsys_ctrl,
463 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900464 }, {
465 .name = "sata",
466 .id = -1,
467 .enable = s5pv310_clk_ip_fsys_ctrl,
468 .ctrlbit = (1 << 10),
469 }, {
Jassi Brar3055c6d2010-12-21 09:54:35 +0900470 .name = "pdma",
471 .id = 0,
472 .enable = s5pv310_clk_ip_fsys_ctrl,
473 .ctrlbit = (1 << 0),
474 }, {
475 .name = "pdma",
476 .id = 1,
477 .enable = s5pv310_clk_ip_fsys_ctrl,
478 .ctrlbit = (1 << 1),
479 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900480 .name = "adc",
481 .id = -1,
482 .enable = s5pv310_clk_ip_peril_ctrl,
483 .ctrlbit = (1 << 15),
484 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900485 .name = "rtc",
486 .id = -1,
487 .enable = s5pv310_clk_ip_perir_ctrl,
488 .ctrlbit = (1 << 15),
489 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900490 .name = "watchdog",
491 .id = -1,
492 .enable = s5pv310_clk_ip_perir_ctrl,
493 .ctrlbit = (1 << 14),
494 }, {
495 .name = "usbhost",
496 .id = -1,
497 .enable = s5pv310_clk_ip_fsys_ctrl ,
498 .ctrlbit = (1 << 12),
499 }, {
500 .name = "otg",
501 .id = -1,
502 .enable = s5pv310_clk_ip_fsys_ctrl,
503 .ctrlbit = (1 << 13),
504 }, {
505 .name = "spi",
506 .id = 0,
507 .enable = s5pv310_clk_ip_peril_ctrl,
508 .ctrlbit = (1 << 16),
509 }, {
510 .name = "spi",
511 .id = 1,
512 .enable = s5pv310_clk_ip_peril_ctrl,
513 .ctrlbit = (1 << 17),
514 }, {
515 .name = "spi",
516 .id = 2,
517 .enable = s5pv310_clk_ip_peril_ctrl,
518 .ctrlbit = (1 << 18),
519 }, {
520 .name = "fimg2d",
521 .id = -1,
522 .enable = s5pv310_clk_ip_image_ctrl,
523 .ctrlbit = (1 << 0),
524 }, {
525 .name = "i2c",
526 .id = 0,
527 .parent = &clk_aclk_100.clk,
528 .enable = s5pv310_clk_ip_peril_ctrl,
529 .ctrlbit = (1 << 6),
530 }, {
531 .name = "i2c",
532 .id = 1,
533 .parent = &clk_aclk_100.clk,
534 .enable = s5pv310_clk_ip_peril_ctrl,
535 .ctrlbit = (1 << 7),
536 }, {
537 .name = "i2c",
538 .id = 2,
539 .parent = &clk_aclk_100.clk,
540 .enable = s5pv310_clk_ip_peril_ctrl,
541 .ctrlbit = (1 << 8),
542 }, {
543 .name = "i2c",
544 .id = 3,
545 .parent = &clk_aclk_100.clk,
546 .enable = s5pv310_clk_ip_peril_ctrl,
547 .ctrlbit = (1 << 9),
548 }, {
549 .name = "i2c",
550 .id = 4,
551 .parent = &clk_aclk_100.clk,
552 .enable = s5pv310_clk_ip_peril_ctrl,
553 .ctrlbit = (1 << 10),
554 }, {
555 .name = "i2c",
556 .id = 5,
557 .parent = &clk_aclk_100.clk,
558 .enable = s5pv310_clk_ip_peril_ctrl,
559 .ctrlbit = (1 << 11),
560 }, {
561 .name = "i2c",
562 .id = 6,
563 .parent = &clk_aclk_100.clk,
564 .enable = s5pv310_clk_ip_peril_ctrl,
565 .ctrlbit = (1 << 12),
566 }, {
567 .name = "i2c",
568 .id = 7,
569 .parent = &clk_aclk_100.clk,
570 .enable = s5pv310_clk_ip_peril_ctrl,
571 .ctrlbit = (1 << 13),
572 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900573};
574
575static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900576 {
577 .name = "uart",
578 .id = 0,
579 .enable = s5pv310_clk_ip_peril_ctrl,
580 .ctrlbit = (1 << 0),
581 }, {
582 .name = "uart",
583 .id = 1,
584 .enable = s5pv310_clk_ip_peril_ctrl,
585 .ctrlbit = (1 << 1),
586 }, {
587 .name = "uart",
588 .id = 2,
589 .enable = s5pv310_clk_ip_peril_ctrl,
590 .ctrlbit = (1 << 2),
591 }, {
592 .name = "uart",
593 .id = 3,
594 .enable = s5pv310_clk_ip_peril_ctrl,
595 .ctrlbit = (1 << 3),
596 }, {
597 .name = "uart",
598 .id = 4,
599 .enable = s5pv310_clk_ip_peril_ctrl,
600 .ctrlbit = (1 << 4),
601 }, {
602 .name = "uart",
603 .id = 5,
604 .enable = s5pv310_clk_ip_peril_ctrl,
605 .ctrlbit = (1 << 5),
606 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900607};
608
609static struct clk *clkset_group_list[] = {
610 [0] = &clk_ext_xtal_mux,
611 [1] = &clk_xusbxti,
612 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900613 [3] = &clk_sclk_usbphy0,
614 [4] = &clk_sclk_usbphy1,
615 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900616 [6] = &clk_mout_mpll.clk,
617 [7] = &clk_mout_epll.clk,
618 [8] = &clk_sclk_vpll.clk,
619};
620
621static struct clksrc_sources clkset_group = {
622 .sources = clkset_group_list,
623 .nr_sources = ARRAY_SIZE(clkset_group_list),
624};
625
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900626static struct clk *clkset_mout_g2d0_list[] = {
627 [0] = &clk_mout_mpll.clk,
628 [1] = &clk_sclk_apll.clk,
629};
630
631static struct clksrc_sources clkset_mout_g2d0 = {
632 .sources = clkset_mout_g2d0_list,
633 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
634};
635
636static struct clksrc_clk clk_mout_g2d0 = {
637 .clk = {
638 .name = "mout_g2d0",
639 .id = -1,
640 },
641 .sources = &clkset_mout_g2d0,
642 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
643};
644
645static struct clk *clkset_mout_g2d1_list[] = {
646 [0] = &clk_mout_epll.clk,
647 [1] = &clk_sclk_vpll.clk,
648};
649
650static struct clksrc_sources clkset_mout_g2d1 = {
651 .sources = clkset_mout_g2d1_list,
652 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
653};
654
655static struct clksrc_clk clk_mout_g2d1 = {
656 .clk = {
657 .name = "mout_g2d1",
658 .id = -1,
659 },
660 .sources = &clkset_mout_g2d1,
661 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
662};
663
664static struct clk *clkset_mout_g2d_list[] = {
665 [0] = &clk_mout_g2d0.clk,
666 [1] = &clk_mout_g2d1.clk,
667};
668
669static struct clksrc_sources clkset_mout_g2d = {
670 .sources = clkset_mout_g2d_list,
671 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
672};
673
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900674static struct clksrc_clk clk_dout_mmc0 = {
675 .clk = {
676 .name = "dout_mmc0",
677 .id = -1,
678 },
679 .sources = &clkset_group,
680 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
681 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
682};
683
684static struct clksrc_clk clk_dout_mmc1 = {
685 .clk = {
686 .name = "dout_mmc1",
687 .id = -1,
688 },
689 .sources = &clkset_group,
690 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
691 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
692};
693
694static struct clksrc_clk clk_dout_mmc2 = {
695 .clk = {
696 .name = "dout_mmc2",
697 .id = -1,
698 },
699 .sources = &clkset_group,
700 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
701 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
702};
703
704static struct clksrc_clk clk_dout_mmc3 = {
705 .clk = {
706 .name = "dout_mmc3",
707 .id = -1,
708 },
709 .sources = &clkset_group,
710 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
711 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
712};
713
714static struct clksrc_clk clk_dout_mmc4 = {
715 .clk = {
716 .name = "dout_mmc4",
717 .id = -1,
718 },
719 .sources = &clkset_group,
720 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
721 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
722};
723
Changhwan Younc8bef142010-07-27 17:52:39 +0900724static struct clksrc_clk clksrcs[] = {
725 {
726 .clk = {
727 .name = "uclk1",
728 .id = 0,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900729 .enable = s5pv310_clksrc_mask_peril0_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900730 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900731 },
732 .sources = &clkset_group,
733 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
734 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
735 }, {
736 .clk = {
737 .name = "uclk1",
738 .id = 1,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900739 .enable = s5pv310_clksrc_mask_peril0_ctrl,
740 .ctrlbit = (1 << 4),
Changhwan Younc8bef142010-07-27 17:52:39 +0900741 },
742 .sources = &clkset_group,
743 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
744 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
745 }, {
746 .clk = {
747 .name = "uclk1",
748 .id = 2,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900749 .enable = s5pv310_clksrc_mask_peril0_ctrl,
750 .ctrlbit = (1 << 8),
Changhwan Younc8bef142010-07-27 17:52:39 +0900751 },
752 .sources = &clkset_group,
753 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
754 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
755 }, {
756 .clk = {
757 .name = "uclk1",
758 .id = 3,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900759 .enable = s5pv310_clksrc_mask_peril0_ctrl,
760 .ctrlbit = (1 << 12),
Changhwan Younc8bef142010-07-27 17:52:39 +0900761 },
762 .sources = &clkset_group,
763 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
764 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
765 }, {
766 .clk = {
767 .name = "sclk_pwm",
768 .id = -1,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900769 .enable = s5pv310_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900770 .ctrlbit = (1 << 24),
771 },
772 .sources = &clkset_group,
773 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
774 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900775 }, {
776 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +0900777 .name = "sclk_csis",
778 .id = 0,
779 .enable = s5pv310_clksrc_mask_cam_ctrl,
780 .ctrlbit = (1 << 24),
781 },
782 .sources = &clkset_group,
783 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
784 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
785 }, {
786 .clk = {
787 .name = "sclk_csis",
788 .id = 1,
789 .enable = s5pv310_clksrc_mask_cam_ctrl,
790 .ctrlbit = (1 << 28),
791 },
792 .sources = &clkset_group,
793 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
794 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
795 }, {
796 .clk = {
797 .name = "sclk_cam",
798 .id = 0,
799 .enable = s5pv310_clksrc_mask_cam_ctrl,
800 .ctrlbit = (1 << 16),
801 },
802 .sources = &clkset_group,
803 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
804 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
805 }, {
806 .clk = {
807 .name = "sclk_cam",
808 .id = 1,
809 .enable = s5pv310_clksrc_mask_cam_ctrl,
810 .ctrlbit = (1 << 20),
811 },
812 .sources = &clkset_group,
813 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
814 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
815 }, {
816 .clk = {
817 .name = "sclk_fimc",
818 .id = 0,
819 .enable = s5pv310_clksrc_mask_cam_ctrl,
820 .ctrlbit = (1 << 0),
821 },
822 .sources = &clkset_group,
823 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
824 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
825 }, {
826 .clk = {
827 .name = "sclk_fimc",
828 .id = 1,
829 .enable = s5pv310_clksrc_mask_cam_ctrl,
830 .ctrlbit = (1 << 4),
831 },
832 .sources = &clkset_group,
833 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
834 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
835 }, {
836 .clk = {
837 .name = "sclk_fimc",
838 .id = 2,
839 .enable = s5pv310_clksrc_mask_cam_ctrl,
840 .ctrlbit = (1 << 8),
841 },
842 .sources = &clkset_group,
843 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
844 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
845 }, {
846 .clk = {
847 .name = "sclk_fimc",
848 .id = 3,
849 .enable = s5pv310_clksrc_mask_cam_ctrl,
850 .ctrlbit = (1 << 12),
851 },
852 .sources = &clkset_group,
853 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
854 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
855 }, {
856 .clk = {
857 .name = "sclk_fimd",
858 .id = 0,
859 .enable = s5pv310_clksrc_mask_lcd0_ctrl,
860 .ctrlbit = (1 << 0),
861 },
862 .sources = &clkset_group,
863 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
864 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
865 }, {
866 .clk = {
867 .name = "sclk_fimd",
868 .id = 1,
869 .enable = s5pv310_clksrc_mask_lcd1_ctrl,
870 .ctrlbit = (1 << 0),
871 },
872 .sources = &clkset_group,
873 .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
874 .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
875 }, {
876 .clk = {
877 .name = "sclk_sata",
878 .id = -1,
879 .enable = s5pv310_clksrc_mask_fsys_ctrl,
880 .ctrlbit = (1 << 24),
881 },
882 .sources = &clkset_mout_corebus,
883 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
884 .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
885 }, {
886 .clk = {
887 .name = "sclk_spi",
888 .id = 0,
889 .enable = s5pv310_clksrc_mask_peril1_ctrl,
890 .ctrlbit = (1 << 16),
891 },
892 .sources = &clkset_group,
893 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
894 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
895 }, {
896 .clk = {
897 .name = "sclk_spi",
898 .id = 1,
899 .enable = s5pv310_clksrc_mask_peril1_ctrl,
900 .ctrlbit = (1 << 20),
901 },
902 .sources = &clkset_group,
903 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
904 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
905 }, {
906 .clk = {
907 .name = "sclk_spi",
908 .id = 2,
909 .enable = s5pv310_clksrc_mask_peril1_ctrl,
910 .ctrlbit = (1 << 24),
911 },
912 .sources = &clkset_group,
913 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
914 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
915 }, {
916 .clk = {
917 .name = "sclk_fimg2d",
918 .id = -1,
919 },
920 .sources = &clkset_mout_g2d,
921 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
922 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
923 }, {
924 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900925 .name = "sclk_mmc",
926 .id = 0,
927 .parent = &clk_dout_mmc0.clk,
928 .enable = s5pv310_clksrc_mask_fsys_ctrl,
929 .ctrlbit = (1 << 0),
930 },
931 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
932 }, {
933 .clk = {
934 .name = "sclk_mmc",
935 .id = 1,
936 .parent = &clk_dout_mmc1.clk,
937 .enable = s5pv310_clksrc_mask_fsys_ctrl,
938 .ctrlbit = (1 << 4),
939 },
940 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
941 }, {
942 .clk = {
943 .name = "sclk_mmc",
944 .id = 2,
945 .parent = &clk_dout_mmc2.clk,
946 .enable = s5pv310_clksrc_mask_fsys_ctrl,
947 .ctrlbit = (1 << 8),
948 },
949 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
950 }, {
951 .clk = {
952 .name = "sclk_mmc",
953 .id = 3,
954 .parent = &clk_dout_mmc3.clk,
955 .enable = s5pv310_clksrc_mask_fsys_ctrl,
956 .ctrlbit = (1 << 12),
957 },
958 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
959 }, {
960 .clk = {
961 .name = "sclk_mmc",
962 .id = 4,
963 .parent = &clk_dout_mmc4.clk,
964 .enable = s5pv310_clksrc_mask_fsys_ctrl,
965 .ctrlbit = (1 << 16),
966 },
967 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
968 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900969};
970
971/* Clock initialization code */
972static struct clksrc_clk *sysclks[] = {
973 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900974 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +0900975 &clk_mout_epll,
976 &clk_mout_mpll,
977 &clk_moutcore,
978 &clk_coreclk,
979 &clk_armclk,
980 &clk_aclk_corem0,
981 &clk_aclk_cores,
982 &clk_aclk_corem1,
983 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900984 &clk_mout_corebus,
985 &clk_sclk_dmc,
986 &clk_aclk_cored,
987 &clk_aclk_corep,
988 &clk_aclk_acp,
989 &clk_pclk_acp,
990 &clk_vpllsrc,
991 &clk_sclk_vpll,
992 &clk_aclk_200,
993 &clk_aclk_100,
994 &clk_aclk_160,
995 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900996 &clk_dout_mmc0,
997 &clk_dout_mmc1,
998 &clk_dout_mmc2,
999 &clk_dout_mmc3,
1000 &clk_dout_mmc4,
Changhwan Younc8bef142010-07-27 17:52:39 +09001001};
1002
1003void __init_or_cpufreq s5pv310_setup_clocks(void)
1004{
1005 struct clk *xtal_clk;
1006 unsigned long apll;
1007 unsigned long mpll;
1008 unsigned long epll;
1009 unsigned long vpll;
1010 unsigned long vpllsrc;
1011 unsigned long xtal;
1012 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001013 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001014 unsigned long aclk_200;
1015 unsigned long aclk_100;
1016 unsigned long aclk_160;
1017 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001018 unsigned int ptr;
1019
1020 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1021
1022 xtal_clk = clk_get(NULL, "xtal");
1023 BUG_ON(IS_ERR(xtal_clk));
1024
1025 xtal = clk_get_rate(xtal_clk);
1026 clk_put(xtal_clk);
1027
1028 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1029
1030 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
1031 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
1032 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +09001033 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001034
1035 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1036 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +09001037 __raw_readl(S5P_VPLL_CON1), pll_4650);
Changhwan Younc8bef142010-07-27 17:52:39 +09001038
1039 clk_fout_apll.rate = apll;
1040 clk_fout_mpll.rate = mpll;
1041 clk_fout_epll.rate = epll;
1042 clk_fout_vpll.rate = vpll;
1043
1044 printk(KERN_INFO "S5PV310: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
1045 apll, mpll, epll, vpll);
1046
1047 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001048 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001049
Jongpill Lee228ef982010-08-18 22:24:53 +09001050 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1051 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1052 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1053 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1054
1055 printk(KERN_INFO "S5PV310: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
1056 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1057 armclk, sclk_dmc, aclk_200,
1058 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001059
1060 clk_f.rate = armclk;
1061 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001062 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001063
1064 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1065 s3c_set_clksrc(&clksrcs[ptr], true);
1066}
1067
1068static struct clk *clks[] __initdata = {
1069 /* Nothing here yet */
1070};
1071
1072void __init s5pv310_register_clocks(void)
1073{
1074 struct clk *clkp;
1075 int ret;
1076 int ptr;
1077
1078 ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
1079 if (ret > 0)
1080 printk(KERN_ERR "Failed to register %u clocks\n", ret);
1081
1082 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1083 s3c_register_clksrc(sysclks[ptr], 1);
1084
1085 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1086 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1087
1088 clkp = init_clocks_disable;
1089 for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
1090 ret = s3c24xx_register_clock(clkp);
1091 if (ret < 0) {
1092 printk(KERN_ERR "Failed to register clock %s (%d)\n",
1093 clkp->name, ret);
1094 }
1095 (clkp->enable)(clkp, 0);
1096 }
1097
1098 s3c_pwmclk_init();
1099}