blob: 359a156d831d5adb54aa0ab6457c8db86b55608a [file] [log] [blame]
Matt Wagantallf5cc3892012-06-07 19:47:02 -07001/*
Patrick Daly14e9e342013-01-07 12:47:51 -08002 * Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Matt Wagantallf5cc3892012-06-07 19:47:02 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/platform_device.h>
17#include <mach/rpm-regulator.h>
18#include <mach/msm_bus_board.h>
19#include <mach/msm_bus.h>
20
Patrick Daly02db5a82012-08-24 14:22:06 -070021#include "mach/socinfo.h"
Matt Wagantallf5cc3892012-06-07 19:47:02 -070022#include "acpuclock.h"
23#include "acpuclock-krait.h"
24
Matt Wagantall1f3762d2012-06-08 19:08:48 -070025static struct hfpll_data hfpll_data __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -070026 .mode_offset = 0x00,
27 .l_offset = 0x08,
28 .m_offset = 0x0C,
29 .n_offset = 0x10,
30 .config_offset = 0x04,
31 .config_val = 0x7845C665,
32 .has_droop_ctl = true,
33 .droop_offset = 0x14,
34 .droop_val = 0x0108C000,
Matt Wagantall87465f52012-07-23 22:03:06 -070035 .low_vdd_l_max = 22,
36 .nom_vdd_l_max = 42,
37 .vdd[HFPLL_VDD_NONE] = 0,
38 .vdd[HFPLL_VDD_LOW] = 945000,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070039 .vdd[HFPLL_VDD_NOM] = 1050000,
Matt Wagantall87465f52012-07-23 22:03:06 -070040 .vdd[HFPLL_VDD_HIGH] = 1150000,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070041};
42
Matt Wagantall1f3762d2012-06-08 19:08:48 -070043static struct scalable scalable[] __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -070044 [CPU0] = {
45 .hfpll_phys_base = 0x00903200,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070046 .aux_clk_sel_phys = 0x02088014,
47 .aux_clk_sel = 3,
Matt Wagantalla133dbf2012-09-27 19:56:57 -070048 .sec_clk_sel = 2,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070049 .l2cpmr_iaddr = 0x4501,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070050 .vreg[VREG_CORE] = { "krait0", 1300000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -070051 .vreg[VREG_MEM] = { "krait0_mem", 1150000 },
52 .vreg[VREG_DIG] = { "krait0_dig", 1150000 },
53 .vreg[VREG_HFPLL_A] = { "krait0_hfpll", 1800000 },
54 },
55 [CPU1] = {
56 .hfpll_phys_base = 0x00903240,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070057 .aux_clk_sel_phys = 0x02098014,
58 .aux_clk_sel = 3,
Matt Wagantalla133dbf2012-09-27 19:56:57 -070059 .sec_clk_sel = 2,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070060 .l2cpmr_iaddr = 0x5501,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070061 .vreg[VREG_CORE] = { "krait1", 1300000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -070062 .vreg[VREG_MEM] = { "krait1_mem", 1150000 },
63 .vreg[VREG_DIG] = { "krait1_dig", 1150000 },
64 .vreg[VREG_HFPLL_A] = { "krait1_hfpll", 1800000 },
65 },
66 [CPU2] = {
67 .hfpll_phys_base = 0x00903280,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070068 .aux_clk_sel_phys = 0x020A8014,
69 .aux_clk_sel = 3,
Matt Wagantalla133dbf2012-09-27 19:56:57 -070070 .sec_clk_sel = 2,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070071 .l2cpmr_iaddr = 0x6501,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070072 .vreg[VREG_CORE] = { "krait2", 1300000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -070073 .vreg[VREG_MEM] = { "krait2_mem", 1150000 },
74 .vreg[VREG_DIG] = { "krait2_dig", 1150000 },
75 .vreg[VREG_HFPLL_A] = { "krait2_hfpll", 1800000 },
76 },
77 [CPU3] = {
78 .hfpll_phys_base = 0x009032C0,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070079 .aux_clk_sel_phys = 0x020B8014,
80 .aux_clk_sel = 3,
Matt Wagantalla133dbf2012-09-27 19:56:57 -070081 .sec_clk_sel = 2,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070082 .l2cpmr_iaddr = 0x7501,
Matt Wagantall6d9c4162012-07-16 18:58:16 -070083 .vreg[VREG_CORE] = { "krait3", 1300000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -070084 .vreg[VREG_MEM] = { "krait3_mem", 1150000 },
85 .vreg[VREG_DIG] = { "krait3_dig", 1150000 },
86 .vreg[VREG_HFPLL_A] = { "krait3_hfpll", 1800000 },
87 },
88 [L2] = {
89 .hfpll_phys_base = 0x00903300,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070090 .aux_clk_sel_phys = 0x02011028,
91 .aux_clk_sel = 3,
Matt Wagantalla133dbf2012-09-27 19:56:57 -070092 .sec_clk_sel = 2,
Matt Wagantallf5cc3892012-06-07 19:47:02 -070093 .l2cpmr_iaddr = 0x0500,
94 .vreg[VREG_HFPLL_A] = { "l2_hfpll", 1800000 },
95 },
96};
97
Patrick Daly02db5a82012-08-24 14:22:06 -070098/*
99 * The correct maximum rate for 8064ab in 600 MHZ.
100 * We rely on the RPM rounding requests up here.
101*/
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700102static struct msm_bus_paths bw_level_tbl[] __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700103 [0] = BW_MBPS(640), /* At least 80 MHz on bus. */
104 [1] = BW_MBPS(1064), /* At least 133 MHz on bus. */
105 [2] = BW_MBPS(1600), /* At least 200 MHz on bus. */
106 [3] = BW_MBPS(2128), /* At least 266 MHz on bus. */
107 [4] = BW_MBPS(3200), /* At least 400 MHz on bus. */
108 [5] = BW_MBPS(4264), /* At least 533 MHz on bus. */
109};
110
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700111static struct msm_bus_scale_pdata bus_scale_data __initdata = {
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700112 .usecase = bw_level_tbl,
113 .num_usecases = ARRAY_SIZE(bw_level_tbl),
114 .active_only = 1,
115 .name = "acpuclk-8064",
116};
117
Patrick Daly02db5a82012-08-24 14:22:06 -0700118static struct l2_level l2_freq_tbl[] __initdata = {
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700119 [0] = { { 384000, PLL_8, 0, 0x00 }, 950000, 1050000, 1 },
120 [1] = { { 432000, HFPLL, 2, 0x20 }, 1050000, 1050000, 2 },
121 [2] = { { 486000, HFPLL, 2, 0x24 }, 1050000, 1050000, 2 },
122 [3] = { { 540000, HFPLL, 2, 0x28 }, 1050000, 1050000, 2 },
123 [4] = { { 594000, HFPLL, 1, 0x16 }, 1050000, 1050000, 2 },
124 [5] = { { 648000, HFPLL, 1, 0x18 }, 1050000, 1050000, 4 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800125 [6] = { { 702000, HFPLL, 1, 0x1A }, 1150000, 1150000, 4 },
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700126 [7] = { { 756000, HFPLL, 1, 0x1C }, 1150000, 1150000, 4 },
127 [8] = { { 810000, HFPLL, 1, 0x1E }, 1150000, 1150000, 4 },
128 [9] = { { 864000, HFPLL, 1, 0x20 }, 1150000, 1150000, 4 },
129 [10] = { { 918000, HFPLL, 1, 0x22 }, 1150000, 1150000, 5 },
130 [11] = { { 972000, HFPLL, 1, 0x24 }, 1150000, 1150000, 5 },
131 [12] = { { 1026000, HFPLL, 1, 0x26 }, 1150000, 1150000, 5 },
132 [13] = { { 1080000, HFPLL, 1, 0x28 }, 1150000, 1150000, 5 },
133 [14] = { { 1134000, HFPLL, 1, 0x2A }, 1150000, 1150000, 5 },
134 [15] = { { 1188000, HFPLL, 1, 0x2C }, 1150000, 1150000, 5 },
Stephen Boyd2b73ee02012-09-11 21:08:13 -0700135 { }
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700136};
137
Patrick Daly02db5a82012-08-24 14:22:06 -0700138static struct acpu_level tbl_slow[] __initdata = {
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700139 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800140 { 0, { 432000, HFPLL, 2, 0x20 }, L2(5), 975000 },
141 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 975000 },
142 { 0, { 540000, HFPLL, 2, 0x28 }, L2(5), 1000000 },
143 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 1000000 },
144 { 0, { 648000, HFPLL, 1, 0x18 }, L2(5), 1025000 },
145 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 1025000 },
146 { 0, { 756000, HFPLL, 1, 0x1C }, L2(5), 1075000 },
147 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 1075000 },
148 { 0, { 864000, HFPLL, 1, 0x20 }, L2(5), 1100000 },
149 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1100000 },
150 { 0, { 972000, HFPLL, 1, 0x24 }, L2(5), 1125000 },
151 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1125000 },
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700152 { 0, { 1080000, HFPLL, 1, 0x28 }, L2(15), 1175000 },
153 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1175000 },
154 { 0, { 1188000, HFPLL, 1, 0x2C }, L2(15), 1200000 },
155 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1200000 },
156 { 0, { 1296000, HFPLL, 1, 0x30 }, L2(15), 1225000 },
157 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1225000 },
158 { 0, { 1404000, HFPLL, 1, 0x34 }, L2(15), 1237500 },
159 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1237500 },
160 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 1250000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700161 { 0, { 0 } }
162};
163
Patrick Daly02db5a82012-08-24 14:22:06 -0700164static struct acpu_level tbl_nom[] __initdata = {
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700165 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800166 { 0, { 432000, HFPLL, 2, 0x20 }, L2(5), 925000 },
167 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 925000 },
168 { 0, { 540000, HFPLL, 2, 0x28 }, L2(5), 950000 },
169 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
170 { 0, { 648000, HFPLL, 1, 0x18 }, L2(5), 975000 },
171 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 975000 },
172 { 0, { 756000, HFPLL, 1, 0x1C }, L2(5), 1025000 },
173 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 1025000 },
174 { 0, { 864000, HFPLL, 1, 0x20 }, L2(5), 1050000 },
175 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1050000 },
176 { 0, { 972000, HFPLL, 1, 0x24 }, L2(5), 1075000 },
177 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1075000 },
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700178 { 0, { 1080000, HFPLL, 1, 0x28 }, L2(15), 1125000 },
179 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1125000 },
180 { 0, { 1188000, HFPLL, 1, 0x2C }, L2(15), 1150000 },
181 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1150000 },
182 { 0, { 1296000, HFPLL, 1, 0x30 }, L2(15), 1175000 },
183 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1175000 },
184 { 0, { 1404000, HFPLL, 1, 0x34 }, L2(15), 1187500 },
185 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1187500 },
186 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 1200000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700187 { 0, { 0 } }
188};
189
Patrick Daly02db5a82012-08-24 14:22:06 -0700190static struct acpu_level tbl_fast[] __initdata = {
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700191 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 850000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800192 { 0, { 432000, HFPLL, 2, 0x20 }, L2(5), 875000 },
193 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
194 { 0, { 540000, HFPLL, 2, 0x28 }, L2(5), 900000 },
195 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
196 { 0, { 648000, HFPLL, 1, 0x18 }, L2(5), 925000 },
197 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 925000 },
198 { 0, { 756000, HFPLL, 1, 0x1C }, L2(5), 975000 },
199 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 975000 },
200 { 0, { 864000, HFPLL, 1, 0x20 }, L2(5), 1000000 },
201 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1000000 },
202 { 0, { 972000, HFPLL, 1, 0x24 }, L2(5), 1025000 },
203 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1025000 },
Matt Wagantalla133dbf2012-09-27 19:56:57 -0700204 { 0, { 1080000, HFPLL, 1, 0x28 }, L2(15), 1075000 },
205 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1075000 },
206 { 0, { 1188000, HFPLL, 1, 0x2C }, L2(15), 1100000 },
207 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1100000 },
208 { 0, { 1296000, HFPLL, 1, 0x30 }, L2(15), 1125000 },
209 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1125000 },
210 { 0, { 1404000, HFPLL, 1, 0x34 }, L2(15), 1137500 },
211 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1137500 },
212 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 1150000 },
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700213 { 0, { 0 } }
214};
215
Patrick Daly7b0161d2012-11-16 16:01:00 -0800216static struct acpu_level tbl_faster[] __initdata = {
217 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 850000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800218 { 0, { 432000, HFPLL, 2, 0x20 }, L2(5), 875000 },
219 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
220 { 0, { 540000, HFPLL, 2, 0x28 }, L2(5), 900000 },
221 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
222 { 0, { 648000, HFPLL, 1, 0x18 }, L2(5), 925000 },
223 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 925000 },
224 { 0, { 756000, HFPLL, 1, 0x1C }, L2(5), 962500 },
225 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 962500 },
226 { 0, { 864000, HFPLL, 1, 0x20 }, L2(5), 975000 },
227 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 975000 },
228 { 0, { 972000, HFPLL, 1, 0x24 }, L2(5), 1000000 },
229 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1000000 },
Patrick Daly7b0161d2012-11-16 16:01:00 -0800230 { 0, { 1080000, HFPLL, 1, 0x28 }, L2(15), 1050000 },
231 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1050000 },
232 { 0, { 1188000, HFPLL, 1, 0x2C }, L2(15), 1075000 },
233 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1075000 },
234 { 0, { 1296000, HFPLL, 1, 0x30 }, L2(15), 1100000 },
235 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1100000 },
236 { 0, { 1404000, HFPLL, 1, 0x34 }, L2(15), 1112500 },
237 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1112500 },
238 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 1125000 },
239 { 0, { 0 } }
240};
241
Patrick Daly14e9e342013-01-07 12:47:51 -0800242static struct acpu_level tbl_PVS0_1512MHz[] __initdata = {
243 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
244 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 950000 },
245 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
246 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 962500 },
247 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 1000000 },
248 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1025000 },
249 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1037500 },
250 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1075000 },
251 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1087500 },
252 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1125000 },
253 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1150000 },
254 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 1162500 },
255 { 0, { 0 } }
256};
257
258static struct acpu_level tbl_PVS1_1512MHz[] __initdata = {
259 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
260 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 950000 },
261 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
262 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 962500 },
263 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 975000 },
264 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1000000 },
265 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1012500 },
266 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1037500 },
267 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1050000 },
268 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1087500 },
269 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1112500 },
270 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 1125000 },
271 { 0, { 0 } }
272};
273
274static struct acpu_level tbl_PVS2_1512MHz[] __initdata = {
275 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 925000 },
276 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 925000 },
277 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 925000 },
278 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 925000 },
279 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 937500 },
280 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 950000 },
281 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 975000 },
282 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1000000 },
283 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1012500 },
284 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1037500 },
285 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1075000 },
286 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 1087500 },
287 { 0, { 0 } }
288};
289
290static struct acpu_level tbl_PVS3_1512MHz[] __initdata = {
291 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
292 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 900000 },
293 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
294 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 900000 },
295 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 900000 },
296 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 925000 },
297 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 950000 },
298 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 975000 },
299 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 987500 },
300 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1000000 },
301 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1037500 },
302 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 1050000 },
303 { 0, { 0 } }
304};
305
306static struct acpu_level tbl_PVS4_1512MHz[] __initdata = {
307 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
308 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
309 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
310 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
311 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
312 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
313 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
314 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 950000 },
315 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 962500 },
316 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 975000 },
317 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1000000 },
318 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 1012500 },
319 { 0, { 0 } }
320};
321
322static struct acpu_level tbl_PVS5_1512MHz[] __initdata = {
323 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
324 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
325 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
326 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
327 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
328 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
329 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
330 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 937500 },
331 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 950000 },
332 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 962500 },
333 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 987500 },
334 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 1000000 },
335 { 0, { 0 } }
336};
337
338static struct acpu_level tbl_PVS6_1512MHz[] __initdata = {
339 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
340 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
341 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
342 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
343 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
344 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
345 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
346 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 937500 },
347 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 950000 },
348 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 962500 },
349 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 975000 },
350 { 1, { 1512000, HFPLL, 1, 0x38 }, L2(15), 987500 },
351 { 0, { 0 } }
352};
353
Patrick Daly31486f32012-10-10 20:50:16 -0700354static struct acpu_level tbl_PVS0_1700MHz[] __initdata = {
Patrick Daly02db5a82012-08-24 14:22:06 -0700355 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800356 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 950000 },
357 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
358 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 962500 },
359 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 1000000 },
360 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1025000 },
361 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1037500 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800362 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1075000 },
363 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1087500 },
364 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1125000 },
365 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1150000 },
366 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1175000 },
367 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1225000 },
368 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(15), 1250000 },
369 { 0, { 0 } }
370};
371
372static struct acpu_level tbl_PVS1_1700MHz[] __initdata = {
373 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800374 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 950000 },
375 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
376 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 962500 },
377 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 975000 },
378 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 1000000 },
379 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1012500 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800380 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1037500 },
381 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1050000 },
382 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1087500 },
383 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1112500 },
384 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1150000 },
385 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1187500 },
386 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(15), 1200000 },
387 { 0, { 0 } }
388};
389
390static struct acpu_level tbl_PVS2_1700MHz[] __initdata = {
391 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 925000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800392 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 925000 },
393 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 925000 },
394 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 925000 },
395 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 937500 },
396 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 950000 },
397 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 975000 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800398 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1000000 },
399 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1012500 },
400 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1037500 },
401 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1075000 },
402 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1100000 },
403 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1137500 },
404 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(15), 1162500 },
405 { 0, { 0 } }
406};
407
408static struct acpu_level tbl_PVS3_1700MHz[] __initdata = {
409 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800410 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 900000 },
411 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
412 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 900000 },
413 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 900000 },
414 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 925000 },
415 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 950000 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800416 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 975000 },
417 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 987500 },
418 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1000000 },
419 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1037500 },
420 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1062500 },
421 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1100000 },
422 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(15), 1125000 },
423 { 0, { 0 } }
424};
425
426static struct acpu_level tbl_PVS4_1700MHz[] __initdata = {
427 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800428 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
429 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
430 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
431 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
432 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
433 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800434 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 950000 },
435 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 962500 },
436 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 975000 },
437 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1000000 },
438 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1037500 },
439 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1075000 },
440 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(15), 1100000 },
441 { 0, { 0 } }
442};
443
444static struct acpu_level tbl_PVS5_1700MHz[] __initdata = {
445 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800446 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
447 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
448 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
449 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
450 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
451 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800452 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 937500 },
453 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 950000 },
454 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 962500 },
455 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 987500 },
456 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1012500 },
457 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1050000 },
458 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(15), 1075000 },
459 { 0, { 0 } }
460};
461
462static struct acpu_level tbl_PVS6_1700MHz[] __initdata = {
463 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800464 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
465 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
466 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
467 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
468 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
469 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Patrick Daly7dc91812012-11-28 12:46:38 -0800470 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 937500 },
471 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 950000 },
472 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 962500 },
473 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 975000 },
474 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1000000 },
475 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1025000 },
476 { 1, { 1728000, HFPLL, 1, 0x40 }, L2(15), 1050000 },
Patrick Daly02db5a82012-08-24 14:22:06 -0700477 { 0, { 0 } }
478};
479
Patrick Daly31486f32012-10-10 20:50:16 -0700480static struct acpu_level tbl_PVS0_2000MHz[] __initdata = {
Patrick Daly507f9b12012-11-12 17:12:26 -0800481 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 950000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800482 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 950000 },
483 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 950000 },
484 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 950000 },
485 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 962500 },
486 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 975000 },
487 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 1000000 },
Patrick Daly507f9b12012-11-12 17:12:26 -0800488 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1025000 },
489 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1037500 },
490 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1062500 },
491 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1100000 },
492 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1125000 },
493 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1175000 },
494 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(15), 1225000 },
495 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(15), 1287500 },
Patrick Daly31486f32012-10-10 20:50:16 -0700496 { 0, { 0 } }
497};
498
499static struct acpu_level tbl_PVS1_2000MHz[] __initdata = {
Patrick Daly507f9b12012-11-12 17:12:26 -0800500 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 925000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800501 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 925000 },
502 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 925000 },
503 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 925000 },
504 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 937500 },
505 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 950000 },
506 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 975000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700507 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 1000000 },
508 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 1012500 },
Patrick Daly507f9b12012-11-12 17:12:26 -0800509 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1037500 },
510 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1075000 },
511 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1100000 },
512 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1137500 },
513 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(15), 1187500 },
514 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(15), 1250000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700515 { 0, { 0 } }
516};
517
518static struct acpu_level tbl_PVS2_2000MHz[] __initdata = {
519 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800520 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 900000 },
521 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
522 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 900000 },
523 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 912500 },
524 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 925000 },
525 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 950000 },
Patrick Daly507f9b12012-11-12 17:12:26 -0800526 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 975000 },
527 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 987500 },
528 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1012500 },
529 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1050000 },
530 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1075000 },
531 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1112500 },
532 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(15), 1162500 },
533 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(15), 1212500 },
Patrick Daly31486f32012-10-10 20:50:16 -0700534 { 0, { 0 } }
535};
536
537static struct acpu_level tbl_PVS3_2000MHz[] __initdata = {
538 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 900000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800539 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 900000 },
540 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 900000 },
541 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 900000 },
542 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 900000 },
543 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 912500 },
544 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 937500 },
Patrick Daly31486f32012-10-10 20:50:16 -0700545 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 962500 },
546 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 975000 },
Patrick Daly507f9b12012-11-12 17:12:26 -0800547 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 1000000 },
548 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1025000 },
549 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1050000 },
550 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1087500 },
551 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(15), 1137500 },
552 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(15), 1175000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700553 { 0, { 0 } }
554};
555
556static struct acpu_level tbl_PVS4_2000MHz[] __initdata = {
Patrick Daly507f9b12012-11-12 17:12:26 -0800557 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800558 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
559 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
560 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
561 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
562 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
563 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Patrick Daly507f9b12012-11-12 17:12:26 -0800564 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 950000 },
565 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 962500 },
Patrick Daly31486f32012-10-10 20:50:16 -0700566 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 975000 },
567 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 1000000 },
568 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1037500 },
Patrick Daly507f9b12012-11-12 17:12:26 -0800569 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1075000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700570 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(15), 1112500 },
571 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(15), 1150000 },
572 { 0, { 0 } }
573};
574
575static struct acpu_level tbl_PVS5_2000MHz[] __initdata = {
Patrick Daly507f9b12012-11-12 17:12:26 -0800576 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800577 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
578 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
579 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
580 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
581 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
582 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700583 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 937500 },
584 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 950000 },
585 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 962500 },
586 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 987500 },
587 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1012500 },
Patrick Daly507f9b12012-11-12 17:12:26 -0800588 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1050000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700589 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(15), 1087500 },
590 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(15), 1125000 },
591 { 0, { 0 } }
592};
593
594static struct acpu_level tbl_PVS6_2000MHz[] __initdata = {
Patrick Daly507f9b12012-11-12 17:12:26 -0800595 { 1, { 384000, PLL_8, 0, 0x00 }, L2(0), 875000 },
Tianyi Gou305c8e72012-12-19 12:24:54 -0800596 { 1, { 486000, HFPLL, 2, 0x24 }, L2(5), 875000 },
597 { 1, { 594000, HFPLL, 1, 0x16 }, L2(5), 875000 },
598 { 1, { 702000, HFPLL, 1, 0x1A }, L2(5), 875000 },
599 { 1, { 810000, HFPLL, 1, 0x1E }, L2(5), 887500 },
600 { 1, { 918000, HFPLL, 1, 0x22 }, L2(5), 900000 },
601 { 1, { 1026000, HFPLL, 1, 0x26 }, L2(5), 925000 },
Patrick Daly31486f32012-10-10 20:50:16 -0700602 { 1, { 1134000, HFPLL, 1, 0x2A }, L2(15), 937500 },
603 { 1, { 1242000, HFPLL, 1, 0x2E }, L2(15), 950000 },
604 { 1, { 1350000, HFPLL, 1, 0x32 }, L2(15), 962500 },
605 { 1, { 1458000, HFPLL, 1, 0x36 }, L2(15), 975000 },
606 { 1, { 1566000, HFPLL, 1, 0x3A }, L2(15), 1000000 },
607 { 1, { 1674000, HFPLL, 1, 0x3E }, L2(15), 1025000 },
608 { 1, { 1782000, HFPLL, 1, 0x42 }, L2(15), 1062500 },
609 { 1, { 1890000, HFPLL, 1, 0x46 }, L2(15), 1100000 },
Patrick Daly02db5a82012-08-24 14:22:06 -0700610 { 0, { 0 } }
611};
612
613static struct pvs_table pvs_tables[NUM_SPEED_BINS][NUM_PVS] __initdata = {
614 [0][PVS_SLOW] = {tbl_slow, sizeof(tbl_slow), 0 },
615 [0][PVS_NOMINAL] = {tbl_nom, sizeof(tbl_nom), 25000 },
616 [0][PVS_FAST] = {tbl_fast, sizeof(tbl_fast), 25000 },
Patrick Daly7b0161d2012-11-16 16:01:00 -0800617 [0][PVS_FASTER] = {tbl_faster, sizeof(tbl_faster), 25000 },
Patrick Daly02db5a82012-08-24 14:22:06 -0700618
Patrick Daly31486f32012-10-10 20:50:16 -0700619 [1][0] = { tbl_PVS0_1700MHz, sizeof(tbl_PVS0_1700MHz), 0 },
Patrick Daly741bdce2012-11-28 12:12:05 -0800620 [1][1] = { tbl_PVS1_1700MHz, sizeof(tbl_PVS1_1700MHz), 25000 },
621 [1][2] = { tbl_PVS2_1700MHz, sizeof(tbl_PVS2_1700MHz), 25000 },
622 [1][3] = { tbl_PVS3_1700MHz, sizeof(tbl_PVS3_1700MHz), 25000 },
623 [1][4] = { tbl_PVS4_1700MHz, sizeof(tbl_PVS4_1700MHz), 25000 },
624 [1][5] = { tbl_PVS5_1700MHz, sizeof(tbl_PVS5_1700MHz), 25000 },
625 [1][6] = { tbl_PVS6_1700MHz, sizeof(tbl_PVS6_1700MHz), 25000 },
Patrick Daly02db5a82012-08-24 14:22:06 -0700626
Patrick Daly31486f32012-10-10 20:50:16 -0700627 [2][0] = { tbl_PVS0_2000MHz, sizeof(tbl_PVS0_2000MHz), 0 },
Patrick Daly741bdce2012-11-28 12:12:05 -0800628 [2][1] = { tbl_PVS1_2000MHz, sizeof(tbl_PVS1_2000MHz), 25000 },
629 [2][2] = { tbl_PVS2_2000MHz, sizeof(tbl_PVS2_2000MHz), 25000 },
630 [2][3] = { tbl_PVS3_2000MHz, sizeof(tbl_PVS3_2000MHz), 25000 },
631 [2][4] = { tbl_PVS4_2000MHz, sizeof(tbl_PVS4_2000MHz), 25000 },
632 [2][5] = { tbl_PVS5_2000MHz, sizeof(tbl_PVS5_2000MHz), 25000 },
633 [2][6] = { tbl_PVS6_2000MHz, sizeof(tbl_PVS6_2000MHz), 25000 },
Patrick Daly14e9e342013-01-07 12:47:51 -0800634
635 [14][0] = { tbl_PVS0_1512MHz, sizeof(tbl_PVS0_1512MHz), 0 },
636 [14][1] = { tbl_PVS1_1512MHz, sizeof(tbl_PVS1_1512MHz), 25000 },
637 [14][2] = { tbl_PVS2_1512MHz, sizeof(tbl_PVS2_1512MHz), 25000 },
638 [14][3] = { tbl_PVS3_1512MHz, sizeof(tbl_PVS3_1512MHz), 25000 },
639 [14][4] = { tbl_PVS4_1512MHz, sizeof(tbl_PVS4_1512MHz), 25000 },
640 [14][5] = { tbl_PVS5_1512MHz, sizeof(tbl_PVS5_1512MHz), 25000 },
641 [14][6] = { tbl_PVS6_1512MHz, sizeof(tbl_PVS6_1512MHz), 25000 },
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700642};
643
644static struct acpuclk_krait_params acpuclk_8064_params __initdata = {
645 .scalable = scalable,
646 .scalable_size = sizeof(scalable),
647 .hfpll_data = &hfpll_data,
648 .pvs_tables = pvs_tables,
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700649 .l2_freq_tbl = l2_freq_tbl,
Matt Wagantall1f3762d2012-06-08 19:08:48 -0700650 .l2_freq_tbl_size = sizeof(l2_freq_tbl),
651 .bus_scale = &bus_scale_data,
Matt Wagantall519e94f2012-09-17 17:51:06 -0700652 .pte_efuse_phys = 0x007000C0,
Matt Wagantallb7c231b2012-07-24 18:40:17 -0700653 .stby_khz = 384000,
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700654};
655
656static int __init acpuclk_8064_probe(struct platform_device *pdev)
657{
Patrick Daly02db5a82012-08-24 14:22:06 -0700658 if (cpu_is_apq8064ab() ||
659 SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
660 acpuclk_8064_params.hfpll_data->low_vdd_l_max = 37;
661 acpuclk_8064_params.hfpll_data->nom_vdd_l_max = 74;
662 }
663
Matt Wagantallf5cc3892012-06-07 19:47:02 -0700664 return acpuclk_krait_init(&pdev->dev, &acpuclk_8064_params);
665}
666
667static struct platform_driver acpuclk_8064_driver = {
668 .driver = {
669 .name = "acpuclk-8064",
670 .owner = THIS_MODULE,
671 },
672};
673
674static int __init acpuclk_8064_init(void)
675{
676 return platform_driver_probe(&acpuclk_8064_driver,
677 acpuclk_8064_probe);
678}
679device_initcall(acpuclk_8064_init);