blob: 037f834226d27d87baddd029f74a508fe2ea9be3 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053012 */
13
14#include <linux/module.h>
15#include <linux/device.h>
16#include <linux/platform_device.h>
17#include <linux/clk.h>
18#include <linux/slab.h>
19#include <linux/interrupt.h>
20#include <linux/err.h>
21#include <linux/delay.h>
22#include <linux/io.h>
23#include <linux/ioport.h>
24#include <linux/uaccess.h>
25#include <linux/debugfs.h>
26#include <linux/seq_file.h>
Pavankumar Kondeti87c01042010-12-07 17:53:58 +053027#include <linux/pm_runtime.h>
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053028#include <linux/of.h>
29#include <linux/dma-mapping.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053030
31#include <linux/usb.h>
32#include <linux/usb/otg.h>
33#include <linux/usb/ulpi.h>
34#include <linux/usb/gadget.h>
35#include <linux/usb/hcd.h>
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +053036#include <linux/usb/quirks.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053037#include <linux/usb/msm_hsusb.h>
38#include <linux/usb/msm_hsusb_hw.h>
Anji jonnala11aa5c42011-05-04 10:19:48 +053039#include <linux/regulator/consumer.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#include <linux/mfd/pm8xxx/pm8921-charger.h>
Pavankumar Kondeti446f4542012-02-01 13:57:13 +053041#include <linux/mfd/pm8xxx/misc.h>
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +053042#include <linux/pm_qos_params.h>
Amit Blay0f7edf72012-01-15 10:11:27 +020043#include <linux/power_supply.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053044
45#include <mach/clk.h>
Anji jonnala7da3f262011-12-02 17:22:14 -080046#include <mach/msm_xo.h>
Manu Gautamcd82e9d2011-12-20 14:17:28 +053047#include <mach/msm_bus.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053048
49#define MSM_USB_BASE (motg->regs)
50#define DRIVER_NAME "msm_otg"
51
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053052#define ID_TIMER_FREQ (jiffies + msecs_to_jiffies(2000))
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +053053#define ID_TIMER_INITIAL_FREQ (jiffies + msecs_to_jiffies(1000))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053054#define ULPI_IO_TIMEOUT_USEC (10 * 1000)
Anji jonnala11aa5c42011-05-04 10:19:48 +053055#define USB_PHY_3P3_VOL_MIN 3050000 /* uV */
56#define USB_PHY_3P3_VOL_MAX 3300000 /* uV */
57#define USB_PHY_3P3_HPM_LOAD 50000 /* uA */
58#define USB_PHY_3P3_LPM_LOAD 4000 /* uA */
59
60#define USB_PHY_1P8_VOL_MIN 1800000 /* uV */
61#define USB_PHY_1P8_VOL_MAX 1800000 /* uV */
62#define USB_PHY_1P8_HPM_LOAD 50000 /* uA */
63#define USB_PHY_1P8_LPM_LOAD 4000 /* uA */
64
Vamsi Krishna132b2762011-11-11 16:09:20 -080065#define USB_PHY_VDD_DIG_VOL_MIN 1045000 /* uV */
Anji jonnala11aa5c42011-05-04 10:19:48 +053066#define USB_PHY_VDD_DIG_VOL_MAX 1320000 /* uV */
67
Pavankumar Kondeti4960f312011-12-06 15:46:14 +053068static DECLARE_COMPLETION(pmic_vbus_init);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069static struct msm_otg *the_msm_otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053070static bool debug_aca_enabled;
Manu Gautam8bdcc592012-03-06 11:26:06 +053071static bool debug_bus_voting_enabled;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +053073/* Prevent idle power collapse(pc) while operating in peripheral mode */
74static void otg_pm_qos_update_latency(struct msm_otg *dev, int vote)
75{
76 struct msm_otg_platform_data *pdata = dev->pdata;
77 u32 swfi_latency = 0;
78
79 if (!pdata || !pdata->swfi_latency)
80 return;
81
82 swfi_latency = pdata->swfi_latency + 1;
83
84 if (vote)
85 pm_qos_update_request(&dev->pm_qos_req_dma,
86 swfi_latency);
87 else
88 pm_qos_update_request(&dev->pm_qos_req_dma,
89 PM_QOS_DEFAULT_VALUE);
90}
91
Anji jonnala11aa5c42011-05-04 10:19:48 +053092static struct regulator *hsusb_3p3;
93static struct regulator *hsusb_1p8;
94static struct regulator *hsusb_vddcx;
Mayank Ranae3926882011-12-26 09:47:54 +053095static struct regulator *vbus_otg;
Mayank Rana9e9a2ac2012-03-24 04:05:28 +053096static struct regulator *mhl_analog_switch;
Anji jonnala11aa5c42011-05-04 10:19:48 +053097
Pavankumar Kondeti4960f312011-12-06 15:46:14 +053098static bool aca_id_turned_on;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053099static inline bool aca_enabled(void)
100{
101#ifdef CONFIG_USB_MSM_ACA
102 return true;
103#else
104 return debug_aca_enabled;
105#endif
106}
107
Anji jonnala11aa5c42011-05-04 10:19:48 +0530108static int msm_hsusb_init_vddcx(struct msm_otg *motg, int init)
109{
110 int ret = 0;
111
112 if (init) {
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530113 hsusb_vddcx = devm_regulator_get(motg->otg.dev, "HSUSB_VDDCX");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530114 if (IS_ERR(hsusb_vddcx)) {
115 dev_err(motg->otg.dev, "unable to get hsusb vddcx\n");
116 return PTR_ERR(hsusb_vddcx);
117 }
118
119 ret = regulator_set_voltage(hsusb_vddcx,
120 USB_PHY_VDD_DIG_VOL_MIN,
121 USB_PHY_VDD_DIG_VOL_MAX);
122 if (ret) {
123 dev_err(motg->otg.dev, "unable to set the voltage "
124 "for hsusb vddcx\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530125 return ret;
126 }
127
128 ret = regulator_enable(hsusb_vddcx);
129 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130 regulator_set_voltage(hsusb_vddcx, 0,
131 USB_PHY_VDD_DIG_VOL_MIN);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700132 dev_err(motg->otg.dev, "unable to enable the hsusb vddcx\n");
133 return ret;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530134 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700135
Anji jonnala11aa5c42011-05-04 10:19:48 +0530136 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700137
Anji jonnala11aa5c42011-05-04 10:19:48 +0530138 ret = regulator_disable(hsusb_vddcx);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700139 if (ret) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530140 dev_err(motg->otg.dev, "unable to disable hsusb vddcx\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 return ret;
142 }
143
144 ret = regulator_set_voltage(hsusb_vddcx, 0,
145 USB_PHY_VDD_DIG_VOL_MIN);
146 if (ret) {
147 dev_err(motg->otg.dev, "unable to set the voltage"
148 "for hsusb vddcx\n");
149 return ret;
150 }
Anji jonnala11aa5c42011-05-04 10:19:48 +0530151 }
152
153 return ret;
154}
155
156static int msm_hsusb_ldo_init(struct msm_otg *motg, int init)
157{
158 int rc = 0;
159
160 if (init) {
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530161 hsusb_3p3 = devm_regulator_get(motg->otg.dev, "HSUSB_3p3");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530162 if (IS_ERR(hsusb_3p3)) {
163 dev_err(motg->otg.dev, "unable to get hsusb 3p3\n");
164 return PTR_ERR(hsusb_3p3);
165 }
166
167 rc = regulator_set_voltage(hsusb_3p3, USB_PHY_3P3_VOL_MIN,
168 USB_PHY_3P3_VOL_MAX);
169 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170 dev_err(motg->otg.dev, "unable to set voltage level for"
171 "hsusb 3p3\n");
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530172 return rc;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530173 }
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530174 hsusb_1p8 = devm_regulator_get(motg->otg.dev, "HSUSB_1p8");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530175 if (IS_ERR(hsusb_1p8)) {
176 dev_err(motg->otg.dev, "unable to get hsusb 1p8\n");
177 rc = PTR_ERR(hsusb_1p8);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700178 goto put_3p3_lpm;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530179 }
180 rc = regulator_set_voltage(hsusb_1p8, USB_PHY_1P8_VOL_MIN,
181 USB_PHY_1P8_VOL_MAX);
182 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700183 dev_err(motg->otg.dev, "unable to set voltage level for"
184 "hsusb 1p8\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530185 goto put_1p8;
186 }
187
188 return 0;
189 }
190
Anji jonnala11aa5c42011-05-04 10:19:48 +0530191put_1p8:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700192 regulator_set_voltage(hsusb_1p8, 0, USB_PHY_1P8_VOL_MAX);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193put_3p3_lpm:
194 regulator_set_voltage(hsusb_3p3, 0, USB_PHY_3P3_VOL_MAX);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530195 return rc;
196}
197
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530198#ifdef CONFIG_PM_SLEEP
199#define USB_PHY_SUSP_DIG_VOL 500000
200static int msm_hsusb_config_vddcx(int high)
201{
202 int max_vol = USB_PHY_VDD_DIG_VOL_MAX;
203 int min_vol;
204 int ret;
205
206 if (high)
207 min_vol = USB_PHY_VDD_DIG_VOL_MIN;
208 else
209 min_vol = USB_PHY_SUSP_DIG_VOL;
210
211 ret = regulator_set_voltage(hsusb_vddcx, min_vol, max_vol);
212 if (ret) {
213 pr_err("%s: unable to set the voltage for regulator "
214 "HSUSB_VDDCX\n", __func__);
215 return ret;
216 }
217
218 pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);
219
220 return ret;
221}
Hemant Kumar8e7bd072011-08-01 14:14:24 -0700222#else
223static int msm_hsusb_config_vddcx(int high)
224{
225 return 0;
226}
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530227#endif
228
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700229static int msm_hsusb_ldo_enable(struct msm_otg *motg, int on)
Anji jonnala11aa5c42011-05-04 10:19:48 +0530230{
231 int ret = 0;
232
Pavankumar Kondeti68964c92011-10-27 14:58:56 +0530233 if (IS_ERR(hsusb_1p8)) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530234 pr_err("%s: HSUSB_1p8 is not initialized\n", __func__);
235 return -ENODEV;
236 }
237
Pavankumar Kondeti68964c92011-10-27 14:58:56 +0530238 if (IS_ERR(hsusb_3p3)) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530239 pr_err("%s: HSUSB_3p3 is not initialized\n", __func__);
240 return -ENODEV;
241 }
242
243 if (on) {
244 ret = regulator_set_optimum_mode(hsusb_1p8,
245 USB_PHY_1P8_HPM_LOAD);
246 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700247 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530248 "HSUSB_1p8\n", __func__);
249 return ret;
250 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251
252 ret = regulator_enable(hsusb_1p8);
253 if (ret) {
254 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 1p8\n",
255 __func__);
256 regulator_set_optimum_mode(hsusb_1p8, 0);
257 return ret;
258 }
259
Anji jonnala11aa5c42011-05-04 10:19:48 +0530260 ret = regulator_set_optimum_mode(hsusb_3p3,
261 USB_PHY_3P3_HPM_LOAD);
262 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700263 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530264 "HSUSB_3p3\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700265 regulator_set_optimum_mode(hsusb_1p8, 0);
266 regulator_disable(hsusb_1p8);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530267 return ret;
268 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700269
270 ret = regulator_enable(hsusb_3p3);
271 if (ret) {
272 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 3p3\n",
273 __func__);
274 regulator_set_optimum_mode(hsusb_3p3, 0);
275 regulator_set_optimum_mode(hsusb_1p8, 0);
276 regulator_disable(hsusb_1p8);
277 return ret;
278 }
279
Anji jonnala11aa5c42011-05-04 10:19:48 +0530280 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700281 ret = regulator_disable(hsusb_1p8);
282 if (ret) {
283 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 1p8\n",
284 __func__);
285 return ret;
286 }
287
288 ret = regulator_set_optimum_mode(hsusb_1p8, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530289 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700290 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530291 "HSUSB_1p8\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700292
293 ret = regulator_disable(hsusb_3p3);
294 if (ret) {
295 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 3p3\n",
296 __func__);
297 return ret;
298 }
299 ret = regulator_set_optimum_mode(hsusb_3p3, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530300 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700301 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530302 "HSUSB_3p3\n", __func__);
303 }
304
305 pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
306 return ret < 0 ? ret : 0;
307}
308
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530309static void msm_hsusb_mhl_switch_enable(struct msm_otg *motg, bool on)
310{
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530311 struct msm_otg_platform_data *pdata = motg->pdata;
312
313 if (!pdata->mhl_enable)
314 return;
315
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530316 if (!mhl_analog_switch) {
317 pr_err("%s: mhl_analog_switch is NULL.\n", __func__);
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530318 return;
319 }
320
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530321 if (on) {
322 if (regulator_enable(mhl_analog_switch))
323 pr_err("unable to enable mhl_analog_switch\n");
324 } else {
325 regulator_disable(mhl_analog_switch);
326 }
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530327}
328
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530329static int ulpi_read(struct otg_transceiver *otg, u32 reg)
330{
331 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
332 int cnt = 0;
333
334 /* initiate read operation */
335 writel(ULPI_RUN | ULPI_READ | ULPI_ADDR(reg),
336 USB_ULPI_VIEWPORT);
337
338 /* wait for completion */
339 while (cnt < ULPI_IO_TIMEOUT_USEC) {
340 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
341 break;
342 udelay(1);
343 cnt++;
344 }
345
346 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
347 dev_err(otg->dev, "ulpi_read: timeout %08x\n",
348 readl(USB_ULPI_VIEWPORT));
349 return -ETIMEDOUT;
350 }
351 return ULPI_DATA_READ(readl(USB_ULPI_VIEWPORT));
352}
353
354static int ulpi_write(struct otg_transceiver *otg, u32 val, u32 reg)
355{
356 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
357 int cnt = 0;
358
359 /* initiate write operation */
360 writel(ULPI_RUN | ULPI_WRITE |
361 ULPI_ADDR(reg) | ULPI_DATA(val),
362 USB_ULPI_VIEWPORT);
363
364 /* wait for completion */
365 while (cnt < ULPI_IO_TIMEOUT_USEC) {
366 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
367 break;
368 udelay(1);
369 cnt++;
370 }
371
372 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
373 dev_err(otg->dev, "ulpi_write: timeout\n");
374 return -ETIMEDOUT;
375 }
376 return 0;
377}
378
379static struct otg_io_access_ops msm_otg_io_ops = {
380 .read = ulpi_read,
381 .write = ulpi_write,
382};
383
384static void ulpi_init(struct msm_otg *motg)
385{
386 struct msm_otg_platform_data *pdata = motg->pdata;
387 int *seq = pdata->phy_init_seq;
388
389 if (!seq)
390 return;
391
392 while (seq[0] >= 0) {
393 dev_vdbg(motg->otg.dev, "ulpi: write 0x%02x to 0x%02x\n",
394 seq[0], seq[1]);
395 ulpi_write(&motg->otg, seq[0], seq[1]);
396 seq += 2;
397 }
398}
399
400static int msm_otg_link_clk_reset(struct msm_otg *motg, bool assert)
401{
402 int ret;
403
404 if (assert) {
405 ret = clk_reset(motg->clk, CLK_RESET_ASSERT);
406 if (ret)
407 dev_err(motg->otg.dev, "usb hs_clk assert failed\n");
408 } else {
409 ret = clk_reset(motg->clk, CLK_RESET_DEASSERT);
410 if (ret)
411 dev_err(motg->otg.dev, "usb hs_clk deassert failed\n");
412 }
413 return ret;
414}
415
416static int msm_otg_phy_clk_reset(struct msm_otg *motg)
417{
418 int ret;
419
Amit Blay02eff132011-09-21 16:46:24 +0300420 if (IS_ERR(motg->phy_reset_clk))
421 return 0;
422
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530423 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_ASSERT);
424 if (ret) {
425 dev_err(motg->otg.dev, "usb phy clk assert failed\n");
426 return ret;
427 }
428 usleep_range(10000, 12000);
429 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_DEASSERT);
430 if (ret)
431 dev_err(motg->otg.dev, "usb phy clk deassert failed\n");
432 return ret;
433}
434
435static int msm_otg_phy_reset(struct msm_otg *motg)
436{
437 u32 val;
438 int ret;
439 int retries;
440
441 ret = msm_otg_link_clk_reset(motg, 1);
442 if (ret)
443 return ret;
444 ret = msm_otg_phy_clk_reset(motg);
445 if (ret)
446 return ret;
447 ret = msm_otg_link_clk_reset(motg, 0);
448 if (ret)
449 return ret;
450
451 val = readl(USB_PORTSC) & ~PORTSC_PTS_MASK;
452 writel(val | PORTSC_PTS_ULPI, USB_PORTSC);
453
454 for (retries = 3; retries > 0; retries--) {
455 ret = ulpi_write(&motg->otg, ULPI_FUNC_CTRL_SUSPENDM,
456 ULPI_CLR(ULPI_FUNC_CTRL));
457 if (!ret)
458 break;
459 ret = msm_otg_phy_clk_reset(motg);
460 if (ret)
461 return ret;
462 }
463 if (!retries)
464 return -ETIMEDOUT;
465
466 /* This reset calibrates the phy, if the above write succeeded */
467 ret = msm_otg_phy_clk_reset(motg);
468 if (ret)
469 return ret;
470
471 for (retries = 3; retries > 0; retries--) {
472 ret = ulpi_read(&motg->otg, ULPI_DEBUG);
473 if (ret != -ETIMEDOUT)
474 break;
475 ret = msm_otg_phy_clk_reset(motg);
476 if (ret)
477 return ret;
478 }
479 if (!retries)
480 return -ETIMEDOUT;
481
482 dev_info(motg->otg.dev, "phy_reset: success\n");
483 return 0;
484}
485
486#define LINK_RESET_TIMEOUT_USEC (250 * 1000)
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530487static int msm_otg_link_reset(struct msm_otg *motg)
488{
489 int cnt = 0;
490
491 writel_relaxed(USBCMD_RESET, USB_USBCMD);
492 while (cnt < LINK_RESET_TIMEOUT_USEC) {
493 if (!(readl_relaxed(USB_USBCMD) & USBCMD_RESET))
494 break;
495 udelay(1);
496 cnt++;
497 }
498 if (cnt >= LINK_RESET_TIMEOUT_USEC)
499 return -ETIMEDOUT;
500
501 /* select ULPI phy */
502 writel_relaxed(0x80000000, USB_PORTSC);
503 writel_relaxed(0x0, USB_AHBBURST);
Vijayavardhan Vennapusa5f32d7a2012-03-14 16:30:26 +0530504 writel_relaxed(0x08, USB_AHBMODE);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530505
506 return 0;
507}
508
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530509static int msm_otg_reset(struct otg_transceiver *otg)
510{
511 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
512 struct msm_otg_platform_data *pdata = motg->pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530513 int ret;
514 u32 val = 0;
515 u32 ulpi_val = 0;
516
Ofir Cohen4da266f2012-01-03 10:19:29 +0200517 /*
518 * USB PHY and Link reset also reset the USB BAM.
519 * Thus perform reset operation only once to avoid
520 * USB BAM reset on other cases e.g. USB cable disconnections.
521 */
522 if (pdata->disable_reset_on_disconnect) {
523 if (motg->reset_counter)
524 return 0;
525 else
526 motg->reset_counter++;
527 }
528
Manu Gautam28b1bac2012-01-30 16:43:06 +0530529 clk_prepare_enable(motg->clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530530 ret = msm_otg_phy_reset(motg);
531 if (ret) {
532 dev_err(otg->dev, "phy_reset failed\n");
533 return ret;
534 }
535
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530536 aca_id_turned_on = false;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530537 ret = msm_otg_link_reset(motg);
538 if (ret) {
539 dev_err(otg->dev, "link reset failed\n");
540 return ret;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530541 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530542 msleep(100);
Anji jonnalaa8b8d732011-12-06 10:03:24 +0530543
544 ulpi_init(motg);
545
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700546 /* Ensure that RESET operation is completed before turning off clock */
547 mb();
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530548
Manu Gautam28b1bac2012-01-30 16:43:06 +0530549 clk_disable_unprepare(motg->clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700550
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530551 if (pdata->otg_control == OTG_PHY_CONTROL) {
552 val = readl_relaxed(USB_OTGSC);
553 if (pdata->mode == USB_OTG) {
554 ulpi_val = ULPI_INT_IDGRD | ULPI_INT_SESS_VALID;
555 val |= OTGSC_IDIE | OTGSC_BSVIE;
556 } else if (pdata->mode == USB_PERIPHERAL) {
557 ulpi_val = ULPI_INT_SESS_VALID;
558 val |= OTGSC_BSVIE;
559 }
560 writel_relaxed(val, USB_OTGSC);
561 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_RISE);
562 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_FALL);
Pavankumar Kondeti446f4542012-02-01 13:57:13 +0530563 } else if (pdata->otg_control == OTG_PMIC_CONTROL) {
564 /* Enable PMIC pull-up */
565 pm8xxx_usb_id_pullup(1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530566 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700567
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530568 return 0;
569}
570
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +0530571static const char *timer_string(int bit)
572{
573 switch (bit) {
574 case A_WAIT_VRISE: return "a_wait_vrise";
575 case A_WAIT_VFALL: return "a_wait_vfall";
576 case B_SRP_FAIL: return "b_srp_fail";
577 case A_WAIT_BCON: return "a_wait_bcon";
578 case A_AIDL_BDIS: return "a_aidl_bdis";
579 case A_BIDL_ADIS: return "a_bidl_adis";
580 case B_ASE0_BRST: return "b_ase0_brst";
581 case A_TST_MAINT: return "a_tst_maint";
582 case B_TST_SRP: return "b_tst_srp";
583 case B_TST_CONFIG: return "b_tst_config";
584 default: return "UNDEFINED";
585 }
586}
587
588static enum hrtimer_restart msm_otg_timer_func(struct hrtimer *hrtimer)
589{
590 struct msm_otg *motg = container_of(hrtimer, struct msm_otg, timer);
591
592 switch (motg->active_tmout) {
593 case A_WAIT_VRISE:
594 /* TODO: use vbus_vld interrupt */
595 set_bit(A_VBUS_VLD, &motg->inputs);
596 break;
597 case A_TST_MAINT:
598 /* OTG PET: End session after TA_TST_MAINT */
599 set_bit(A_BUS_DROP, &motg->inputs);
600 break;
601 case B_TST_SRP:
602 /*
603 * OTG PET: Initiate SRP after TB_TST_SRP of
604 * previous session end.
605 */
606 set_bit(B_BUS_REQ, &motg->inputs);
607 break;
608 case B_TST_CONFIG:
609 clear_bit(A_CONN, &motg->inputs);
610 break;
611 default:
612 set_bit(motg->active_tmout, &motg->tmouts);
613 }
614
615 pr_debug("expired %s timer\n", timer_string(motg->active_tmout));
616 queue_work(system_nrt_wq, &motg->sm_work);
617 return HRTIMER_NORESTART;
618}
619
620static void msm_otg_del_timer(struct msm_otg *motg)
621{
622 int bit = motg->active_tmout;
623
624 pr_debug("deleting %s timer. remaining %lld msec\n", timer_string(bit),
625 div_s64(ktime_to_us(hrtimer_get_remaining(
626 &motg->timer)), 1000));
627 hrtimer_cancel(&motg->timer);
628 clear_bit(bit, &motg->tmouts);
629}
630
631static void msm_otg_start_timer(struct msm_otg *motg, int time, int bit)
632{
633 clear_bit(bit, &motg->tmouts);
634 motg->active_tmout = bit;
635 pr_debug("starting %s timer\n", timer_string(bit));
636 hrtimer_start(&motg->timer,
637 ktime_set(time / 1000, (time % 1000) * 1000000),
638 HRTIMER_MODE_REL);
639}
640
641static void msm_otg_init_timer(struct msm_otg *motg)
642{
643 hrtimer_init(&motg->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
644 motg->timer.function = msm_otg_timer_func;
645}
646
647static int msm_otg_start_hnp(struct otg_transceiver *otg)
648{
649 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
650
651 if (otg->state != OTG_STATE_A_HOST) {
652 pr_err("HNP can not be initiated in %s state\n",
653 otg_state_string(otg->state));
654 return -EINVAL;
655 }
656
657 pr_debug("A-Host: HNP initiated\n");
658 clear_bit(A_BUS_REQ, &motg->inputs);
659 queue_work(system_nrt_wq, &motg->sm_work);
660 return 0;
661}
662
663static int msm_otg_start_srp(struct otg_transceiver *otg)
664{
665 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
666 u32 val;
667 int ret = 0;
668
669 if (otg->state != OTG_STATE_B_IDLE) {
670 pr_err("SRP can not be initiated in %s state\n",
671 otg_state_string(otg->state));
672 ret = -EINVAL;
673 goto out;
674 }
675
676 if ((jiffies - motg->b_last_se0_sess) < msecs_to_jiffies(TB_SRP_INIT)) {
677 pr_debug("initial conditions of SRP are not met. Try again"
678 "after some time\n");
679 ret = -EAGAIN;
680 goto out;
681 }
682
683 pr_debug("B-Device SRP started\n");
684
685 /*
686 * PHY won't pull D+ high unless it detects Vbus valid.
687 * Since by definition, SRP is only done when Vbus is not valid,
688 * software work-around needs to be used to spoof the PHY into
689 * thinking it is valid. This can be done using the VBUSVLDEXTSEL and
690 * VBUSVLDEXT register bits.
691 */
692 ulpi_write(otg, 0x03, 0x97);
693 /*
694 * Harware auto assist data pulsing: Data pulse is given
695 * for 7msec; wait for vbus
696 */
697 val = readl_relaxed(USB_OTGSC);
698 writel_relaxed((val & ~OTGSC_INTSTS_MASK) | OTGSC_HADP, USB_OTGSC);
699
700 /* VBUS plusing is obsoleted in OTG 2.0 supplement */
701out:
702 return ret;
703}
704
705static void msm_otg_host_hnp_enable(struct otg_transceiver *otg, bool enable)
706{
707 struct usb_hcd *hcd = bus_to_hcd(otg->host);
708 struct usb_device *rhub = otg->host->root_hub;
709
710 if (enable) {
711 pm_runtime_disable(&rhub->dev);
712 rhub->state = USB_STATE_NOTATTACHED;
713 hcd->driver->bus_suspend(hcd);
714 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
715 } else {
716 usb_remove_hcd(hcd);
717 msm_otg_reset(otg);
718 usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
719 }
720}
721
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530722static int msm_otg_set_suspend(struct otg_transceiver *otg, int suspend)
723{
724 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
725
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +0530726 if (aca_enabled() || (test_bit(ID, &motg->inputs) &&
727 !test_bit(ID_A, &motg->inputs)))
728 return 0;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530729
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +0530730 if (suspend) {
731 switch (otg->state) {
732 case OTG_STATE_A_WAIT_BCON:
733 if (TA_WAIT_BCON > 0)
734 break;
735 /* fall through */
736 case OTG_STATE_A_HOST:
737 pr_debug("host bus suspend\n");
738 clear_bit(A_BUS_REQ, &motg->inputs);
739 queue_work(system_nrt_wq, &motg->sm_work);
740 break;
741 default:
742 break;
743 }
744 } else {
745 switch (otg->state) {
746 case OTG_STATE_A_SUSPEND:
747 /* Remote wakeup or resume */
748 set_bit(A_BUS_REQ, &motg->inputs);
749 otg->state = OTG_STATE_A_HOST;
750 break;
751 default:
752 break;
753 }
754 }
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530755 return 0;
756}
757
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530758#define PHY_SUSPEND_TIMEOUT_USEC (500 * 1000)
Pavankumar Kondeti70187732011-02-15 09:42:34 +0530759#define PHY_RESUME_TIMEOUT_USEC (100 * 1000)
760
761#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530762static int msm_otg_suspend(struct msm_otg *motg)
763{
764 struct otg_transceiver *otg = &motg->otg;
765 struct usb_bus *bus = otg->host;
766 struct msm_otg_platform_data *pdata = motg->pdata;
767 int cnt = 0;
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530768 bool host_bus_suspend, dcp;
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530769 u32 phy_ctrl_val = 0, cmd_val;
Stephen Boyd30ad10b2012-03-01 14:51:04 -0800770 unsigned ret;
Rajkumar Raghupathy242565d2011-12-13 12:10:59 +0530771 u32 portsc;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530772
773 if (atomic_read(&motg->in_lpm))
774 return 0;
775
776 disable_irq(motg->irq);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530777 host_bus_suspend = otg->host && !test_bit(ID, &motg->inputs);
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530778 dcp = motg->chg_type == USB_DCP_CHARGER;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530779 /*
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530780 * Chipidea 45-nm PHY suspend sequence:
781 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530782 * Interrupt Latch Register auto-clear feature is not present
783 * in all PHY versions. Latch register is clear on read type.
784 * Clear latch register to avoid spurious wakeup from
785 * low power mode (LPM).
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530786 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530787 * PHY comparators are disabled when PHY enters into low power
788 * mode (LPM). Keep PHY comparators ON in LPM only when we expect
789 * VBUS/Id notifications from USB PHY. Otherwise turn off USB
790 * PHY comparators. This save significant amount of power.
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530791 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530792 * PLL is not turned off when PHY enters into low power mode (LPM).
793 * Disable PLL for maximum power savings.
794 */
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530795
796 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY) {
797 ulpi_read(otg, 0x14);
798 if (pdata->otg_control == OTG_PHY_CONTROL)
799 ulpi_write(otg, 0x01, 0x30);
800 ulpi_write(otg, 0x08, 0x09);
801 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530802
803 /*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700804 * Turn off the OTG comparators, if depends on PMIC for
805 * VBUS and ID notifications.
806 */
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530807 if ((motg->caps & ALLOW_PHY_COMP_DISABLE) && !host_bus_suspend) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700808 ulpi_write(otg, OTG_COMP_DISABLE,
809 ULPI_SET(ULPI_PWR_CLK_MNG_REG));
810 motg->lpm_flags |= PHY_OTG_COMP_DISABLED;
811 }
812
Rajkumar Raghupathy242565d2011-12-13 12:10:59 +0530813 /* Set the PHCD bit, only if it is not set by the controller.
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530814 * PHY may take some time or even fail to enter into low power
815 * mode (LPM). Hence poll for 500 msec and reset the PHY and link
816 * in failure case.
817 */
Rajkumar Raghupathy242565d2011-12-13 12:10:59 +0530818 portsc = readl_relaxed(USB_PORTSC);
819 if (!(portsc & PORTSC_PHCD)) {
820 writel_relaxed(portsc | PORTSC_PHCD,
821 USB_PORTSC);
822 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
823 if (readl_relaxed(USB_PORTSC) & PORTSC_PHCD)
824 break;
825 udelay(1);
826 cnt++;
827 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530828 }
829
830 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC) {
831 dev_err(otg->dev, "Unable to suspend PHY\n");
832 msm_otg_reset(otg);
833 enable_irq(motg->irq);
834 return -ETIMEDOUT;
835 }
836
837 /*
838 * PHY has capability to generate interrupt asynchronously in low
839 * power mode (LPM). This interrupt is level triggered. So USB IRQ
840 * line must be disabled till async interrupt enable bit is cleared
841 * in USBCMD register. Assert STP (ULPI interface STOP signal) to
842 * block data communication from PHY.
843 */
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530844 cmd_val = readl_relaxed(USB_USBCMD);
845 if (host_bus_suspend)
846 cmd_val |= ASYNC_INTR_CTRL | ULPI_STP_CTRL;
847 else
848 cmd_val |= ULPI_STP_CTRL;
849 writel_relaxed(cmd_val, USB_USBCMD);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530850
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530851 /*
852 * BC1.2 spec mandates PD to enable VDP_SRC when charging from DCP.
853 * PHY retention and collapse can not happen with VDP_SRC enabled.
854 */
855 if (motg->caps & ALLOW_PHY_RETENTION && !host_bus_suspend && !dcp) {
Amit Blay58b31472011-11-18 09:39:39 +0200856 phy_ctrl_val = readl_relaxed(USB_PHY_CTRL);
857 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
858 /* Enable PHY HV interrupts to wake MPM/Link */
859 phy_ctrl_val |=
860 (PHY_IDHV_INTEN | PHY_OTGSESSVLDHV_INTEN);
861
862 writel_relaxed(phy_ctrl_val & ~PHY_RETEN, USB_PHY_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700863 motg->lpm_flags |= PHY_RETENTIONED;
864 }
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530865
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700866 /* Ensure that above operation is completed before turning off clocks */
867 mb();
Manu Gautam28b1bac2012-01-30 16:43:06 +0530868 clk_disable_unprepare(motg->pclk);
869 clk_disable_unprepare(motg->core_clk);
Anji jonnala0f73cac2011-05-04 10:19:46 +0530870
Anji jonnala7da3f262011-12-02 17:22:14 -0800871 /* usb phy no more require TCXO clock, hence vote for TCXO disable */
Stephen Boyd30ad10b2012-03-01 14:51:04 -0800872 ret = msm_xo_mode_vote(motg->xo_handle, MSM_XO_MODE_OFF);
873 if (ret)
874 dev_err(otg->dev, "%s failed to devote for "
875 "TCXO D0 buffer%d\n", __func__, ret);
Anji jonnala7da3f262011-12-02 17:22:14 -0800876
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530877 if (motg->caps & ALLOW_PHY_POWER_COLLAPSE &&
878 !host_bus_suspend && !dcp) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700879 msm_hsusb_ldo_enable(motg, 0);
880 motg->lpm_flags |= PHY_PWR_COLLAPSED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530881 }
882
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530883 if (motg->lpm_flags & PHY_RETENTIONED) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700884 msm_hsusb_config_vddcx(0);
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530885 msm_hsusb_mhl_switch_enable(motg, 0);
886 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700887
888 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530889 enable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700890 if (motg->pdata->pmic_id_irq)
891 enable_irq_wake(motg->pdata->pmic_id_irq);
892 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530893 if (bus)
894 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
895
896 atomic_set(&motg->in_lpm, 1);
897 enable_irq(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700898 wake_unlock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530899
900 dev_info(otg->dev, "USB in low power mode\n");
901
902 return 0;
903}
904
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530905static int msm_otg_resume(struct msm_otg *motg)
906{
907 struct otg_transceiver *otg = &motg->otg;
908 struct usb_bus *bus = otg->host;
909 int cnt = 0;
910 unsigned temp;
Amit Blay58b31472011-11-18 09:39:39 +0200911 u32 phy_ctrl_val = 0;
Anji jonnala7da3f262011-12-02 17:22:14 -0800912 unsigned ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530913
914 if (!atomic_read(&motg->in_lpm))
915 return 0;
916
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700917 wake_lock(&motg->wlock);
Anji jonnala7da3f262011-12-02 17:22:14 -0800918
919 /* Vote for TCXO when waking up the phy */
Stephen Boyd30ad10b2012-03-01 14:51:04 -0800920 ret = msm_xo_mode_vote(motg->xo_handle, MSM_XO_MODE_ON);
Anji jonnala7da3f262011-12-02 17:22:14 -0800921 if (ret)
922 dev_err(otg->dev, "%s failed to vote for "
923 "TCXO D0 buffer%d\n", __func__, ret);
924
Manu Gautam28b1bac2012-01-30 16:43:06 +0530925 clk_prepare_enable(motg->core_clk);
Amit Blay137575f2011-11-06 15:20:54 +0200926
Manu Gautam28b1bac2012-01-30 16:43:06 +0530927 clk_prepare_enable(motg->pclk);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530928
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700929 if (motg->lpm_flags & PHY_PWR_COLLAPSED) {
930 msm_hsusb_ldo_enable(motg, 1);
931 motg->lpm_flags &= ~PHY_PWR_COLLAPSED;
932 }
933
934 if (motg->lpm_flags & PHY_RETENTIONED) {
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530935 msm_hsusb_mhl_switch_enable(motg, 1);
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530936 msm_hsusb_config_vddcx(1);
Amit Blay58b31472011-11-18 09:39:39 +0200937 phy_ctrl_val = readl_relaxed(USB_PHY_CTRL);
938 phy_ctrl_val |= PHY_RETEN;
939 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
940 /* Disable PHY HV interrupts */
941 phy_ctrl_val &=
942 ~(PHY_IDHV_INTEN | PHY_OTGSESSVLDHV_INTEN);
943 writel_relaxed(phy_ctrl_val, USB_PHY_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700944 motg->lpm_flags &= ~PHY_RETENTIONED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530945 }
946
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530947 temp = readl(USB_USBCMD);
948 temp &= ~ASYNC_INTR_CTRL;
949 temp &= ~ULPI_STP_CTRL;
950 writel(temp, USB_USBCMD);
951
952 /*
953 * PHY comes out of low power mode (LPM) in case of wakeup
954 * from asynchronous interrupt.
955 */
956 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
957 goto skip_phy_resume;
958
959 writel(readl(USB_PORTSC) & ~PORTSC_PHCD, USB_PORTSC);
960 while (cnt < PHY_RESUME_TIMEOUT_USEC) {
961 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
962 break;
963 udelay(1);
964 cnt++;
965 }
966
967 if (cnt >= PHY_RESUME_TIMEOUT_USEC) {
968 /*
969 * This is a fatal error. Reset the link and
970 * PHY. USB state can not be restored. Re-insertion
971 * of USB cable is the only way to get USB working.
972 */
973 dev_err(otg->dev, "Unable to resume USB."
974 "Re-plugin the cable\n");
975 msm_otg_reset(otg);
976 }
977
978skip_phy_resume:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700979 /* Turn on the OTG comparators on resume */
980 if (motg->lpm_flags & PHY_OTG_COMP_DISABLED) {
981 ulpi_write(otg, OTG_COMP_DISABLE,
982 ULPI_CLR(ULPI_PWR_CLK_MNG_REG));
983 motg->lpm_flags &= ~PHY_OTG_COMP_DISABLED;
984 }
985 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530986 disable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700987 if (motg->pdata->pmic_id_irq)
988 disable_irq_wake(motg->pdata->pmic_id_irq);
989 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530990 if (bus)
991 set_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
992
Pavankumar Kondeti2ce2c3a2011-05-02 11:56:33 +0530993 atomic_set(&motg->in_lpm, 0);
994
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530995 if (motg->async_int) {
996 motg->async_int = 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530997 enable_irq(motg->irq);
998 }
999
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301000 dev_info(otg->dev, "USB exited from low power mode\n");
1001
1002 return 0;
1003}
Pavankumar Kondeti70187732011-02-15 09:42:34 +05301004#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301005
Amit Blay0f7edf72012-01-15 10:11:27 +02001006static int msm_otg_notify_power_supply(struct msm_otg *motg, unsigned mA)
1007{
1008 struct power_supply *psy;
1009
1010 psy = power_supply_get_by_name("usb");
1011 if (!psy)
1012 goto psy_not_supported;
1013
1014 if (motg->cur_power == 0 && mA > 0) {
1015 /* Enable charging */
1016 if (power_supply_set_online(psy, true))
1017 goto psy_not_supported;
1018 } else if (motg->cur_power > 0 && mA == 0) {
1019 /* Disable charging */
1020 if (power_supply_set_online(psy, false))
1021 goto psy_not_supported;
1022 return 0;
1023 }
1024 /* Set max current limit */
1025 if (power_supply_set_current_limit(psy, 1000*mA))
1026 goto psy_not_supported;
1027
1028 return 0;
1029
1030psy_not_supported:
1031 dev_dbg(motg->otg.dev, "Power Supply doesn't support USB charger\n");
1032 return -ENXIO;
1033}
1034
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301035static void msm_otg_notify_charger(struct msm_otg *motg, unsigned mA)
1036{
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301037 struct usb_gadget *g = motg->otg.gadget;
1038
1039 if (g && g->is_a_peripheral)
1040 return;
1041
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301042 if ((motg->chg_type == USB_ACA_DOCK_CHARGER ||
1043 motg->chg_type == USB_ACA_A_CHARGER ||
1044 motg->chg_type == USB_ACA_B_CHARGER ||
1045 motg->chg_type == USB_ACA_C_CHARGER) &&
1046 mA > IDEV_ACA_CHG_LIMIT)
1047 mA = IDEV_ACA_CHG_LIMIT;
1048
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301049 if (motg->cur_power == mA)
1050 return;
1051
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301052 dev_info(motg->otg.dev, "Avail curr from USB = %u\n", mA);
Amit Blay0f7edf72012-01-15 10:11:27 +02001053
1054 /*
1055 * Use Power Supply API if supported, otherwise fallback
1056 * to legacy pm8921 API.
1057 */
1058 if (msm_otg_notify_power_supply(motg, mA))
1059 pm8921_charger_vbus_draw(mA);
1060
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301061 motg->cur_power = mA;
1062}
1063
1064static int msm_otg_set_power(struct otg_transceiver *otg, unsigned mA)
1065{
1066 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1067
1068 /*
1069 * Gadget driver uses set_power method to notify about the
1070 * available current based on suspend/configured states.
1071 *
1072 * IDEV_CHG can be drawn irrespective of suspend/un-configured
1073 * states when CDP/ACA is connected.
1074 */
1075 if (motg->chg_type == USB_SDP_CHARGER)
1076 msm_otg_notify_charger(motg, mA);
1077
1078 return 0;
1079}
1080
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301081static void msm_otg_start_host(struct otg_transceiver *otg, int on)
1082{
1083 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1084 struct msm_otg_platform_data *pdata = motg->pdata;
1085 struct usb_hcd *hcd;
1086
1087 if (!otg->host)
1088 return;
1089
1090 hcd = bus_to_hcd(otg->host);
1091
1092 if (on) {
1093 dev_dbg(otg->dev, "host on\n");
1094
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301095 /*
1096 * Some boards have a switch cotrolled by gpio
1097 * to enable/disable internal HUB. Enable internal
1098 * HUB before kicking the host.
1099 */
1100 if (pdata->setup_gpio)
1101 pdata->setup_gpio(OTG_STATE_A_HOST);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301102 usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301103 } else {
1104 dev_dbg(otg->dev, "host off\n");
1105
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301106 usb_remove_hcd(hcd);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301107 /* HCD core reset all bits of PORTSC. select ULPI phy */
1108 writel_relaxed(0x80000000, USB_PORTSC);
1109
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301110 if (pdata->setup_gpio)
1111 pdata->setup_gpio(OTG_STATE_UNDEFINED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301112 }
1113}
1114
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001115static int msm_otg_usbdev_notify(struct notifier_block *self,
1116 unsigned long action, void *priv)
1117{
1118 struct msm_otg *motg = container_of(self, struct msm_otg, usbdev_nb);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301119 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301120 struct usb_device *udev = priv;
1121
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301122 if (action == USB_BUS_ADD || action == USB_BUS_REMOVE)
1123 goto out;
1124
1125 if (udev->bus != motg->otg.host)
1126 goto out;
1127 /*
1128 * Interested in devices connected directly to the root hub.
1129 * ACA dock can supply IDEV_CHG irrespective devices connected
1130 * on the accessory port.
1131 */
1132 if (!udev->parent || udev->parent->parent ||
1133 motg->chg_type == USB_ACA_DOCK_CHARGER)
1134 goto out;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001135
1136 switch (action) {
1137 case USB_DEVICE_ADD:
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301138 if (aca_enabled())
1139 usb_disable_autosuspend(udev);
1140 if (otg->state == OTG_STATE_A_WAIT_BCON) {
1141 pr_debug("B_CONN set\n");
1142 set_bit(B_CONN, &motg->inputs);
1143 msm_otg_del_timer(motg);
1144 otg->state = OTG_STATE_A_HOST;
1145 /*
1146 * OTG PET: A-device must end session within
1147 * 10 sec after PET enumeration.
1148 */
1149 if (udev->quirks & USB_QUIRK_OTG_PET)
1150 msm_otg_start_timer(motg, TA_TST_MAINT,
1151 A_TST_MAINT);
1152 }
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301153 /* fall through */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001154 case USB_DEVICE_CONFIG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001155 if (udev->actconfig)
1156 motg->mA_port = udev->actconfig->desc.bMaxPower * 2;
1157 else
1158 motg->mA_port = IUNIT;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301159 if (otg->state == OTG_STATE_B_HOST)
1160 msm_otg_del_timer(motg);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301161 break;
1162 case USB_DEVICE_REMOVE:
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301163 if ((otg->state == OTG_STATE_A_HOST) ||
1164 (otg->state == OTG_STATE_A_SUSPEND)) {
1165 pr_debug("B_CONN clear\n");
1166 clear_bit(B_CONN, &motg->inputs);
1167 /*
1168 * OTG PET: A-device must end session after
1169 * PET disconnection if it is enumerated
1170 * with bcdDevice[0] = 1. USB core sets
1171 * bus->otg_vbus_off for us. clear it here.
1172 */
1173 if (udev->bus->otg_vbus_off) {
1174 udev->bus->otg_vbus_off = 0;
1175 set_bit(A_BUS_DROP, &motg->inputs);
1176 }
1177 queue_work(system_nrt_wq, &motg->sm_work);
1178 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001179 default:
1180 break;
1181 }
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301182 if (test_bit(ID_A, &motg->inputs))
1183 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX -
1184 motg->mA_port);
1185out:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001186 return NOTIFY_OK;
1187}
1188
Mayank Ranae3926882011-12-26 09:47:54 +05301189static void msm_hsusb_vbus_power(struct msm_otg *motg, bool on)
1190{
1191 int ret;
1192 static bool vbus_is_on;
1193
1194 if (vbus_is_on == on)
1195 return;
1196
1197 if (motg->pdata->vbus_power) {
Mayank Rana91f597e2012-01-20 10:12:06 +05301198 ret = motg->pdata->vbus_power(on);
1199 if (!ret)
1200 vbus_is_on = on;
Mayank Ranae3926882011-12-26 09:47:54 +05301201 return;
1202 }
1203
1204 if (!vbus_otg) {
1205 pr_err("vbus_otg is NULL.");
1206 return;
1207 }
1208
Abhijeet Dharmapurikarbe054882012-01-03 20:27:07 -08001209 /*
1210 * if entering host mode tell the charger to not draw any current
1211 * from usb - if exiting host mode let the charger draw current
1212 */
1213 pm8921_disable_source_current(on);
Mayank Ranae3926882011-12-26 09:47:54 +05301214 if (on) {
1215 ret = regulator_enable(vbus_otg);
1216 if (ret) {
1217 pr_err("unable to enable vbus_otg\n");
1218 return;
1219 }
1220 vbus_is_on = true;
1221 } else {
1222 ret = regulator_disable(vbus_otg);
1223 if (ret) {
1224 pr_err("unable to disable vbus_otg\n");
1225 return;
1226 }
1227 vbus_is_on = false;
1228 }
1229}
1230
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301231static int msm_otg_set_host(struct otg_transceiver *otg, struct usb_bus *host)
1232{
1233 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1234 struct usb_hcd *hcd;
1235
1236 /*
1237 * Fail host registration if this board can support
1238 * only peripheral configuration.
1239 */
1240 if (motg->pdata->mode == USB_PERIPHERAL) {
1241 dev_info(otg->dev, "Host mode is not supported\n");
1242 return -ENODEV;
1243 }
1244
Mayank Ranae3926882011-12-26 09:47:54 +05301245 if (!motg->pdata->vbus_power && host) {
Mayank Rana9e9a2ac2012-03-24 04:05:28 +05301246 vbus_otg = devm_regulator_get(motg->otg.dev, "vbus_otg");
Mayank Ranae3926882011-12-26 09:47:54 +05301247 if (IS_ERR(vbus_otg)) {
1248 pr_err("Unable to get vbus_otg\n");
1249 return -ENODEV;
1250 }
1251 }
1252
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301253 if (!host) {
1254 if (otg->state == OTG_STATE_A_HOST) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301255 pm_runtime_get_sync(otg->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001256 usb_unregister_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301257 msm_otg_start_host(otg, 0);
Mayank Ranae3926882011-12-26 09:47:54 +05301258 msm_hsusb_vbus_power(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301259 otg->host = NULL;
1260 otg->state = OTG_STATE_UNDEFINED;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301261 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301262 } else {
1263 otg->host = NULL;
1264 }
1265
1266 return 0;
1267 }
1268
1269 hcd = bus_to_hcd(host);
1270 hcd->power_budget = motg->pdata->power_budget;
1271
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301272#ifdef CONFIG_USB_OTG
1273 host->otg_port = 1;
1274#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001275 motg->usbdev_nb.notifier_call = msm_otg_usbdev_notify;
1276 usb_register_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301277 otg->host = host;
1278 dev_dbg(otg->dev, "host driver registered w/ tranceiver\n");
1279
1280 /*
1281 * Kick the state machine work, if peripheral is not supported
1282 * or peripheral is already registered with us.
1283 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301284 if (motg->pdata->mode == USB_HOST || otg->gadget) {
1285 pm_runtime_get_sync(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301286 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301287 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301288
1289 return 0;
1290}
1291
1292static void msm_otg_start_peripheral(struct otg_transceiver *otg, int on)
1293{
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301294 int ret;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301295 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1296 struct msm_otg_platform_data *pdata = motg->pdata;
1297
1298 if (!otg->gadget)
1299 return;
1300
1301 if (on) {
1302 dev_dbg(otg->dev, "gadget on\n");
1303 /*
1304 * Some boards have a switch cotrolled by gpio
1305 * to enable/disable internal HUB. Disable internal
1306 * HUB before kicking the gadget.
1307 */
1308 if (pdata->setup_gpio)
1309 pdata->setup_gpio(OTG_STATE_B_PERIPHERAL);
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05301310 /*
1311 * vote for minimum dma_latency to prevent idle
1312 * power collapse(pc) while running in peripheral mode.
1313 */
1314 otg_pm_qos_update_latency(motg, 1);
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301315 /* Configure BUS performance parameters for MAX bandwidth */
Manu Gautam8bdcc592012-03-06 11:26:06 +05301316 if (motg->bus_perf_client && debug_bus_voting_enabled) {
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301317 ret = msm_bus_scale_client_update_request(
1318 motg->bus_perf_client, 1);
1319 if (ret)
1320 dev_err(motg->otg.dev, "%s: Failed to vote for "
1321 "bus bandwidth %d\n", __func__, ret);
1322 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301323 usb_gadget_vbus_connect(otg->gadget);
1324 } else {
1325 dev_dbg(otg->dev, "gadget off\n");
1326 usb_gadget_vbus_disconnect(otg->gadget);
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05301327 otg_pm_qos_update_latency(motg, 0);
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301328 /* Configure BUS performance parameters to default */
1329 if (motg->bus_perf_client) {
1330 ret = msm_bus_scale_client_update_request(
1331 motg->bus_perf_client, 0);
1332 if (ret)
1333 dev_err(motg->otg.dev, "%s: Failed to devote "
1334 "for bus bw %d\n", __func__, ret);
1335 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301336 if (pdata->setup_gpio)
1337 pdata->setup_gpio(OTG_STATE_UNDEFINED);
1338 }
1339
1340}
1341
1342static int msm_otg_set_peripheral(struct otg_transceiver *otg,
1343 struct usb_gadget *gadget)
1344{
1345 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1346
1347 /*
1348 * Fail peripheral registration if this board can support
1349 * only host configuration.
1350 */
1351 if (motg->pdata->mode == USB_HOST) {
1352 dev_info(otg->dev, "Peripheral mode is not supported\n");
1353 return -ENODEV;
1354 }
1355
1356 if (!gadget) {
1357 if (otg->state == OTG_STATE_B_PERIPHERAL) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301358 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301359 msm_otg_start_peripheral(otg, 0);
1360 otg->gadget = NULL;
1361 otg->state = OTG_STATE_UNDEFINED;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301362 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301363 } else {
1364 otg->gadget = NULL;
1365 }
1366
1367 return 0;
1368 }
1369 otg->gadget = gadget;
1370 dev_dbg(otg->dev, "peripheral driver registered w/ tranceiver\n");
1371
1372 /*
1373 * Kick the state machine work, if host is not supported
1374 * or host is already registered with us.
1375 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301376 if (motg->pdata->mode == USB_PERIPHERAL || otg->host) {
1377 pm_runtime_get_sync(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301378 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301379 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301380
1381 return 0;
1382}
1383
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001384static bool msm_chg_aca_detect(struct msm_otg *motg)
1385{
1386 struct otg_transceiver *otg = &motg->otg;
1387 u32 int_sts;
1388 bool ret = false;
1389
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301390 if (!aca_enabled())
1391 goto out;
1392
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001393 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY)
1394 goto out;
1395
1396 int_sts = ulpi_read(otg, 0x87);
1397 switch (int_sts & 0x1C) {
1398 case 0x08:
1399 if (!test_and_set_bit(ID_A, &motg->inputs)) {
1400 dev_dbg(otg->dev, "ID_A\n");
1401 motg->chg_type = USB_ACA_A_CHARGER;
1402 motg->chg_state = USB_CHG_STATE_DETECTED;
1403 clear_bit(ID_B, &motg->inputs);
1404 clear_bit(ID_C, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301405 set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001406 ret = true;
1407 }
1408 break;
1409 case 0x0C:
1410 if (!test_and_set_bit(ID_B, &motg->inputs)) {
1411 dev_dbg(otg->dev, "ID_B\n");
1412 motg->chg_type = USB_ACA_B_CHARGER;
1413 motg->chg_state = USB_CHG_STATE_DETECTED;
1414 clear_bit(ID_A, &motg->inputs);
1415 clear_bit(ID_C, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301416 set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001417 ret = true;
1418 }
1419 break;
1420 case 0x10:
1421 if (!test_and_set_bit(ID_C, &motg->inputs)) {
1422 dev_dbg(otg->dev, "ID_C\n");
1423 motg->chg_type = USB_ACA_C_CHARGER;
1424 motg->chg_state = USB_CHG_STATE_DETECTED;
1425 clear_bit(ID_A, &motg->inputs);
1426 clear_bit(ID_B, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301427 set_bit(ID, &motg->inputs);
1428 ret = true;
1429 }
1430 break;
1431 case 0x04:
1432 if (test_and_clear_bit(ID, &motg->inputs)) {
1433 dev_dbg(otg->dev, "ID_GND\n");
1434 motg->chg_type = USB_INVALID_CHARGER;
1435 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1436 clear_bit(ID_A, &motg->inputs);
1437 clear_bit(ID_B, &motg->inputs);
1438 clear_bit(ID_C, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001439 ret = true;
1440 }
1441 break;
1442 default:
1443 ret = test_and_clear_bit(ID_A, &motg->inputs) |
1444 test_and_clear_bit(ID_B, &motg->inputs) |
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301445 test_and_clear_bit(ID_C, &motg->inputs) |
1446 !test_and_set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001447 if (ret) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301448 dev_dbg(otg->dev, "ID A/B/C/GND is no more\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001449 motg->chg_type = USB_INVALID_CHARGER;
1450 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1451 }
1452 }
1453out:
1454 return ret;
1455}
1456
1457static void msm_chg_enable_aca_det(struct msm_otg *motg)
1458{
1459 struct otg_transceiver *otg = &motg->otg;
1460
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301461 if (!aca_enabled())
1462 return;
1463
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001464 switch (motg->pdata->phy_type) {
1465 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301466 /* Disable ID_GND in link and PHY */
1467 writel_relaxed(readl_relaxed(USB_OTGSC) & ~(OTGSC_IDPU |
1468 OTGSC_IDIE), USB_OTGSC);
1469 ulpi_write(otg, 0x01, 0x0C);
1470 ulpi_write(otg, 0x10, 0x0F);
1471 ulpi_write(otg, 0x10, 0x12);
Pavankumar Kondeti446f4542012-02-01 13:57:13 +05301472 /* Disable PMIC ID pull-up */
1473 pm8xxx_usb_id_pullup(0);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301474 /* Enable ACA ID detection */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001475 ulpi_write(otg, 0x20, 0x85);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301476 aca_id_turned_on = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001477 break;
1478 default:
1479 break;
1480 }
1481}
1482
1483static void msm_chg_enable_aca_intr(struct msm_otg *motg)
1484{
1485 struct otg_transceiver *otg = &motg->otg;
1486
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301487 if (!aca_enabled())
1488 return;
1489
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001490 switch (motg->pdata->phy_type) {
1491 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301492 /* Enable ACA Detection interrupt (on any RID change) */
1493 ulpi_write(otg, 0x01, 0x94);
1494 break;
1495 default:
1496 break;
1497 }
1498}
1499
1500static void msm_chg_disable_aca_intr(struct msm_otg *motg)
1501{
1502 struct otg_transceiver *otg = &motg->otg;
1503
1504 if (!aca_enabled())
1505 return;
1506
1507 switch (motg->pdata->phy_type) {
1508 case SNPS_28NM_INTEGRATED_PHY:
1509 ulpi_write(otg, 0x01, 0x95);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001510 break;
1511 default:
1512 break;
1513 }
1514}
1515
1516static bool msm_chg_check_aca_intr(struct msm_otg *motg)
1517{
1518 struct otg_transceiver *otg = &motg->otg;
1519 bool ret = false;
1520
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301521 if (!aca_enabled())
1522 return ret;
1523
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001524 switch (motg->pdata->phy_type) {
1525 case SNPS_28NM_INTEGRATED_PHY:
1526 if (ulpi_read(otg, 0x91) & 1) {
1527 dev_dbg(otg->dev, "RID change\n");
1528 ulpi_write(otg, 0x01, 0x92);
1529 ret = msm_chg_aca_detect(motg);
1530 }
1531 default:
1532 break;
1533 }
1534 return ret;
1535}
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301536
1537static void msm_otg_id_timer_func(unsigned long data)
1538{
1539 struct msm_otg *motg = (struct msm_otg *) data;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301540 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301541
1542 if (!aca_enabled())
1543 return;
1544
1545 if (atomic_read(&motg->in_lpm)) {
1546 dev_dbg(motg->otg.dev, "timer: in lpm\n");
1547 return;
1548 }
1549
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301550 if (otg->state == OTG_STATE_A_SUSPEND)
1551 goto out;
1552
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301553 if (msm_chg_check_aca_intr(motg)) {
1554 dev_dbg(motg->otg.dev, "timer: aca work\n");
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301555 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301556 }
1557
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301558out:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301559 if (!test_bit(ID, &motg->inputs) || test_bit(ID_A, &motg->inputs))
1560 mod_timer(&motg->id_timer, ID_TIMER_FREQ);
1561}
1562
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301563static bool msm_chg_check_secondary_det(struct msm_otg *motg)
1564{
1565 struct otg_transceiver *otg = &motg->otg;
1566 u32 chg_det;
1567 bool ret = false;
1568
1569 switch (motg->pdata->phy_type) {
1570 case CI_45NM_INTEGRATED_PHY:
1571 chg_det = ulpi_read(otg, 0x34);
1572 ret = chg_det & (1 << 4);
1573 break;
1574 case SNPS_28NM_INTEGRATED_PHY:
1575 chg_det = ulpi_read(otg, 0x87);
1576 ret = chg_det & 1;
1577 break;
1578 default:
1579 break;
1580 }
1581 return ret;
1582}
1583
1584static void msm_chg_enable_secondary_det(struct msm_otg *motg)
1585{
1586 struct otg_transceiver *otg = &motg->otg;
1587 u32 chg_det;
1588
1589 switch (motg->pdata->phy_type) {
1590 case CI_45NM_INTEGRATED_PHY:
1591 chg_det = ulpi_read(otg, 0x34);
1592 /* Turn off charger block */
1593 chg_det |= ~(1 << 1);
1594 ulpi_write(otg, chg_det, 0x34);
1595 udelay(20);
1596 /* control chg block via ULPI */
1597 chg_det &= ~(1 << 3);
1598 ulpi_write(otg, chg_det, 0x34);
1599 /* put it in host mode for enabling D- source */
1600 chg_det &= ~(1 << 2);
1601 ulpi_write(otg, chg_det, 0x34);
1602 /* Turn on chg detect block */
1603 chg_det &= ~(1 << 1);
1604 ulpi_write(otg, chg_det, 0x34);
1605 udelay(20);
1606 /* enable chg detection */
1607 chg_det &= ~(1 << 0);
1608 ulpi_write(otg, chg_det, 0x34);
1609 break;
1610 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondeti283146f2012-01-12 12:51:19 +05301611 /* Turn off VDP_SRC */
1612 ulpi_write(otg, 0x3, 0x86);
1613 msleep(20);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301614 /*
1615 * Configure DM as current source, DP as current sink
1616 * and enable battery charging comparators.
1617 */
1618 ulpi_write(otg, 0x8, 0x85);
1619 ulpi_write(otg, 0x2, 0x85);
1620 ulpi_write(otg, 0x1, 0x85);
1621 break;
1622 default:
1623 break;
1624 }
1625}
1626
1627static bool msm_chg_check_primary_det(struct msm_otg *motg)
1628{
1629 struct otg_transceiver *otg = &motg->otg;
1630 u32 chg_det;
1631 bool ret = false;
1632
1633 switch (motg->pdata->phy_type) {
1634 case CI_45NM_INTEGRATED_PHY:
1635 chg_det = ulpi_read(otg, 0x34);
1636 ret = chg_det & (1 << 4);
1637 break;
1638 case SNPS_28NM_INTEGRATED_PHY:
1639 chg_det = ulpi_read(otg, 0x87);
1640 ret = chg_det & 1;
1641 break;
1642 default:
1643 break;
1644 }
1645 return ret;
1646}
1647
1648static void msm_chg_enable_primary_det(struct msm_otg *motg)
1649{
1650 struct otg_transceiver *otg = &motg->otg;
1651 u32 chg_det;
1652
1653 switch (motg->pdata->phy_type) {
1654 case CI_45NM_INTEGRATED_PHY:
1655 chg_det = ulpi_read(otg, 0x34);
1656 /* enable chg detection */
1657 chg_det &= ~(1 << 0);
1658 ulpi_write(otg, chg_det, 0x34);
1659 break;
1660 case SNPS_28NM_INTEGRATED_PHY:
1661 /*
1662 * Configure DP as current source, DM as current sink
1663 * and enable battery charging comparators.
1664 */
1665 ulpi_write(otg, 0x2, 0x85);
1666 ulpi_write(otg, 0x1, 0x85);
1667 break;
1668 default:
1669 break;
1670 }
1671}
1672
1673static bool msm_chg_check_dcd(struct msm_otg *motg)
1674{
1675 struct otg_transceiver *otg = &motg->otg;
1676 u32 line_state;
1677 bool ret = false;
1678
1679 switch (motg->pdata->phy_type) {
1680 case CI_45NM_INTEGRATED_PHY:
1681 line_state = ulpi_read(otg, 0x15);
1682 ret = !(line_state & 1);
1683 break;
1684 case SNPS_28NM_INTEGRATED_PHY:
1685 line_state = ulpi_read(otg, 0x87);
1686 ret = line_state & 2;
1687 break;
1688 default:
1689 break;
1690 }
1691 return ret;
1692}
1693
1694static void msm_chg_disable_dcd(struct msm_otg *motg)
1695{
1696 struct otg_transceiver *otg = &motg->otg;
1697 u32 chg_det;
1698
1699 switch (motg->pdata->phy_type) {
1700 case CI_45NM_INTEGRATED_PHY:
1701 chg_det = ulpi_read(otg, 0x34);
1702 chg_det &= ~(1 << 5);
1703 ulpi_write(otg, chg_det, 0x34);
1704 break;
1705 case SNPS_28NM_INTEGRATED_PHY:
1706 ulpi_write(otg, 0x10, 0x86);
1707 break;
1708 default:
1709 break;
1710 }
1711}
1712
1713static void msm_chg_enable_dcd(struct msm_otg *motg)
1714{
1715 struct otg_transceiver *otg = &motg->otg;
1716 u32 chg_det;
1717
1718 switch (motg->pdata->phy_type) {
1719 case CI_45NM_INTEGRATED_PHY:
1720 chg_det = ulpi_read(otg, 0x34);
1721 /* Turn on D+ current source */
1722 chg_det |= (1 << 5);
1723 ulpi_write(otg, chg_det, 0x34);
1724 break;
1725 case SNPS_28NM_INTEGRATED_PHY:
1726 /* Data contact detection enable */
1727 ulpi_write(otg, 0x10, 0x85);
1728 break;
1729 default:
1730 break;
1731 }
1732}
1733
1734static void msm_chg_block_on(struct msm_otg *motg)
1735{
1736 struct otg_transceiver *otg = &motg->otg;
1737 u32 func_ctrl, chg_det;
1738
1739 /* put the controller in non-driving mode */
1740 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1741 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1742 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NONDRIVING;
1743 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1744
1745 switch (motg->pdata->phy_type) {
1746 case CI_45NM_INTEGRATED_PHY:
1747 chg_det = ulpi_read(otg, 0x34);
1748 /* control chg block via ULPI */
1749 chg_det &= ~(1 << 3);
1750 ulpi_write(otg, chg_det, 0x34);
1751 /* Turn on chg detect block */
1752 chg_det &= ~(1 << 1);
1753 ulpi_write(otg, chg_det, 0x34);
1754 udelay(20);
1755 break;
1756 case SNPS_28NM_INTEGRATED_PHY:
1757 /* Clear charger detecting control bits */
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301758 ulpi_write(otg, 0x1F, 0x86);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301759 /* Clear alt interrupt latch and enable bits */
1760 ulpi_write(otg, 0x1F, 0x92);
1761 ulpi_write(otg, 0x1F, 0x95);
1762 udelay(100);
1763 break;
1764 default:
1765 break;
1766 }
1767}
1768
1769static void msm_chg_block_off(struct msm_otg *motg)
1770{
1771 struct otg_transceiver *otg = &motg->otg;
1772 u32 func_ctrl, chg_det;
1773
1774 switch (motg->pdata->phy_type) {
1775 case CI_45NM_INTEGRATED_PHY:
1776 chg_det = ulpi_read(otg, 0x34);
1777 /* Turn off charger block */
1778 chg_det |= ~(1 << 1);
1779 ulpi_write(otg, chg_det, 0x34);
1780 break;
1781 case SNPS_28NM_INTEGRATED_PHY:
1782 /* Clear charger detecting control bits */
1783 ulpi_write(otg, 0x3F, 0x86);
1784 /* Clear alt interrupt latch and enable bits */
1785 ulpi_write(otg, 0x1F, 0x92);
1786 ulpi_write(otg, 0x1F, 0x95);
1787 break;
1788 default:
1789 break;
1790 }
1791
1792 /* put the controller in normal mode */
1793 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1794 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1795 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NORMAL;
1796 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1797}
1798
Anji jonnalad270e2d2011-08-09 11:28:32 +05301799static const char *chg_to_string(enum usb_chg_type chg_type)
1800{
1801 switch (chg_type) {
1802 case USB_SDP_CHARGER: return "USB_SDP_CHARGER";
1803 case USB_DCP_CHARGER: return "USB_DCP_CHARGER";
1804 case USB_CDP_CHARGER: return "USB_CDP_CHARGER";
1805 case USB_ACA_A_CHARGER: return "USB_ACA_A_CHARGER";
1806 case USB_ACA_B_CHARGER: return "USB_ACA_B_CHARGER";
1807 case USB_ACA_C_CHARGER: return "USB_ACA_C_CHARGER";
1808 case USB_ACA_DOCK_CHARGER: return "USB_ACA_DOCK_CHARGER";
1809 default: return "INVALID_CHARGER";
1810 }
1811}
1812
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301813#define MSM_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1814#define MSM_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
Pavankumar Kondeti283146f2012-01-12 12:51:19 +05301815#define MSM_CHG_PRIMARY_DET_TIME (50 * HZ/1000) /* TVDPSRC_ON */
1816#define MSM_CHG_SECONDARY_DET_TIME (50 * HZ/1000) /* TVDMSRC_ON */
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301817static void msm_chg_detect_work(struct work_struct *w)
1818{
1819 struct msm_otg *motg = container_of(w, struct msm_otg, chg_work.work);
1820 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301821 bool is_dcd = false, tmout, vout, is_aca;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301822 unsigned long delay;
1823
1824 dev_dbg(otg->dev, "chg detection work\n");
1825 switch (motg->chg_state) {
1826 case USB_CHG_STATE_UNDEFINED:
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301827 msm_chg_block_on(motg);
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301828 if (motg->pdata->enable_dcd)
1829 msm_chg_enable_dcd(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001830 msm_chg_enable_aca_det(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301831 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1832 motg->dcd_retries = 0;
1833 delay = MSM_CHG_DCD_POLL_TIME;
1834 break;
1835 case USB_CHG_STATE_WAIT_FOR_DCD:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001836 is_aca = msm_chg_aca_detect(motg);
1837 if (is_aca) {
1838 /*
1839 * ID_A can be ACA dock too. continue
1840 * primary detection after DCD.
1841 */
1842 if (test_bit(ID_A, &motg->inputs)) {
1843 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1844 } else {
1845 delay = 0;
1846 break;
1847 }
1848 }
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301849 if (motg->pdata->enable_dcd)
1850 is_dcd = msm_chg_check_dcd(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301851 tmout = ++motg->dcd_retries == MSM_CHG_DCD_MAX_RETRIES;
1852 if (is_dcd || tmout) {
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301853 if (motg->pdata->enable_dcd)
1854 msm_chg_disable_dcd(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301855 msm_chg_enable_primary_det(motg);
1856 delay = MSM_CHG_PRIMARY_DET_TIME;
1857 motg->chg_state = USB_CHG_STATE_DCD_DONE;
1858 } else {
1859 delay = MSM_CHG_DCD_POLL_TIME;
1860 }
1861 break;
1862 case USB_CHG_STATE_DCD_DONE:
1863 vout = msm_chg_check_primary_det(motg);
1864 if (vout) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301865 if (test_bit(ID_A, &motg->inputs)) {
1866 motg->chg_type = USB_ACA_DOCK_CHARGER;
1867 motg->chg_state = USB_CHG_STATE_DETECTED;
1868 delay = 0;
1869 break;
1870 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301871 msm_chg_enable_secondary_det(motg);
1872 delay = MSM_CHG_SECONDARY_DET_TIME;
1873 motg->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1874 } else {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301875 if (test_bit(ID_A, &motg->inputs)) {
1876 motg->chg_type = USB_ACA_A_CHARGER;
1877 motg->chg_state = USB_CHG_STATE_DETECTED;
1878 delay = 0;
1879 break;
1880 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301881 motg->chg_type = USB_SDP_CHARGER;
1882 motg->chg_state = USB_CHG_STATE_DETECTED;
1883 delay = 0;
1884 }
1885 break;
1886 case USB_CHG_STATE_PRIMARY_DONE:
1887 vout = msm_chg_check_secondary_det(motg);
1888 if (vout)
1889 motg->chg_type = USB_DCP_CHARGER;
1890 else
1891 motg->chg_type = USB_CDP_CHARGER;
1892 motg->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1893 /* fall through */
1894 case USB_CHG_STATE_SECONDARY_DONE:
1895 motg->chg_state = USB_CHG_STATE_DETECTED;
1896 case USB_CHG_STATE_DETECTED:
1897 msm_chg_block_off(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001898 msm_chg_enable_aca_det(motg);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301899 /*
1900 * Spurious interrupt is seen after enabling ACA detection
1901 * due to which charger detection fails in case of PET.
1902 * Add delay of 100 microsec to avoid that.
1903 */
1904 udelay(100);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001905 msm_chg_enable_aca_intr(motg);
Anji jonnalad270e2d2011-08-09 11:28:32 +05301906 dev_dbg(otg->dev, "chg_type = %s\n",
1907 chg_to_string(motg->chg_type));
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301908 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301909 return;
1910 default:
1911 return;
1912 }
1913
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301914 queue_delayed_work(system_nrt_wq, &motg->chg_work, delay);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301915}
1916
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301917/*
1918 * We support OTG, Peripheral only and Host only configurations. In case
1919 * of OTG, mode switch (host-->peripheral/peripheral-->host) can happen
1920 * via Id pin status or user request (debugfs). Id/BSV interrupts are not
1921 * enabled when switch is controlled by user and default mode is supplied
1922 * by board file, which can be changed by userspace later.
1923 */
1924static void msm_otg_init_sm(struct msm_otg *motg)
1925{
1926 struct msm_otg_platform_data *pdata = motg->pdata;
1927 u32 otgsc = readl(USB_OTGSC);
1928
1929 switch (pdata->mode) {
1930 case USB_OTG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001931 if (pdata->otg_control == OTG_USER_CONTROL) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301932 if (pdata->default_mode == USB_HOST) {
1933 clear_bit(ID, &motg->inputs);
1934 } else if (pdata->default_mode == USB_PERIPHERAL) {
1935 set_bit(ID, &motg->inputs);
1936 set_bit(B_SESS_VLD, &motg->inputs);
1937 } else {
1938 set_bit(ID, &motg->inputs);
1939 clear_bit(B_SESS_VLD, &motg->inputs);
1940 }
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301941 } else if (pdata->otg_control == OTG_PHY_CONTROL) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301942 if (otgsc & OTGSC_ID) {
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301943 set_bit(ID, &motg->inputs);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301944 } else {
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301945 clear_bit(ID, &motg->inputs);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301946 set_bit(A_BUS_REQ, &motg->inputs);
1947 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001948 if (otgsc & OTGSC_BSV)
1949 set_bit(B_SESS_VLD, &motg->inputs);
1950 else
1951 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301952 } else if (pdata->otg_control == OTG_PMIC_CONTROL) {
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05301953 if (pdata->pmic_id_irq) {
1954 if (irq_read_line(pdata->pmic_id_irq))
1955 set_bit(ID, &motg->inputs);
1956 else
1957 clear_bit(ID, &motg->inputs);
1958 }
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301959 /*
1960 * VBUS initial state is reported after PMIC
1961 * driver initialization. Wait for it.
1962 */
1963 wait_for_completion(&pmic_vbus_init);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301964 }
1965 break;
1966 case USB_HOST:
1967 clear_bit(ID, &motg->inputs);
1968 break;
1969 case USB_PERIPHERAL:
1970 set_bit(ID, &motg->inputs);
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05301971 if (pdata->otg_control == OTG_PHY_CONTROL) {
1972 if (otgsc & OTGSC_BSV)
1973 set_bit(B_SESS_VLD, &motg->inputs);
1974 else
1975 clear_bit(B_SESS_VLD, &motg->inputs);
1976 } else if (pdata->otg_control == OTG_PMIC_CONTROL) {
1977 /*
1978 * VBUS initial state is reported after PMIC
1979 * driver initialization. Wait for it.
1980 */
1981 wait_for_completion(&pmic_vbus_init);
1982 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301983 break;
1984 default:
1985 break;
1986 }
1987}
1988
1989static void msm_otg_sm_work(struct work_struct *w)
1990{
1991 struct msm_otg *motg = container_of(w, struct msm_otg, sm_work);
1992 struct otg_transceiver *otg = &motg->otg;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301993 bool work = 0, srp_reqd;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301994
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301995 pm_runtime_resume(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301996 pr_debug("%s work\n", otg_state_string(otg->state));
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301997 switch (otg->state) {
1998 case OTG_STATE_UNDEFINED:
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301999 msm_otg_reset(otg);
2000 msm_otg_init_sm(motg);
2001 otg->state = OTG_STATE_B_IDLE;
Pavankumar Kondeti8a379b42011-12-12 13:07:23 +05302002 if (!test_bit(B_SESS_VLD, &motg->inputs) &&
2003 test_bit(ID, &motg->inputs)) {
2004 pm_runtime_put_noidle(otg->dev);
2005 pm_runtime_suspend(otg->dev);
2006 break;
2007 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302008 /* FALL THROUGH */
2009 case OTG_STATE_B_IDLE:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002010 if ((!test_bit(ID, &motg->inputs) ||
2011 test_bit(ID_A, &motg->inputs)) && otg->host) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302012 pr_debug("!id || id_A\n");
2013 clear_bit(B_BUS_REQ, &motg->inputs);
2014 set_bit(A_BUS_REQ, &motg->inputs);
2015 otg->state = OTG_STATE_A_IDLE;
2016 work = 1;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302017 } else if (test_bit(B_SESS_VLD, &motg->inputs)) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302018 pr_debug("b_sess_vld\n");
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302019 switch (motg->chg_state) {
2020 case USB_CHG_STATE_UNDEFINED:
2021 msm_chg_detect_work(&motg->chg_work.work);
2022 break;
2023 case USB_CHG_STATE_DETECTED:
2024 switch (motg->chg_type) {
2025 case USB_DCP_CHARGER:
Pavankumar Kondeti283146f2012-01-12 12:51:19 +05302026 /* Enable VDP_SRC */
2027 ulpi_write(otg, 0x2, 0x85);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302028 msm_otg_notify_charger(motg,
2029 IDEV_CHG_MAX);
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302030 pm_runtime_put_noidle(otg->dev);
2031 pm_runtime_suspend(otg->dev);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302032 break;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302033 case USB_ACA_B_CHARGER:
2034 msm_otg_notify_charger(motg,
2035 IDEV_ACA_CHG_MAX);
2036 /*
2037 * (ID_B --> ID_C) PHY_ALT interrupt can
2038 * not be detected in LPM.
2039 */
2040 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302041 case USB_CDP_CHARGER:
2042 msm_otg_notify_charger(motg,
2043 IDEV_CHG_MAX);
2044 msm_otg_start_peripheral(otg, 1);
2045 otg->state = OTG_STATE_B_PERIPHERAL;
2046 break;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302047 case USB_ACA_C_CHARGER:
2048 msm_otg_notify_charger(motg,
2049 IDEV_ACA_CHG_MAX);
2050 msm_otg_start_peripheral(otg, 1);
2051 otg->state = OTG_STATE_B_PERIPHERAL;
2052 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302053 case USB_SDP_CHARGER:
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302054 msm_otg_start_peripheral(otg, 1);
2055 otg->state = OTG_STATE_B_PERIPHERAL;
2056 break;
2057 default:
2058 break;
2059 }
2060 break;
2061 default:
2062 break;
2063 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302064 } else if (test_bit(B_BUS_REQ, &motg->inputs)) {
2065 pr_debug("b_sess_end && b_bus_req\n");
2066 if (msm_otg_start_srp(otg) < 0) {
2067 clear_bit(B_BUS_REQ, &motg->inputs);
2068 work = 1;
2069 break;
2070 }
2071 otg->state = OTG_STATE_B_SRP_INIT;
2072 msm_otg_start_timer(motg, TB_SRP_FAIL, B_SRP_FAIL);
2073 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302074 } else {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302075 pr_debug("chg_work cancel");
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302076 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302077 msm_otg_notify_charger(motg, 0);
2078 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2079 motg->chg_type = USB_INVALID_CHARGER;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302080 msm_otg_reset(otg);
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302081 pm_runtime_put_noidle(otg->dev);
2082 pm_runtime_suspend(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302083 }
2084 break;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302085 case OTG_STATE_B_SRP_INIT:
2086 if (!test_bit(ID, &motg->inputs) ||
2087 test_bit(ID_A, &motg->inputs) ||
2088 test_bit(ID_C, &motg->inputs) ||
2089 (test_bit(B_SESS_VLD, &motg->inputs) &&
2090 !test_bit(ID_B, &motg->inputs))) {
2091 pr_debug("!id || id_a/c || b_sess_vld+!id_b\n");
2092 msm_otg_del_timer(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002093 otg->state = OTG_STATE_B_IDLE;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302094 /*
2095 * clear VBUSVLDEXTSEL and VBUSVLDEXT register
2096 * bits after SRP initiation.
2097 */
2098 ulpi_write(otg, 0x0, 0x98);
2099 work = 1;
2100 } else if (test_bit(B_SRP_FAIL, &motg->tmouts)) {
2101 pr_debug("b_srp_fail\n");
2102 pr_info("A-device did not respond to SRP\n");
2103 clear_bit(B_BUS_REQ, &motg->inputs);
2104 clear_bit(B_SRP_FAIL, &motg->tmouts);
2105 otg_send_event(OTG_EVENT_NO_RESP_FOR_SRP);
2106 ulpi_write(otg, 0x0, 0x98);
2107 otg->state = OTG_STATE_B_IDLE;
2108 motg->b_last_se0_sess = jiffies;
2109 work = 1;
2110 }
2111 break;
2112 case OTG_STATE_B_PERIPHERAL:
2113 if (!test_bit(ID, &motg->inputs) ||
2114 test_bit(ID_A, &motg->inputs) ||
2115 test_bit(ID_B, &motg->inputs) ||
2116 !test_bit(B_SESS_VLD, &motg->inputs)) {
2117 pr_debug("!id || id_a/b || !b_sess_vld\n");
2118 msm_otg_notify_charger(motg, 0);
2119 srp_reqd = otg->gadget->otg_srp_reqd;
2120 msm_otg_start_peripheral(otg, 0);
2121 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2122 motg->chg_type = USB_INVALID_CHARGER;
2123 if (test_bit(ID_B, &motg->inputs))
2124 clear_bit(ID_B, &motg->inputs);
2125 clear_bit(B_BUS_REQ, &motg->inputs);
2126 otg->state = OTG_STATE_B_IDLE;
2127 motg->b_last_se0_sess = jiffies;
2128 if (srp_reqd)
2129 msm_otg_start_timer(motg,
2130 TB_TST_SRP, B_TST_SRP);
2131 else
2132 work = 1;
2133 } else if (test_bit(B_BUS_REQ, &motg->inputs) &&
2134 otg->gadget->b_hnp_enable &&
2135 test_bit(A_BUS_SUSPEND, &motg->inputs)) {
2136 pr_debug("b_bus_req && b_hnp_en && a_bus_suspend\n");
2137 msm_otg_start_timer(motg, TB_ASE0_BRST, B_ASE0_BRST);
2138 /* D+ pullup should not be disconnected within 4msec
2139 * after A device suspends the bus. Otherwise PET will
2140 * fail the compliance test.
2141 */
2142 udelay(1000);
2143 msm_otg_start_peripheral(otg, 0);
2144 otg->state = OTG_STATE_B_WAIT_ACON;
2145 /*
2146 * start HCD even before A-device enable
2147 * pull-up to meet HNP timings.
2148 */
2149 otg->host->is_b_host = 1;
2150 msm_otg_start_host(otg, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002151 } else if (test_bit(ID_C, &motg->inputs)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302152 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002153 }
2154 break;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302155 case OTG_STATE_B_WAIT_ACON:
2156 if (!test_bit(ID, &motg->inputs) ||
2157 test_bit(ID_A, &motg->inputs) ||
2158 test_bit(ID_B, &motg->inputs) ||
2159 !test_bit(B_SESS_VLD, &motg->inputs)) {
2160 pr_debug("!id || id_a/b || !b_sess_vld\n");
2161 msm_otg_del_timer(motg);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302162 /*
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302163 * A-device is physically disconnected during
2164 * HNP. Remove HCD.
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302165 */
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302166 msm_otg_start_host(otg, 0);
2167 otg->host->is_b_host = 0;
2168
2169 clear_bit(B_BUS_REQ, &motg->inputs);
2170 clear_bit(A_BUS_SUSPEND, &motg->inputs);
2171 motg->b_last_se0_sess = jiffies;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302172 otg->state = OTG_STATE_B_IDLE;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302173 msm_otg_reset(otg);
2174 work = 1;
2175 } else if (test_bit(A_CONN, &motg->inputs)) {
2176 pr_debug("a_conn\n");
2177 clear_bit(A_BUS_SUSPEND, &motg->inputs);
2178 otg->state = OTG_STATE_B_HOST;
2179 /*
2180 * PET disconnects D+ pullup after reset is generated
2181 * by B device in B_HOST role which is not detected by
2182 * B device. As workaorund , start timer of 300msec
2183 * and stop timer if A device is enumerated else clear
2184 * A_CONN.
2185 */
2186 msm_otg_start_timer(motg, TB_TST_CONFIG,
2187 B_TST_CONFIG);
2188 } else if (test_bit(B_ASE0_BRST, &motg->tmouts)) {
2189 pr_debug("b_ase0_brst_tmout\n");
2190 pr_info("B HNP fail:No response from A device\n");
2191 msm_otg_start_host(otg, 0);
2192 msm_otg_reset(otg);
2193 otg->host->is_b_host = 0;
2194 clear_bit(B_ASE0_BRST, &motg->tmouts);
2195 clear_bit(A_BUS_SUSPEND, &motg->inputs);
2196 clear_bit(B_BUS_REQ, &motg->inputs);
2197 otg_send_event(OTG_EVENT_HNP_FAILED);
2198 otg->state = OTG_STATE_B_IDLE;
2199 work = 1;
2200 } else if (test_bit(ID_C, &motg->inputs)) {
2201 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
2202 }
2203 break;
2204 case OTG_STATE_B_HOST:
2205 if (!test_bit(B_BUS_REQ, &motg->inputs) ||
2206 !test_bit(A_CONN, &motg->inputs) ||
2207 !test_bit(B_SESS_VLD, &motg->inputs)) {
2208 pr_debug("!b_bus_req || !a_conn || !b_sess_vld\n");
2209 clear_bit(A_CONN, &motg->inputs);
2210 clear_bit(B_BUS_REQ, &motg->inputs);
2211 msm_otg_start_host(otg, 0);
2212 otg->host->is_b_host = 0;
2213 otg->state = OTG_STATE_B_IDLE;
2214 msm_otg_reset(otg);
2215 work = 1;
2216 } else if (test_bit(ID_C, &motg->inputs)) {
2217 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
2218 }
2219 break;
2220 case OTG_STATE_A_IDLE:
2221 otg->default_a = 1;
2222 if (test_bit(ID, &motg->inputs) &&
2223 !test_bit(ID_A, &motg->inputs)) {
2224 pr_debug("id && !id_a\n");
2225 otg->default_a = 0;
2226 clear_bit(A_BUS_DROP, &motg->inputs);
2227 otg->state = OTG_STATE_B_IDLE;
2228 del_timer_sync(&motg->id_timer);
2229 msm_otg_link_reset(motg);
2230 msm_chg_enable_aca_intr(motg);
2231 msm_otg_notify_charger(motg, 0);
2232 work = 1;
2233 } else if (!test_bit(A_BUS_DROP, &motg->inputs) &&
2234 (test_bit(A_SRP_DET, &motg->inputs) ||
2235 test_bit(A_BUS_REQ, &motg->inputs))) {
2236 pr_debug("!a_bus_drop && (a_srp_det || a_bus_req)\n");
2237
2238 clear_bit(A_SRP_DET, &motg->inputs);
2239 /* Disable SRP detection */
2240 writel_relaxed((readl_relaxed(USB_OTGSC) &
2241 ~OTGSC_INTSTS_MASK) &
2242 ~OTGSC_DPIE, USB_OTGSC);
2243
2244 otg->state = OTG_STATE_A_WAIT_VRISE;
2245 /* VBUS should not be supplied before end of SRP pulse
2246 * generated by PET, if not complaince test fail.
2247 */
2248 usleep_range(10000, 12000);
2249 /* ACA: ID_A: Stop charging untill enumeration */
2250 if (test_bit(ID_A, &motg->inputs))
2251 msm_otg_notify_charger(motg, 0);
2252 else
2253 msm_hsusb_vbus_power(motg, 1);
2254 msm_otg_start_timer(motg, TA_WAIT_VRISE, A_WAIT_VRISE);
2255 } else {
2256 pr_debug("No session requested\n");
2257 clear_bit(A_BUS_DROP, &motg->inputs);
2258 if (test_bit(ID_A, &motg->inputs)) {
2259 msm_otg_notify_charger(motg,
2260 IDEV_ACA_CHG_MAX);
2261 } else if (!test_bit(ID, &motg->inputs)) {
2262 msm_otg_notify_charger(motg, 0);
2263 /*
2264 * A-device is not providing power on VBUS.
2265 * Enable SRP detection.
2266 */
2267 writel_relaxed(0x13, USB_USBMODE);
2268 writel_relaxed((readl_relaxed(USB_OTGSC) &
2269 ~OTGSC_INTSTS_MASK) |
2270 OTGSC_DPIE, USB_OTGSC);
2271 mb();
2272 }
2273 }
2274 break;
2275 case OTG_STATE_A_WAIT_VRISE:
2276 if ((test_bit(ID, &motg->inputs) &&
2277 !test_bit(ID_A, &motg->inputs)) ||
2278 test_bit(A_BUS_DROP, &motg->inputs) ||
2279 test_bit(A_WAIT_VRISE, &motg->tmouts)) {
2280 pr_debug("id || a_bus_drop || a_wait_vrise_tmout\n");
2281 clear_bit(A_BUS_REQ, &motg->inputs);
2282 msm_otg_del_timer(motg);
2283 msm_hsusb_vbus_power(motg, 0);
2284 otg->state = OTG_STATE_A_WAIT_VFALL;
2285 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2286 } else if (test_bit(A_VBUS_VLD, &motg->inputs)) {
2287 pr_debug("a_vbus_vld\n");
2288 otg->state = OTG_STATE_A_WAIT_BCON;
2289 if (TA_WAIT_BCON > 0)
2290 msm_otg_start_timer(motg, TA_WAIT_BCON,
2291 A_WAIT_BCON);
2292 msm_otg_start_host(otg, 1);
2293 msm_chg_enable_aca_det(motg);
2294 msm_chg_disable_aca_intr(motg);
2295 mod_timer(&motg->id_timer, ID_TIMER_INITIAL_FREQ);
2296 if (msm_chg_check_aca_intr(motg))
2297 work = 1;
2298 }
2299 break;
2300 case OTG_STATE_A_WAIT_BCON:
2301 if ((test_bit(ID, &motg->inputs) &&
2302 !test_bit(ID_A, &motg->inputs)) ||
2303 test_bit(A_BUS_DROP, &motg->inputs) ||
2304 test_bit(A_WAIT_BCON, &motg->tmouts)) {
2305 pr_debug("(id && id_a/b/c) || a_bus_drop ||"
2306 "a_wait_bcon_tmout\n");
2307 if (test_bit(A_WAIT_BCON, &motg->tmouts)) {
2308 pr_info("Device No Response\n");
2309 otg_send_event(OTG_EVENT_DEV_CONN_TMOUT);
2310 }
2311 msm_otg_del_timer(motg);
2312 clear_bit(A_BUS_REQ, &motg->inputs);
2313 clear_bit(B_CONN, &motg->inputs);
2314 msm_otg_start_host(otg, 0);
2315 /*
2316 * ACA: ID_A with NO accessory, just the A plug is
2317 * attached to ACA: Use IDCHG_MAX for charging
2318 */
2319 if (test_bit(ID_A, &motg->inputs))
2320 msm_otg_notify_charger(motg, IDEV_CHG_MIN);
2321 else
2322 msm_hsusb_vbus_power(motg, 0);
2323 otg->state = OTG_STATE_A_WAIT_VFALL;
2324 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2325 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2326 pr_debug("!a_vbus_vld\n");
2327 clear_bit(B_CONN, &motg->inputs);
2328 msm_otg_del_timer(motg);
2329 msm_otg_start_host(otg, 0);
2330 otg->state = OTG_STATE_A_VBUS_ERR;
2331 msm_otg_reset(otg);
2332 } else if (test_bit(ID_A, &motg->inputs)) {
2333 msm_hsusb_vbus_power(motg, 0);
2334 } else if (!test_bit(A_BUS_REQ, &motg->inputs)) {
2335 /*
2336 * If TA_WAIT_BCON is infinite, we don;t
2337 * turn off VBUS. Enter low power mode.
2338 */
2339 if (TA_WAIT_BCON < 0)
2340 pm_runtime_put_sync(otg->dev);
2341 } else if (!test_bit(ID, &motg->inputs)) {
2342 msm_hsusb_vbus_power(motg, 1);
2343 }
2344 break;
2345 case OTG_STATE_A_HOST:
2346 if ((test_bit(ID, &motg->inputs) &&
2347 !test_bit(ID_A, &motg->inputs)) ||
2348 test_bit(A_BUS_DROP, &motg->inputs)) {
2349 pr_debug("id_a/b/c || a_bus_drop\n");
2350 clear_bit(B_CONN, &motg->inputs);
2351 clear_bit(A_BUS_REQ, &motg->inputs);
2352 msm_otg_del_timer(motg);
2353 otg->state = OTG_STATE_A_WAIT_VFALL;
2354 msm_otg_start_host(otg, 0);
2355 if (!test_bit(ID_A, &motg->inputs))
2356 msm_hsusb_vbus_power(motg, 0);
2357 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2358 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2359 pr_debug("!a_vbus_vld\n");
2360 clear_bit(B_CONN, &motg->inputs);
2361 msm_otg_del_timer(motg);
2362 otg->state = OTG_STATE_A_VBUS_ERR;
2363 msm_otg_start_host(otg, 0);
2364 msm_otg_reset(otg);
2365 } else if (!test_bit(A_BUS_REQ, &motg->inputs)) {
2366 /*
2367 * a_bus_req is de-asserted when root hub is
2368 * suspended or HNP is in progress.
2369 */
2370 pr_debug("!a_bus_req\n");
2371 msm_otg_del_timer(motg);
2372 otg->state = OTG_STATE_A_SUSPEND;
2373 if (otg->host->b_hnp_enable)
2374 msm_otg_start_timer(motg, TA_AIDL_BDIS,
2375 A_AIDL_BDIS);
2376 else
2377 pm_runtime_put_sync(otg->dev);
2378 } else if (!test_bit(B_CONN, &motg->inputs)) {
2379 pr_debug("!b_conn\n");
2380 msm_otg_del_timer(motg);
2381 otg->state = OTG_STATE_A_WAIT_BCON;
2382 if (TA_WAIT_BCON > 0)
2383 msm_otg_start_timer(motg, TA_WAIT_BCON,
2384 A_WAIT_BCON);
2385 if (msm_chg_check_aca_intr(motg))
2386 work = 1;
2387 } else if (test_bit(ID_A, &motg->inputs)) {
2388 msm_otg_del_timer(motg);
2389 msm_hsusb_vbus_power(motg, 0);
2390 if (motg->chg_type == USB_ACA_DOCK_CHARGER)
2391 msm_otg_notify_charger(motg,
2392 IDEV_ACA_CHG_MAX);
2393 else
2394 msm_otg_notify_charger(motg,
2395 IDEV_CHG_MIN - motg->mA_port);
2396 } else if (!test_bit(ID, &motg->inputs)) {
2397 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2398 motg->chg_type = USB_INVALID_CHARGER;
2399 msm_otg_notify_charger(motg, 0);
2400 msm_hsusb_vbus_power(motg, 1);
2401 }
2402 break;
2403 case OTG_STATE_A_SUSPEND:
2404 if ((test_bit(ID, &motg->inputs) &&
2405 !test_bit(ID_A, &motg->inputs)) ||
2406 test_bit(A_BUS_DROP, &motg->inputs) ||
2407 test_bit(A_AIDL_BDIS, &motg->tmouts)) {
2408 pr_debug("id_a/b/c || a_bus_drop ||"
2409 "a_aidl_bdis_tmout\n");
2410 msm_otg_del_timer(motg);
2411 clear_bit(B_CONN, &motg->inputs);
2412 otg->state = OTG_STATE_A_WAIT_VFALL;
2413 msm_otg_start_host(otg, 0);
2414 msm_otg_reset(otg);
2415 if (!test_bit(ID_A, &motg->inputs))
2416 msm_hsusb_vbus_power(motg, 0);
2417 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2418 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2419 pr_debug("!a_vbus_vld\n");
2420 msm_otg_del_timer(motg);
2421 clear_bit(B_CONN, &motg->inputs);
2422 otg->state = OTG_STATE_A_VBUS_ERR;
2423 msm_otg_start_host(otg, 0);
2424 msm_otg_reset(otg);
2425 } else if (!test_bit(B_CONN, &motg->inputs) &&
2426 otg->host->b_hnp_enable) {
2427 pr_debug("!b_conn && b_hnp_enable");
2428 otg->state = OTG_STATE_A_PERIPHERAL;
2429 msm_otg_host_hnp_enable(otg, 1);
2430 otg->gadget->is_a_peripheral = 1;
2431 msm_otg_start_peripheral(otg, 1);
2432 } else if (!test_bit(B_CONN, &motg->inputs) &&
2433 !otg->host->b_hnp_enable) {
2434 pr_debug("!b_conn && !b_hnp_enable");
2435 /*
2436 * bus request is dropped during suspend.
2437 * acquire again for next device.
2438 */
2439 set_bit(A_BUS_REQ, &motg->inputs);
2440 otg->state = OTG_STATE_A_WAIT_BCON;
2441 if (TA_WAIT_BCON > 0)
2442 msm_otg_start_timer(motg, TA_WAIT_BCON,
2443 A_WAIT_BCON);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002444 } else if (test_bit(ID_A, &motg->inputs)) {
Mayank Ranae3926882011-12-26 09:47:54 +05302445 msm_hsusb_vbus_power(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002446 msm_otg_notify_charger(motg,
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302447 IDEV_CHG_MIN - motg->mA_port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002448 } else if (!test_bit(ID, &motg->inputs)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002449 msm_otg_notify_charger(motg, 0);
Mayank Ranae3926882011-12-26 09:47:54 +05302450 msm_hsusb_vbus_power(motg, 1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302451 }
2452 break;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302453 case OTG_STATE_A_PERIPHERAL:
2454 if ((test_bit(ID, &motg->inputs) &&
2455 !test_bit(ID_A, &motg->inputs)) ||
2456 test_bit(A_BUS_DROP, &motg->inputs)) {
2457 pr_debug("id _f/b/c || a_bus_drop\n");
2458 /* Clear BIDL_ADIS timer */
2459 msm_otg_del_timer(motg);
2460 otg->state = OTG_STATE_A_WAIT_VFALL;
2461 msm_otg_start_peripheral(otg, 0);
2462 otg->gadget->is_a_peripheral = 0;
2463 msm_otg_start_host(otg, 0);
2464 msm_otg_reset(otg);
2465 if (!test_bit(ID_A, &motg->inputs))
2466 msm_hsusb_vbus_power(motg, 0);
2467 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2468 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2469 pr_debug("!a_vbus_vld\n");
2470 /* Clear BIDL_ADIS timer */
2471 msm_otg_del_timer(motg);
2472 otg->state = OTG_STATE_A_VBUS_ERR;
2473 msm_otg_start_peripheral(otg, 0);
2474 otg->gadget->is_a_peripheral = 0;
2475 msm_otg_start_host(otg, 0);
2476 } else if (test_bit(A_BIDL_ADIS, &motg->tmouts)) {
2477 pr_debug("a_bidl_adis_tmout\n");
2478 msm_otg_start_peripheral(otg, 0);
2479 otg->gadget->is_a_peripheral = 0;
2480 otg->state = OTG_STATE_A_WAIT_BCON;
2481 set_bit(A_BUS_REQ, &motg->inputs);
2482 msm_otg_host_hnp_enable(otg, 0);
2483 if (TA_WAIT_BCON > 0)
2484 msm_otg_start_timer(motg, TA_WAIT_BCON,
2485 A_WAIT_BCON);
2486 } else if (test_bit(ID_A, &motg->inputs)) {
2487 msm_hsusb_vbus_power(motg, 0);
2488 msm_otg_notify_charger(motg,
2489 IDEV_CHG_MIN - motg->mA_port);
2490 } else if (!test_bit(ID, &motg->inputs)) {
2491 msm_otg_notify_charger(motg, 0);
2492 msm_hsusb_vbus_power(motg, 1);
2493 }
2494 break;
2495 case OTG_STATE_A_WAIT_VFALL:
2496 if (test_bit(A_WAIT_VFALL, &motg->tmouts)) {
2497 clear_bit(A_VBUS_VLD, &motg->inputs);
2498 otg->state = OTG_STATE_A_IDLE;
2499 work = 1;
2500 }
2501 break;
2502 case OTG_STATE_A_VBUS_ERR:
2503 if ((test_bit(ID, &motg->inputs) &&
2504 !test_bit(ID_A, &motg->inputs)) ||
2505 test_bit(A_BUS_DROP, &motg->inputs) ||
2506 test_bit(A_CLR_ERR, &motg->inputs)) {
2507 otg->state = OTG_STATE_A_WAIT_VFALL;
2508 if (!test_bit(ID_A, &motg->inputs))
2509 msm_hsusb_vbus_power(motg, 0);
2510 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2511 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2512 motg->chg_type = USB_INVALID_CHARGER;
2513 msm_otg_notify_charger(motg, 0);
2514 }
2515 break;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302516 default:
2517 break;
2518 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302519 if (work)
2520 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302521}
2522
2523static irqreturn_t msm_otg_irq(int irq, void *data)
2524{
2525 struct msm_otg *motg = data;
2526 struct otg_transceiver *otg = &motg->otg;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302527 u32 otgsc = 0, usbsts, pc;
2528 bool work = 0;
2529 irqreturn_t ret = IRQ_HANDLED;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302530
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302531 if (atomic_read(&motg->in_lpm)) {
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302532 pr_debug("OTG IRQ: in LPM\n");
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302533 disable_irq_nosync(irq);
2534 motg->async_int = 1;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302535 pm_request_resume(otg->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302536 return IRQ_HANDLED;
2537 }
2538
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002539 usbsts = readl(USB_USBSTS);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302540 otgsc = readl(USB_OTGSC);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302541
2542 if (!(otgsc & OTG_OTGSTS_MASK) && !(usbsts & OTG_USBSTS_MASK))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302543 return IRQ_NONE;
2544
2545 if ((otgsc & OTGSC_IDIS) && (otgsc & OTGSC_IDIE)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302546 if (otgsc & OTGSC_ID) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302547 pr_debug("Id set\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302548 set_bit(ID, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302549 } else {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302550 pr_debug("Id clear\n");
2551 /*
2552 * Assert a_bus_req to supply power on
2553 * VBUS when Micro/Mini-A cable is connected
2554 * with out user intervention.
2555 */
2556 set_bit(A_BUS_REQ, &motg->inputs);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302557 clear_bit(ID, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302558 msm_chg_enable_aca_det(motg);
2559 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302560 writel_relaxed(otgsc, USB_OTGSC);
2561 work = 1;
2562 } else if (otgsc & OTGSC_DPIS) {
2563 pr_debug("DPIS detected\n");
2564 writel_relaxed(otgsc, USB_OTGSC);
2565 set_bit(A_SRP_DET, &motg->inputs);
2566 set_bit(A_BUS_REQ, &motg->inputs);
2567 work = 1;
2568 } else if (otgsc & OTGSC_BSVIS) {
2569 writel_relaxed(otgsc, USB_OTGSC);
2570 /*
2571 * BSV interrupt comes when operating as an A-device
2572 * (VBUS on/off).
2573 * But, handle BSV when charger is removed from ACA in ID_A
2574 */
2575 if ((otg->state >= OTG_STATE_A_IDLE) &&
2576 !test_bit(ID_A, &motg->inputs))
2577 return IRQ_HANDLED;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302578 if (otgsc & OTGSC_BSV) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302579 pr_debug("BSV set\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302580 set_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302581 } else {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302582 pr_debug("BSV clear\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302583 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302584 msm_chg_check_aca_intr(motg);
2585 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302586 work = 1;
2587 } else if (usbsts & STS_PCI) {
2588 pc = readl_relaxed(USB_PORTSC);
2589 pr_debug("portsc = %x\n", pc);
2590 ret = IRQ_NONE;
2591 /*
2592 * HCD Acks PCI interrupt. We use this to switch
2593 * between different OTG states.
2594 */
2595 work = 1;
2596 switch (otg->state) {
2597 case OTG_STATE_A_SUSPEND:
2598 if (otg->host->b_hnp_enable && (pc & PORTSC_CSC) &&
2599 !(pc & PORTSC_CCS)) {
2600 pr_debug("B_CONN clear\n");
2601 clear_bit(B_CONN, &motg->inputs);
2602 msm_otg_del_timer(motg);
2603 }
2604 break;
2605 case OTG_STATE_A_PERIPHERAL:
2606 /*
2607 * A-peripheral observed activity on bus.
2608 * clear A_BIDL_ADIS timer.
2609 */
2610 msm_otg_del_timer(motg);
2611 work = 0;
2612 break;
2613 case OTG_STATE_B_WAIT_ACON:
2614 if ((pc & PORTSC_CSC) && (pc & PORTSC_CCS)) {
2615 pr_debug("A_CONN set\n");
2616 set_bit(A_CONN, &motg->inputs);
2617 /* Clear ASE0_BRST timer */
2618 msm_otg_del_timer(motg);
2619 }
2620 break;
2621 case OTG_STATE_B_HOST:
2622 if ((pc & PORTSC_CSC) && !(pc & PORTSC_CCS)) {
2623 pr_debug("A_CONN clear\n");
2624 clear_bit(A_CONN, &motg->inputs);
2625 msm_otg_del_timer(motg);
2626 }
2627 break;
2628 case OTG_STATE_A_WAIT_BCON:
2629 if (TA_WAIT_BCON < 0)
2630 set_bit(A_BUS_REQ, &motg->inputs);
2631 default:
2632 work = 0;
2633 break;
2634 }
2635 } else if (usbsts & STS_URI) {
2636 ret = IRQ_NONE;
2637 switch (otg->state) {
2638 case OTG_STATE_A_PERIPHERAL:
2639 /*
2640 * A-peripheral observed activity on bus.
2641 * clear A_BIDL_ADIS timer.
2642 */
2643 msm_otg_del_timer(motg);
2644 work = 0;
2645 break;
2646 default:
2647 work = 0;
2648 break;
2649 }
2650 } else if (usbsts & STS_SLI) {
2651 ret = IRQ_NONE;
2652 work = 0;
2653 switch (otg->state) {
2654 case OTG_STATE_B_PERIPHERAL:
2655 if (otg->gadget->b_hnp_enable) {
2656 set_bit(A_BUS_SUSPEND, &motg->inputs);
2657 set_bit(B_BUS_REQ, &motg->inputs);
2658 work = 1;
2659 }
2660 break;
2661 case OTG_STATE_A_PERIPHERAL:
2662 msm_otg_start_timer(motg, TA_BIDL_ADIS,
2663 A_BIDL_ADIS);
2664 break;
2665 default:
2666 break;
2667 }
2668 } else if ((usbsts & PHY_ALT_INT)) {
2669 writel_relaxed(PHY_ALT_INT, USB_USBSTS);
2670 if (msm_chg_check_aca_intr(motg))
2671 work = 1;
2672 ret = IRQ_HANDLED;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302673 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302674 if (work)
2675 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302676
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302677 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002678}
2679
2680static void msm_otg_set_vbus_state(int online)
2681{
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302682 static bool init;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002683 struct msm_otg *motg = the_msm_otg;
2684
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302685 if (online) {
2686 pr_debug("PMIC: BSV set\n");
2687 set_bit(B_SESS_VLD, &motg->inputs);
2688 } else {
2689 pr_debug("PMIC: BSV clear\n");
2690 clear_bit(B_SESS_VLD, &motg->inputs);
2691 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002692
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302693 if (!init) {
2694 init = true;
2695 complete(&pmic_vbus_init);
2696 pr_debug("PMIC: BSV init complete\n");
2697 return;
2698 }
2699
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302700 queue_work(system_nrt_wq, &motg->sm_work);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002701}
2702
2703static irqreturn_t msm_pmic_id_irq(int irq, void *data)
2704{
2705 struct msm_otg *motg = data;
2706
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302707 if (aca_id_turned_on)
2708 return IRQ_HANDLED;
2709
2710 if (irq_read_line(motg->pdata->pmic_id_irq)) {
2711 pr_debug("PMIC: ID set\n");
2712 set_bit(ID, &motg->inputs);
2713 } else {
2714 pr_debug("PMIC: ID clear\n");
2715 clear_bit(ID, &motg->inputs);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302716 set_bit(A_BUS_REQ, &motg->inputs);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302717 }
2718
2719 if (motg->otg.state != OTG_STATE_UNDEFINED)
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302720 queue_work(system_nrt_wq, &motg->sm_work);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002721
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302722 return IRQ_HANDLED;
2723}
2724
2725static int msm_otg_mode_show(struct seq_file *s, void *unused)
2726{
2727 struct msm_otg *motg = s->private;
2728 struct otg_transceiver *otg = &motg->otg;
2729
2730 switch (otg->state) {
2731 case OTG_STATE_A_HOST:
2732 seq_printf(s, "host\n");
2733 break;
2734 case OTG_STATE_B_PERIPHERAL:
2735 seq_printf(s, "peripheral\n");
2736 break;
2737 default:
2738 seq_printf(s, "none\n");
2739 break;
2740 }
2741
2742 return 0;
2743}
2744
2745static int msm_otg_mode_open(struct inode *inode, struct file *file)
2746{
2747 return single_open(file, msm_otg_mode_show, inode->i_private);
2748}
2749
2750static ssize_t msm_otg_mode_write(struct file *file, const char __user *ubuf,
2751 size_t count, loff_t *ppos)
2752{
Pavankumar Kondetie2904ee2011-02-15 09:42:35 +05302753 struct seq_file *s = file->private_data;
2754 struct msm_otg *motg = s->private;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302755 char buf[16];
2756 struct otg_transceiver *otg = &motg->otg;
2757 int status = count;
2758 enum usb_mode_type req_mode;
2759
2760 memset(buf, 0x00, sizeof(buf));
2761
2762 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count))) {
2763 status = -EFAULT;
2764 goto out;
2765 }
2766
2767 if (!strncmp(buf, "host", 4)) {
2768 req_mode = USB_HOST;
2769 } else if (!strncmp(buf, "peripheral", 10)) {
2770 req_mode = USB_PERIPHERAL;
2771 } else if (!strncmp(buf, "none", 4)) {
2772 req_mode = USB_NONE;
2773 } else {
2774 status = -EINVAL;
2775 goto out;
2776 }
2777
2778 switch (req_mode) {
2779 case USB_NONE:
2780 switch (otg->state) {
2781 case OTG_STATE_A_HOST:
2782 case OTG_STATE_B_PERIPHERAL:
2783 set_bit(ID, &motg->inputs);
2784 clear_bit(B_SESS_VLD, &motg->inputs);
2785 break;
2786 default:
2787 goto out;
2788 }
2789 break;
2790 case USB_PERIPHERAL:
2791 switch (otg->state) {
2792 case OTG_STATE_B_IDLE:
2793 case OTG_STATE_A_HOST:
2794 set_bit(ID, &motg->inputs);
2795 set_bit(B_SESS_VLD, &motg->inputs);
2796 break;
2797 default:
2798 goto out;
2799 }
2800 break;
2801 case USB_HOST:
2802 switch (otg->state) {
2803 case OTG_STATE_B_IDLE:
2804 case OTG_STATE_B_PERIPHERAL:
2805 clear_bit(ID, &motg->inputs);
2806 break;
2807 default:
2808 goto out;
2809 }
2810 break;
2811 default:
2812 goto out;
2813 }
2814
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302815 pm_runtime_resume(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302816 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302817out:
2818 return status;
2819}
2820
2821const struct file_operations msm_otg_mode_fops = {
2822 .open = msm_otg_mode_open,
2823 .read = seq_read,
2824 .write = msm_otg_mode_write,
2825 .llseek = seq_lseek,
2826 .release = single_release,
2827};
2828
Chiranjeevi Velempatif9a11542012-03-28 18:18:34 +05302829static int msm_otg_show_otg_state(struct seq_file *s, void *unused)
2830{
2831 struct msm_otg *motg = s->private;
2832 struct otg_transceiver *otg = &motg->otg;
2833
2834 seq_printf(s, "%s\n", otg_state_string(otg->state));
2835 return 0;
2836}
2837
2838static int msm_otg_otg_state_open(struct inode *inode, struct file *file)
2839{
2840 return single_open(file, msm_otg_show_otg_state, inode->i_private);
2841}
2842
2843const struct file_operations msm_otg_state_fops = {
2844 .open = msm_otg_otg_state_open,
2845 .read = seq_read,
2846 .llseek = seq_lseek,
2847 .release = single_release,
2848};
2849
Anji jonnalad270e2d2011-08-09 11:28:32 +05302850static int msm_otg_show_chg_type(struct seq_file *s, void *unused)
2851{
2852 struct msm_otg *motg = s->private;
2853
Pavankumar Kondeti9ef69cb2011-12-12 14:18:22 +05302854 seq_printf(s, "%s\n", chg_to_string(motg->chg_type));
Anji jonnalad270e2d2011-08-09 11:28:32 +05302855 return 0;
2856}
2857
2858static int msm_otg_chg_open(struct inode *inode, struct file *file)
2859{
2860 return single_open(file, msm_otg_show_chg_type, inode->i_private);
2861}
2862
2863const struct file_operations msm_otg_chg_fops = {
2864 .open = msm_otg_chg_open,
2865 .read = seq_read,
2866 .llseek = seq_lseek,
2867 .release = single_release,
2868};
2869
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302870static int msm_otg_aca_show(struct seq_file *s, void *unused)
2871{
2872 if (debug_aca_enabled)
2873 seq_printf(s, "enabled\n");
2874 else
2875 seq_printf(s, "disabled\n");
2876
2877 return 0;
2878}
2879
2880static int msm_otg_aca_open(struct inode *inode, struct file *file)
2881{
2882 return single_open(file, msm_otg_aca_show, inode->i_private);
2883}
2884
2885static ssize_t msm_otg_aca_write(struct file *file, const char __user *ubuf,
2886 size_t count, loff_t *ppos)
2887{
2888 char buf[8];
2889
2890 memset(buf, 0x00, sizeof(buf));
2891
2892 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
2893 return -EFAULT;
2894
2895 if (!strncmp(buf, "enable", 6))
2896 debug_aca_enabled = true;
2897 else
2898 debug_aca_enabled = false;
2899
2900 return count;
2901}
2902
2903const struct file_operations msm_otg_aca_fops = {
2904 .open = msm_otg_aca_open,
2905 .read = seq_read,
2906 .write = msm_otg_aca_write,
2907 .llseek = seq_lseek,
2908 .release = single_release,
2909};
2910
Manu Gautam8bdcc592012-03-06 11:26:06 +05302911static int msm_otg_bus_show(struct seq_file *s, void *unused)
2912{
2913 if (debug_bus_voting_enabled)
2914 seq_printf(s, "enabled\n");
2915 else
2916 seq_printf(s, "disabled\n");
2917
2918 return 0;
2919}
2920
2921static int msm_otg_bus_open(struct inode *inode, struct file *file)
2922{
2923 return single_open(file, msm_otg_bus_show, inode->i_private);
2924}
2925
2926static ssize_t msm_otg_bus_write(struct file *file, const char __user *ubuf,
2927 size_t count, loff_t *ppos)
2928{
2929 char buf[8];
2930 int ret;
2931 struct seq_file *s = file->private_data;
2932 struct msm_otg *motg = s->private;
2933
2934 memset(buf, 0x00, sizeof(buf));
2935
2936 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
2937 return -EFAULT;
2938
2939 if (!strncmp(buf, "enable", 6)) {
2940 /* Do not vote here. Let OTG statemachine decide when to vote */
2941 debug_bus_voting_enabled = true;
2942 } else {
2943 debug_bus_voting_enabled = false;
2944 if (motg->bus_perf_client) {
2945 ret = msm_bus_scale_client_update_request(
2946 motg->bus_perf_client, 0);
2947 if (ret)
2948 dev_err(motg->otg.dev, "%s: Failed to devote "
2949 "for bus bw %d\n", __func__, ret);
2950 }
2951 }
2952
2953 return count;
2954}
2955
2956const struct file_operations msm_otg_bus_fops = {
2957 .open = msm_otg_bus_open,
2958 .read = seq_read,
2959 .write = msm_otg_bus_write,
2960 .llseek = seq_lseek,
2961 .release = single_release,
2962};
2963
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302964static struct dentry *msm_otg_dbg_root;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302965
2966static int msm_otg_debugfs_init(struct msm_otg *motg)
2967{
Manu Gautam8bdcc592012-03-06 11:26:06 +05302968 struct dentry *msm_otg_dentry;
Anji jonnalad270e2d2011-08-09 11:28:32 +05302969
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302970 msm_otg_dbg_root = debugfs_create_dir("msm_otg", NULL);
2971
2972 if (!msm_otg_dbg_root || IS_ERR(msm_otg_dbg_root))
2973 return -ENODEV;
2974
Anji jonnalad270e2d2011-08-09 11:28:32 +05302975 if (motg->pdata->mode == USB_OTG &&
2976 motg->pdata->otg_control == OTG_USER_CONTROL) {
2977
Manu Gautam8bdcc592012-03-06 11:26:06 +05302978 msm_otg_dentry = debugfs_create_file("mode", S_IRUGO |
Anji jonnalad270e2d2011-08-09 11:28:32 +05302979 S_IWUSR, msm_otg_dbg_root, motg,
2980 &msm_otg_mode_fops);
2981
Manu Gautam8bdcc592012-03-06 11:26:06 +05302982 if (!msm_otg_dentry) {
Anji jonnalad270e2d2011-08-09 11:28:32 +05302983 debugfs_remove(msm_otg_dbg_root);
2984 msm_otg_dbg_root = NULL;
2985 return -ENODEV;
2986 }
2987 }
2988
Manu Gautam8bdcc592012-03-06 11:26:06 +05302989 msm_otg_dentry = debugfs_create_file("chg_type", S_IRUGO,
Anji jonnalad270e2d2011-08-09 11:28:32 +05302990 msm_otg_dbg_root, motg,
2991 &msm_otg_chg_fops);
2992
Manu Gautam8bdcc592012-03-06 11:26:06 +05302993 if (!msm_otg_dentry) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302994 debugfs_remove_recursive(msm_otg_dbg_root);
2995 return -ENODEV;
2996 }
2997
Manu Gautam8bdcc592012-03-06 11:26:06 +05302998 msm_otg_dentry = debugfs_create_file("aca", S_IRUGO | S_IWUSR,
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302999 msm_otg_dbg_root, motg,
3000 &msm_otg_aca_fops);
3001
Manu Gautam8bdcc592012-03-06 11:26:06 +05303002 if (!msm_otg_dentry) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303003 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303004 return -ENODEV;
3005 }
3006
Manu Gautam8bdcc592012-03-06 11:26:06 +05303007 msm_otg_dentry = debugfs_create_file("bus_voting", S_IRUGO | S_IWUSR,
3008 msm_otg_dbg_root, motg,
3009 &msm_otg_bus_fops);
3010
3011 if (!msm_otg_dentry) {
3012 debugfs_remove_recursive(msm_otg_dbg_root);
3013 return -ENODEV;
3014 }
Chiranjeevi Velempatif9a11542012-03-28 18:18:34 +05303015
3016 msm_otg_dentry = debugfs_create_file("otg_state", S_IRUGO,
3017 msm_otg_dbg_root, motg, &msm_otg_state_fops);
3018
3019 if (!msm_otg_dentry) {
3020 debugfs_remove_recursive(msm_otg_dbg_root);
3021 return -ENODEV;
3022 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303023 return 0;
3024}
3025
3026static void msm_otg_debugfs_cleanup(void)
3027{
Anji jonnalad270e2d2011-08-09 11:28:32 +05303028 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303029}
3030
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303031static u64 msm_otg_dma_mask = DMA_BIT_MASK(64);
3032static struct platform_device *msm_otg_add_pdev(
3033 struct platform_device *ofdev, const char *name)
3034{
3035 struct platform_device *pdev;
3036 const struct resource *res = ofdev->resource;
3037 unsigned int num = ofdev->num_resources;
3038 int retval;
3039
3040 pdev = platform_device_alloc(name, -1);
3041 if (!pdev) {
3042 retval = -ENOMEM;
3043 goto error;
3044 }
3045
3046 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
3047 pdev->dev.dma_mask = &msm_otg_dma_mask;
3048
3049 if (num) {
3050 retval = platform_device_add_resources(pdev, res, num);
3051 if (retval)
3052 goto error;
3053 }
3054
3055 retval = platform_device_add(pdev);
3056 if (retval)
3057 goto error;
3058
3059 return pdev;
3060
3061error:
3062 platform_device_put(pdev);
3063 return ERR_PTR(retval);
3064}
3065
3066static int msm_otg_setup_devices(struct platform_device *ofdev,
3067 enum usb_mode_type mode, bool init)
3068{
3069 const char *gadget_name = "msm_hsusb";
3070 const char *host_name = "msm_hsusb_host";
3071 static struct platform_device *gadget_pdev;
3072 static struct platform_device *host_pdev;
3073 int retval = 0;
3074
3075 if (!init) {
3076 if (gadget_pdev)
3077 platform_device_unregister(gadget_pdev);
3078 if (host_pdev)
3079 platform_device_unregister(host_pdev);
3080 return 0;
3081 }
3082
3083 switch (mode) {
3084 case USB_OTG:
3085 /* fall through */
3086 case USB_PERIPHERAL:
3087 gadget_pdev = msm_otg_add_pdev(ofdev, gadget_name);
3088 if (IS_ERR(gadget_pdev)) {
3089 retval = PTR_ERR(gadget_pdev);
3090 break;
3091 }
3092 if (mode == USB_PERIPHERAL)
3093 break;
3094 /* fall through */
3095 case USB_HOST:
3096 host_pdev = msm_otg_add_pdev(ofdev, host_name);
3097 if (IS_ERR(host_pdev)) {
3098 retval = PTR_ERR(host_pdev);
3099 if (mode == USB_OTG)
3100 platform_device_unregister(gadget_pdev);
3101 }
3102 break;
3103 default:
3104 break;
3105 }
3106
3107 return retval;
3108}
3109
3110struct msm_otg_platform_data *msm_otg_dt_to_pdata(struct platform_device *pdev)
3111{
3112 struct device_node *node = pdev->dev.of_node;
3113 struct msm_otg_platform_data *pdata;
3114 int len = 0;
3115
3116 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
3117 if (!pdata) {
3118 pr_err("unable to allocate platform data\n");
3119 return NULL;
3120 }
3121 of_get_property(node, "qcom,hsusb-otg-phy-init-seq", &len);
3122 if (len) {
3123 pdata->phy_init_seq = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
3124 if (!pdata->phy_init_seq)
3125 return NULL;
3126 of_property_read_u32_array(node, "qcom,hsusb-otg-phy-init-seq",
3127 pdata->phy_init_seq,
3128 len/sizeof(*pdata->phy_init_seq));
3129 }
3130 of_property_read_u32(node, "qcom,hsusb-otg-power-budget",
3131 &pdata->power_budget);
3132 of_property_read_u32(node, "qcom,hsusb-otg-mode",
3133 &pdata->mode);
3134 of_property_read_u32(node, "qcom,hsusb-otg-otg-control",
3135 &pdata->otg_control);
3136 of_property_read_u32(node, "qcom,hsusb-otg-default-mode",
3137 &pdata->default_mode);
3138 of_property_read_u32(node, "qcom,hsusb-otg-phy-type",
3139 &pdata->phy_type);
3140 of_property_read_u32(node, "qcom,hsusb-otg-pmic-id-irq",
3141 &pdata->pmic_id_irq);
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303142 return pdata;
3143}
3144
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303145static int __init msm_otg_probe(struct platform_device *pdev)
3146{
3147 int ret = 0;
3148 struct resource *res;
3149 struct msm_otg *motg;
3150 struct otg_transceiver *otg;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303151 struct msm_otg_platform_data *pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303152
3153 dev_info(&pdev->dev, "msm_otg probe\n");
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303154
3155 if (pdev->dev.of_node) {
3156 dev_dbg(&pdev->dev, "device tree enabled\n");
3157 pdata = msm_otg_dt_to_pdata(pdev);
3158 if (!pdata)
3159 return -ENOMEM;
3160 ret = msm_otg_setup_devices(pdev, pdata->mode, true);
3161 if (ret) {
3162 dev_err(&pdev->dev, "devices setup failed\n");
3163 return ret;
3164 }
3165 } else if (!pdev->dev.platform_data) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303166 dev_err(&pdev->dev, "No platform data given. Bailing out\n");
3167 return -ENODEV;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303168 } else {
3169 pdata = pdev->dev.platform_data;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303170 }
3171
3172 motg = kzalloc(sizeof(struct msm_otg), GFP_KERNEL);
3173 if (!motg) {
3174 dev_err(&pdev->dev, "unable to allocate msm_otg\n");
3175 return -ENOMEM;
3176 }
3177
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003178 the_msm_otg = motg;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303179 motg->pdata = pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303180 otg = &motg->otg;
3181 otg->dev = &pdev->dev;
3182
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303183 /*
3184 * ACA ID_GND threshold range is overlapped with OTG ID_FLOAT. Hence
3185 * PHY treat ACA ID_GND as float and no interrupt is generated. But
3186 * PMIC can detect ACA ID_GND and generate an interrupt.
3187 */
3188 if (aca_enabled() && motg->pdata->otg_control != OTG_PMIC_CONTROL) {
3189 dev_err(&pdev->dev, "ACA can not be enabled without PMIC\n");
3190 ret = -EINVAL;
3191 goto free_motg;
3192 }
3193
Ofir Cohen4da266f2012-01-03 10:19:29 +02003194 /* initialize reset counter */
3195 motg->reset_counter = 0;
3196
Amit Blay02eff132011-09-21 16:46:24 +03003197 /* Some targets don't support PHY clock. */
Manu Gautam5143b252012-01-05 19:25:23 -08003198 motg->phy_reset_clk = clk_get(&pdev->dev, "phy_clk");
Amit Blay02eff132011-09-21 16:46:24 +03003199 if (IS_ERR(motg->phy_reset_clk))
Manu Gautam5143b252012-01-05 19:25:23 -08003200 dev_err(&pdev->dev, "failed to get phy_clk\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303201
Manu Gautam5143b252012-01-05 19:25:23 -08003202 motg->clk = clk_get(&pdev->dev, "alt_core_clk");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303203 if (IS_ERR(motg->clk)) {
Manu Gautam5143b252012-01-05 19:25:23 -08003204 dev_err(&pdev->dev, "failed to get alt_core_clk\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303205 ret = PTR_ERR(motg->clk);
3206 goto put_phy_reset_clk;
3207 }
Anji jonnala0f73cac2011-05-04 10:19:46 +05303208 clk_set_rate(motg->clk, 60000000);
3209
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303210 /* pm qos request to prevent apps idle power collapse */
3211 if (motg->pdata->swfi_latency)
3212 pm_qos_add_request(&motg->pm_qos_req_dma,
3213 PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Manu Gautam5143b252012-01-05 19:25:23 -08003214
Anji jonnala0f73cac2011-05-04 10:19:46 +05303215 /*
Manu Gautam5143b252012-01-05 19:25:23 -08003216 * USB Core is running its protocol engine based on CORE CLK,
Anji jonnala0f73cac2011-05-04 10:19:46 +05303217 * CORE CLK must be running at >55Mhz for correct HSUSB
3218 * operation and USB core cannot tolerate frequency changes on
3219 * CORE CLK. For such USB cores, vote for maximum clk frequency
3220 * on pclk source
3221 */
Manu Gautam5143b252012-01-05 19:25:23 -08003222 motg->core_clk = clk_get(&pdev->dev, "core_clk");
3223 if (IS_ERR(motg->core_clk)) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303224 motg->core_clk = NULL;
Manu Gautam5143b252012-01-05 19:25:23 -08003225 dev_err(&pdev->dev, "failed to get core_clk\n");
3226 ret = PTR_ERR(motg->clk);
3227 goto put_clk;
3228 }
3229 clk_set_rate(motg->core_clk, INT_MAX);
3230
3231 motg->pclk = clk_get(&pdev->dev, "iface_clk");
3232 if (IS_ERR(motg->pclk)) {
3233 dev_err(&pdev->dev, "failed to get iface_clk\n");
3234 ret = PTR_ERR(motg->pclk);
3235 goto put_core_clk;
3236 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303237
3238 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3239 if (!res) {
3240 dev_err(&pdev->dev, "failed to get platform resource mem\n");
3241 ret = -ENODEV;
Manu Gautam5143b252012-01-05 19:25:23 -08003242 goto put_pclk;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303243 }
3244
3245 motg->regs = ioremap(res->start, resource_size(res));
3246 if (!motg->regs) {
3247 dev_err(&pdev->dev, "ioremap failed\n");
3248 ret = -ENOMEM;
Manu Gautam5143b252012-01-05 19:25:23 -08003249 goto put_pclk;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303250 }
3251 dev_info(&pdev->dev, "OTG regs = %p\n", motg->regs);
3252
3253 motg->irq = platform_get_irq(pdev, 0);
3254 if (!motg->irq) {
3255 dev_err(&pdev->dev, "platform_get_irq failed\n");
3256 ret = -ENODEV;
3257 goto free_regs;
3258 }
3259
Stephen Boyd30ad10b2012-03-01 14:51:04 -08003260 motg->xo_handle = msm_xo_get(MSM_XO_TCXO_D0, "usb");
Anji jonnala7da3f262011-12-02 17:22:14 -08003261 if (IS_ERR(motg->xo_handle)) {
3262 dev_err(&pdev->dev, "%s not able to get the handle "
3263 "to vote for TCXO D0 buffer\n", __func__);
3264 ret = PTR_ERR(motg->xo_handle);
3265 goto free_regs;
3266 }
3267
Stephen Boyd30ad10b2012-03-01 14:51:04 -08003268 ret = msm_xo_mode_vote(motg->xo_handle, MSM_XO_MODE_ON);
Anji jonnala7da3f262011-12-02 17:22:14 -08003269 if (ret) {
3270 dev_err(&pdev->dev, "%s failed to vote for TCXO "
3271 "D0 buffer%d\n", __func__, ret);
3272 goto free_xo_handle;
3273 }
3274
Manu Gautam28b1bac2012-01-30 16:43:06 +05303275 clk_prepare_enable(motg->pclk);
Anji jonnala11aa5c42011-05-04 10:19:48 +05303276
3277 ret = msm_hsusb_init_vddcx(motg, 1);
3278 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003279 dev_err(&pdev->dev, "hsusb vddcx init failed\n");
Anji jonnala7da3f262011-12-02 17:22:14 -08003280 goto devote_xo_handle;
Anji jonnala11aa5c42011-05-04 10:19:48 +05303281 }
3282
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003283 ret = msm_hsusb_config_vddcx(1);
3284 if (ret) {
3285 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
3286 goto free_init_vddcx;
3287 }
3288
Anji jonnala11aa5c42011-05-04 10:19:48 +05303289 ret = msm_hsusb_ldo_init(motg, 1);
3290 if (ret) {
3291 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003292 goto free_init_vddcx;
Anji jonnala11aa5c42011-05-04 10:19:48 +05303293 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003294
Mayank Rana9e9a2ac2012-03-24 04:05:28 +05303295 if (pdata->mhl_enable) {
3296 mhl_analog_switch = devm_regulator_get(motg->otg.dev,
3297 "mhl_ext_3p3v");
3298 if (IS_ERR(mhl_analog_switch)) {
3299 dev_err(&pdev->dev, "Unable to get mhl_analog_switch\n");
3300 goto free_ldo_init;
3301 }
3302 }
3303
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003304 ret = msm_hsusb_ldo_enable(motg, 1);
Anji jonnala11aa5c42011-05-04 10:19:48 +05303305 if (ret) {
3306 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003307 goto free_ldo_init;
Anji jonnala11aa5c42011-05-04 10:19:48 +05303308 }
Manu Gautam28b1bac2012-01-30 16:43:06 +05303309 clk_prepare_enable(motg->core_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303310
3311 writel(0, USB_USBINTR);
3312 writel(0, USB_OTGSC);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003313 /* Ensure that above STOREs are completed before enabling interrupts */
3314 mb();
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303315
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003316 wake_lock_init(&motg->wlock, WAKE_LOCK_SUSPEND, "msm_otg");
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05303317 msm_otg_init_timer(motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303318 INIT_WORK(&motg->sm_work, msm_otg_sm_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05303319 INIT_DELAYED_WORK(&motg->chg_work, msm_chg_detect_work);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303320 setup_timer(&motg->id_timer, msm_otg_id_timer_func,
3321 (unsigned long) motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303322 ret = request_irq(motg->irq, msm_otg_irq, IRQF_SHARED,
3323 "msm_otg", motg);
3324 if (ret) {
3325 dev_err(&pdev->dev, "request irq failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003326 goto destroy_wlock;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303327 }
3328
3329 otg->init = msm_otg_reset;
3330 otg->set_host = msm_otg_set_host;
3331 otg->set_peripheral = msm_otg_set_peripheral;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05303332 otg->set_power = msm_otg_set_power;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05303333 otg->start_hnp = msm_otg_start_hnp;
3334 otg->start_srp = msm_otg_start_srp;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303335 otg->set_suspend = msm_otg_set_suspend;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303336
3337 otg->io_ops = &msm_otg_io_ops;
3338
3339 ret = otg_set_transceiver(&motg->otg);
3340 if (ret) {
3341 dev_err(&pdev->dev, "otg_set_transceiver failed\n");
3342 goto free_irq;
3343 }
3344
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05303345 if (motg->pdata->mode == USB_OTG &&
3346 motg->pdata->otg_control == OTG_PMIC_CONTROL) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003347 if (motg->pdata->pmic_id_irq) {
3348 ret = request_irq(motg->pdata->pmic_id_irq,
3349 msm_pmic_id_irq,
3350 IRQF_TRIGGER_RISING |
3351 IRQF_TRIGGER_FALLING,
3352 "msm_otg", motg);
3353 if (ret) {
3354 dev_err(&pdev->dev, "request irq failed for PMIC ID\n");
3355 goto remove_otg;
3356 }
3357 } else {
3358 ret = -ENODEV;
3359 dev_err(&pdev->dev, "PMIC IRQ for ID notifications doesn't exist\n");
3360 goto remove_otg;
3361 }
3362 }
3363
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +05303364 msm_hsusb_mhl_switch_enable(motg, 1);
3365
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303366 platform_set_drvdata(pdev, motg);
3367 device_init_wakeup(&pdev->dev, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003368 motg->mA_port = IUNIT;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303369
Anji jonnalad270e2d2011-08-09 11:28:32 +05303370 ret = msm_otg_debugfs_init(motg);
3371 if (ret)
3372 dev_dbg(&pdev->dev, "mode debugfs file is"
3373 "not available\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303374
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003375 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
3376 pm8921_charger_register_vbus_sn(&msm_otg_set_vbus_state);
3377
Amit Blay58b31472011-11-18 09:39:39 +02003378 if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY) {
3379 if (motg->pdata->otg_control == OTG_PMIC_CONTROL &&
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05303380 (!(motg->pdata->mode == USB_OTG) ||
3381 motg->pdata->pmic_id_irq))
Amit Blay58b31472011-11-18 09:39:39 +02003382 motg->caps = ALLOW_PHY_POWER_COLLAPSE |
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003383 ALLOW_PHY_RETENTION |
3384 ALLOW_PHY_COMP_DISABLE;
3385
Amit Blay58b31472011-11-18 09:39:39 +02003386 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
3387 motg->caps = ALLOW_PHY_RETENTION;
3388 }
3389
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003390 wake_lock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303391 pm_runtime_set_active(&pdev->dev);
3392 pm_runtime_enable(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303393
Manu Gautamcd82e9d2011-12-20 14:17:28 +05303394 if (motg->pdata->bus_scale_table) {
3395 motg->bus_perf_client =
3396 msm_bus_scale_register_client(motg->pdata->bus_scale_table);
3397 if (!motg->bus_perf_client)
3398 dev_err(motg->otg.dev, "%s: Failed to register BUS "
3399 "scaling client!!\n", __func__);
Manu Gautam8bdcc592012-03-06 11:26:06 +05303400 else
3401 debug_bus_voting_enabled = true;
Manu Gautamcd82e9d2011-12-20 14:17:28 +05303402 }
3403
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303404 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003405
3406remove_otg:
3407 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303408free_irq:
3409 free_irq(motg->irq, motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003410destroy_wlock:
3411 wake_lock_destroy(&motg->wlock);
Manu Gautam28b1bac2012-01-30 16:43:06 +05303412 clk_disable_unprepare(motg->core_clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003413 msm_hsusb_ldo_enable(motg, 0);
3414free_ldo_init:
Anji jonnala11aa5c42011-05-04 10:19:48 +05303415 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003416free_init_vddcx:
Anji jonnala11aa5c42011-05-04 10:19:48 +05303417 msm_hsusb_init_vddcx(motg, 0);
Anji jonnala7da3f262011-12-02 17:22:14 -08003418devote_xo_handle:
Manu Gautam28b1bac2012-01-30 16:43:06 +05303419 clk_disable_unprepare(motg->pclk);
Stephen Boyd30ad10b2012-03-01 14:51:04 -08003420 msm_xo_mode_vote(motg->xo_handle, MSM_XO_MODE_OFF);
Anji jonnala7da3f262011-12-02 17:22:14 -08003421free_xo_handle:
Stephen Boyd30ad10b2012-03-01 14:51:04 -08003422 msm_xo_put(motg->xo_handle);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303423free_regs:
3424 iounmap(motg->regs);
Manu Gautam5143b252012-01-05 19:25:23 -08003425put_pclk:
3426 clk_put(motg->pclk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303427put_core_clk:
Manu Gautam5143b252012-01-05 19:25:23 -08003428 clk_put(motg->core_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303429put_clk:
3430 clk_put(motg->clk);
3431put_phy_reset_clk:
Amit Blay02eff132011-09-21 16:46:24 +03003432 if (!IS_ERR(motg->phy_reset_clk))
3433 clk_put(motg->phy_reset_clk);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303434free_motg:
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303435 if (motg->pdata->swfi_latency)
3436 pm_qos_remove_request(&motg->pm_qos_req_dma);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303437 kfree(motg);
3438 return ret;
3439}
3440
3441static int __devexit msm_otg_remove(struct platform_device *pdev)
3442{
3443 struct msm_otg *motg = platform_get_drvdata(pdev);
3444 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303445 int cnt = 0;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303446
3447 if (otg->host || otg->gadget)
3448 return -EBUSY;
3449
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303450 if (pdev->dev.of_node)
3451 msm_otg_setup_devices(pdev, motg->pdata->mode, false);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003452 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
3453 pm8921_charger_unregister_vbus_sn(0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303454 msm_otg_debugfs_cleanup();
Pavankumar Kondetid8608522011-05-04 10:19:47 +05303455 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303456 cancel_work_sync(&motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303457
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303458 pm_runtime_resume(&pdev->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303459
3460 device_init_wakeup(&pdev->dev, 0);
3461 pm_runtime_disable(&pdev->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003462 wake_lock_destroy(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303463
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +05303464 msm_hsusb_mhl_switch_enable(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003465 if (motg->pdata->pmic_id_irq)
3466 free_irq(motg->pdata->pmic_id_irq, motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303467 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303468 free_irq(motg->irq, motg);
3469
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303470 /*
3471 * Put PHY in low power mode.
3472 */
3473 ulpi_read(otg, 0x14);
3474 ulpi_write(otg, 0x08, 0x09);
3475
3476 writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
3477 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
3478 if (readl(USB_PORTSC) & PORTSC_PHCD)
3479 break;
3480 udelay(1);
3481 cnt++;
3482 }
3483 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC)
3484 dev_err(otg->dev, "Unable to suspend PHY\n");
3485
Manu Gautam28b1bac2012-01-30 16:43:06 +05303486 clk_disable_unprepare(motg->pclk);
3487 clk_disable_unprepare(motg->core_clk);
Stephen Boyd30ad10b2012-03-01 14:51:04 -08003488 msm_xo_put(motg->xo_handle);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003489 msm_hsusb_ldo_enable(motg, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +05303490 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003491 msm_hsusb_init_vddcx(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303492
3493 iounmap(motg->regs);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303494 pm_runtime_set_suspended(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303495
Amit Blay02eff132011-09-21 16:46:24 +03003496 if (!IS_ERR(motg->phy_reset_clk))
3497 clk_put(motg->phy_reset_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303498 clk_put(motg->pclk);
3499 clk_put(motg->clk);
Manu Gautam5143b252012-01-05 19:25:23 -08003500 clk_put(motg->core_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303501
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303502 if (motg->pdata->swfi_latency)
3503 pm_qos_remove_request(&motg->pm_qos_req_dma);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303504
Manu Gautamcd82e9d2011-12-20 14:17:28 +05303505 if (motg->bus_perf_client)
3506 msm_bus_scale_unregister_client(motg->bus_perf_client);
3507
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303508 kfree(motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303509 return 0;
3510}
3511
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303512#ifdef CONFIG_PM_RUNTIME
3513static int msm_otg_runtime_idle(struct device *dev)
3514{
3515 struct msm_otg *motg = dev_get_drvdata(dev);
3516 struct otg_transceiver *otg = &motg->otg;
3517
3518 dev_dbg(dev, "OTG runtime idle\n");
3519
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303520 if (otg->state == OTG_STATE_UNDEFINED)
3521 return -EAGAIN;
3522 else
3523 return 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303524}
3525
3526static int msm_otg_runtime_suspend(struct device *dev)
3527{
3528 struct msm_otg *motg = dev_get_drvdata(dev);
3529
3530 dev_dbg(dev, "OTG runtime suspend\n");
3531 return msm_otg_suspend(motg);
3532}
3533
3534static int msm_otg_runtime_resume(struct device *dev)
3535{
3536 struct msm_otg *motg = dev_get_drvdata(dev);
3537
3538 dev_dbg(dev, "OTG runtime resume\n");
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303539 pm_runtime_get_noresume(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303540 return msm_otg_resume(motg);
3541}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303542#endif
3543
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303544#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303545static int msm_otg_pm_suspend(struct device *dev)
3546{
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303547 int ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303548
3549 dev_dbg(dev, "OTG PM suspend\n");
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303550
3551#ifdef CONFIG_PM_RUNTIME
3552 ret = pm_runtime_suspend(dev);
3553 if (ret > 0)
3554 ret = 0;
3555#else
3556 ret = msm_otg_suspend(dev_get_drvdata(dev));
3557#endif
3558 return ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303559}
3560
3561static int msm_otg_pm_resume(struct device *dev)
3562{
3563 struct msm_otg *motg = dev_get_drvdata(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303564
3565 dev_dbg(dev, "OTG PM resume\n");
3566
Manu Gautamf284c052011-09-08 16:52:48 +05303567#ifdef CONFIG_PM_RUNTIME
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303568 /*
Manu Gautamf284c052011-09-08 16:52:48 +05303569 * Do not resume hardware as part of system resume,
3570 * rather, wait for the ASYNC INT from the h/w
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303571 */
Gregory Beanebd8ca22011-10-11 12:02:35 -07003572 return 0;
Manu Gautamf284c052011-09-08 16:52:48 +05303573#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303574
Manu Gautamf284c052011-09-08 16:52:48 +05303575 return msm_otg_resume(motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303576}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303577#endif
3578
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303579#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303580static const struct dev_pm_ops msm_otg_dev_pm_ops = {
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303581 SET_SYSTEM_SLEEP_PM_OPS(msm_otg_pm_suspend, msm_otg_pm_resume)
3582 SET_RUNTIME_PM_OPS(msm_otg_runtime_suspend, msm_otg_runtime_resume,
3583 msm_otg_runtime_idle)
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303584};
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303585#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303586
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303587static struct of_device_id msm_otg_dt_match[] = {
3588 { .compatible = "qcom,hsusb-otg",
3589 },
3590 {}
3591};
3592
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303593static struct platform_driver msm_otg_driver = {
3594 .remove = __devexit_p(msm_otg_remove),
3595 .driver = {
3596 .name = DRIVER_NAME,
3597 .owner = THIS_MODULE,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303598#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303599 .pm = &msm_otg_dev_pm_ops,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303600#endif
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303601 .of_match_table = msm_otg_dt_match,
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303602 },
3603};
3604
3605static int __init msm_otg_init(void)
3606{
3607 return platform_driver_probe(&msm_otg_driver, msm_otg_probe);
3608}
3609
3610static void __exit msm_otg_exit(void)
3611{
3612 platform_driver_unregister(&msm_otg_driver);
3613}
3614
3615module_init(msm_otg_init);
3616module_exit(msm_otg_exit);
3617
3618MODULE_LICENSE("GPL v2");
3619MODULE_DESCRIPTION("MSM USB transceiver driver");