| David S. Miller | 1966287 | 2007-07-24 15:17:33 -0700 | [diff] [blame] | 1 | /* head.S: Initial boot code for the Sparc64 port of Linux. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 |  * | 
| David S. Miller | 1966287 | 2007-07-24 15:17:33 -0700 | [diff] [blame] | 3 |  * Copyright (C) 1996, 1997, 2007 David S. Miller (davem@davemloft.net) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 |  * Copyright (C) 1996 David Sitsky (David.Sitsky@anu.edu.au) | 
| David S. Miller | 1966287 | 2007-07-24 15:17:33 -0700 | [diff] [blame] | 5 |  * Copyright (C) 1997, 1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 |  * Copyright (C) 1997 Miguel de Icaza (miguel@nuclecu.unam.mx) | 
 | 7 |  */ | 
 | 8 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | #include <linux/version.h> | 
 | 10 | #include <linux/errno.h> | 
| David S. Miller | 951bc82 | 2006-05-31 01:24:02 -0700 | [diff] [blame] | 11 | #include <linux/threads.h> | 
| David S. Miller | 1966287 | 2007-07-24 15:17:33 -0700 | [diff] [blame] | 12 | #include <linux/init.h> | 
| David S. Miller | 687124d | 2008-09-01 03:13:17 -0700 | [diff] [blame] | 13 | #include <linux/linkage.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <asm/thread_info.h> | 
 | 15 | #include <asm/asi.h> | 
 | 16 | #include <asm/pstate.h> | 
 | 17 | #include <asm/ptrace.h> | 
 | 18 | #include <asm/spitfire.h> | 
 | 19 | #include <asm/page.h> | 
 | 20 | #include <asm/pgtable.h> | 
 | 21 | #include <asm/errno.h> | 
 | 22 | #include <asm/signal.h> | 
 | 23 | #include <asm/processor.h> | 
 | 24 | #include <asm/lsu.h> | 
 | 25 | #include <asm/dcr.h> | 
 | 26 | #include <asm/dcu.h> | 
 | 27 | #include <asm/head.h> | 
 | 28 | #include <asm/ttable.h> | 
 | 29 | #include <asm/mmu.h> | 
| David S. Miller | 56fb4df | 2006-02-26 23:24:22 -0800 | [diff] [blame] | 30 | #include <asm/cpudata.h> | 
| David S. Miller | 6eda3a7 | 2008-04-28 00:47:20 -0700 | [diff] [blame] | 31 | #include <asm/pil.h> | 
 | 32 | #include <asm/estate.h> | 
 | 33 | #include <asm/sfafsr.h> | 
 | 34 | #include <asm/unistd.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | 	 | 
 | 36 | /* This section from from _start to sparc64_boot_end should fit into | 
| David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 37 |  * 0x0000000000404000 to 0x0000000000408000. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 |  */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | 	.text | 
 | 40 | 	.globl	start, _start, stext, _stext | 
 | 41 | _start: | 
 | 42 | start: | 
 | 43 | _stext: | 
 | 44 | stext: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | ! 0x0000000000404000 | 
 | 46 | 	b	sparc64_boot | 
 | 47 | 	 flushw					/* Flush register file.      */ | 
 | 48 |  | 
 | 49 | /* This stuff has to be in sync with SILO and other potential boot loaders | 
 | 50 |  * Fields should be kept upward compatible and whenever any change is made, | 
 | 51 |  * HdrS version should be incremented. | 
 | 52 |  */ | 
 | 53 |         .global root_flags, ram_flags, root_dev | 
 | 54 |         .global sparc_ramdisk_image, sparc_ramdisk_size | 
 | 55 | 	.global sparc_ramdisk_image64 | 
 | 56 |  | 
 | 57 |         .ascii  "HdrS" | 
 | 58 |         .word   LINUX_VERSION_CODE | 
 | 59 |  | 
 | 60 | 	/* History: | 
 | 61 | 	 * | 
 | 62 | 	 * 0x0300 : Supports being located at other than 0x4000 | 
 | 63 | 	 * 0x0202 : Supports kernel params string | 
 | 64 | 	 * 0x0201 : Supports reboot_command | 
 | 65 | 	 */ | 
 | 66 | 	.half   0x0301          /* HdrS version */ | 
 | 67 |  | 
 | 68 | root_flags: | 
 | 69 |         .half   1 | 
 | 70 | root_dev: | 
 | 71 |         .half   0 | 
 | 72 | ram_flags: | 
 | 73 |         .half   0 | 
 | 74 | sparc_ramdisk_image: | 
 | 75 |         .word   0 | 
 | 76 | sparc_ramdisk_size: | 
 | 77 |         .word   0 | 
 | 78 |         .xword  reboot_command | 
 | 79 | 	.xword	bootstr_info | 
 | 80 | sparc_ramdisk_image64: | 
 | 81 | 	.xword	0 | 
 | 82 | 	.word	_end | 
 | 83 |  | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 84 | 	/* PROM cif handler code address is in %o4.  */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | sparc64_boot: | 
| David S. Miller | 15f1483 | 2006-12-11 21:06:55 -0800 | [diff] [blame] | 86 | 	mov	%o4, %l7 | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 87 |  | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 88 | 	/* We need to remap the kernel.  Use position independent | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 89 | 	 * code to remap us to KERNBASE. | 
 | 90 | 	 * | 
 | 91 | 	 * SILO can invoke us with 32-bit address masking enabled, | 
 | 92 | 	 * so make sure that's clear. | 
 | 93 | 	 */ | 
 | 94 | 	rdpr	%pstate, %g1 | 
 | 95 | 	andn	%g1, PSTATE_AM, %g1 | 
 | 96 | 	wrpr	%g1, 0x0, %pstate | 
 | 97 | 	ba,a,pt	%xcc, 1f | 
 | 98 |  | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 99 | 	.globl	prom_finddev_name, prom_chosen_path, prom_root_node | 
 | 100 | 	.globl	prom_getprop_name, prom_mmu_name, prom_peer_name | 
 | 101 | 	.globl	prom_callmethod_name, prom_translate_name, prom_root_compatible | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 102 | 	.globl	prom_map_name, prom_unmap_name, prom_mmu_ihandle_cache | 
 | 103 | 	.globl	prom_boot_mapped_pc, prom_boot_mapping_mode | 
 | 104 | 	.globl	prom_boot_mapping_phys_high, prom_boot_mapping_phys_low | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 105 | 	.globl	prom_compatible_name, prom_cpu_path, prom_cpu_compatible | 
| David S. Miller | 301feb6 | 2007-09-16 11:51:15 -0700 | [diff] [blame] | 106 | 	.globl	is_sun4v, sun4v_chip_type, prom_set_trap_table_name | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 107 | prom_peer_name: | 
 | 108 | 	.asciz	"peer" | 
 | 109 | prom_compatible_name: | 
 | 110 | 	.asciz	"compatible" | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 111 | prom_finddev_name: | 
 | 112 | 	.asciz	"finddevice" | 
 | 113 | prom_chosen_path: | 
 | 114 | 	.asciz	"/chosen" | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 115 | prom_cpu_path: | 
 | 116 | 	.asciz	"/cpu" | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 117 | prom_getprop_name: | 
 | 118 | 	.asciz	"getprop" | 
 | 119 | prom_mmu_name: | 
 | 120 | 	.asciz	"mmu" | 
 | 121 | prom_callmethod_name: | 
 | 122 | 	.asciz	"call-method" | 
 | 123 | prom_translate_name: | 
 | 124 | 	.asciz	"translate" | 
 | 125 | prom_map_name: | 
 | 126 | 	.asciz	"map" | 
 | 127 | prom_unmap_name: | 
 | 128 | 	.asciz	"unmap" | 
| David S. Miller | 301feb6 | 2007-09-16 11:51:15 -0700 | [diff] [blame] | 129 | prom_set_trap_table_name: | 
 | 130 | 	.asciz	"SUNW,set-trap-table" | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 131 | prom_sun4v_name: | 
| David S. Miller | 6cebb52 | 2006-02-11 10:56:43 -0800 | [diff] [blame] | 132 | 	.asciz	"sun4v" | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 133 | prom_niagara_prefix: | 
 | 134 | 	.asciz	"SUNW,UltraSPARC-T" | 
| David S. Miller | 4ba991d | 2011-07-27 21:06:16 -0700 | [diff] [blame] | 135 | prom_sparc_prefix: | 
| David S. Miller | 08cefa9 | 2011-09-11 10:42:20 -0700 | [diff] [blame] | 136 | 	.asciz	"SPARC-" | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 137 | 	.align	4 | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 138 | prom_root_compatible: | 
 | 139 | 	.skip	64 | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 140 | prom_cpu_compatible: | 
 | 141 | 	.skip	64 | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 142 | prom_root_node: | 
 | 143 | 	.word	0 | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 144 | prom_mmu_ihandle_cache: | 
 | 145 | 	.word	0 | 
 | 146 | prom_boot_mapped_pc: | 
 | 147 | 	.word	0 | 
 | 148 | prom_boot_mapping_mode: | 
 | 149 | 	.word	0 | 
 | 150 | 	.align	8 | 
 | 151 | prom_boot_mapping_phys_high: | 
 | 152 | 	.xword	0 | 
 | 153 | prom_boot_mapping_phys_low: | 
 | 154 | 	.xword	0 | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 155 | is_sun4v: | 
 | 156 | 	.word	0 | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 157 | sun4v_chip_type: | 
 | 158 | 	.word	SUN4V_CHIP_INVALID | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 159 | 1: | 
 | 160 | 	rd	%pc, %l0 | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 161 |  | 
 | 162 | 	mov	(1b - prom_peer_name), %l1 | 
 | 163 | 	sub	%l0, %l1, %l1 | 
 | 164 | 	mov	0, %l2 | 
 | 165 |  | 
 | 166 | 	/* prom_root_node = prom_peer(0) */ | 
 | 167 | 	stx	%l1, [%sp + 2047 + 128 + 0x00]	! service, "peer" | 
 | 168 | 	mov	1, %l3 | 
 | 169 | 	stx	%l3, [%sp + 2047 + 128 + 0x08]	! num_args, 1 | 
 | 170 | 	stx	%l3, [%sp + 2047 + 128 + 0x10]	! num_rets, 1 | 
 | 171 | 	stx	%l2, [%sp + 2047 + 128 + 0x18]	! arg1, 0 | 
 | 172 | 	stx	%g0, [%sp + 2047 + 128 + 0x20]	! ret1 | 
 | 173 | 	call	%l7 | 
 | 174 | 	 add	%sp, (2047 + 128), %o0		! argument array | 
 | 175 |  | 
 | 176 | 	ldx	[%sp + 2047 + 128 + 0x20], %l4	! prom root node | 
 | 177 | 	mov	(1b - prom_root_node), %l1 | 
 | 178 | 	sub	%l0, %l1, %l1 | 
 | 179 | 	stw	%l4, [%l1] | 
 | 180 |  | 
 | 181 | 	mov	(1b - prom_getprop_name), %l1 | 
 | 182 | 	mov	(1b - prom_compatible_name), %l2 | 
 | 183 | 	mov	(1b - prom_root_compatible), %l5 | 
 | 184 | 	sub	%l0, %l1, %l1 | 
 | 185 | 	sub	%l0, %l2, %l2 | 
 | 186 | 	sub	%l0, %l5, %l5 | 
 | 187 |  | 
 | 188 | 	/* prom_getproperty(prom_root_node, "compatible", | 
 | 189 | 	 *                  &prom_root_compatible, 64) | 
 | 190 | 	 */ | 
 | 191 | 	stx	%l1, [%sp + 2047 + 128 + 0x00]	! service, "getprop" | 
 | 192 | 	mov	4, %l3 | 
 | 193 | 	stx	%l3, [%sp + 2047 + 128 + 0x08]	! num_args, 4 | 
 | 194 | 	mov	1, %l3 | 
 | 195 | 	stx	%l3, [%sp + 2047 + 128 + 0x10]	! num_rets, 1 | 
 | 196 | 	stx	%l4, [%sp + 2047 + 128 + 0x18]	! arg1, prom_root_node | 
 | 197 | 	stx	%l2, [%sp + 2047 + 128 + 0x20]	! arg2, "compatible" | 
 | 198 | 	stx	%l5, [%sp + 2047 + 128 + 0x28]	! arg3, &prom_root_compatible | 
 | 199 | 	mov	64, %l3 | 
 | 200 | 	stx	%l3, [%sp + 2047 + 128 + 0x30]	! arg4, size | 
 | 201 | 	stx	%g0, [%sp + 2047 + 128 + 0x38]	! ret1 | 
 | 202 | 	call	%l7 | 
 | 203 | 	 add	%sp, (2047 + 128), %o0		! argument array | 
 | 204 |  | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 205 | 	mov	(1b - prom_finddev_name), %l1 | 
 | 206 | 	mov	(1b - prom_chosen_path), %l2 | 
 | 207 | 	mov	(1b - prom_boot_mapped_pc), %l3 | 
 | 208 | 	sub	%l0, %l1, %l1 | 
 | 209 | 	sub	%l0, %l2, %l2 | 
 | 210 | 	sub	%l0, %l3, %l3 | 
 | 211 | 	stw	%l0, [%l3] | 
 | 212 | 	sub	%sp, (192 + 128), %sp | 
 | 213 |  | 
 | 214 | 	/* chosen_node = prom_finddevice("/chosen") */ | 
 | 215 | 	stx	%l1, [%sp + 2047 + 128 + 0x00]	! service, "finddevice" | 
 | 216 | 	mov	1, %l3 | 
 | 217 | 	stx	%l3, [%sp + 2047 + 128 + 0x08]	! num_args, 1 | 
 | 218 | 	stx	%l3, [%sp + 2047 + 128 + 0x10]	! num_rets, 1 | 
 | 219 | 	stx	%l2, [%sp + 2047 + 128 + 0x18]	! arg1, "/chosen" | 
 | 220 | 	stx	%g0, [%sp + 2047 + 128 + 0x20]	! ret1 | 
 | 221 | 	call	%l7 | 
 | 222 | 	 add	%sp, (2047 + 128), %o0		! argument array | 
 | 223 |  | 
 | 224 | 	ldx	[%sp + 2047 + 128 + 0x20], %l4	! chosen device node | 
 | 225 |  | 
 | 226 | 	mov	(1b - prom_getprop_name), %l1 | 
 | 227 | 	mov	(1b - prom_mmu_name), %l2 | 
 | 228 | 	mov	(1b - prom_mmu_ihandle_cache), %l5 | 
 | 229 | 	sub	%l0, %l1, %l1 | 
 | 230 | 	sub	%l0, %l2, %l2 | 
 | 231 | 	sub	%l0, %l5, %l5 | 
 | 232 |  | 
 | 233 | 	/* prom_mmu_ihandle_cache = prom_getint(chosen_node, "mmu") */ | 
 | 234 | 	stx	%l1, [%sp + 2047 + 128 + 0x00]	! service, "getprop" | 
 | 235 | 	mov	4, %l3 | 
 | 236 | 	stx	%l3, [%sp + 2047 + 128 + 0x08]	! num_args, 4 | 
 | 237 | 	mov	1, %l3 | 
 | 238 | 	stx	%l3, [%sp + 2047 + 128 + 0x10]	! num_rets, 1 | 
 | 239 | 	stx	%l4, [%sp + 2047 + 128 + 0x18]	! arg1, chosen_node | 
 | 240 | 	stx	%l2, [%sp + 2047 + 128 + 0x20]	! arg2, "mmu" | 
 | 241 | 	stx	%l5, [%sp + 2047 + 128 + 0x28]	! arg3, &prom_mmu_ihandle_cache | 
 | 242 | 	mov	4, %l3 | 
 | 243 | 	stx	%l3, [%sp + 2047 + 128 + 0x30]	! arg4, sizeof(arg3) | 
 | 244 | 	stx	%g0, [%sp + 2047 + 128 + 0x38]	! ret1 | 
 | 245 | 	call	%l7 | 
 | 246 | 	 add	%sp, (2047 + 128), %o0		! argument array | 
 | 247 |  | 
 | 248 | 	mov	(1b - prom_callmethod_name), %l1 | 
 | 249 | 	mov	(1b - prom_translate_name), %l2 | 
 | 250 | 	sub	%l0, %l1, %l1 | 
 | 251 | 	sub	%l0, %l2, %l2 | 
 | 252 | 	lduw	[%l5], %l5			! prom_mmu_ihandle_cache | 
 | 253 |  | 
 | 254 | 	stx	%l1, [%sp + 2047 + 128 + 0x00]	! service, "call-method" | 
 | 255 | 	mov	3, %l3 | 
 | 256 | 	stx	%l3, [%sp + 2047 + 128 + 0x08]	! num_args, 3 | 
 | 257 | 	mov	5, %l3 | 
 | 258 | 	stx	%l3, [%sp + 2047 + 128 + 0x10]	! num_rets, 5 | 
 | 259 | 	stx	%l2, [%sp + 2047 + 128 + 0x18]	! arg1: "translate" | 
 | 260 | 	stx	%l5, [%sp + 2047 + 128 + 0x20]	! arg2: prom_mmu_ihandle_cache | 
| David S. Miller | b1b510a | 2005-10-11 15:45:16 -0700 | [diff] [blame] | 261 | 	/* PAGE align */ | 
 | 262 | 	srlx	%l0, 13, %l3 | 
 | 263 | 	sllx	%l3, 13, %l3 | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 264 | 	stx	%l3, [%sp + 2047 + 128 + 0x28]	! arg3: vaddr, our PC | 
 | 265 | 	stx	%g0, [%sp + 2047 + 128 + 0x30]	! res1 | 
 | 266 | 	stx	%g0, [%sp + 2047 + 128 + 0x38]	! res2 | 
 | 267 | 	stx	%g0, [%sp + 2047 + 128 + 0x40]	! res3 | 
 | 268 | 	stx	%g0, [%sp + 2047 + 128 + 0x48]	! res4 | 
 | 269 | 	stx	%g0, [%sp + 2047 + 128 + 0x50]	! res5 | 
 | 270 | 	call	%l7 | 
 | 271 | 	 add	%sp, (2047 + 128), %o0		! argument array | 
 | 272 |  | 
 | 273 | 	ldx	[%sp + 2047 + 128 + 0x40], %l1	! translation mode | 
 | 274 | 	mov	(1b - prom_boot_mapping_mode), %l4 | 
 | 275 | 	sub	%l0, %l4, %l4 | 
 | 276 | 	stw	%l1, [%l4] | 
 | 277 | 	mov	(1b - prom_boot_mapping_phys_high), %l4 | 
 | 278 | 	sub	%l0, %l4, %l4 | 
 | 279 | 	ldx	[%sp + 2047 + 128 + 0x48], %l2	! physaddr high | 
 | 280 | 	stx	%l2, [%l4 + 0x0] | 
 | 281 | 	ldx	[%sp + 2047 + 128 + 0x50], %l3	! physaddr low | 
| David S. Miller | b1b510a | 2005-10-11 15:45:16 -0700 | [diff] [blame] | 282 | 	/* 4MB align */ | 
 | 283 | 	srlx	%l3, 22, %l3 | 
 | 284 | 	sllx	%l3, 22, %l3 | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 285 | 	stx	%l3, [%l4 + 0x8] | 
 | 286 |  | 
 | 287 | 	/* Leave service as-is, "call-method" */ | 
 | 288 | 	mov	7, %l3 | 
 | 289 | 	stx	%l3, [%sp + 2047 + 128 + 0x08]	! num_args, 7 | 
 | 290 | 	mov	1, %l3 | 
| David S. Miller | a8201c6 | 2005-09-22 20:31:29 -0700 | [diff] [blame] | 291 | 	stx	%l3, [%sp + 2047 + 128 + 0x10]	! num_rets, 1 | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 292 | 	mov	(1b - prom_map_name), %l3 | 
 | 293 | 	sub	%l0, %l3, %l3 | 
 | 294 | 	stx	%l3, [%sp + 2047 + 128 + 0x18]	! arg1: "map" | 
 | 295 | 	/* Leave arg2 as-is, prom_mmu_ihandle_cache */ | 
 | 296 | 	mov	-1, %l3 | 
 | 297 | 	stx	%l3, [%sp + 2047 + 128 + 0x28]	! arg3: mode (-1 default) | 
| David S. Miller | 6465874 | 2008-03-21 17:01:38 -0700 | [diff] [blame] | 298 | 	/* 4MB align the kernel image size. */ | 
 | 299 | 	set	(_end - KERNBASE), %l3 | 
 | 300 | 	set	((4 * 1024 * 1024) - 1), %l4 | 
 | 301 | 	add	%l3, %l4, %l3 | 
 | 302 | 	andn	%l3, %l4, %l3 | 
 | 303 | 	stx	%l3, [%sp + 2047 + 128 + 0x30]	! arg4: roundup(ksize, 4MB) | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 304 | 	sethi	%hi(KERNBASE), %l3 | 
 | 305 | 	stx	%l3, [%sp + 2047 + 128 + 0x38]	! arg5: vaddr (KERNBASE) | 
 | 306 | 	stx	%g0, [%sp + 2047 + 128 + 0x40]	! arg6: empty | 
 | 307 | 	mov	(1b - prom_boot_mapping_phys_low), %l3 | 
 | 308 | 	sub	%l0, %l3, %l3 | 
 | 309 | 	ldx	[%l3], %l3 | 
 | 310 | 	stx	%l3, [%sp + 2047 + 128 + 0x48]	! arg7: phys addr | 
 | 311 | 	call	%l7 | 
 | 312 | 	 add	%sp, (2047 + 128), %o0		! argument array | 
 | 313 |  | 
 | 314 | 	add	%sp, (192 + 128), %sp | 
 | 315 |  | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 316 | 	sethi	%hi(prom_root_compatible), %g1 | 
 | 317 | 	or	%g1, %lo(prom_root_compatible), %g1 | 
 | 318 | 	sethi	%hi(prom_sun4v_name), %g7 | 
 | 319 | 	or	%g7, %lo(prom_sun4v_name), %g7 | 
| David S. Miller | 6cebb52 | 2006-02-11 10:56:43 -0800 | [diff] [blame] | 320 | 	mov	5, %g3 | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 321 | 90:	ldub	[%g7], %g2 | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 322 | 	ldub	[%g1], %g4 | 
 | 323 | 	cmp	%g2, %g4 | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 324 | 	bne,pn	%icc, 80f | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 325 | 	 add	%g7, 1, %g7 | 
 | 326 | 	subcc	%g3, 1, %g3 | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 327 | 	bne,pt	%xcc, 90b | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 328 | 	 add	%g1, 1, %g1 | 
 | 329 |  | 
 | 330 | 	sethi	%hi(is_sun4v), %g1 | 
 | 331 | 	or	%g1, %lo(is_sun4v), %g1 | 
 | 332 | 	mov	1, %g7 | 
 | 333 | 	stw	%g7, [%g1] | 
 | 334 |  | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 335 | 	/* cpu_node = prom_finddevice("/cpu") */ | 
 | 336 | 	mov	(1b - prom_finddev_name), %l1 | 
 | 337 | 	mov	(1b - prom_cpu_path), %l2 | 
 | 338 | 	sub	%l0, %l1, %l1 | 
 | 339 | 	sub	%l0, %l2, %l2 | 
 | 340 | 	sub	%sp, (192 + 128), %sp | 
 | 341 |  | 
 | 342 | 	stx	%l1, [%sp + 2047 + 128 + 0x00]	! service, "finddevice" | 
 | 343 | 	mov	1, %l3 | 
 | 344 | 	stx	%l3, [%sp + 2047 + 128 + 0x08]	! num_args, 1 | 
 | 345 | 	stx	%l3, [%sp + 2047 + 128 + 0x10]	! num_rets, 1 | 
 | 346 | 	stx	%l2, [%sp + 2047 + 128 + 0x18]	! arg1, "/cpu" | 
 | 347 | 	stx	%g0, [%sp + 2047 + 128 + 0x20]	! ret1 | 
 | 348 | 	call	%l7 | 
 | 349 | 	 add	%sp, (2047 + 128), %o0		! argument array | 
 | 350 |  | 
 | 351 | 	ldx	[%sp + 2047 + 128 + 0x20], %l4	! cpu device node | 
 | 352 |  | 
 | 353 | 	mov	(1b - prom_getprop_name), %l1 | 
 | 354 | 	mov	(1b - prom_compatible_name), %l2 | 
 | 355 | 	mov	(1b - prom_cpu_compatible), %l5 | 
 | 356 | 	sub	%l0, %l1, %l1 | 
 | 357 | 	sub	%l0, %l2, %l2 | 
 | 358 | 	sub	%l0, %l5, %l5 | 
 | 359 |  | 
 | 360 | 	/* prom_getproperty(cpu_node, "compatible", | 
 | 361 | 	 *                  &prom_cpu_compatible, 64) | 
 | 362 | 	 */ | 
 | 363 | 	stx	%l1, [%sp + 2047 + 128 + 0x00]	! service, "getprop" | 
 | 364 | 	mov	4, %l3 | 
 | 365 | 	stx	%l3, [%sp + 2047 + 128 + 0x08]	! num_args, 4 | 
 | 366 | 	mov	1, %l3 | 
 | 367 | 	stx	%l3, [%sp + 2047 + 128 + 0x10]	! num_rets, 1 | 
 | 368 | 	stx	%l4, [%sp + 2047 + 128 + 0x18]	! arg1, cpu_node | 
 | 369 | 	stx	%l2, [%sp + 2047 + 128 + 0x20]	! arg2, "compatible" | 
 | 370 | 	stx	%l5, [%sp + 2047 + 128 + 0x28]	! arg3, &prom_cpu_compatible | 
 | 371 | 	mov	64, %l3 | 
 | 372 | 	stx	%l3, [%sp + 2047 + 128 + 0x30]	! arg4, size | 
 | 373 | 	stx	%g0, [%sp + 2047 + 128 + 0x38]	! ret1 | 
 | 374 | 	call	%l7 | 
 | 375 | 	 add	%sp, (2047 + 128), %o0		! argument array | 
 | 376 |  | 
 | 377 | 	add	%sp, (192 + 128), %sp | 
 | 378 |  | 
 | 379 | 	sethi	%hi(prom_cpu_compatible), %g1 | 
 | 380 | 	or	%g1, %lo(prom_cpu_compatible), %g1 | 
 | 381 | 	sethi	%hi(prom_niagara_prefix), %g7 | 
 | 382 | 	or	%g7, %lo(prom_niagara_prefix), %g7 | 
 | 383 | 	mov	17, %g3 | 
 | 384 | 90:	ldub	[%g7], %g2 | 
 | 385 | 	ldub	[%g1], %g4 | 
 | 386 | 	cmp	%g2, %g4 | 
| David S. Miller | 4ba991d | 2011-07-27 21:06:16 -0700 | [diff] [blame] | 387 | 	bne,pn	%icc, 89f | 
 | 388 | 	 add	%g7, 1, %g7 | 
 | 389 | 	subcc	%g3, 1, %g3 | 
 | 390 | 	bne,pt	%xcc, 90b | 
 | 391 | 	 add	%g1, 1, %g1 | 
 | 392 | 	ba,pt	%xcc, 91f | 
 | 393 | 	 nop | 
 | 394 |  | 
 | 395 | 89:	sethi	%hi(prom_cpu_compatible), %g1 | 
 | 396 | 	or	%g1, %lo(prom_cpu_compatible), %g1 | 
 | 397 | 	sethi	%hi(prom_sparc_prefix), %g7 | 
 | 398 | 	or	%g7, %lo(prom_sparc_prefix), %g7 | 
| David S. Miller | 08cefa9 | 2011-09-11 10:42:20 -0700 | [diff] [blame] | 399 | 	mov	6, %g3 | 
| David S. Miller | 4ba991d | 2011-07-27 21:06:16 -0700 | [diff] [blame] | 400 | 90:	ldub	[%g7], %g2 | 
 | 401 | 	ldub	[%g1], %g4 | 
 | 402 | 	cmp	%g2, %g4 | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 403 | 	bne,pn	%icc, 4f | 
 | 404 | 	 add	%g7, 1, %g7 | 
 | 405 | 	subcc	%g3, 1, %g3 | 
 | 406 | 	bne,pt	%xcc, 90b | 
 | 407 | 	 add	%g1, 1, %g1 | 
 | 408 |  | 
 | 409 | 	sethi	%hi(prom_cpu_compatible), %g1 | 
 | 410 | 	or	%g1, %lo(prom_cpu_compatible), %g1 | 
| David S. Miller | 08cefa9 | 2011-09-11 10:42:20 -0700 | [diff] [blame] | 411 | 	ldub	[%g1 + 6], %g2 | 
 | 412 | 	cmp	%g2, 'T' | 
 | 413 | 	be,pt	%xcc, 70f | 
 | 414 | 	 cmp	%g2, 'M' | 
 | 415 | 	bne,pn	%xcc, 4f | 
 | 416 | 	 nop | 
 | 417 |  | 
 | 418 | 70:	ldub	[%g1 + 7], %g2 | 
| David S. Miller | 4ba991d | 2011-07-27 21:06:16 -0700 | [diff] [blame] | 419 | 	cmp	%g2, '3' | 
 | 420 | 	be,pt	%xcc, 5f | 
 | 421 | 	 mov	SUN4V_CHIP_NIAGARA3, %g4 | 
| David S. Miller | 08cefa9 | 2011-09-11 10:42:20 -0700 | [diff] [blame] | 422 | 	cmp	%g2, '4' | 
 | 423 | 	be,pt	%xcc, 5f | 
 | 424 | 	 mov	SUN4V_CHIP_NIAGARA4, %g4 | 
 | 425 | 	cmp	%g2, '5' | 
 | 426 | 	be,pt	%xcc, 5f | 
 | 427 | 	 mov	SUN4V_CHIP_NIAGARA5, %g4 | 
| David S. Miller | 4ba991d | 2011-07-27 21:06:16 -0700 | [diff] [blame] | 428 | 	ba,pt	%xcc, 4f | 
 | 429 | 	 nop | 
 | 430 |  | 
 | 431 | 91:	sethi	%hi(prom_cpu_compatible), %g1 | 
 | 432 | 	or	%g1, %lo(prom_cpu_compatible), %g1 | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 433 | 	ldub	[%g1 + 17], %g2 | 
 | 434 | 	cmp	%g2, '1' | 
 | 435 | 	be,pt	%xcc, 5f | 
 | 436 | 	 mov	SUN4V_CHIP_NIAGARA1, %g4 | 
 | 437 | 	cmp	%g2, '2' | 
 | 438 | 	be,pt	%xcc, 5f | 
 | 439 | 	 mov	SUN4V_CHIP_NIAGARA2, %g4 | 
| David S. Miller | 4ba991d | 2011-07-27 21:06:16 -0700 | [diff] [blame] | 440 | 	 | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 441 | 4: | 
 | 442 | 	mov	SUN4V_CHIP_UNKNOWN, %g4 | 
 | 443 | 5:	sethi	%hi(sun4v_chip_type), %g2 | 
 | 444 | 	or	%g2, %lo(sun4v_chip_type), %g2 | 
 | 445 | 	stw	%g4, [%g2] | 
 | 446 |  | 
 | 447 | 80: | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 448 | 	BRANCH_IF_SUN4V(g1, jump_to_sun4u_init) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 449 | 	BRANCH_IF_CHEETAH_BASE(g1,g7,cheetah_boot) | 
 | 450 | 	BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,cheetah_plus_boot) | 
 | 451 | 	ba,pt	%xcc, spitfire_boot | 
 | 452 | 	 nop | 
 | 453 |  | 
 | 454 | cheetah_plus_boot: | 
 | 455 | 	/* Preserve OBP chosen DCU and DCR register settings.  */ | 
 | 456 | 	ba,pt	%xcc, cheetah_generic_boot | 
 | 457 | 	 nop | 
 | 458 |  | 
 | 459 | cheetah_boot: | 
 | 460 | 	mov	DCR_BPE | DCR_RPE | DCR_SI | DCR_IFPOE | DCR_MS, %g1 | 
 | 461 | 	wr	%g1, %asr18 | 
 | 462 |  | 
 | 463 | 	sethi	%uhi(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g7 | 
 | 464 | 	or	%g7, %ulo(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g7 | 
 | 465 | 	sllx	%g7, 32, %g7 | 
 | 466 | 	or	%g7, DCU_DM | DCU_IM | DCU_DC | DCU_IC, %g7 | 
 | 467 | 	stxa	%g7, [%g0] ASI_DCU_CONTROL_REG | 
 | 468 | 	membar	#Sync | 
 | 469 |  | 
 | 470 | cheetah_generic_boot: | 
 | 471 | 	mov	TSB_EXTENSION_P, %g3 | 
 | 472 | 	stxa	%g0, [%g3] ASI_DMMU | 
 | 473 | 	stxa	%g0, [%g3] ASI_IMMU | 
 | 474 | 	membar	#Sync | 
 | 475 |  | 
 | 476 | 	mov	TSB_EXTENSION_S, %g3 | 
 | 477 | 	stxa	%g0, [%g3] ASI_DMMU | 
 | 478 | 	membar	#Sync | 
 | 479 |  | 
 | 480 | 	mov	TSB_EXTENSION_N, %g3 | 
 | 481 | 	stxa	%g0, [%g3] ASI_DMMU | 
 | 482 | 	stxa	%g0, [%g3] ASI_IMMU | 
 | 483 | 	membar	#Sync | 
 | 484 |  | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 485 | 	ba,a,pt	%xcc, jump_to_sun4u_init | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 486 |  | 
 | 487 | spitfire_boot: | 
 | 488 | 	/* Typically PROM has already enabled both MMU's and both on-chip | 
 | 489 | 	 * caches, but we do it here anyway just to be paranoid. | 
 | 490 | 	 */ | 
 | 491 | 	mov	(LSU_CONTROL_IC|LSU_CONTROL_DC|LSU_CONTROL_IM|LSU_CONTROL_DM), %g1 | 
 | 492 | 	stxa	%g1, [%g0] ASI_LSU_CONTROL | 
 | 493 | 	membar	#Sync | 
 | 494 |  | 
| David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 495 | jump_to_sun4u_init: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 496 | 	/* | 
 | 497 | 	 * Make sure we are in privileged mode, have address masking, | 
 | 498 |          * using the ordinary globals and have enabled floating | 
 | 499 |          * point. | 
 | 500 | 	 * | 
 | 501 | 	 * Again, typically PROM has left %pil at 13 or similar, and | 
 | 502 | 	 * (PSTATE_PRIV | PSTATE_PEF | PSTATE_IE) in %pstate. | 
 | 503 |          */ | 
 | 504 | 	wrpr    %g0, (PSTATE_PRIV|PSTATE_PEF|PSTATE_IE), %pstate | 
 | 505 | 	wr	%g0, 0, %fprs | 
 | 506 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 507 | 	set	sun4u_init, %g2 | 
 | 508 | 	jmpl    %g2 + %g0, %g0 | 
 | 509 | 	 nop | 
 | 510 |  | 
| Tim Abbott | a0871e8 | 2009-04-27 14:02:26 -0400 | [diff] [blame] | 511 | 	__REF | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 512 | sun4u_init: | 
| David S. Miller | 6cebb52 | 2006-02-11 10:56:43 -0800 | [diff] [blame] | 513 | 	BRANCH_IF_SUN4V(g1, sun4v_init) | 
 | 514 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 515 | 	/* Set ctx 0 */ | 
| David S. Miller | 8b11bd1 | 2006-02-07 22:13:05 -0800 | [diff] [blame] | 516 | 	mov		PRIMARY_CONTEXT, %g7 | 
| David S. Miller | 6cebb52 | 2006-02-11 10:56:43 -0800 | [diff] [blame] | 517 | 	stxa		%g0, [%g7] ASI_DMMU | 
| David S. Miller | 8b11bd1 | 2006-02-07 22:13:05 -0800 | [diff] [blame] | 518 | 	membar		#Sync | 
 | 519 |  | 
 | 520 | 	mov		SECONDARY_CONTEXT, %g7 | 
| David S. Miller | 6cebb52 | 2006-02-11 10:56:43 -0800 | [diff] [blame] | 521 | 	stxa		%g0, [%g7] ASI_DMMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 522 | 	membar	#Sync | 
 | 523 |  | 
| David S. Miller | 6cebb52 | 2006-02-11 10:56:43 -0800 | [diff] [blame] | 524 | 	ba,pt		%xcc, sun4u_continue | 
 | 525 | 	 nop | 
 | 526 |  | 
 | 527 | sun4v_init: | 
 | 528 | 	/* Set ctx 0 */ | 
 | 529 | 	mov		PRIMARY_CONTEXT, %g7 | 
 | 530 | 	stxa		%g0, [%g7] ASI_MMU | 
 | 531 | 	membar		#Sync | 
 | 532 |  | 
 | 533 | 	mov		SECONDARY_CONTEXT, %g7 | 
 | 534 | 	stxa		%g0, [%g7] ASI_MMU | 
 | 535 | 	membar		#Sync | 
 | 536 | 	ba,pt		%xcc, niagara_tlb_fixup | 
 | 537 | 	 nop | 
 | 538 |  | 
 | 539 | sun4u_continue: | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 540 | 	BRANCH_IF_ANY_CHEETAH(g1, g7, cheetah_tlb_fixup) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 541 |  | 
 | 542 | 	ba,pt	%xcc, spitfire_tlb_fixup | 
 | 543 | 	 nop | 
 | 544 |  | 
| David S. Miller | 8591e30 | 2006-02-07 16:09:12 -0800 | [diff] [blame] | 545 | niagara_tlb_fixup: | 
 | 546 | 	mov	3, %g2		/* Set TLB type to hypervisor. */ | 
 | 547 | 	sethi	%hi(tlb_type), %g1 | 
 | 548 | 	stw	%g2, [%g1 + %lo(tlb_type)] | 
 | 549 |  | 
 | 550 | 	/* Patch copy/clear ops.  */ | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 551 | 	sethi	%hi(sun4v_chip_type), %g1 | 
 | 552 | 	lduw	[%g1 + %lo(sun4v_chip_type)], %g1 | 
 | 553 | 	cmp	%g1, SUN4V_CHIP_NIAGARA1 | 
 | 554 | 	be,pt	%xcc, niagara_patch | 
 | 555 | 	 cmp	%g1, SUN4V_CHIP_NIAGARA2 | 
| David S. Miller | cf5adce | 2007-08-16 01:47:25 -0700 | [diff] [blame] | 556 | 	be,pt	%xcc, niagara2_patch | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 557 | 	 nop | 
| David S. Miller | 4ba991d | 2011-07-27 21:06:16 -0700 | [diff] [blame] | 558 | 	cmp	%g1, SUN4V_CHIP_NIAGARA3 | 
 | 559 | 	be,pt	%xcc, niagara2_patch | 
 | 560 | 	 nop | 
| David S. Miller | 08cefa9 | 2011-09-11 10:42:20 -0700 | [diff] [blame] | 561 | 	cmp	%g1, SUN4V_CHIP_NIAGARA4 | 
 | 562 | 	be,pt	%xcc, niagara2_patch | 
 | 563 | 	 nop | 
 | 564 | 	cmp	%g1, SUN4V_CHIP_NIAGARA5 | 
 | 565 | 	be,pt	%xcc, niagara2_patch | 
 | 566 | 	 nop | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 567 |  | 
 | 568 | 	call	generic_patch_copyops | 
 | 569 | 	 nop | 
 | 570 | 	call	generic_patch_bzero | 
 | 571 | 	 nop | 
 | 572 | 	call	generic_patch_pageops | 
 | 573 | 	 nop | 
 | 574 |  | 
 | 575 | 	ba,a,pt	%xcc, 80f | 
| David S. Miller | cf5adce | 2007-08-16 01:47:25 -0700 | [diff] [blame] | 576 | niagara2_patch: | 
 | 577 | 	call	niagara2_patch_copyops | 
 | 578 | 	 nop | 
 | 579 | 	call	niagara_patch_bzero | 
 | 580 | 	 nop | 
| David S. Miller | e95ade0 | 2011-08-01 18:18:57 -0700 | [diff] [blame] | 581 | 	call	niagara_patch_pageops | 
| David S. Miller | cf5adce | 2007-08-16 01:47:25 -0700 | [diff] [blame] | 582 | 	 nop | 
 | 583 |  | 
 | 584 | 	ba,a,pt	%xcc, 80f | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 585 |  | 
 | 586 | niagara_patch: | 
| David S. Miller | 8591e30 | 2006-02-07 16:09:12 -0800 | [diff] [blame] | 587 | 	call	niagara_patch_copyops | 
 | 588 | 	 nop | 
| David S. Miller | 8ca2557 | 2006-02-21 14:29:42 -0800 | [diff] [blame] | 589 | 	call	niagara_patch_bzero | 
 | 590 | 	 nop | 
| David S. Miller | 8591e30 | 2006-02-07 16:09:12 -0800 | [diff] [blame] | 591 | 	call	niagara_patch_pageops | 
 | 592 | 	 nop | 
 | 593 |  | 
| David S. Miller | 6c70b6f | 2007-08-08 17:11:39 -0700 | [diff] [blame] | 594 | 80: | 
| David S. Miller | 8591e30 | 2006-02-07 16:09:12 -0800 | [diff] [blame] | 595 | 	/* Patch TLB/cache ops.  */ | 
 | 596 | 	call	hypervisor_patch_cachetlbops | 
 | 597 | 	 nop | 
 | 598 |  | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 599 | 	ba,pt	%xcc, tlb_fixup_done | 
 | 600 | 	 nop | 
 | 601 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 602 | cheetah_tlb_fixup: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 603 | 	mov	2, %g2		/* Set TLB type to cheetah+. */ | 
 | 604 | 	BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1,g7,1f) | 
 | 605 |  | 
 | 606 | 	mov	1, %g2		/* Set TLB type to cheetah. */ | 
 | 607 |  | 
 | 608 | 1:	sethi	%hi(tlb_type), %g1 | 
 | 609 | 	stw	%g2, [%g1 + %lo(tlb_type)] | 
 | 610 |  | 
| David S. Miller | 0835ae0 | 2005-10-04 15:23:20 -0700 | [diff] [blame] | 611 | 	/* Patch copy/page operations to cheetah optimized versions. */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | 	call	cheetah_patch_copyops | 
 | 613 | 	 nop | 
| David S. Miller | dbd2fdf | 2005-08-30 11:26:15 -0700 | [diff] [blame] | 614 | 	call	cheetah_patch_copy_page | 
 | 615 | 	 nop | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 616 | 	call	cheetah_patch_cachetlbops | 
 | 617 | 	 nop | 
 | 618 |  | 
 | 619 | 	ba,pt	%xcc, tlb_fixup_done | 
 | 620 | 	 nop | 
 | 621 |  | 
 | 622 | spitfire_tlb_fixup: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | 	/* Set TLB type to spitfire. */ | 
 | 624 | 	mov	0, %g2 | 
 | 625 | 	sethi	%hi(tlb_type), %g1 | 
 | 626 | 	stw	%g2, [%g1 + %lo(tlb_type)] | 
 | 627 |  | 
 | 628 | tlb_fixup_done: | 
 | 629 | 	sethi	%hi(init_thread_union), %g6 | 
 | 630 | 	or	%g6, %lo(init_thread_union), %g6 | 
 | 631 | 	ldx	[%g6 + TI_TASK], %g4 | 
 | 632 | 	mov	%sp, %l6 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 634 | 	wr	%g0, ASI_P, %asi | 
 | 635 | 	mov	1, %g1 | 
 | 636 | 	sllx	%g1, THREAD_SHIFT, %g1 | 
 | 637 | 	sub	%g1, (STACKFRAME_SZ + STACK_BIAS), %g1 | 
 | 638 | 	add	%g6, %g1, %sp | 
 | 639 | 	mov	0, %fp | 
 | 640 |  | 
 | 641 | 	/* Set per-cpu pointer initially to zero, this makes | 
 | 642 | 	 * the boot-cpu use the in-kernel-image per-cpu areas | 
 | 643 | 	 * before setup_per_cpu_area() is invoked. | 
 | 644 | 	 */ | 
 | 645 | 	clr	%g5 | 
 | 646 |  | 
 | 647 | 	wrpr	%g0, 0, %wstate | 
 | 648 | 	wrpr	%g0, 0x0, %tl | 
 | 649 |  | 
 | 650 | 	/* Clear the bss */ | 
 | 651 | 	sethi	%hi(__bss_start), %o0 | 
 | 652 | 	or	%o0, %lo(__bss_start), %o0 | 
 | 653 | 	sethi	%hi(_end), %o1 | 
 | 654 | 	or	%o1, %lo(_end), %o1 | 
 | 655 | 	call	__bzero | 
 | 656 | 	 sub	%o1, %o0, %o1 | 
 | 657 |  | 
| David S. Miller | 10e2672 | 2006-11-16 13:38:57 -0800 | [diff] [blame] | 658 | #ifdef CONFIG_LOCKDEP | 
 | 659 | 	/* We have this call this super early, as even prom_init can grab | 
 | 660 | 	 * spinlocks and thus call into the lockdep code. | 
 | 661 | 	 */ | 
 | 662 | 	call	lockdep_init | 
 | 663 | 	 nop | 
 | 664 | #endif | 
 | 665 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 | 	mov	%l6, %o1			! OpenPROM stack | 
 | 667 | 	call	prom_init | 
 | 668 | 	 mov	%l7, %o0			! OpenPROM cif handler | 
 | 669 |  | 
| David S. Miller | 951bc82 | 2006-05-31 01:24:02 -0700 | [diff] [blame] | 670 | 	/* Initialize current_thread_info()->cpu as early as possible. | 
 | 671 | 	 * In order to do that accurately we have to patch up the get_cpuid() | 
 | 672 | 	 * assembler sequences.  And that, in turn, requires that we know | 
 | 673 | 	 * if we are on a Starfire box or not.  While we're here, patch up | 
 | 674 | 	 * the sun4v sequences as well. | 
 | 675 | 	 */ | 
 | 676 | 	call	check_if_starfire | 
 | 677 | 	 nop | 
 | 678 | 	call	per_cpu_patch | 
 | 679 | 	 nop | 
 | 680 | 	call	sun4v_patch | 
 | 681 | 	 nop | 
 | 682 |  | 
 | 683 | #ifdef CONFIG_SMP | 
 | 684 | 	call	hard_smp_processor_id | 
 | 685 | 	 nop | 
 | 686 | 	cmp	%o0, NR_CPUS | 
 | 687 | 	blu,pt	%xcc, 1f | 
 | 688 | 	 nop | 
 | 689 | 	call	boot_cpu_id_too_large | 
 | 690 | 	 nop | 
 | 691 | 	/* Not reached... */ | 
 | 692 |  | 
 | 693 | 1: | 
 | 694 | #else | 
 | 695 | 	mov	0, %o0 | 
 | 696 | #endif | 
| David S. Miller | 22adb35 | 2007-05-26 01:14:43 -0700 | [diff] [blame] | 697 | 	sth	%o0, [%g6 + TI_CPU] | 
| David S. Miller | 951bc82 | 2006-05-31 01:24:02 -0700 | [diff] [blame] | 698 |  | 
| David S. Miller | ce22e1d | 2008-02-07 02:14:48 -0800 | [diff] [blame] | 699 | 	call	prom_init_report | 
 | 700 | 	 nop | 
 | 701 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 702 | 	/* Off we go.... */ | 
 | 703 | 	call	start_kernel | 
 | 704 | 	 nop | 
 | 705 | 	/* Not reached... */ | 
 | 706 |  | 
| David S. Miller | 1966287 | 2007-07-24 15:17:33 -0700 | [diff] [blame] | 707 | 	.previous | 
 | 708 |  | 
| David S. Miller | 5d8e1b1 | 2005-10-10 16:12:13 -0700 | [diff] [blame] | 709 | 	/* This is meant to allow the sharing of this code between | 
 | 710 | 	 * boot processor invocation (via setup_tba() below) and | 
 | 711 | 	 * secondary processor startup (via trampoline.S).  The | 
 | 712 | 	 * former does use this code, the latter does not yet due | 
 | 713 | 	 * to some complexities.  That should be fixed up at some | 
 | 714 | 	 * point. | 
| David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 715 | 	 * | 
 | 716 | 	 * There used to be enormous complexity wrt. transferring | 
| Nick Andrew | 877d031 | 2009-01-26 11:06:57 +0100 | [diff] [blame] | 717 | 	 * over from the firmware's trap table to the Linux kernel's. | 
| David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 718 | 	 * For example, there was a chicken & egg problem wrt. building | 
 | 719 | 	 * the OBP page tables, yet needing to be on the Linux kernel | 
 | 720 | 	 * trap table (to translate PAGE_OFFSET addresses) in order to | 
 | 721 | 	 * do that. | 
 | 722 | 	 * | 
 | 723 | 	 * We now handle OBP tlb misses differently, via linear lookups | 
 | 724 | 	 * into the prom_trans[] array.  So that specific problem no | 
 | 725 | 	 * longer exists.  Yet, unfortunately there are still some issues | 
 | 726 | 	 * preventing trampoline.S from using this code... ho hum. | 
| David S. Miller | 5d8e1b1 | 2005-10-10 16:12:13 -0700 | [diff] [blame] | 727 | 	 */ | 
 | 728 | 	.globl	setup_trap_table | 
 | 729 | setup_trap_table: | 
 | 730 | 	save	%sp, -192, %sp | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 731 |  | 
| David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 732 | 	/* Force interrupts to be disabled. */ | 
| David S. Miller | d8573e2 | 2006-07-13 16:05:26 -0700 | [diff] [blame] | 733 | 	rdpr	%pstate, %l0 | 
 | 734 | 	andn	%l0, PSTATE_IE, %o1 | 
| David S. Miller | 5d8e1b1 | 2005-10-10 16:12:13 -0700 | [diff] [blame] | 735 | 	wrpr	%o1, 0x0, %pstate | 
| David S. Miller | d8573e2 | 2006-07-13 16:05:26 -0700 | [diff] [blame] | 736 | 	rdpr	%pil, %l1 | 
| David S. Miller | b4f4372 | 2008-11-23 21:55:29 -0800 | [diff] [blame] | 737 | 	wrpr	%g0, PIL_NORMAL_MAX, %pil | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 738 |  | 
| David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 739 | 	/* Make the firmware call to jump over to the Linux trap table.  */ | 
| David S. Miller | 12eaa32 | 2006-02-10 15:39:51 -0800 | [diff] [blame] | 740 | 	sethi	%hi(is_sun4v), %o0 | 
 | 741 | 	lduw	[%o0 + %lo(is_sun4v)], %o0 | 
 | 742 | 	brz,pt	%o0, 1f | 
 | 743 | 	 nop | 
 | 744 |  | 
 | 745 | 	TRAP_LOAD_TRAP_BLOCK(%g2, %g3) | 
 | 746 | 	add	%g2, TRAP_PER_CPU_FAULT_INFO, %g2 | 
 | 747 | 	stxa	%g2, [%g0] ASI_SCRATCHPAD | 
 | 748 |  | 
 | 749 | 	/* Compute physical address: | 
 | 750 | 	 * | 
 | 751 | 	 * paddr = kern_base + (mmfsa_vaddr - KERNBASE) | 
 | 752 | 	 */ | 
 | 753 | 	sethi	%hi(KERNBASE), %g3 | 
 | 754 | 	sub	%g2, %g3, %g2 | 
 | 755 | 	sethi	%hi(kern_base), %g3 | 
 | 756 | 	ldx	[%g3 + %lo(kern_base)], %g3 | 
 | 757 | 	add	%g2, %g3, %o1 | 
| David S. Miller | 301feb6 | 2007-09-16 11:51:15 -0700 | [diff] [blame] | 758 | 	sethi	%hi(sparc64_ttable_tl0), %o0 | 
| David S. Miller | 12eaa32 | 2006-02-10 15:39:51 -0800 | [diff] [blame] | 759 |  | 
| David S. Miller | 301feb6 | 2007-09-16 11:51:15 -0700 | [diff] [blame] | 760 | 	set	prom_set_trap_table_name, %g2 | 
 | 761 | 	stx	%g2, [%sp + 2047 + 128 + 0x00] | 
 | 762 | 	mov	2, %g2 | 
 | 763 | 	stx	%g2, [%sp + 2047 + 128 + 0x08] | 
 | 764 | 	mov	0, %g2 | 
 | 765 | 	stx	%g2, [%sp + 2047 + 128 + 0x10] | 
 | 766 | 	stx	%o0, [%sp + 2047 + 128 + 0x18] | 
 | 767 | 	stx	%o1, [%sp + 2047 + 128 + 0x20] | 
 | 768 | 	sethi	%hi(p1275buf), %g2 | 
 | 769 | 	or	%g2, %lo(p1275buf), %g2 | 
 | 770 | 	ldx	[%g2 + 0x08], %o1 | 
 | 771 | 	call	%o1 | 
 | 772 | 	 add	%sp, (2047 + 128), %o0 | 
| David S. Miller | 12eaa32 | 2006-02-10 15:39:51 -0800 | [diff] [blame] | 773 |  | 
 | 774 | 	ba,pt	%xcc, 2f | 
 | 775 | 	 nop | 
 | 776 |  | 
| David S. Miller | 301feb6 | 2007-09-16 11:51:15 -0700 | [diff] [blame] | 777 | 1:	sethi	%hi(sparc64_ttable_tl0), %o0 | 
 | 778 | 	set	prom_set_trap_table_name, %g2 | 
 | 779 | 	stx	%g2, [%sp + 2047 + 128 + 0x00] | 
 | 780 | 	mov	1, %g2 | 
 | 781 | 	stx	%g2, [%sp + 2047 + 128 + 0x08] | 
 | 782 | 	mov	0, %g2 | 
 | 783 | 	stx	%g2, [%sp + 2047 + 128 + 0x10] | 
 | 784 | 	stx	%o0, [%sp + 2047 + 128 + 0x18] | 
 | 785 | 	sethi	%hi(p1275buf), %g2 | 
 | 786 | 	or	%g2, %lo(p1275buf), %g2 | 
 | 787 | 	ldx	[%g2 + 0x08], %o1 | 
 | 788 | 	call	%o1 | 
 | 789 | 	 add	%sp, (2047 + 128), %o0 | 
| David S. Miller | 5d8e1b1 | 2005-10-10 16:12:13 -0700 | [diff] [blame] | 790 |  | 
 | 791 | 	/* Start using proper page size encodings in ctx register.  */ | 
| David S. Miller | 12eaa32 | 2006-02-10 15:39:51 -0800 | [diff] [blame] | 792 | 2:	sethi	%hi(sparc64_kern_pri_context), %g3 | 
| David S. Miller | 5d8e1b1 | 2005-10-10 16:12:13 -0700 | [diff] [blame] | 793 | 	ldx	[%g3 + %lo(sparc64_kern_pri_context)], %g2 | 
| David S. Miller | 8b11bd1 | 2006-02-07 22:13:05 -0800 | [diff] [blame] | 794 |  | 
 | 795 | 	mov		PRIMARY_CONTEXT, %g1 | 
 | 796 |  | 
 | 797 | 661:	stxa		%g2, [%g1] ASI_DMMU | 
 | 798 | 	.section	.sun4v_1insn_patch, "ax" | 
 | 799 | 	.word		661b | 
 | 800 | 	stxa		%g2, [%g1] ASI_MMU | 
 | 801 | 	.previous | 
 | 802 |  | 
| David S. Miller | 5d8e1b1 | 2005-10-10 16:12:13 -0700 | [diff] [blame] | 803 | 	membar	#Sync | 
 | 804 |  | 
| David S. Miller | 53140b7 | 2007-08-16 01:52:44 -0700 | [diff] [blame] | 805 | 	BRANCH_IF_SUN4V(o2, 1f) | 
 | 806 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 807 | 	/* Kill PROM timer */ | 
 | 808 | 	sethi	%hi(0x80000000), %o2 | 
 | 809 | 	sllx	%o2, 32, %o2 | 
 | 810 | 	wr	%o2, 0, %tick_cmpr | 
 | 811 |  | 
| David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 812 | 	BRANCH_IF_ANY_CHEETAH(o2, o3, 1f) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 813 |  | 
 | 814 | 	ba,pt	%xcc, 2f | 
 | 815 | 	 nop | 
 | 816 |  | 
 | 817 | 	/* Disable STICK_INT interrupts. */ | 
 | 818 | 1: | 
 | 819 | 	sethi	%hi(0x80000000), %o2 | 
 | 820 | 	sllx	%o2, 32, %o2 | 
 | 821 | 	wr	%o2, %asr25 | 
 | 822 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 823 | 2: | 
 | 824 | 	wrpr	%g0, %g0, %wstate | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 825 |  | 
 | 826 | 	call	init_irqwork_curcpu | 
 | 827 | 	 nop | 
 | 828 |  | 
| David S. Miller | d8573e2 | 2006-07-13 16:05:26 -0700 | [diff] [blame] | 829 | 	/* Now we can restore interrupt state. */ | 
 | 830 | 	wrpr	%l0, 0, %pstate | 
 | 831 | 	wrpr	%l1, 0x0, %pil | 
| David S. Miller | 5d8e1b1 | 2005-10-10 16:12:13 -0700 | [diff] [blame] | 832 |  | 
 | 833 | 	ret | 
 | 834 | 	 restore | 
 | 835 |  | 
 | 836 | 	.globl	setup_tba | 
| David S. Miller | a8b900d | 2006-01-31 18:33:37 -0800 | [diff] [blame] | 837 | setup_tba: | 
| David S. Miller | 5d8e1b1 | 2005-10-10 16:12:13 -0700 | [diff] [blame] | 838 | 	save	%sp, -192, %sp | 
 | 839 |  | 
 | 840 | 	/* The boot processor is the only cpu which invokes this | 
 | 841 | 	 * routine, the other cpus set things up via trampoline.S. | 
 | 842 | 	 * So save the OBP trap table address here. | 
 | 843 | 	 */ | 
 | 844 | 	rdpr	%tba, %g7 | 
 | 845 | 	sethi	%hi(prom_tba), %o1 | 
 | 846 | 	or	%o1, %lo(prom_tba), %o1 | 
 | 847 | 	stx	%g7, [%o1] | 
 | 848 |  | 
 | 849 | 	call	setup_trap_table | 
 | 850 | 	 nop | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 851 |  | 
 | 852 | 	ret | 
 | 853 | 	 restore | 
| David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 854 | sparc64_boot_end: | 
 | 855 |  | 
| Sam Ravnborg | a88b5ba | 2008-12-03 03:11:52 -0800 | [diff] [blame] | 856 | #include "etrap_64.S" | 
 | 857 | #include "rtrap_64.S" | 
| David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 858 | #include "winfixup.S" | 
| David S. Miller | 6eda3a7 | 2008-04-28 00:47:20 -0700 | [diff] [blame] | 859 | #include "fpu_traps.S" | 
 | 860 | #include "ivec.S" | 
 | 861 | #include "getsetcc.S" | 
 | 862 | #include "utrap.S" | 
 | 863 | #include "spiterrs.S" | 
 | 864 | #include "cherrs.S" | 
 | 865 | #include "misctrap.S" | 
 | 866 | #include "syscalls.S" | 
 | 867 | #include "helpers.S" | 
 | 868 | #include "hvcalls.S" | 
| David S. Miller | 5b0c057 | 2006-02-08 02:53:50 -0800 | [diff] [blame] | 869 | #include "sun4v_tlb_miss.S" | 
 | 870 | #include "sun4v_ivec.S" | 
| David S. Miller | 2d9e276 | 2007-05-29 01:58:31 -0700 | [diff] [blame] | 871 | #include "ktlb.S" | 
 | 872 | #include "tsb.S" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 873 |  | 
 | 874 | /* | 
| David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 875 |  * The following skip makes sure the trap table in ttable.S is aligned | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 876 |  * on a 32K boundary as required by the v9 specs for TBA register. | 
| David S. Miller | 2f7ee7c | 2006-01-31 18:33:49 -0800 | [diff] [blame] | 877 |  * | 
 | 878 |  * We align to a 32K boundary, then we have the 32K kernel TSB, | 
| David S. Miller | 2d9e276 | 2007-05-29 01:58:31 -0700 | [diff] [blame] | 879 |  * the 64K kernel 4MB TSB, and then the 32K aligned trap table. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 880 |  */ | 
| David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 881 | 1: | 
 | 882 | 	.skip	0x4000 + _start - 1b | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 883 |  | 
| David S. Miller | 2d9e276 | 2007-05-29 01:58:31 -0700 | [diff] [blame] | 884 | ! 0x0000000000408000 | 
 | 885 |  | 
| David S. Miller | 2f7ee7c | 2006-01-31 18:33:49 -0800 | [diff] [blame] | 886 | 	.globl	swapper_tsb | 
 | 887 | swapper_tsb: | 
 | 888 | 	.skip	(32 * 1024) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 889 |  | 
| David S. Miller | 2d9e276 | 2007-05-29 01:58:31 -0700 | [diff] [blame] | 890 | 	.globl	swapper_4m_tsb | 
 | 891 | swapper_4m_tsb: | 
 | 892 | 	.skip	(64 * 1024) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 893 |  | 
| David S. Miller | 2d9e276 | 2007-05-29 01:58:31 -0700 | [diff] [blame] | 894 | ! 0x0000000000420000 | 
 | 895 |  | 
 | 896 | 	/* Some care needs to be exercised if you try to move the | 
 | 897 | 	 * location of the trap table relative to other things.  For | 
 | 898 | 	 * one thing there are br* instructions in some of the | 
 | 899 | 	 * trap table entires which branch back to code in ktlb.S | 
 | 900 | 	 * Those instructions can only handle a signed 16-bit | 
 | 901 | 	 * displacement. | 
 | 902 | 	 * | 
 | 903 | 	 * There is a binutils bug (bugzilla #4558) which causes | 
 | 904 | 	 * the relocation overflow checks for such instructions to | 
 | 905 | 	 * not be done correctly.  So bintuils will not notice the | 
 | 906 | 	 * error and will instead write junk into the relocation and | 
 | 907 | 	 * you'll have an unbootable kernel. | 
 | 908 | 	 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 909 | #include "ttable.S" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 910 |  | 
| David S. Miller | 2d9e276 | 2007-05-29 01:58:31 -0700 | [diff] [blame] | 911 | ! 0x0000000000428000 | 
 | 912 |  | 
| Sam Ravnborg | a88b5ba | 2008-12-03 03:11:52 -0800 | [diff] [blame] | 913 | #include "systbls_64.S" | 
| David S. Miller | 074d82c | 2006-02-23 02:28:25 -0800 | [diff] [blame] | 914 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 915 | 	.data | 
 | 916 | 	.align	8 | 
 | 917 | 	.globl	prom_tba, tlb_type | 
 | 918 | prom_tba:	.xword	0 | 
 | 919 | tlb_type:	.word	0	/* Must NOT end up in BSS */ | 
 | 920 | 	.section	".fixup",#alloc,#execinstr | 
| David S. Miller | 5fd2975 | 2005-09-28 20:41:45 -0700 | [diff] [blame] | 921 |  | 
| David S. Miller | 40bdac7 | 2009-02-08 22:00:55 -0800 | [diff] [blame] | 922 | 	.globl	__ret_efault, __retl_efault, __ret_one, __retl_one | 
 | 923 | ENTRY(__ret_efault) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 924 | 	ret | 
 | 925 | 	 restore %g0, -EFAULT, %o0 | 
| David S. Miller | 40bdac7 | 2009-02-08 22:00:55 -0800 | [diff] [blame] | 926 | ENDPROC(__ret_efault) | 
 | 927 |  | 
 | 928 | ENTRY(__retl_efault) | 
| David S. Miller | 5fd2975 | 2005-09-28 20:41:45 -0700 | [diff] [blame] | 929 | 	retl | 
 | 930 | 	 mov	-EFAULT, %o0 | 
| David S. Miller | 40bdac7 | 2009-02-08 22:00:55 -0800 | [diff] [blame] | 931 | ENDPROC(__retl_efault) | 
 | 932 |  | 
 | 933 | ENTRY(__retl_one) | 
 | 934 | 	retl | 
 | 935 | 	 mov	1, %o0 | 
 | 936 | ENDPROC(__retl_one) | 
 | 937 |  | 
 | 938 | ENTRY(__ret_one_asi) | 
 | 939 | 	wr	%g0, ASI_AIUS, %asi | 
 | 940 | 	ret | 
 | 941 | 	 restore %g0, 1, %o0 | 
 | 942 | ENDPROC(__ret_one_asi) | 
 | 943 |  | 
 | 944 | ENTRY(__retl_one_asi) | 
 | 945 | 	wr	%g0, ASI_AIUS, %asi | 
 | 946 | 	retl | 
 | 947 | 	 mov	1, %o0 | 
 | 948 | ENDPROC(__retl_one_asi) | 
 | 949 |  | 
 | 950 | ENTRY(__retl_o1) | 
 | 951 | 	retl | 
 | 952 | 	 mov	%o1, %o0 | 
 | 953 | ENDPROC(__retl_o1) |