| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * Standard Hot Plug Controller Driver | 
 | 3 |  * | 
 | 4 |  * Copyright (C) 1995,2001 Compaq Computer Corporation | 
 | 5 |  * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com) | 
 | 6 |  * Copyright (C) 2001 IBM | 
 | 7 |  * Copyright (C) 2003-2004 Intel Corporation | 
 | 8 |  * | 
 | 9 |  * All rights reserved. | 
 | 10 |  * | 
 | 11 |  * This program is free software; you can redistribute it and/or modify | 
 | 12 |  * it under the terms of the GNU General Public License as published by | 
 | 13 |  * the Free Software Foundation; either version 2 of the License, or (at | 
 | 14 |  * your option) any later version. | 
 | 15 |  * | 
 | 16 |  * This program is distributed in the hope that it will be useful, but | 
 | 17 |  * WITHOUT ANY WARRANTY; without even the implied warranty of | 
 | 18 |  * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or | 
 | 19 |  * NON INFRINGEMENT.  See the GNU General Public License for more | 
 | 20 |  * details. | 
 | 21 |  * | 
 | 22 |  * You should have received a copy of the GNU General Public License | 
 | 23 |  * along with this program; if not, write to the Free Software | 
 | 24 |  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | 
 | 25 |  * | 
| Kristen Accardi | 8cf4c19 | 2005-08-16 15:16:10 -0700 | [diff] [blame] | 26 |  * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 |  * | 
 | 28 |  */ | 
 | 29 | #ifndef _SHPCHP_H | 
 | 30 | #define _SHPCHP_H | 
 | 31 |  | 
 | 32 | #include <linux/types.h> | 
 | 33 | #include <linux/pci.h> | 
| Greg Kroah-Hartman | 7a54f25 | 2006-10-13 20:05:19 -0700 | [diff] [blame] | 34 | #include <linux/pci_hotplug.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | #include <linux/delay.h> | 
| Tim Schmielau | 4e57b68 | 2005-10-30 15:03:48 -0800 | [diff] [blame] | 36 | #include <linux/sched.h>	/* signal_pending(), struct timer_list */ | 
| Ingo Molnar | 6aa4cdd | 2006-01-13 16:02:15 +0100 | [diff] [blame] | 37 | #include <linux/mutex.h> | 
| Tejun Heo | e24dcbe | 2010-10-18 08:33:02 +0200 | [diff] [blame] | 38 | #include <linux/workqueue.h> | 
| Tim Schmielau | 4e57b68 | 2005-10-30 15:03:48 -0800 | [diff] [blame] | 39 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | #if !defined(MODULE) | 
 | 41 | 	#define MY_NAME	"shpchp" | 
 | 42 | #else | 
 | 43 | 	#define MY_NAME	THIS_MODULE->name | 
 | 44 | #endif | 
 | 45 |  | 
| Rusty Russell | 90ab5ee | 2012-01-13 09:32:20 +1030 | [diff] [blame] | 46 | extern bool shpchp_poll_mode; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | extern int shpchp_poll_time; | 
| Rusty Russell | 90ab5ee | 2012-01-13 09:32:20 +1030 | [diff] [blame] | 48 | extern bool shpchp_debug; | 
| Kenji Kaneshige | f7391f5 | 2006-02-21 15:45:45 -0800 | [diff] [blame] | 49 | extern struct workqueue_struct *shpchp_wq; | 
| Tejun Heo | e24dcbe | 2010-10-18 08:33:02 +0200 | [diff] [blame] | 50 | extern struct workqueue_struct *shpchp_ordered_wq; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 |  | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 52 | #define dbg(format, arg...)						\ | 
| Frank Seidel | 1c35b8e | 2009-02-06 10:23:36 +0100 | [diff] [blame] | 53 | do {									\ | 
 | 54 | 	if (shpchp_debug)						\ | 
 | 55 | 		printk(KERN_DEBUG "%s: " format, MY_NAME , ## arg);	\ | 
 | 56 | } while (0) | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 57 | #define err(format, arg...)						\ | 
 | 58 | 	printk(KERN_ERR "%s: " format, MY_NAME , ## arg) | 
 | 59 | #define info(format, arg...)						\ | 
 | 60 | 	printk(KERN_INFO "%s: " format, MY_NAME , ## arg) | 
 | 61 | #define warn(format, arg...)						\ | 
 | 62 | 	printk(KERN_WARNING "%s: " format, MY_NAME , ## arg) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 |  | 
| Taku Izumi | f98ca31 | 2008-10-23 11:52:12 +0900 | [diff] [blame] | 64 | #define ctrl_dbg(ctrl, format, arg...)					\ | 
 | 65 | 	do {								\ | 
 | 66 | 		if (shpchp_debug)					\ | 
| Frank Seidel | 1c35b8e | 2009-02-06 10:23:36 +0100 | [diff] [blame] | 67 | 			dev_printk(KERN_DEBUG, &ctrl->pci_dev->dev,	\ | 
| Taku Izumi | f98ca31 | 2008-10-23 11:52:12 +0900 | [diff] [blame] | 68 | 					format, ## arg);		\ | 
 | 69 | 	} while (0) | 
 | 70 | #define ctrl_err(ctrl, format, arg...)					\ | 
 | 71 | 	dev_err(&ctrl->pci_dev->dev, format, ## arg) | 
 | 72 | #define ctrl_info(ctrl, format, arg...)					\ | 
 | 73 | 	dev_info(&ctrl->pci_dev->dev, format, ## arg) | 
 | 74 | #define ctrl_warn(ctrl, format, arg...)					\ | 
 | 75 | 	dev_warn(&ctrl->pci_dev->dev, format, ## arg) | 
 | 76 |  | 
 | 77 |  | 
| Kenji Kaneshige | bbe779d | 2006-01-26 10:04:56 +0900 | [diff] [blame] | 78 | #define SLOT_NAME_SIZE 10 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | struct slot { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | 	u8 bus; | 
 | 81 | 	u8 device; | 
| rajesh.shah@intel.com | 2178bfa | 2005-10-13 12:05:41 -0700 | [diff] [blame] | 82 | 	u16 status; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | 	u32 number; | 
 | 84 | 	u8 is_a_board; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | 	u8 state; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | 	u8 presence_save; | 
| rajesh.shah@intel.com | 2178bfa | 2005-10-13 12:05:41 -0700 | [diff] [blame] | 87 | 	u8 pwr_save; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | 	struct controller *ctrl; | 
 | 89 | 	struct hpc_ops *hpc_ops; | 
 | 90 | 	struct hotplug_slot *hotplug_slot; | 
 | 91 | 	struct list_head	slot_list; | 
| David Howells | c402895 | 2006-11-22 14:57:56 +0000 | [diff] [blame] | 92 | 	struct delayed_work work;	/* work for button event */ | 
| Kenji Kaneshige | a246fa4 | 2006-02-21 15:45:48 -0800 | [diff] [blame] | 93 | 	struct mutex lock; | 
| Alex Chiang | 66f1705 | 2008-10-20 17:41:53 -0600 | [diff] [blame] | 94 | 	u8 hp_slot; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | }; | 
 | 96 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 | struct event_info { | 
 | 98 | 	u32 event_type; | 
| Kenji Kaneshige | f7391f5 | 2006-02-21 15:45:45 -0800 | [diff] [blame] | 99 | 	struct slot *p_slot; | 
 | 100 | 	struct work_struct work; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 101 | }; | 
 | 102 |  | 
 | 103 | struct controller { | 
| Ingo Molnar | 6aa4cdd | 2006-01-13 16:02:15 +0100 | [diff] [blame] | 104 | 	struct mutex crit_sect;		/* critical section mutex */ | 
| Kenji Kaneshige | d29aadd | 2006-01-26 09:59:24 +0900 | [diff] [blame] | 105 | 	struct mutex cmd_lock;		/* command lock */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | 	int num_slots;			/* Number of slots on ctlr */ | 
 | 107 | 	int slot_num_inc;		/* 1 or -1 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | 	struct pci_dev *pci_dev; | 
| Kenji Kaneshige | 5b1a960 | 2006-01-26 09:57:40 +0900 | [diff] [blame] | 109 | 	struct list_head slot_list; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | 	struct hpc_ops *hpc_ops; | 
 | 111 | 	wait_queue_head_t queue;	/* sleep & wake process */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | 	u8 slot_device_offset; | 
| Keck, David | 53044f3 | 2006-01-16 15:22:36 -0600 | [diff] [blame] | 113 | 	u32 pcix_misc2_reg;	/* for amd pogo errata */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 | 	u32 first_slot;		/* First physical slot number */ | 
| Kenji Kaneshige | 0455986 | 2005-11-24 11:36:59 +0900 | [diff] [blame] | 115 | 	u32 cap_offset; | 
 | 116 | 	unsigned long mmio_base; | 
 | 117 | 	unsigned long mmio_size; | 
| Kenji Kaneshige | 0abe68c | 2006-12-16 15:25:34 -0800 | [diff] [blame] | 118 | 	void __iomem *creg; | 
 | 119 | 	struct timer_list poll_timer; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 | }; | 
 | 121 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 122 | /* Define AMD SHPC ID  */ | 
| Kenji Kaneshige | 9f593e3 | 2007-01-09 13:03:10 -0800 | [diff] [blame] | 123 | #define PCI_DEVICE_ID_AMD_GOLAM_7450	0x7450 | 
| Keck, David | 53044f3 | 2006-01-16 15:22:36 -0600 | [diff] [blame] | 124 | #define PCI_DEVICE_ID_AMD_POGO_7458	0x7458 | 
 | 125 |  | 
| Stefan Assmann | 45e829e | 2009-12-03 06:49:24 -0500 | [diff] [blame] | 126 | /* AMD PCI-X bridge registers */ | 
| Keck, David | 53044f3 | 2006-01-16 15:22:36 -0600 | [diff] [blame] | 127 | #define PCIX_MEM_BASE_LIMIT_OFFSET	0x1C | 
 | 128 | #define PCIX_MISCII_OFFSET		0x48 | 
 | 129 | #define PCIX_MISC_BRIDGE_ERRORS_OFFSET	0x80 | 
 | 130 |  | 
 | 131 | /* AMD PCIX_MISCII masks and offsets */ | 
 | 132 | #define PERRNONFATALENABLE_MASK		0x00040000 | 
 | 133 | #define PERRFATALENABLE_MASK		0x00080000 | 
 | 134 | #define PERRFLOODENABLE_MASK		0x00100000 | 
 | 135 | #define SERRNONFATALENABLE_MASK		0x00200000 | 
 | 136 | #define SERRFATALENABLE_MASK		0x00400000 | 
 | 137 |  | 
 | 138 | /* AMD PCIX_MISC_BRIDGE_ERRORS masks and offsets */ | 
 | 139 | #define PERR_OBSERVED_MASK		0x00000001 | 
 | 140 |  | 
 | 141 | /* AMD PCIX_MEM_BASE_LIMIT masks */ | 
 | 142 | #define RSE_MASK			0x40000000 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 |  | 
 | 144 | #define INT_BUTTON_IGNORE		0 | 
 | 145 | #define INT_PRESENCE_ON			1 | 
 | 146 | #define INT_PRESENCE_OFF		2 | 
 | 147 | #define INT_SWITCH_CLOSE		3 | 
 | 148 | #define INT_SWITCH_OPEN			4 | 
 | 149 | #define INT_POWER_FAULT			5 | 
 | 150 | #define INT_POWER_FAULT_CLEAR		6 | 
 | 151 | #define INT_BUTTON_PRESS		7 | 
 | 152 | #define INT_BUTTON_RELEASE		8 | 
 | 153 | #define INT_BUTTON_CANCEL		9 | 
 | 154 |  | 
 | 155 | #define STATIC_STATE			0 | 
 | 156 | #define BLINKINGON_STATE		1 | 
 | 157 | #define BLINKINGOFF_STATE		2 | 
 | 158 | #define POWERON_STATE			3 | 
 | 159 | #define POWEROFF_STATE			4 | 
 | 160 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | /* Error messages */ | 
 | 162 | #define INTERLOCK_OPEN			0x00000002 | 
 | 163 | #define ADD_NOT_SUPPORTED		0x00000003 | 
 | 164 | #define CARD_FUNCTIONING		0x00000005 | 
 | 165 | #define ADAPTER_NOT_SAME		0x00000006 | 
 | 166 | #define NO_ADAPTER_PRESENT		0x00000009 | 
 | 167 | #define NOT_ENOUGH_RESOURCES		0x0000000B | 
 | 168 | #define DEVICE_TYPE_NOT_SUPPORTED	0x0000000C | 
 | 169 | #define WRONG_BUS_FREQUENCY		0x0000000D | 
 | 170 | #define POWER_FAILURE			0x0000000E | 
 | 171 |  | 
| Greg Kroah-Hartman | e1b95dc | 2006-08-28 11:43:25 -0700 | [diff] [blame] | 172 | extern int __must_check shpchp_create_ctrl_files(struct controller *ctrl); | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 173 | extern void shpchp_remove_ctrl_files(struct controller *ctrl); | 
 | 174 | extern int shpchp_sysfs_enable_slot(struct slot *slot); | 
 | 175 | extern int shpchp_sysfs_disable_slot(struct slot *slot); | 
| Kenji Kaneshige | 0abe68c | 2006-12-16 15:25:34 -0800 | [diff] [blame] | 176 | extern u8 shpchp_handle_attention_button(u8 hp_slot, struct controller *ctrl); | 
 | 177 | extern u8 shpchp_handle_switch_change(u8 hp_slot, struct controller *ctrl); | 
 | 178 | extern u8 shpchp_handle_presence_change(u8 hp_slot, struct controller *ctrl); | 
 | 179 | extern u8 shpchp_handle_power_fault(u8 hp_slot, struct controller *ctrl); | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 180 | extern int shpchp_configure_device(struct slot *p_slot); | 
 | 181 | extern int shpchp_unconfigure_device(struct slot *p_slot); | 
 | 182 | extern void cleanup_slots(struct controller *ctrl); | 
| Kristen Carlson Accardi | e325e1f | 2007-03-21 11:45:31 -0700 | [diff] [blame] | 183 | extern void shpchp_queue_pushbutton_work(struct work_struct *work); | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 184 | extern int shpc_init( struct controller *ctrl, struct pci_dev *pdev); | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 185 |  | 
| Alex Chiang | 66f1705 | 2008-10-20 17:41:53 -0600 | [diff] [blame] | 186 | static inline const char *slot_name(struct slot *slot) | 
 | 187 | { | 
 | 188 | 	return hotplug_slot_name(slot->hotplug_slot); | 
 | 189 | } | 
 | 190 |  | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 191 | #ifdef CONFIG_ACPI | 
| Kenji Kaneshige | ac9c052 | 2008-05-28 15:01:03 +0900 | [diff] [blame] | 192 | #include <linux/pci-acpi.h> | 
| Kenji Kaneshige | ac9c052 | 2008-05-28 15:01:03 +0900 | [diff] [blame] | 193 | static inline int get_hp_hw_control_from_firmware(struct pci_dev *dev) | 
 | 194 | { | 
 | 195 | 	u32 flags = OSC_SHPC_NATIVE_HP_CONTROL; | 
 | 196 | 	return acpi_get_hp_hw_control_from_firmware(dev, flags); | 
 | 197 | } | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 198 | #else | 
| Kenji Kaneshige | ac9c052 | 2008-05-28 15:01:03 +0900 | [diff] [blame] | 199 | #define get_hp_hw_control_from_firmware(dev) (0) | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 200 | #endif | 
 | 201 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | struct ctrl_reg { | 
 | 203 | 	volatile u32 base_offset; | 
 | 204 | 	volatile u32 slot_avail1; | 
 | 205 | 	volatile u32 slot_avail2; | 
 | 206 | 	volatile u32 slot_config; | 
 | 207 | 	volatile u16 sec_bus_config; | 
 | 208 | 	volatile u8  msi_ctrl; | 
 | 209 | 	volatile u8  prog_interface; | 
 | 210 | 	volatile u16 cmd; | 
 | 211 | 	volatile u16 cmd_status; | 
 | 212 | 	volatile u32 intr_loc; | 
 | 213 | 	volatile u32 serr_loc; | 
 | 214 | 	volatile u32 serr_intr_enable; | 
 | 215 | 	volatile u32 slot1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 216 | } __attribute__ ((packed)); | 
 | 217 |  | 
 | 218 | /* offsets to the controller registers based on the above structure layout */ | 
 | 219 | enum ctrl_offsets { | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 220 | 	BASE_OFFSET 	 = offsetof(struct ctrl_reg, base_offset), | 
 | 221 | 	SLOT_AVAIL1 	 = offsetof(struct ctrl_reg, slot_avail1), | 
 | 222 | 	SLOT_AVAIL2	 = offsetof(struct ctrl_reg, slot_avail2), | 
 | 223 | 	SLOT_CONFIG 	 = offsetof(struct ctrl_reg, slot_config), | 
 | 224 | 	SEC_BUS_CONFIG	 = offsetof(struct ctrl_reg, sec_bus_config), | 
 | 225 | 	MSI_CTRL	 = offsetof(struct ctrl_reg, msi_ctrl), | 
 | 226 | 	PROG_INTERFACE 	 = offsetof(struct ctrl_reg, prog_interface), | 
 | 227 | 	CMD		 = offsetof(struct ctrl_reg, cmd), | 
 | 228 | 	CMD_STATUS	 = offsetof(struct ctrl_reg, cmd_status), | 
 | 229 | 	INTR_LOC	 = offsetof(struct ctrl_reg, intr_loc), | 
 | 230 | 	SERR_LOC	 = offsetof(struct ctrl_reg, serr_loc), | 
 | 231 | 	SERR_INTR_ENABLE = offsetof(struct ctrl_reg, serr_intr_enable), | 
 | 232 | 	SLOT1		 = offsetof(struct ctrl_reg, slot1), | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 234 |  | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 235 | static inline struct slot *get_slot(struct hotplug_slot *hotplug_slot) | 
| Kenji Kaneshige | 9f593e3 | 2007-01-09 13:03:10 -0800 | [diff] [blame] | 236 | { | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 237 | 	return hotplug_slot->private; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 238 | } | 
 | 239 |  | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 240 | static inline struct slot *shpchp_find_slot(struct controller *ctrl, u8 device) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 241 | { | 
| Kenji Kaneshige | 5b1a960 | 2006-01-26 09:57:40 +0900 | [diff] [blame] | 242 | 	struct slot *slot; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 |  | 
| Kenji Kaneshige | 5b1a960 | 2006-01-26 09:57:40 +0900 | [diff] [blame] | 244 | 	list_for_each_entry(slot, &ctrl->slot_list, slot_list) { | 
 | 245 | 		if (slot->device == device) | 
 | 246 | 			return slot; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | 	} | 
 | 248 |  | 
| Taku Izumi | be7bce2 | 2008-10-23 11:54:39 +0900 | [diff] [blame] | 249 | 	ctrl_err(ctrl, "Slot (device=0x%02x) not found\n", device); | 
| Kenji Kaneshige | 5b1a960 | 2006-01-26 09:57:40 +0900 | [diff] [blame] | 250 | 	return NULL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | } | 
 | 252 |  | 
| Keck, David | 53044f3 | 2006-01-16 15:22:36 -0600 | [diff] [blame] | 253 | static inline void amd_pogo_errata_save_misc_reg(struct slot *p_slot) | 
 | 254 | { | 
 | 255 | 	u32 pcix_misc2_temp; | 
 | 256 |  | 
 | 257 | 	/* save MiscII register */ | 
 | 258 | 	pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp); | 
 | 259 |  | 
 | 260 | 	p_slot->ctrl->pcix_misc2_reg = pcix_misc2_temp; | 
 | 261 |  | 
 | 262 | 	/* clear SERR/PERR enable bits */ | 
 | 263 | 	pcix_misc2_temp &= ~SERRFATALENABLE_MASK; | 
 | 264 | 	pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK; | 
 | 265 | 	pcix_misc2_temp &= ~PERRFLOODENABLE_MASK; | 
 | 266 | 	pcix_misc2_temp &= ~PERRFATALENABLE_MASK; | 
 | 267 | 	pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK; | 
 | 268 | 	pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp); | 
 | 269 | } | 
 | 270 |  | 
 | 271 | static inline void amd_pogo_errata_restore_misc_reg(struct slot *p_slot) | 
 | 272 | { | 
 | 273 | 	u32 pcix_misc2_temp; | 
 | 274 | 	u32 pcix_bridge_errors_reg; | 
 | 275 | 	u32 pcix_mem_base_reg; | 
 | 276 | 	u8  perr_set; | 
 | 277 | 	u8  rse_set; | 
 | 278 |  | 
 | 279 | 	/* write-one-to-clear Bridge_Errors[ PERR_OBSERVED ] */ | 
 | 280 | 	pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, &pcix_bridge_errors_reg); | 
 | 281 | 	perr_set = pcix_bridge_errors_reg & PERR_OBSERVED_MASK; | 
 | 282 | 	if (perr_set) { | 
| Taku Izumi | f98ca31 | 2008-10-23 11:52:12 +0900 | [diff] [blame] | 283 | 		ctrl_dbg(p_slot->ctrl, | 
| Taku Izumi | be7bce2 | 2008-10-23 11:54:39 +0900 | [diff] [blame] | 284 | 			 "Bridge_Errors[ PERR_OBSERVED = %08X] (W1C)\n", | 
 | 285 | 			 perr_set); | 
| Keck, David | 53044f3 | 2006-01-16 15:22:36 -0600 | [diff] [blame] | 286 |  | 
 | 287 | 		pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, perr_set); | 
 | 288 | 	} | 
 | 289 |  | 
 | 290 | 	/* write-one-to-clear Memory_Base_Limit[ RSE ] */ | 
 | 291 | 	pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, &pcix_mem_base_reg); | 
 | 292 | 	rse_set = pcix_mem_base_reg & RSE_MASK; | 
 | 293 | 	if (rse_set) { | 
| Taku Izumi | be7bce2 | 2008-10-23 11:54:39 +0900 | [diff] [blame] | 294 | 		ctrl_dbg(p_slot->ctrl, "Memory_Base_Limit[ RSE ] (W1C)\n"); | 
| Keck, David | 53044f3 | 2006-01-16 15:22:36 -0600 | [diff] [blame] | 295 |  | 
 | 296 | 		pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, rse_set); | 
 | 297 | 	} | 
 | 298 | 	/* restore MiscII register */ | 
 | 299 | 	pci_read_config_dword( p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp ); | 
 | 300 |  | 
 | 301 | 	if (p_slot->ctrl->pcix_misc2_reg & SERRFATALENABLE_MASK) | 
 | 302 | 		pcix_misc2_temp |= SERRFATALENABLE_MASK; | 
 | 303 | 	else | 
 | 304 | 		pcix_misc2_temp &= ~SERRFATALENABLE_MASK; | 
 | 305 |  | 
 | 306 | 	if (p_slot->ctrl->pcix_misc2_reg & SERRNONFATALENABLE_MASK) | 
 | 307 | 		pcix_misc2_temp |= SERRNONFATALENABLE_MASK; | 
 | 308 | 	else | 
 | 309 | 		pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK; | 
 | 310 |  | 
 | 311 | 	if (p_slot->ctrl->pcix_misc2_reg & PERRFLOODENABLE_MASK) | 
 | 312 | 		pcix_misc2_temp |= PERRFLOODENABLE_MASK; | 
 | 313 | 	else | 
 | 314 | 		pcix_misc2_temp &= ~PERRFLOODENABLE_MASK; | 
 | 315 |  | 
 | 316 | 	if (p_slot->ctrl->pcix_misc2_reg & PERRFATALENABLE_MASK) | 
 | 317 | 		pcix_misc2_temp |= PERRFATALENABLE_MASK; | 
 | 318 | 	else | 
 | 319 | 		pcix_misc2_temp &= ~PERRFATALENABLE_MASK; | 
 | 320 |  | 
 | 321 | 	if (p_slot->ctrl->pcix_misc2_reg & PERRNONFATALENABLE_MASK) | 
 | 322 | 		pcix_misc2_temp |= PERRNONFATALENABLE_MASK; | 
 | 323 | 	else | 
 | 324 | 		pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK; | 
 | 325 | 	pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp); | 
 | 326 | } | 
 | 327 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 328 | struct hpc_ops { | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 329 | 	int (*power_on_slot)(struct slot *slot); | 
 | 330 | 	int (*slot_enable)(struct slot *slot); | 
 | 331 | 	int (*slot_disable)(struct slot *slot); | 
 | 332 | 	int (*set_bus_speed_mode)(struct slot *slot, enum pci_bus_speed speed); | 
 | 333 | 	int (*get_power_status)(struct slot *slot, u8 *status); | 
 | 334 | 	int (*get_attention_status)(struct slot *slot, u8 *status); | 
 | 335 | 	int (*set_attention_status)(struct slot *slot, u8 status); | 
 | 336 | 	int (*get_latch_status)(struct slot *slot, u8 *status); | 
 | 337 | 	int (*get_adapter_status)(struct slot *slot, u8 *status); | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 338 | 	int (*get_adapter_speed)(struct slot *slot, enum pci_bus_speed *speed); | 
 | 339 | 	int (*get_mode1_ECC_cap)(struct slot *slot, u8 *mode); | 
 | 340 | 	int (*get_prog_int)(struct slot *slot, u8 *prog_int); | 
 | 341 | 	int (*query_power_fault)(struct slot *slot); | 
 | 342 | 	void (*green_led_on)(struct slot *slot); | 
 | 343 | 	void (*green_led_off)(struct slot *slot); | 
 | 344 | 	void (*green_led_blink)(struct slot *slot); | 
 | 345 | 	void (*release_ctlr)(struct controller *ctrl); | 
 | 346 | 	int (*check_cmd_status)(struct controller *ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | }; | 
 | 348 |  | 
 | 349 | #endif				/* _SHPCHP_H */ |