blob: 26c15f20537ee17596c6e15faa348fbc6ff2ad0d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +02002 * linux/drivers/ide/pci/hpt366.c Version 1.15 Oct 1, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
5 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
6 * Portions Copyright (C) 2003 Red Hat Inc
Sergei Shtylyov38b66f82007-04-20 22:16:58 +02007 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Thanks to HighPoint Technologies for their assistance, and hardware.
10 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
11 * donation of an ABit BP6 mainboard, processor, and memory acellerated
12 * development and support.
13 *
Alan Coxb39b01f2005-06-27 15:24:27 -070014 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080015 * HighPoint has its own drivers (open source except for the RAID part)
16 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
17 * This may be useful to anyone wanting to work on this driver, however do not
18 * trust them too much since the code tends to become less and less meaningful
19 * as the time passes... :-/
Alan Coxb39b01f2005-06-27 15:24:27 -070020 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 * Note that final HPT370 support was done by force extraction of GPL.
22 *
23 * - add function for getting/setting power status of drive
24 * - the HPT370's state machine can get confused. reset it before each dma
25 * xfer to prevent that from happening.
26 * - reset state engine whenever we get an error.
27 * - check for busmaster state at end of dma.
28 * - use new highpoint timings.
29 * - detect bus speed using highpoint register.
30 * - use pll if we don't have a clock table. added a 66MHz table that's
31 * just 2x the 33MHz table.
32 * - removed turnaround. NOTE: we never want to switch between pll and
33 * pci clocks as the chip can glitch in those cases. the highpoint
34 * approved workaround slows everything down too much to be useful. in
35 * addition, we would have to serialize access to each chip.
36 * Adrian Sun <a.sun@sun.com>
37 *
38 * add drive timings for 66MHz PCI bus,
39 * fix ATA Cable signal detection, fix incorrect /proc info
40 * add /proc display for per-drive PIO/DMA/UDMA mode and
41 * per-channel ATA-33/66 Cable detect.
42 * Duncan Laurie <void@sun.com>
43 *
44 * fixup /proc output for multiple controllers
45 * Tim Hockin <thockin@sun.com>
46 *
47 * On hpt366:
48 * Reset the hpt366 on error, reset on dma
49 * Fix disabling Fast Interrupt hpt366.
50 * Mike Waychison <crlf@sun.com>
51 *
52 * Added support for 372N clocking and clock switching. The 372N needs
53 * different clocks on read/write. This requires overloading rw_disk and
54 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
55 * keeping me sane.
56 * Alan Cox <alan@redhat.com>
57 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080058 * - fix the clock turnaround code: it was writing to the wrong ports when
59 * called for the secondary channel, caching the current clock mode per-
60 * channel caused the cached register value to get out of sync with the
61 * actual one, the channels weren't serialized, the turnaround shouldn't
62 * be done on 66 MHz PCI bus
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010063 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
64 * does not allow for this speed anyway
65 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
66 * their primary channel is kind of virtual, it isn't tied to any pins)
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -080067 * - fix/remove bad/unused timing tables and use one set of tables for the whole
68 * HPT37x chip family; save space by introducing the separate transfer mode
69 * table in which the mode lookup is done
Sergei Shtylyov26c068d2006-12-13 00:35:52 -080070 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
Sergei Shtylyov72931362007-09-11 22:28:35 +020071 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
72 * read it only from the function 0 of HPT374 chips
Sergei Shtylyov33b18a62006-12-13 00:35:50 -080073 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
74 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -080075 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
76 * they tamper with its fields
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010077 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
78 * since they may tamper with its fields
Sergei Shtylyov90778572007-02-07 18:17:51 +010079 * - prefix the driver startup messages with the real chip name
80 * - claim the extra 240 bytes of I/O space for all chips
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +020081 * - optimize the UltraDMA filtering and the drive list lookup code
Sergei Shtylyovb4586712007-02-07 18:17:54 +010082 * - use pci_get_slot() to get to the function 1 of HPT36x/374
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010083 * - cache offset of the channel's misc. control registers (MCRs) being used
84 * throughout the driver
85 * - only touch the relevant MCR when detecting the cable type on HPT374's
86 * function 1
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +010087 * - rename all the register related variables consistently
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010088 * - move all the interrupt twiddling code from the speedproc handlers into
89 * init_hwif_hpt366(), also grouping all the DMA related code together there
90 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
91 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
92 * when setting an UltraDMA mode
93 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
94 * the best possible one
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +010095 * - clean up DMA timeout handling for HPT370
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010096 * - switch to using the enumeration type to differ between the numerous chip
97 * variants, matching PCI device/revision ID with the chip type early, at the
98 * init_setup stage
99 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
100 * stop duplicating it for each channel by storing the pointer in the pci_dev
101 * structure: first, at the init_setup stage, point it to a static "template"
102 * with only the chip type and its specific base DPLL frequency, the highest
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200103 * UltraDMA mode, and the chip settings table pointer filled, then, at the
104 * init_chipset stage, allocate per-chip instance and fill it with the rest
105 * of the necessary information
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100106 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
107 * switch to calculating PCI clock frequency based on the chip's base DPLL
108 * frequency
109 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
Sergei Shtylyov278978e2007-06-08 15:14:32 +0200110 * anything newer than HPT370/A (except HPT374 that is not capable of this
111 * mode according to the manual)
Sergei Shtylyov6273d262007-02-07 18:18:20 +0100112 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
113 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100114 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
115 * the register setting lists into the table indexed by the clock selected
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200116 * - set the correct hwif->ultra_mask for each individual chip
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200117 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100118 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 */
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#include <linux/types.h>
122#include <linux/module.h>
123#include <linux/kernel.h>
124#include <linux/delay.h>
125#include <linux/timer.h>
126#include <linux/mm.h>
127#include <linux/ioport.h>
128#include <linux/blkdev.h>
129#include <linux/hdreg.h>
130
131#include <linux/interrupt.h>
132#include <linux/pci.h>
133#include <linux/init.h>
134#include <linux/ide.h>
135
136#include <asm/uaccess.h>
137#include <asm/io.h>
138#include <asm/irq.h>
139
140/* various tuning parameters */
141#define HPT_RESET_STATE_ENGINE
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800142#undef HPT_DELAY_INTERRUPT
143#define HPT_SERIALIZE_IO 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
145static const char *quirk_drives[] = {
146 "QUANTUM FIREBALLlct08 08",
147 "QUANTUM FIREBALLP KA6.4",
148 "QUANTUM FIREBALLP LM20.4",
149 "QUANTUM FIREBALLP LM20.5",
150 NULL
151};
152
153static const char *bad_ata100_5[] = {
154 "IBM-DTLA-307075",
155 "IBM-DTLA-307060",
156 "IBM-DTLA-307045",
157 "IBM-DTLA-307030",
158 "IBM-DTLA-307020",
159 "IBM-DTLA-307015",
160 "IBM-DTLA-305040",
161 "IBM-DTLA-305030",
162 "IBM-DTLA-305020",
163 "IC35L010AVER07-0",
164 "IC35L020AVER07-0",
165 "IC35L030AVER07-0",
166 "IC35L040AVER07-0",
167 "IC35L060AVER07-0",
168 "WDC AC310200R",
169 NULL
170};
171
172static const char *bad_ata66_4[] = {
173 "IBM-DTLA-307075",
174 "IBM-DTLA-307060",
175 "IBM-DTLA-307045",
176 "IBM-DTLA-307030",
177 "IBM-DTLA-307020",
178 "IBM-DTLA-307015",
179 "IBM-DTLA-305040",
180 "IBM-DTLA-305030",
181 "IBM-DTLA-305020",
182 "IC35L010AVER07-0",
183 "IC35L020AVER07-0",
184 "IC35L030AVER07-0",
185 "IC35L040AVER07-0",
186 "IC35L060AVER07-0",
187 "WDC AC310200R",
Sergei Shtylyov783353b2007-07-03 22:28:35 +0200188 "MAXTOR STM3320620A",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 NULL
190};
191
192static const char *bad_ata66_3[] = {
193 "WDC AC310200R",
194 NULL
195};
196
197static const char *bad_ata33[] = {
198 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
199 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
200 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
201 "Maxtor 90510D4",
202 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
203 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
204 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
205 NULL
206};
207
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800208static u8 xfer_speeds[] = {
209 XFER_UDMA_6,
210 XFER_UDMA_5,
211 XFER_UDMA_4,
212 XFER_UDMA_3,
213 XFER_UDMA_2,
214 XFER_UDMA_1,
215 XFER_UDMA_0,
216
217 XFER_MW_DMA_2,
218 XFER_MW_DMA_1,
219 XFER_MW_DMA_0,
220
221 XFER_PIO_4,
222 XFER_PIO_3,
223 XFER_PIO_2,
224 XFER_PIO_1,
225 XFER_PIO_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226};
227
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800228/* Key for bus clock timings
229 * 36x 37x
230 * bits bits
231 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
232 * cycles = value + 1
233 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
234 * cycles = value + 1
235 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
236 * register access.
237 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
238 * register access.
239 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
240 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
241 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
242 * MW DMA xfer.
243 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
244 * task file register access.
245 * 28 28 UDMA enable.
246 * 29 29 DMA enable.
247 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
248 * PIO xfer.
249 * 31 31 FIFO enable.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800252static u32 forty_base_hpt36x[] = {
253 /* XFER_UDMA_6 */ 0x900fd943,
254 /* XFER_UDMA_5 */ 0x900fd943,
255 /* XFER_UDMA_4 */ 0x900fd943,
256 /* XFER_UDMA_3 */ 0x900ad943,
257 /* XFER_UDMA_2 */ 0x900bd943,
258 /* XFER_UDMA_1 */ 0x9008d943,
259 /* XFER_UDMA_0 */ 0x9008d943,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800261 /* XFER_MW_DMA_2 */ 0xa008d943,
262 /* XFER_MW_DMA_1 */ 0xa010d955,
263 /* XFER_MW_DMA_0 */ 0xa010d9fc,
264
265 /* XFER_PIO_4 */ 0xc008d963,
266 /* XFER_PIO_3 */ 0xc010d974,
267 /* XFER_PIO_2 */ 0xc010d997,
268 /* XFER_PIO_1 */ 0xc010d9c7,
269 /* XFER_PIO_0 */ 0xc018d9d9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270};
271
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800272static u32 thirty_three_base_hpt36x[] = {
273 /* XFER_UDMA_6 */ 0x90c9a731,
274 /* XFER_UDMA_5 */ 0x90c9a731,
275 /* XFER_UDMA_4 */ 0x90c9a731,
276 /* XFER_UDMA_3 */ 0x90cfa731,
277 /* XFER_UDMA_2 */ 0x90caa731,
278 /* XFER_UDMA_1 */ 0x90cba731,
279 /* XFER_UDMA_0 */ 0x90c8a731,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800281 /* XFER_MW_DMA_2 */ 0xa0c8a731,
282 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
283 /* XFER_MW_DMA_0 */ 0xa0c8a797,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800285 /* XFER_PIO_4 */ 0xc0c8a731,
286 /* XFER_PIO_3 */ 0xc0c8a742,
287 /* XFER_PIO_2 */ 0xc0d0a753,
288 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
289 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290};
291
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800292static u32 twenty_five_base_hpt36x[] = {
293 /* XFER_UDMA_6 */ 0x90c98521,
294 /* XFER_UDMA_5 */ 0x90c98521,
295 /* XFER_UDMA_4 */ 0x90c98521,
296 /* XFER_UDMA_3 */ 0x90cf8521,
297 /* XFER_UDMA_2 */ 0x90cf8521,
298 /* XFER_UDMA_1 */ 0x90cb8521,
299 /* XFER_UDMA_0 */ 0x90cb8521,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800301 /* XFER_MW_DMA_2 */ 0xa0ca8521,
302 /* XFER_MW_DMA_1 */ 0xa0ca8532,
303 /* XFER_MW_DMA_0 */ 0xa0ca8575,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800305 /* XFER_PIO_4 */ 0xc0ca8521,
306 /* XFER_PIO_3 */ 0xc0ca8532,
307 /* XFER_PIO_2 */ 0xc0ca8542,
308 /* XFER_PIO_1 */ 0xc0d08572,
309 /* XFER_PIO_0 */ 0xc0d08585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800312static u32 thirty_three_base_hpt37x[] = {
313 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
314 /* XFER_UDMA_5 */ 0x12446231,
315 /* XFER_UDMA_4 */ 0x12446231,
316 /* XFER_UDMA_3 */ 0x126c6231,
317 /* XFER_UDMA_2 */ 0x12486231,
318 /* XFER_UDMA_1 */ 0x124c6233,
319 /* XFER_UDMA_0 */ 0x12506297,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800321 /* XFER_MW_DMA_2 */ 0x22406c31,
322 /* XFER_MW_DMA_1 */ 0x22406c33,
323 /* XFER_MW_DMA_0 */ 0x22406c97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800325 /* XFER_PIO_4 */ 0x06414e31,
326 /* XFER_PIO_3 */ 0x06414e42,
327 /* XFER_PIO_2 */ 0x06414e53,
328 /* XFER_PIO_1 */ 0x06814e93,
329 /* XFER_PIO_0 */ 0x06814ea7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330};
331
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800332static u32 fifty_base_hpt37x[] = {
333 /* XFER_UDMA_6 */ 0x12848242,
334 /* XFER_UDMA_5 */ 0x12848242,
335 /* XFER_UDMA_4 */ 0x12ac8242,
336 /* XFER_UDMA_3 */ 0x128c8242,
337 /* XFER_UDMA_2 */ 0x120c8242,
338 /* XFER_UDMA_1 */ 0x12148254,
339 /* XFER_UDMA_0 */ 0x121882ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800341 /* XFER_MW_DMA_2 */ 0x22808242,
342 /* XFER_MW_DMA_1 */ 0x22808254,
343 /* XFER_MW_DMA_0 */ 0x228082ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800345 /* XFER_PIO_4 */ 0x0a81f442,
346 /* XFER_PIO_3 */ 0x0a81f443,
347 /* XFER_PIO_2 */ 0x0a81f454,
348 /* XFER_PIO_1 */ 0x0ac1f465,
349 /* XFER_PIO_0 */ 0x0ac1f48a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350};
351
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800352static u32 sixty_six_base_hpt37x[] = {
353 /* XFER_UDMA_6 */ 0x1c869c62,
354 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
355 /* XFER_UDMA_4 */ 0x1c8a9c62,
356 /* XFER_UDMA_3 */ 0x1c8e9c62,
357 /* XFER_UDMA_2 */ 0x1c929c62,
358 /* XFER_UDMA_1 */ 0x1c9a9c62,
359 /* XFER_UDMA_0 */ 0x1c829c62,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800361 /* XFER_MW_DMA_2 */ 0x2c829c62,
362 /* XFER_MW_DMA_1 */ 0x2c829c66,
363 /* XFER_MW_DMA_0 */ 0x2c829d2e,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800365 /* XFER_PIO_4 */ 0x0c829c62,
366 /* XFER_PIO_3 */ 0x0c829c84,
367 /* XFER_PIO_2 */ 0x0c829ca6,
368 /* XFER_PIO_1 */ 0x0d029d26,
369 /* XFER_PIO_0 */ 0x0d029d5e
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372#define HPT366_DEBUG_DRIVE_INFO 0
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100373#define HPT371_ALLOW_ATA133_6 1
374#define HPT302_ALLOW_ATA133_6 1
375#define HPT372_ALLOW_ATA133_6 1
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100376#define HPT370_ALLOW_ATA100_5 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377#define HPT366_ALLOW_ATA66_4 1
378#define HPT366_ALLOW_ATA66_3 1
379#define HPT366_MAX_DEVS 8
380
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100381/* Supported ATA clock frequencies */
382enum ata_clock {
383 ATA_CLOCK_25MHZ,
384 ATA_CLOCK_33MHZ,
385 ATA_CLOCK_40MHZ,
386 ATA_CLOCK_50MHZ,
387 ATA_CLOCK_66MHZ,
388 NUM_ATA_CLOCKS
Alan Coxb39b01f2005-06-27 15:24:27 -0700389};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Alan Coxb39b01f2005-06-27 15:24:27 -0700391/*
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100392 * Hold all the HighPoint chip information in one place.
Alan Coxb39b01f2005-06-27 15:24:27 -0700393 */
394
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100395struct hpt_info {
396 u8 chip_type; /* Chip type */
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200397 u8 max_ultra; /* Max. UltraDMA mode allowed */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100398 u8 dpll_clk; /* DPLL clock in MHz */
399 u8 pci_clk; /* PCI clock in MHz */
400 u32 **settings; /* Chipset settings table */
401};
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100402
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100403/* Supported HighPoint chips */
404enum {
405 HPT36x,
406 HPT370,
407 HPT370A,
408 HPT374,
409 HPT372,
410 HPT372A,
411 HPT302,
412 HPT371,
413 HPT372N,
414 HPT302N,
415 HPT371N
416};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100418static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
419 twenty_five_base_hpt36x,
420 thirty_three_base_hpt36x,
421 forty_base_hpt36x,
422 NULL,
423 NULL
424};
425
426static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
427 NULL,
428 thirty_three_base_hpt37x,
429 NULL,
430 fifty_base_hpt37x,
431 sixty_six_base_hpt37x
432};
433
434static struct hpt_info hpt36x __devinitdata = {
435 .chip_type = HPT36x,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200436 .max_ultra = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? 4 : 3) : 2,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100437 .dpll_clk = 0, /* no DPLL */
438 .settings = hpt36x_settings
439};
440
441static struct hpt_info hpt370 __devinitdata = {
442 .chip_type = HPT370,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200443 .max_ultra = HPT370_ALLOW_ATA100_5 ? 5 : 4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100444 .dpll_clk = 48,
445 .settings = hpt37x_settings
446};
447
448static struct hpt_info hpt370a __devinitdata = {
449 .chip_type = HPT370A,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200450 .max_ultra = HPT370_ALLOW_ATA100_5 ? 5 : 4,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100451 .dpll_clk = 48,
452 .settings = hpt37x_settings
453};
454
455static struct hpt_info hpt374 __devinitdata = {
456 .chip_type = HPT374,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200457 .max_ultra = 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100458 .dpll_clk = 48,
459 .settings = hpt37x_settings
460};
461
462static struct hpt_info hpt372 __devinitdata = {
463 .chip_type = HPT372,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200464 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100465 .dpll_clk = 55,
466 .settings = hpt37x_settings
467};
468
469static struct hpt_info hpt372a __devinitdata = {
470 .chip_type = HPT372A,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200471 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100472 .dpll_clk = 66,
473 .settings = hpt37x_settings
474};
475
476static struct hpt_info hpt302 __devinitdata = {
477 .chip_type = HPT302,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200478 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100479 .dpll_clk = 66,
480 .settings = hpt37x_settings
481};
482
483static struct hpt_info hpt371 __devinitdata = {
484 .chip_type = HPT371,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200485 .max_ultra = HPT371_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100486 .dpll_clk = 66,
487 .settings = hpt37x_settings
488};
489
490static struct hpt_info hpt372n __devinitdata = {
491 .chip_type = HPT372N,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200492 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100493 .dpll_clk = 77,
494 .settings = hpt37x_settings
495};
496
497static struct hpt_info hpt302n __devinitdata = {
498 .chip_type = HPT302N,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200499 .max_ultra = HPT302_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100500 .dpll_clk = 77,
Sergei Shtylyov38b66f82007-04-20 22:16:58 +0200501 .settings = hpt37x_settings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100502};
503
504static struct hpt_info hpt371n __devinitdata = {
505 .chip_type = HPT371N,
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200506 .max_ultra = HPT371_ALLOW_ATA133_6 ? 6 : 5,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100507 .dpll_clk = 77,
508 .settings = hpt37x_settings
509};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100511static int check_in_drive_list(ide_drive_t *drive, const char **list)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100513 struct hd_driveid *id = drive->id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100515 while (*list)
516 if (!strcmp(*list++,id->model))
517 return 1;
518 return 0;
519}
Alan Coxb39b01f2005-06-27 15:24:27 -0700520
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521/*
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200522 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
523 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 */
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200525
526static u8 hpt3xx_udma_filter(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527{
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200528 ide_hwif_t *hwif = HWIF(drive);
529 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
530 u8 mask = hwif->ultra_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200532 switch (info->chip_type) {
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200533 case HPT36x:
534 if (!HPT366_ALLOW_ATA66_4 ||
535 check_in_drive_list(drive, bad_ata66_4))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200536 mask = ATA_UDMA3;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100537
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200538 if (!HPT366_ALLOW_ATA66_3 ||
539 check_in_drive_list(drive, bad_ata66_3))
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200540 mask = ATA_UDMA2;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200541 break;
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200542 case HPT370:
543 if (!HPT370_ALLOW_ATA100_5 ||
544 check_in_drive_list(drive, bad_ata100_5))
545 mask = ATA_UDMA4;
546 break;
547 case HPT370A:
548 if (!HPT370_ALLOW_ATA100_5 ||
549 check_in_drive_list(drive, bad_ata100_5))
550 return ATA_UDMA4;
551 case HPT372 :
552 case HPT372A:
553 case HPT372N:
554 case HPT374 :
555 if (ide_dev_is_sata(drive->id))
556 mask &= ~0x0e;
557 /* Fall thru */
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200558 default:
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +0200559 return mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 }
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +0200561
562 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563}
564
Sergei Shtylyovb4e44362007-10-11 23:53:58 +0200565static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
566{
567 ide_hwif_t *hwif = HWIF(drive);
568 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
569
570 switch (info->chip_type) {
571 case HPT372 :
572 case HPT372A:
573 case HPT372N:
574 case HPT374 :
575 if (ide_dev_is_sata(drive->id))
576 return 0x00;
577 /* Fall thru */
578 default:
579 return 0x07;
580 }
581}
582
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100583static u32 get_speed_setting(u8 speed, struct hpt_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584{
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800585 int i;
586
587 /*
588 * Lookup the transfer mode table to get the index into
589 * the timing table.
590 *
591 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
592 */
593 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
594 if (xfer_speeds[i] == speed)
595 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100596 /*
597 * NOTE: info->settings only points to the pointer
598 * to the list of the actual register values
599 */
600 return (*info->settings)[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601}
602
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200603static void hpt36x_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100605 ide_hwif_t *hwif = HWIF(drive);
606 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100607 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100608 u8 itr_addr = drive->dn ? 0x44 : 0x40;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100609 u32 old_itr = 0;
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200610 u32 itr_mask, new_itr;
611
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200612 itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
613 (speed < XFER_UDMA_0 ? 0xc0070000 : 0xc03800ff);
614
615 new_itr = get_speed_setting(speed, info);
Alan Coxb39b01f2005-06-27 15:24:27 -0700616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 /*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100618 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
619 * to avoid problems handling I/O errors later
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100621 pci_read_config_dword(dev, itr_addr, &old_itr);
622 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
623 new_itr &= ~0xc0000000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100625 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626}
627
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200628static void hpt37x_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100630 ide_hwif_t *hwif = HWIF(drive);
631 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100632 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100633 u8 itr_addr = 0x40 + (drive->dn * 4);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100634 u32 old_itr = 0;
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200635 u32 itr_mask, new_itr;
636
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200637 itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
638 (speed < XFER_UDMA_0 ? 0xc03c0000 : 0xc1c001ff);
639
640 new_itr = get_speed_setting(speed, info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100642 pci_read_config_dword(dev, itr_addr, &old_itr);
643 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Alan Coxb39b01f2005-06-27 15:24:27 -0700645 if (speed < XFER_MW_DMA_0)
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100646 new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
647 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648}
649
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200650static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100652 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100653 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100655 if (info->chip_type >= HPT370)
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200656 hpt37x_set_mode(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 else /* hpt368: hpt_minimum_revision(dev, 2) */
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200658 hpt36x_set_mode(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659}
660
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200661static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662{
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200663 hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664}
665
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100666static int hpt3xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100668 struct hd_driveid *id = drive->id;
669 const char **list = quirk_drives;
670
671 while (*list)
672 if (strstr(id->model, *list++))
673 return 1;
674 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675}
676
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100677static void hpt3xx_intrproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 if (drive->quirk_list)
680 return;
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200681
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 /* drives in the quirk_list may not like intr setups/cleanups */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200683 outb(drive->ctl | 2, IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684}
685
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100686static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100688 ide_hwif_t *hwif = HWIF(drive);
689 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100690 struct hpt_info *info = pci_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
692 if (drive->quirk_list) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100693 if (info->chip_type >= HPT370) {
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100694 u8 scr1 = 0;
695
696 pci_read_config_byte(dev, 0x5a, &scr1);
697 if (((scr1 & 0x10) >> 4) != mask) {
698 if (mask)
699 scr1 |= 0x10;
700 else
701 scr1 &= ~0x10;
702 pci_write_config_byte(dev, 0x5a, scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100704 } else {
705 if (mask)
706 disable_irq(hwif->irq);
707 else
708 enable_irq (hwif->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100710 } else
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200711 outb(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
712 IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713}
714
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715/*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100716 * This is specific to the HPT366 UDMA chipset
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 * by HighPoint|Triones Technologies, Inc.
718 */
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200719static void hpt366_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100721 struct pci_dev *dev = HWIF(drive)->pci_dev;
722 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100724 pci_read_config_byte(dev, 0x50, &mcr1);
725 pci_read_config_byte(dev, 0x52, &mcr3);
726 pci_read_config_byte(dev, 0x5a, &scr1);
727 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
728 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
729 if (scr1 & 0x10)
730 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200731 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732}
733
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100734static void hpt370_clear_engine(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100736 ide_hwif_t *hwif = HWIF(drive);
737
738 pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 udelay(10);
740}
741
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100742static void hpt370_irq_timeout(ide_drive_t *drive)
743{
744 ide_hwif_t *hwif = HWIF(drive);
745 u16 bfifo = 0;
746 u8 dma_cmd;
747
748 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
749 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
750
751 /* get DMA command mode */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200752 dma_cmd = inb(hwif->dma_command);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100753 /* stop DMA */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200754 outb(dma_cmd & ~0x1, hwif->dma_command);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100755 hpt370_clear_engine(drive);
756}
757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758static void hpt370_ide_dma_start(ide_drive_t *drive)
759{
760#ifdef HPT_RESET_STATE_ENGINE
761 hpt370_clear_engine(drive);
762#endif
763 ide_dma_start(drive);
764}
765
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100766static int hpt370_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767{
768 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200769 u8 dma_stat = inb(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771 if (dma_stat & 0x01) {
772 /* wait a little */
773 udelay(20);
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200774 dma_stat = inb(hwif->dma_status);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100775 if (dma_stat & 0x01)
776 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 return __ide_dma_end(drive);
779}
780
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200781static void hpt370_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782{
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100783 hpt370_irq_timeout(drive);
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200784 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785}
786
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787/* returns 1 if DMA IRQ issued, 0 otherwise */
788static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
789{
790 ide_hwif_t *hwif = HWIF(drive);
791 u16 bfifo = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100792 u8 dma_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100794 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 if (bfifo & 0x1FF) {
796// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
797 return 0;
798 }
799
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100800 dma_stat = inb(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 /* return 1 if INTR asserted */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100802 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 return 1;
804
805 if (!drive->waiting_for_dma)
806 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
807 drive->name, __FUNCTION__);
808 return 0;
809}
810
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100811static int hpt374_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100814 struct pci_dev *dev = hwif->pci_dev;
815 u8 mcr = 0, mcr_addr = hwif->select_data;
816 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100818 pci_read_config_byte(dev, 0x6a, &bwsr);
819 pci_read_config_byte(dev, mcr_addr, &mcr);
820 if (bwsr & mask)
821 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 return __ide_dma_end(drive);
823}
824
825/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800826 * hpt3xxn_set_clock - perform clock switching dance
827 * @hwif: hwif to switch
828 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800830 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800832
833static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200835 u8 scr2 = inb(hwif->dma_master + 0x7b);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800836
837 if ((scr2 & 0x7f) == mode)
838 return;
839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 /* Tristate the bus */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200841 outb(0x80, hwif->dma_master + 0x73);
842 outb(0x80, hwif->dma_master + 0x77);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800843
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 /* Switch clock and reset channels */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200845 outb(mode, hwif->dma_master + 0x7b);
846 outb(0xc0, hwif->dma_master + 0x79);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800847
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100848 /*
849 * Reset the state machines.
850 * NOTE: avoid accidentally enabling the disabled channels.
851 */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200852 outb(inb(hwif->dma_master + 0x70) | 0x32, hwif->dma_master + 0x70);
853 outb(inb(hwif->dma_master + 0x74) | 0x32, hwif->dma_master + 0x74);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 /* Complete reset */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200856 outb(0x00, hwif->dma_master + 0x79);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800857
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 /* Reconnect channels to bus */
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +0200859 outb(0x00, hwif->dma_master + 0x73);
860 outb(0x00, hwif->dma_master + 0x77);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861}
862
863/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800864 * hpt3xxn_rw_disk - prepare for I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 * @drive: drive for command
866 * @rq: block request structure
867 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800868 * This is called when a disk I/O is issued to HPT3xxN.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 * We need it because of the clock switching.
870 */
871
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800872static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100874 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875}
876
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877/*
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800878 * Set/get power state for a drive.
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100879 * NOTE: affects both drives on each channel.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 *
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800881 * When we turn the power back on, we need to re-initialize things.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 */
883#define TRISTATE_BIT 0x8000
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800884
885static int hpt3xx_busproc(ide_drive_t *drive, int state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100887 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100889 u8 mcr_addr = hwif->select_data + 2;
890 u8 resetmask = hwif->channel ? 0x80 : 0x40;
891 u8 bsr2 = 0;
892 u16 mcr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893
894 hwif->bus_state = state;
895
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800896 /* Grab the status. */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100897 pci_read_config_word(dev, mcr_addr, &mcr);
898 pci_read_config_byte(dev, 0x59, &bsr2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800900 /*
901 * Set the state. We don't set it if we don't need to do so.
902 * Make sure that the drive knows that it has failed if it's off.
903 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 switch (state) {
905 case BUSSTATE_ON:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100906 if (!(bsr2 & resetmask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 return 0;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800908 hwif->drives[0].failures = hwif->drives[1].failures = 0;
909
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100910 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
911 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800912 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 case BUSSTATE_OFF:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100914 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100916 mcr &= ~TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 break;
918 case BUSSTATE_TRISTATE:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100919 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100921 mcr |= TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 break;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800923 default:
924 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800927 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
928 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
929
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100930 pci_write_config_word(dev, mcr_addr, mcr);
931 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 return 0;
933}
934
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100935/**
936 * hpt37x_calibrate_dpll - calibrate the DPLL
937 * @dev: PCI device
938 *
939 * Perform a calibration cycle on the DPLL.
940 * Returns 1 if this succeeds
941 */
942static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100944 u32 dpll = (f_high << 16) | f_low | 0x100;
945 u8 scr2;
946 int i;
Alan Coxb39b01f2005-06-27 15:24:27 -0700947
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100948 pci_write_config_dword(dev, 0x5c, dpll);
Alan Coxb39b01f2005-06-27 15:24:27 -0700949
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100950 /* Wait for oscillator ready */
951 for(i = 0; i < 0x5000; ++i) {
952 udelay(50);
953 pci_read_config_byte(dev, 0x5b, &scr2);
954 if (scr2 & 0x80)
Alan Coxb39b01f2005-06-27 15:24:27 -0700955 break;
956 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100957 /* See if it stays ready (we'll just bail out if it's not yet) */
958 for(i = 0; i < 0x1000; ++i) {
959 pci_read_config_byte(dev, 0x5b, &scr2);
960 /* DPLL destabilized? */
961 if(!(scr2 & 0x80))
962 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +0100963 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100964 /* Turn off tuning, we have the DPLL set */
965 pci_read_config_dword (dev, 0x5c, &dpll);
966 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
967 return 1;
Alan Coxb39b01f2005-06-27 15:24:27 -0700968}
969
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
971{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100972 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
973 unsigned long io_base = pci_resource_start(dev, 4);
974 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
Sergei Shtylyov72931362007-09-11 22:28:35 +0200975 u8 chip_type;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100976 enum ata_clock clock;
977
978 if (info == NULL) {
979 printk(KERN_ERR "%s: out of memory!\n", name);
980 return -ENOMEM;
981 }
982
983 /*
984 * Copy everything from a static "template" structure
985 * to just allocated per-chip hpt_info structure.
986 */
Sergei Shtylyov72931362007-09-11 22:28:35 +0200987 memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
988 chip_type = info->chip_type;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100989
Alan Coxb39b01f2005-06-27 15:24:27 -0700990 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
991 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
992 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
993 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100995 /*
996 * First, try to estimate the PCI clock frequency...
997 */
Sergei Shtylyov72931362007-09-11 22:28:35 +0200998 if (chip_type >= HPT370) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100999 u8 scr1 = 0;
1000 u16 f_cnt = 0;
1001 u32 temp = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -07001002
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001003 /* Interrupt force enable. */
1004 pci_read_config_byte(dev, 0x5a, &scr1);
1005 if (scr1 & 0x10)
1006 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001007
1008 /*
1009 * HighPoint does this for HPT372A.
1010 * NOTE: This register is only writeable via I/O space.
1011 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001012 if (chip_type == HPT372A)
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001013 outb(0x0e, io_base + 0x9c);
1014
1015 /*
1016 * Default to PCI clock. Make sure MA15/16 are set to output
1017 * to prevent drives having problems with 40-pin cables.
1018 */
1019 pci_write_config_byte(dev, 0x5b, 0x23);
1020
1021 /*
1022 * We'll have to read f_CNT value in order to determine
1023 * the PCI clock frequency according to the following ratio:
1024 *
1025 * f_CNT = Fpci * 192 / Fdpll
1026 *
1027 * First try reading the register in which the HighPoint BIOS
1028 * saves f_CNT value before reprogramming the DPLL from its
1029 * default setting (which differs for the various chips).
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001030 *
Sergei Shtylyov72931362007-09-11 22:28:35 +02001031 * NOTE: This register is only accessible via I/O space;
1032 * HPT374 BIOS only saves it for the function 0, so we have to
1033 * always read it from there -- no need to check the result of
1034 * pci_get_slot() for the function 0 as the whole device has
1035 * been already "pinned" (via function 1) in init_setup_hpt374()
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001036 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001037 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1038 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1039 dev->devfn - 1);
1040 unsigned long io_base = pci_resource_start(dev1, 4);
1041
1042 temp = inl(io_base + 0x90);
1043 pci_dev_put(dev1);
1044 } else
1045 temp = inl(io_base + 0x90);
1046
1047 /*
1048 * In case the signature check fails, we'll have to
1049 * resort to reading the f_CNT register itself in hopes
1050 * that nobody has touched the DPLL yet...
1051 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001052 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1053 int i;
1054
1055 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1056 name);
1057
1058 /* Calculate the average value of f_CNT. */
1059 for (temp = i = 0; i < 128; i++) {
1060 pci_read_config_word(dev, 0x78, &f_cnt);
1061 temp += f_cnt & 0x1ff;
1062 mdelay(1);
1063 }
1064 f_cnt = temp / 128;
1065 } else
1066 f_cnt = temp & 0x1ff;
1067
1068 dpll_clk = info->dpll_clk;
1069 pci_clk = (f_cnt * dpll_clk) / 192;
1070
1071 /* Clamp PCI clock to bands. */
1072 if (pci_clk < 40)
1073 pci_clk = 33;
1074 else if(pci_clk < 45)
1075 pci_clk = 40;
1076 else if(pci_clk < 55)
1077 pci_clk = 50;
1078 else
1079 pci_clk = 66;
1080
1081 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1082 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1083 } else {
1084 u32 itr1 = 0;
1085
1086 pci_read_config_dword(dev, 0x40, &itr1);
1087
1088 /* Detect PCI clock by looking at cmd_high_time. */
1089 switch((itr1 >> 8) & 0x07) {
1090 case 0x09:
1091 pci_clk = 40;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001092 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001093 case 0x05:
1094 pci_clk = 25;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001095 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001096 case 0x07:
1097 default:
1098 pci_clk = 33;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001099 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001100 }
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001101 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001103 /* Let's assume we'll use PCI clock for the ATA clock... */
1104 switch (pci_clk) {
1105 case 25:
1106 clock = ATA_CLOCK_25MHZ;
1107 break;
1108 case 33:
1109 default:
1110 clock = ATA_CLOCK_33MHZ;
1111 break;
1112 case 40:
1113 clock = ATA_CLOCK_40MHZ;
1114 break;
1115 case 50:
1116 clock = ATA_CLOCK_50MHZ;
1117 break;
1118 case 66:
1119 clock = ATA_CLOCK_66MHZ;
1120 break;
1121 }
1122
1123 /*
1124 * Only try the DPLL if we don't have a table for the PCI clock that
1125 * we are running at for HPT370/A, always use it for anything newer...
1126 *
1127 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1128 * We also don't like using the DPLL because this causes glitches
1129 * on PRST-/SRST- when the state engine gets reset...
1130 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001131 if (chip_type >= HPT374 || info->settings[clock] == NULL) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001132 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1133 int adjust;
1134
1135 /*
1136 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1137 * supported/enabled, use 50 MHz DPLL clock otherwise...
1138 */
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001139 if (info->max_ultra == 6) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001140 dpll_clk = 66;
1141 clock = ATA_CLOCK_66MHZ;
1142 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1143 dpll_clk = 50;
1144 clock = ATA_CLOCK_50MHZ;
1145 }
1146
1147 if (info->settings[clock] == NULL) {
1148 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1149 kfree(info);
1150 return -EIO;
1151 }
1152
1153 /* Select the DPLL clock. */
1154 pci_write_config_byte(dev, 0x5b, 0x21);
1155
1156 /*
1157 * Adjust the DPLL based upon PCI clock, enable it,
1158 * and wait for stabilization...
1159 */
1160 f_low = (pci_clk * 48) / dpll_clk;
1161
1162 for (adjust = 0; adjust < 8; adjust++) {
1163 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1164 break;
1165
1166 /*
1167 * See if it'll settle at a fractionally different clock
1168 */
1169 if (adjust & 1)
1170 f_low -= adjust >> 1;
1171 else
1172 f_low += adjust >> 1;
1173 }
1174 if (adjust == 8) {
1175 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1176 kfree(info);
1177 return -EIO;
1178 }
1179
1180 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1181 } else {
1182 /* Mark the fact that we're not using the DPLL. */
1183 dpll_clk = 0;
1184
1185 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1186 }
1187
1188 /*
1189 * Advance the table pointer to a slot which points to the list
1190 * of the register values settings matching the clock being used.
1191 */
1192 info->settings += clock;
1193
1194 /* Store the clock frequencies. */
1195 info->dpll_clk = dpll_clk;
1196 info->pci_clk = pci_clk;
1197
1198 /* Point to this chip's own instance of the hpt_info structure. */
1199 pci_set_drvdata(dev, info);
1200
Sergei Shtylyov72931362007-09-11 22:28:35 +02001201 if (chip_type >= HPT370) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001202 u8 mcr1, mcr4;
1203
1204 /*
1205 * Reset the state engines.
1206 * NOTE: Avoid accidentally enabling the disabled channels.
1207 */
1208 pci_read_config_byte (dev, 0x50, &mcr1);
1209 pci_read_config_byte (dev, 0x54, &mcr4);
1210 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1211 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1212 udelay(100);
1213 }
1214
1215 /*
1216 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1217 * the MISC. register to stretch the UltraDMA Tss timing.
1218 * NOTE: This register is only writeable via I/O space.
1219 */
Sergei Shtylyov72931362007-09-11 22:28:35 +02001220 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001221
1222 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1223
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 return dev->irq;
1225}
1226
1227static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1228{
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001229 struct pci_dev *dev = hwif->pci_dev;
1230 struct hpt_info *info = pci_get_drvdata(dev);
1231 int serialize = HPT_SERIALIZE_IO;
1232 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1233 u8 chip_type = info->chip_type;
1234 u8 new_mcr, old_mcr = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001235
1236 /* Cache the channel's MISC. control registers' offset */
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001237 hwif->select_data = hwif->channel ? 0x54 : 0x50;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001238
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +02001239 hwif->set_pio_mode = &hpt3xx_set_pio_mode;
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +02001240 hwif->set_dma_mode = &hpt3xx_set_mode;
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001241 hwif->quirkproc = &hpt3xx_quirkproc;
1242 hwif->intrproc = &hpt3xx_intrproc;
1243 hwif->maskproc = &hpt3xx_maskproc;
1244 hwif->busproc = &hpt3xx_busproc;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001245
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001246 hwif->udma_filter = &hpt3xx_udma_filter;
Sergei Shtylyovb4e44362007-10-11 23:53:58 +02001247 hwif->mdma_filter = &hpt3xx_mdma_filter;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001248
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001249 /*
1250 * HPT3xxN chips have some complications:
1251 *
1252 * - on 33 MHz PCI we must clock switch
1253 * - on 66 MHz PCI we must NOT use the PCI clock
1254 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001255 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001256 /*
1257 * Clock is shared between the channels,
1258 * so we'll have to serialize them... :-(
1259 */
1260 serialize = 1;
1261 hwif->rw_disk = &hpt3xxn_rw_disk;
1262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001264 /* Serialize access to this device if needed */
1265 if (serialize && hwif->mate)
1266 hwif->serialized = hwif->mate->serialized = 1;
1267
1268 /*
1269 * Disable the "fast interrupt" prediction. Don't hold off
1270 * on interrupts. (== 0x01 despite what the docs say)
1271 */
1272 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1273
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001274 if (info->chip_type >= HPT374)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001275 new_mcr = old_mcr & ~0x07;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001276 else if (info->chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001277 new_mcr = old_mcr;
1278 new_mcr &= ~0x02;
1279
1280#ifdef HPT_DELAY_INTERRUPT
1281 new_mcr &= ~0x01;
1282#else
1283 new_mcr |= 0x01;
1284#endif
1285 } else /* HPT366 and HPT368 */
1286 new_mcr = old_mcr & ~0x80;
1287
1288 if (new_mcr != old_mcr)
1289 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1290
Bartlomiej Zolnierkiewicza29ec3b2007-10-16 22:29:52 +02001291 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
1292
1293 if (hwif->dma_base == 0)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001294 return;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001295
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 /*
1297 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001298 * address lines to access an external EEPROM. To read valid
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 * cable detect state the pins must be enabled as inputs.
1300 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001301 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 /*
1303 * HPT374 PCI function 1
1304 * - set bit 15 of reg 0x52 to enable TCBLID as input
1305 * - set bit 15 of reg 0x56 to enable FCBLID as input
1306 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001307 u8 mcr_addr = hwif->select_data + 2;
1308 u16 mcr;
1309
1310 pci_read_config_word (dev, mcr_addr, &mcr);
1311 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 /* now read cable id register */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001313 pci_read_config_byte (dev, 0x5a, &scr1);
1314 pci_write_config_word(dev, mcr_addr, mcr);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001315 } else if (chip_type >= HPT370) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 /*
1317 * HPT370/372 and 374 pcifn 0
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001318 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001320 u8 scr2 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001322 pci_read_config_byte (dev, 0x5b, &scr2);
1323 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1324 /* now read cable id register */
1325 pci_read_config_byte (dev, 0x5a, &scr1);
1326 pci_write_config_byte(dev, 0x5b, scr2);
1327 } else
1328 pci_read_config_byte (dev, 0x5a, &scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +02001330 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
1331 hwif->cbl = (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001333 if (chip_type >= HPT374) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001334 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1335 hwif->ide_dma_end = &hpt374_ide_dma_end;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001336 } else if (chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001337 hwif->dma_start = &hpt370_ide_dma_start;
1338 hwif->ide_dma_end = &hpt370_ide_dma_end;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +02001339 hwif->dma_timeout = &hpt370_dma_timeout;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001340 } else
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001341 hwif->dma_lost_irq = &hpt366_dma_lost_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342}
1343
1344static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1345{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001346 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001347 u8 masterdma = 0, slavedma = 0;
1348 u8 dma_new = 0, dma_old = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 unsigned long flags;
1350
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +02001351 dma_old = inb(dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352
1353 local_irq_save(flags);
1354
1355 dma_new = dma_old;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001356 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1357 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
1359 if (masterdma & 0x30) dma_new |= 0x20;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001360 if ( slavedma & 0x30) dma_new |= 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 if (dma_new != dma_old)
Bartlomiej Zolnierkiewicz31e8a462007-10-19 00:30:08 +02001362 outb(dma_new, dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
1364 local_irq_restore(flags);
1365
1366 ide_setup_dma(hwif, dmabase, 8);
1367}
1368
1369static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
1370{
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001371 struct pci_dev *dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
1373 if (PCI_FUNC(dev->devfn) & 1)
1374 return -ENODEV;
1375
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001376 pci_set_drvdata(dev, &hpt374);
1377
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001378 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1379 int ret;
1380
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001381 pci_set_drvdata(dev2, &hpt374);
1382
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001383 if (dev2->irq != dev->irq) {
1384 /* FIXME: we need a core pci_set_interrupt() */
1385 dev2->irq = dev->irq;
1386 printk(KERN_WARNING "%s: PCI config space interrupt "
1387 "fixed.\n", d->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 }
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001389 ret = ide_setup_pci_devices(dev, dev2, d);
1390 if (ret < 0)
1391 pci_dev_put(dev2);
1392 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393 }
1394 return ide_setup_pci_device(dev, d);
1395}
1396
Sergei Shtylyov90778572007-02-07 18:17:51 +01001397static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001399 pci_set_drvdata(dev, &hpt372n);
1400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 return ide_setup_pci_device(dev, d);
1402}
1403
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001404static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
1405{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001406 struct hpt_info *info;
Auke Kok44c10132007-06-08 15:46:36 -07001407 u8 mcr1 = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001408
Auke Kok44c10132007-06-08 15:46:36 -07001409 if (dev->revision > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001410 d->name = "HPT371N";
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001411
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001412 info = &hpt371n;
1413 } else
1414 info = &hpt371;
1415
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001416 /*
1417 * HPT371 chips physically have only one channel, the secondary one,
1418 * but the primary channel registers do exist! Go figure...
1419 * So, we manually disable the non-existing channel here
1420 * (if the BIOS hasn't done this already).
1421 */
1422 pci_read_config_byte(dev, 0x50, &mcr1);
1423 if (mcr1 & 0x04)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001424 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
1425
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001426 pci_set_drvdata(dev, info);
1427
Sergei Shtylyov90778572007-02-07 18:17:51 +01001428 return ide_setup_pci_device(dev, d);
1429}
1430
1431static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
1432{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001433 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001434
Auke Kok44c10132007-06-08 15:46:36 -07001435 if (dev->revision > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001436 d->name = "HPT372N";
1437
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001438 info = &hpt372n;
1439 } else
1440 info = &hpt372a;
1441 pci_set_drvdata(dev, info);
1442
Sergei Shtylyov90778572007-02-07 18:17:51 +01001443 return ide_setup_pci_device(dev, d);
1444}
1445
1446static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
1447{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001448 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001449
Auke Kok44c10132007-06-08 15:46:36 -07001450 if (dev->revision > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001451 d->name = "HPT302N";
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001452
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001453 info = &hpt302n;
1454 } else
1455 info = &hpt302;
1456 pci_set_drvdata(dev, info);
1457
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001458 return ide_setup_pci_device(dev, d);
1459}
1460
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
1462{
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001463 struct pci_dev *dev2;
Auke Kok44c10132007-06-08 15:46:36 -07001464 u8 rev = dev->revision;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001465 static char *chipset_names[] = { "HPT366", "HPT366", "HPT368",
1466 "HPT370", "HPT370A", "HPT372",
1467 "HPT372N" };
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001468 static struct hpt_info *info[] = { &hpt36x, &hpt36x, &hpt36x,
1469 &hpt370, &hpt370a, &hpt372,
1470 &hpt372n };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471
1472 if (PCI_FUNC(dev->devfn) & 1)
1473 return -ENODEV;
1474
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001475 switch (rev) {
1476 case 0:
1477 case 1:
1478 case 2:
1479 /*
1480 * HPT36x chips have one channel per function and have
1481 * both channel enable bits located differently and visible
1482 * to both functions -- really stupid design decision... :-(
1483 * Bit 4 is for the primary channel, bit 5 for the secondary.
1484 */
Bartlomiej Zolnierkiewicza5d8c5c2007-07-20 01:11:55 +02001485 d->host_flags |= IDE_HFLAG_SINGLE;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001486 d->enablebits[0].mask = d->enablebits[0].val = 0x10;
1487
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001488 d->udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ?
1489 ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001490 break;
1491 case 3:
1492 case 4:
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001493 d->udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001494 break;
1495 default:
Sergei Shtylyove139b0b2007-02-07 18:17:37 +01001496 rev = 6;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001497 /* fall thru */
1498 case 5:
1499 case 6:
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001500 d->udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5;
Sergei Shtylyov2648e5d2007-07-09 23:17:55 +02001501 break;
1502 }
1503
Sergei Shtylyov90778572007-02-07 18:17:51 +01001504 d->name = chipset_names[rev];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001506 pci_set_drvdata(dev, info[rev]);
1507
Sergei Shtylyov90778572007-02-07 18:17:51 +01001508 if (rev > 2)
1509 goto init_single;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001511 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
Sergei Shtylyov96dcc082007-07-03 22:28:35 +02001512 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001513 int ret;
1514
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001515 pci_set_drvdata(dev2, info[rev]);
1516
Sergei Shtylyov96dcc082007-07-03 22:28:35 +02001517 /*
1518 * Now we'll have to force both channels enabled if
1519 * at least one of them has been enabled by BIOS...
1520 */
1521 pci_read_config_byte(dev, 0x50, &mcr1);
1522 if (mcr1 & 0x30)
1523 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
1524
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001525 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1526 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1527 if (pin1 != pin2 && dev->irq == dev2->irq) {
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001528 d->host_flags |= IDE_HFLAG_BOOTABLE;
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001529 printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
1530 d->name, pin1, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 }
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001532 ret = ide_setup_pci_devices(dev, dev2, d);
1533 if (ret < 0)
1534 pci_dev_put(dev2);
1535 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 }
1537init_single:
1538 return ide_setup_pci_device(dev, d);
1539}
1540
1541static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
1542 { /* 0 */
1543 .name = "HPT366",
1544 .init_setup = init_setup_hpt366,
1545 .init_chipset = init_chipset_hpt366,
1546 .init_hwif = init_hwif_hpt366,
1547 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001548 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001549 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001550 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001551 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001552 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 },{ /* 1 */
1554 .name = "HPT372A",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001555 .init_setup = init_setup_hpt372a,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 .init_chipset = init_chipset_hpt366,
1557 .init_hwif = init_hwif_hpt366,
1558 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001559 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001560 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001561 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001562 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001563 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001564 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 },{ /* 2 */
1566 .name = "HPT302",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001567 .init_setup = init_setup_hpt302,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 .init_chipset = init_chipset_hpt366,
1569 .init_hwif = init_hwif_hpt366,
1570 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001571 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001572 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001573 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001574 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001575 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001576 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 },{ /* 3 */
1578 .name = "HPT371",
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001579 .init_setup = init_setup_hpt371,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 .init_chipset = init_chipset_hpt366,
1581 .init_hwif = init_hwif_hpt366,
1582 .init_dma = init_dma_hpt366,
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001583 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001584 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001585 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001586 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001587 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001588 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 },{ /* 4 */
1590 .name = "HPT374",
1591 .init_setup = init_setup_hpt374,
1592 .init_chipset = init_chipset_hpt366,
1593 .init_hwif = init_hwif_hpt366,
1594 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001595 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001596 .udma_mask = ATA_UDMA5,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001597 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001598 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001599 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001600 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601 },{ /* 5 */
1602 .name = "HPT372N",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001603 .init_setup = init_setup_hpt372n,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 .init_chipset = init_chipset_hpt366,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 .init_hwif = init_hwif_hpt366,
1606 .init_dma = init_dma_hpt366,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001607 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Sergei Shtylyov2808b0a2007-09-11 22:28:36 +02001608 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001609 .extra = 240,
Bartlomiej Zolnierkiewicz7cab14a2007-10-19 00:30:06 +02001610 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +02001611 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +02001612 .mwdma_mask = ATA_MWDMA2,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 }
1614};
1615
1616/**
1617 * hpt366_init_one - called when an HPT366 is found
1618 * @dev: the hpt366 device
1619 * @id: the matching pci id
1620 *
1621 * Called when the PCI registration layer (or the IDE initialization)
1622 * finds a device matching our IDE device tables.
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001623 *
1624 * NOTE: since we'll have to modify some fields of the ide_pci_device_t
1625 * structure depending on the chip's revision, we'd better pass a local
1626 * copy down the call chain...
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1629{
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001630 ide_pci_device_t d = hpt366_chipsets[id->driver_data];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001632 return d.init_setup(dev, &d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633}
1634
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +02001635static const struct pci_device_id hpt366_pci_tbl[] = {
1636 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), 0 },
1637 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), 1 },
1638 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), 2 },
1639 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), 3 },
1640 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), 4 },
1641 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 { 0, },
1643};
1644MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1645
1646static struct pci_driver driver = {
1647 .name = "HPT366_IDE",
1648 .id_table = hpt366_pci_tbl,
1649 .probe = hpt366_init_one,
1650};
1651
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001652static int __init hpt366_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
1654 return ide_pci_register_driver(&driver);
1655}
1656
1657module_init(hpt366_ide_init);
1658
1659MODULE_AUTHOR("Andre Hedrick");
1660MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1661MODULE_LICENSE("GPL");