blob: b04134aa3462cfeaf79c2f61d79d74579bf39d2b [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -050029#include <linux/dmi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
31#include "xhci.h"
32
33#define DRIVER_AUTHOR "Sarah Sharp"
34#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
35
Sarah Sharpb0567b32009-08-07 14:04:36 -070036/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
37static int link_quirk;
38module_param(link_quirk, int, S_IRUGO | S_IWUSR);
39MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
40
Sarah Sharp66d4ead2009-04-27 19:52:28 -070041/* TODO: copied from ehci-hcd.c - can this be refactored? */
42/*
43 * handshake - spin reading hc until handshake completes or fails
44 * @ptr: address of hc register to be read
45 * @mask: bits to look at in result of read
46 * @done: value of those bits when handshake succeeds
47 * @usec: timeout in microseconds
48 *
49 * Returns negative errno, or zero on success
50 *
51 * Success happens when the "mask" bits have the specified value (hardware
52 * handshake done). There are two failure modes: "usec" have passed (major
53 * hardware flakeout), or the register reads as all-ones (hardware removed).
54 */
Elric Fu28182472012-06-27 16:31:12 +080055int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056 u32 mask, u32 done, int usec)
57{
58 u32 result;
59
60 do {
61 result = xhci_readl(xhci, ptr);
62 if (result == ~(u32)0) /* card removed */
63 return -ENODEV;
64 result &= mask;
65 if (result == done)
66 return 0;
67 udelay(1);
68 usec--;
69 } while (usec > 0);
70 return -ETIMEDOUT;
71}
72
73/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070074 * Disable interrupts and begin the xHCI halting process.
75 */
76void xhci_quiesce(struct xhci_hcd *xhci)
77{
78 u32 halted;
79 u32 cmd;
80 u32 mask;
81
82 mask = ~(XHCI_IRQS);
83 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
84 if (!halted)
85 mask &= ~CMD_RUN;
86
87 cmd = xhci_readl(xhci, &xhci->op_regs->command);
88 cmd &= mask;
89 xhci_writel(xhci, cmd, &xhci->op_regs->command);
90}
91
92/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070093 * Force HC into halt state.
94 *
95 * Disable any IRQs and clear the run/stop bit.
96 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +080097 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070098 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070099 */
100int xhci_halt(struct xhci_hcd *xhci)
101{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800102 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700103 xhci_dbg(xhci, "// Halt the HC\n");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700104 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700105
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800106 ret = handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fu1976fff2012-06-27 16:30:57 +0800108 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800109 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fu1976fff2012-06-27 16:30:57 +0800110 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
111 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700112 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
113 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800114 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115}
116
117/*
Sarah Sharped074532010-05-24 13:25:21 -0700118 * Set the run bit and wait for the host to be running.
119 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800120static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700121{
122 u32 temp;
123 int ret;
124
125 temp = xhci_readl(xhci, &xhci->op_regs->command);
126 temp |= (CMD_RUN);
127 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
128 temp);
129 xhci_writel(xhci, temp, &xhci->op_regs->command);
130
131 /*
132 * Wait for the HCHalted Status bit to be 0 to indicate the host is
133 * running.
134 */
135 ret = handshake(xhci, &xhci->op_regs->status,
136 STS_HALT, 0, XHCI_MAX_HALT_USEC);
137 if (ret == -ETIMEDOUT)
138 xhci_err(xhci, "Host took too long to start, "
139 "waited %u microseconds.\n",
140 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800141 if (!ret)
142 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700143 return ret;
144}
145
146/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800147 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700148 *
149 * This resets pipelines, timers, counters, state machines, etc.
150 * Transactions will be terminated immediately, and operational registers
151 * will be set to their defaults.
152 */
153int xhci_reset(struct xhci_hcd *xhci)
154{
155 u32 command;
156 u32 state;
Andiry Xu296b8ce2012-04-14 02:54:30 +0800157 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700158
159 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700160 if ((state & STS_HALT) == 0) {
161 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
162 return 0;
163 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
165 xhci_dbg(xhci, "// Reset the HC\n");
166 command = xhci_readl(xhci, &xhci->op_regs->command);
167 command |= CMD_RESET;
168 xhci_writel(xhci, command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700169
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700170 ret = handshake(xhci, &xhci->op_regs->command,
Sarah Sharpebd311e2012-07-23 16:06:08 -0700171 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700172 if (ret)
173 return ret;
174
175 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
176 /*
177 * xHCI cannot write to any doorbells or operational registers other
178 * than status until the "Controller Not Ready" flag is cleared.
179 */
Sarah Sharpebd311e2012-07-23 16:06:08 -0700180 ret = handshake(xhci, &xhci->op_regs->status,
181 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xu296b8ce2012-04-14 02:54:30 +0800182
183 for (i = 0; i < 2; ++i) {
184 xhci->bus_state[i].port_c_suspend = 0;
185 xhci->bus_state[i].suspended_ports = 0;
186 xhci->bus_state[i].resuming_ports = 0;
187 }
188
189 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700190}
191
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700192#ifdef CONFIG_PCI
193static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700194{
195 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700196
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700197 if (!xhci->msix_entries)
198 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700199
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700200 for (i = 0; i < xhci->msix_count; i++)
201 if (xhci->msix_entries[i].vector)
202 free_irq(xhci->msix_entries[i].vector,
203 xhci_to_hcd(xhci));
204 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700205}
206
207/*
208 * Set up MSI
209 */
210static int xhci_setup_msi(struct xhci_hcd *xhci)
211{
212 int ret;
213 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
214
215 ret = pci_enable_msi(pdev);
216 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800217 xhci_dbg(xhci, "failed to allocate MSI entry\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700218 return ret;
219 }
220
221 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
222 0, "xhci_hcd", xhci_to_hcd(xhci));
223 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800224 xhci_dbg(xhci, "disable MSI interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700225 pci_disable_msi(pdev);
226 }
227
228 return ret;
229}
230
231/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700232 * Free IRQs
233 * free all IRQs request
234 */
235static void xhci_free_irq(struct xhci_hcd *xhci)
236{
237 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
238 int ret;
239
240 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200241 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700242 return;
243
244 ret = xhci_free_msi(xhci);
245 if (!ret)
246 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200247 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700248 free_irq(pdev->irq, xhci_to_hcd(xhci));
249
250 return;
251}
252
253/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700254 * Set up MSI-X
255 */
256static int xhci_setup_msix(struct xhci_hcd *xhci)
257{
258 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800259 struct usb_hcd *hcd = xhci_to_hcd(xhci);
260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700261
262 /*
263 * calculate number of msi-x vectors supported.
264 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
265 * with max number of interrupters based on the xhci HCSPARAMS1.
266 * - num_online_cpus: maximum msi-x vectors per CPUs core.
267 * Add additional 1 vector to ensure always available interrupt.
268 */
269 xhci->msix_count = min(num_online_cpus() + 1,
270 HCS_MAX_INTRS(xhci->hcs_params1));
271
272 xhci->msix_entries =
273 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800274 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700275 if (!xhci->msix_entries) {
276 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
277 return -ENOMEM;
278 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700279
280 for (i = 0; i < xhci->msix_count; i++) {
281 xhci->msix_entries[i].entry = i;
282 xhci->msix_entries[i].vector = 0;
283 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700284
285 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
286 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800287 xhci_dbg(xhci, "Failed to enable MSI-X\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700288 goto free_entries;
289 }
290
Dong Nguyen43b86af2010-07-21 16:56:08 -0700291 for (i = 0; i < xhci->msix_count; i++) {
292 ret = request_irq(xhci->msix_entries[i].vector,
293 (irq_handler_t)xhci_msi_irq,
294 0, "xhci_hcd", xhci_to_hcd(xhci));
295 if (ret)
296 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700297 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700298
Andiry Xu00292272010-12-27 17:39:02 +0800299 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700300 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700301
302disable_msix:
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800303 xhci_dbg(xhci, "disable MSI-X interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700304 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700305 pci_disable_msix(pdev);
306free_entries:
307 kfree(xhci->msix_entries);
308 xhci->msix_entries = NULL;
309 return ret;
310}
311
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700312/* Free any IRQs and disable MSI-X */
313static void xhci_cleanup_msix(struct xhci_hcd *xhci)
314{
Andiry Xu00292272010-12-27 17:39:02 +0800315 struct usb_hcd *hcd = xhci_to_hcd(xhci);
316 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700317
Dong Nguyen43b86af2010-07-21 16:56:08 -0700318 xhci_free_irq(xhci);
319
320 if (xhci->msix_entries) {
321 pci_disable_msix(pdev);
322 kfree(xhci->msix_entries);
323 xhci->msix_entries = NULL;
324 } else {
325 pci_disable_msi(pdev);
326 }
327
Andiry Xu00292272010-12-27 17:39:02 +0800328 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700329 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700330}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700331
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700332static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
333{
334 int i;
335
336 if (xhci->msix_entries) {
337 for (i = 0; i < xhci->msix_count; i++)
338 synchronize_irq(xhci->msix_entries[i].vector);
339 }
340}
341
342static int xhci_try_enable_msi(struct usb_hcd *hcd)
343{
344 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
345 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
346 int ret;
347
348 /*
349 * Some Fresco Logic host controllers advertise MSI, but fail to
350 * generate interrupts. Don't even try to enable MSI.
351 */
352 if (xhci->quirks & XHCI_BROKEN_MSI)
353 return 0;
354
355 /* unregister the legacy interrupt */
356 if (hcd->irq)
357 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200358 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700359
360 ret = xhci_setup_msix(xhci);
361 if (ret)
362 /* fall back to msi*/
363 ret = xhci_setup_msi(xhci);
364
365 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200366 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700367 return 0;
368
Sarah Sharp68d07f62012-02-13 16:25:57 -0800369 if (!pdev->irq) {
370 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
371 return -EINVAL;
372 }
373
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700374 /* fall back to legacy interrupt*/
375 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
376 hcd->irq_descr, hcd);
377 if (ret) {
378 xhci_err(xhci, "request interrupt %d failed\n",
379 pdev->irq);
380 return ret;
381 }
382 hcd->irq = pdev->irq;
383 return 0;
384}
385
386#else
387
388static int xhci_try_enable_msi(struct usb_hcd *hcd)
389{
390 return 0;
391}
392
393static void xhci_cleanup_msix(struct xhci_hcd *xhci)
394{
395}
396
397static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
398{
399}
400
401#endif
402
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500403static void compliance_mode_recovery(unsigned long arg)
404{
405 struct xhci_hcd *xhci;
406 struct usb_hcd *hcd;
407 u32 temp;
408 int i;
409
410 xhci = (struct xhci_hcd *)arg;
411
412 for (i = 0; i < xhci->num_usb3_ports; i++) {
413 temp = xhci_readl(xhci, xhci->usb3_ports[i]);
414 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
415 /*
416 * Compliance Mode Detected. Letting USB Core
417 * handle the Warm Reset
418 */
419 xhci_dbg(xhci, "Compliance Mode Detected->Port %d!\n",
420 i + 1);
421 xhci_dbg(xhci, "Attempting Recovery routine!\n");
422 hcd = xhci->shared_hcd;
423
424 if (hcd->state == HC_STATE_SUSPENDED)
425 usb_hcd_resume_root_hub(hcd);
426
427 usb_hcd_poll_rh_status(hcd);
428 }
429 }
430
431 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
432 mod_timer(&xhci->comp_mode_recovery_timer,
433 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
434}
435
436/*
437 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
438 * that causes ports behind that hardware to enter compliance mode sometimes.
439 * The quirk creates a timer that polls every 2 seconds the link state of
440 * each host controller's port and recovers it by issuing a Warm reset
441 * if Compliance mode is detected, otherwise the port will become "dead" (no
442 * device connections or disconnections will be detected anymore). Becasue no
443 * status event is generated when entering compliance mode (per xhci spec),
444 * this quirk is needed on systems that have the failing hardware installed.
445 */
446static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
447{
448 xhci->port_status_u0 = 0;
449 init_timer(&xhci->comp_mode_recovery_timer);
450
451 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
452 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
453 xhci->comp_mode_recovery_timer.expires = jiffies +
454 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
455
456 set_timer_slack(&xhci->comp_mode_recovery_timer,
457 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
458 add_timer(&xhci->comp_mode_recovery_timer);
459 xhci_dbg(xhci, "Compliance Mode Recovery Timer Initialized.\n");
460}
461
462/*
463 * This function identifies the systems that have installed the SN65LVPE502CP
464 * USB3.0 re-driver and that need the Compliance Mode Quirk.
465 * Systems:
466 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
467 */
468static bool compliance_mode_recovery_timer_quirk_check(void)
469{
470 const char *dmi_product_name, *dmi_sys_vendor;
471
472 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
473 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam1d645602012-09-22 18:11:19 +0530474 if (!dmi_product_name || !dmi_sys_vendor)
475 return false;
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500476
477 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
478 return false;
479
480 if (strstr(dmi_product_name, "Z420") ||
481 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes045b3612012-10-17 14:09:12 -0500482 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortes4b2e6102012-11-08 16:59:27 -0600483 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500484 return true;
485
486 return false;
487}
488
489static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
490{
491 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
492}
493
494
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700495/*
496 * Initialize memory for HCD and xHC (one-time init).
497 *
498 * Program the PAGESIZE register, initialize the device context array, create
499 * device contexts (?), set up a command ring segment (or two?), create event
500 * ring (one for now).
501 */
502int xhci_init(struct usb_hcd *hcd)
503{
504 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
505 int retval = 0;
506
507 xhci_dbg(xhci, "xhci_init\n");
508 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700509 if (xhci->hci_version == 0x95 && link_quirk) {
Sarah Sharpb0567b32009-08-07 14:04:36 -0700510 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
511 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
512 } else {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700513 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700514 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700515 retval = xhci_mem_init(xhci, GFP_KERNEL);
516 xhci_dbg(xhci, "Finished xhci_init\n");
517
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500518 /* Initializing Compliance Mode Recovery Data If Needed */
519 if (compliance_mode_recovery_timer_quirk_check()) {
520 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
521 compliance_mode_recovery_timer_init(xhci);
522 }
523
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700524 return retval;
525}
526
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700527/*-------------------------------------------------------------------------*/
528
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700529
530#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800531static void xhci_event_ring_work(unsigned long arg)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700532{
533 unsigned long flags;
534 int temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700535 u64 temp_64;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700536 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
537 int i, j;
538
539 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
540
541 spin_lock_irqsave(&xhci->lock, flags);
542 temp = xhci_readl(xhci, &xhci->op_regs->status);
543 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
Sarah Sharp7bd89b42011-07-01 13:35:40 -0700544 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
545 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe4ab05d2009-09-16 16:42:30 -0700546 xhci_dbg(xhci, "HW died, polling stopped.\n");
547 spin_unlock_irqrestore(&xhci->lock, flags);
548 return;
549 }
550
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700551 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
552 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700553 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
554 xhci->error_bitmask = 0;
555 xhci_dbg(xhci, "Event ring:\n");
556 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
557 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700558 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
559 temp_64 &= ~ERST_PTR_MASK;
560 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700561 xhci_dbg(xhci, "Command ring:\n");
562 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
563 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
564 xhci_dbg_cmd_ptrs(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700565 for (i = 0; i < MAX_HC_SLOTS; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700566 if (!xhci->devs[i])
567 continue;
568 for (j = 0; j < 31; ++j) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700569 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700570 }
571 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700572 spin_unlock_irqrestore(&xhci->lock, flags);
573
574 if (!xhci->zombie)
575 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
576 else
577 xhci_dbg(xhci, "Quit polling the event ring.\n");
578}
579#endif
580
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800581static int xhci_run_finished(struct xhci_hcd *xhci)
582{
583 if (xhci_start(xhci)) {
584 xhci_halt(xhci);
585 return -ENODEV;
586 }
587 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fu1976fff2012-06-27 16:30:57 +0800588 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800589
590 if (xhci->quirks & XHCI_NEC_HOST)
591 xhci_ring_cmd_db(xhci);
592
593 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
594 return 0;
595}
596
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700597/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700598 * Start the HC after it was halted.
599 *
600 * This function is called by the USB core when the HC driver is added.
601 * Its opposite is xhci_stop().
602 *
603 * xhci_init() must be called once before this function can be called.
604 * Reset the HC, enable device slot contexts, program DCBAAP, and
605 * set command ring pointer and event ring pointer.
606 *
607 * Setup MSI-X vectors and enable interrupts.
608 */
609int xhci_run(struct usb_hcd *hcd)
610{
611 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700612 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700613 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700614 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700615
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800616 /* Start the xHCI host controller running only after the USB 2.0 roothub
617 * is setup.
618 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700619
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700620 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800621 if (!usb_hcd_is_primary_hcd(hcd))
622 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700623
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700624 xhci_dbg(xhci, "xhci_run\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700625
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700626 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700627 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700628 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700629
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700630#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
631 init_timer(&xhci->event_ring_timer);
632 xhci->event_ring_timer.data = (unsigned long) xhci;
Sarah Sharp23e3be12009-04-29 19:05:20 -0700633 xhci->event_ring_timer.function = xhci_event_ring_work;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700634 /* Poll the event ring */
635 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
636 xhci->zombie = 0;
637 xhci_dbg(xhci, "Setting event ring polling timer\n");
638 add_timer(&xhci->event_ring_timer);
639#endif
640
Sarah Sharp66e49d82009-07-27 12:03:46 -0700641 xhci_dbg(xhci, "Command ring memory map follows:\n");
642 xhci_debug_ring(xhci, xhci->cmd_ring);
643 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
644 xhci_dbg_cmd_ptrs(xhci);
645
646 xhci_dbg(xhci, "ERST memory map follows:\n");
647 xhci_dbg_erst(xhci, &xhci->erst);
648 xhci_dbg(xhci, "Event ring:\n");
649 xhci_debug_ring(xhci, xhci->event_ring);
650 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
651 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
652 temp_64 &= ~ERST_PTR_MASK;
653 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
654
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700655 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
656 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700657 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700658 temp |= (u32) 160;
659 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
660
661 /* Set the HCD state before we enable the irqs */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700662 temp = xhci_readl(xhci, &xhci->op_regs->command);
663 temp |= (CMD_EIE);
664 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
665 temp);
666 xhci_writel(xhci, temp, &xhci->op_regs->command);
667
668 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700669 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
670 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700671 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
672 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800673 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700674
Sarah Sharp02386342010-05-24 13:25:28 -0700675 if (xhci->quirks & XHCI_NEC_HOST)
676 xhci_queue_vendor_command(xhci, 0, 0, 0,
677 TRB_TYPE(TRB_NEC_GET_FW));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700678
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800679 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700680 return 0;
681}
682
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800683static void xhci_only_stop_hcd(struct usb_hcd *hcd)
684{
685 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
686
687 spin_lock_irq(&xhci->lock);
688 xhci_halt(xhci);
689
690 /* The shared_hcd is going to be deallocated shortly (the USB core only
691 * calls this function when allocation fails in usb_add_hcd(), or
692 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
693 */
694 xhci->shared_hcd = NULL;
695 spin_unlock_irq(&xhci->lock);
696}
697
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700698/*
699 * Stop xHCI driver.
700 *
701 * This function is called by the USB core when the HC driver is removed.
702 * Its opposite is xhci_run().
703 *
704 * Disable device contexts, disable IRQs, and quiesce the HC.
705 * Reset the HC, finish any completed transactions, and cleanup memory.
706 */
707void xhci_stop(struct usb_hcd *hcd)
708{
709 u32 temp;
710 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
711
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800712 if (!usb_hcd_is_primary_hcd(hcd)) {
713 xhci_only_stop_hcd(xhci->shared_hcd);
714 return;
715 }
716
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700717 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800718 /* Make sure the xHC is halted for a USB3 roothub
719 * (xhci_stop() could be called as part of failed init).
720 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700721 xhci_halt(xhci);
722 xhci_reset(xhci);
723 spin_unlock_irq(&xhci->lock);
724
Zhang Rui40a9fb12010-12-17 13:17:04 -0800725 xhci_cleanup_msix(xhci);
726
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700727#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
728 /* Tell the event ring poll function not to reschedule */
729 xhci->zombie = 1;
730 del_timer_sync(&xhci->event_ring_timer);
731#endif
732
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500733 /* Deleting Compliance Mode Recovery Timer */
734 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
735 (!(xhci_all_ports_seen_u0(xhci))))
736 del_timer_sync(&xhci->comp_mode_recovery_timer);
737
Andiry Xuc41136b2011-03-22 17:08:14 +0800738 if (xhci->quirks & XHCI_AMD_PLL_FIX)
739 usb_amd_dev_put();
740
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700741 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
742 temp = xhci_readl(xhci, &xhci->op_regs->status);
743 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
744 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
745 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
746 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800747 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700748
749 xhci_dbg(xhci, "cleaning up memory\n");
750 xhci_mem_cleanup(xhci);
751 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
752 xhci_readl(xhci, &xhci->op_regs->status));
753}
754
755/*
756 * Shutdown HC (not bus-specific)
757 *
758 * This is called when the machine is rebooting or halting. We assume that the
759 * machine will be powered off, and the HC's internal state will be reset.
760 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800761 *
762 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700763 */
764void xhci_shutdown(struct usb_hcd *hcd)
765{
766 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
767
Dan Carpenter3dd2f0b2012-08-13 19:57:03 +0300768 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharp0adf7a02012-07-23 18:59:30 +0300769 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
770
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700771 spin_lock_irq(&xhci->lock);
772 xhci_halt(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700773 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700774
Zhang Rui40a9fb12010-12-17 13:17:04 -0800775 xhci_cleanup_msix(xhci);
776
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700777 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
778 xhci_readl(xhci, &xhci->op_regs->status));
779}
780
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700781#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700782static void xhci_save_registers(struct xhci_hcd *xhci)
783{
784 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
785 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
786 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
787 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700788 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
789 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
790 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700791 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
792 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700793}
794
795static void xhci_restore_registers(struct xhci_hcd *xhci)
796{
797 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
798 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
799 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
800 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700801 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
802 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
Sarah Sharpfb3d85b2012-03-16 13:27:39 -0700803 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700804 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
805 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700806}
807
Sarah Sharp89821322010-11-12 11:59:31 -0800808static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
809{
810 u64 val_64;
811
812 /* step 2: initialize command ring buffer */
813 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
814 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
815 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
816 xhci->cmd_ring->dequeue) &
817 (u64) ~CMD_RING_RSVD_BITS) |
818 xhci->cmd_ring->cycle_state;
819 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
820 (long unsigned long) val_64);
821 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
822}
823
824/*
825 * The whole command ring must be cleared to zero when we suspend the host.
826 *
827 * The host doesn't save the command ring pointer in the suspend well, so we
828 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
829 * aligned, because of the reserved bits in the command ring dequeue pointer
830 * register. Therefore, we can't just set the dequeue pointer back in the
831 * middle of the ring (TRBs are 16-byte aligned).
832 */
833static void xhci_clear_command_ring(struct xhci_hcd *xhci)
834{
835 struct xhci_ring *ring;
836 struct xhci_segment *seg;
837
838 ring = xhci->cmd_ring;
839 seg = ring->deq_seg;
840 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800841 memset(seg->trbs, 0,
842 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
843 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
844 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800845 seg = seg->next;
846 } while (seg != ring->deq_seg);
847
848 /* Reset the software enqueue and dequeue pointers */
849 ring->deq_seg = ring->first_seg;
850 ring->dequeue = ring->first_seg->trbs;
851 ring->enq_seg = ring->deq_seg;
852 ring->enqueue = ring->dequeue;
853
Andiry Xub008df62012-03-05 17:49:34 +0800854 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800855 /*
856 * Ring is now zeroed, so the HW should look for change of ownership
857 * when the cycle bit is set to 1.
858 */
859 ring->cycle_state = 1;
860
861 /*
862 * Reset the hardware dequeue pointer.
863 * Yes, this will need to be re-written after resume, but we're paranoid
864 * and want to make sure the hardware doesn't access bogus memory
865 * because, say, the BIOS or an SMI started the host without changing
866 * the command ring pointers.
867 */
868 xhci_set_cmd_ring_deq(xhci);
869}
870
Andiry Xu5535b1d2010-10-14 07:23:06 -0700871/*
872 * Stop HC (not bus-specific)
873 *
874 * This is called when the machine transition into S3/S4 mode.
875 *
876 */
877int xhci_suspend(struct xhci_hcd *xhci)
878{
879 int rc = 0;
880 struct usb_hcd *hcd = xhci_to_hcd(xhci);
881 u32 command;
882
Sarah Sharp4ceac472012-11-27 12:30:23 -0800883 /* Don't poll the roothubs on bus suspend. */
884 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
885 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
886 del_timer_sync(&hcd->rh_timer);
887
Andiry Xu5535b1d2010-10-14 07:23:06 -0700888 spin_lock_irq(&xhci->lock);
889 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800890 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700891 /* step 1: stop endpoint */
892 /* skipped assuming that port suspend has done */
893
894 /* step 2: clear Run/Stop bit */
895 command = xhci_readl(xhci, &xhci->op_regs->command);
896 command &= ~CMD_RUN;
897 xhci_writel(xhci, command, &xhci->op_regs->command);
898 if (handshake(xhci, &xhci->op_regs->status,
Michael Spange3a63e82012-09-14 13:05:49 -0400899 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700900 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
901 spin_unlock_irq(&xhci->lock);
902 return -ETIMEDOUT;
903 }
Sarah Sharp89821322010-11-12 11:59:31 -0800904 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700905
906 /* step 3: save registers */
907 xhci_save_registers(xhci);
908
909 /* step 4: set CSS flag */
910 command = xhci_readl(xhci, &xhci->op_regs->command);
911 command |= CMD_CSS;
912 xhci_writel(xhci, command, &xhci->op_regs->command);
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800913 if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10 * 1000)) {
914 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700915 spin_unlock_irq(&xhci->lock);
916 return -ETIMEDOUT;
917 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700918 spin_unlock_irq(&xhci->lock);
919
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500920 /*
921 * Deleting Compliance Mode Recovery Timer because the xHCI Host
922 * is about to be suspended.
923 */
924 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
925 (!(xhci_all_ports_seen_u0(xhci)))) {
926 del_timer_sync(&xhci->comp_mode_recovery_timer);
927 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted!\n");
928 }
929
Andiry Xu00292272010-12-27 17:39:02 +0800930 /* step 5: remove core well power */
931 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700932 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800933
Andiry Xu5535b1d2010-10-14 07:23:06 -0700934 return rc;
935}
936
937/*
938 * start xHC (not bus-specific)
939 *
940 * This is called when the machine transition from S3/S4 mode.
941 *
942 */
943int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
944{
945 u32 command, temp = 0;
946 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800947 struct usb_hcd *secondary_hcd;
Alan Sternf69e3122011-11-03 11:37:10 -0400948 int retval = 0;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700949
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800950 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300951 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800952 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800953 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
954 time_before(jiffies,
955 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700956 msleep(100);
957
Alan Sternf69e3122011-11-03 11:37:10 -0400958 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
959 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
960
Andiry Xu5535b1d2010-10-14 07:23:06 -0700961 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200962 if (xhci->quirks & XHCI_RESET_ON_RESUME)
963 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700964
965 if (!hibernated) {
966 /* step 1: restore register */
967 xhci_restore_registers(xhci);
968 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800969 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700970 /* step 3: restore state and start state*/
971 /* step 3: set CRS flag */
972 command = xhci_readl(xhci, &xhci->op_regs->command);
973 command |= CMD_CRS;
974 xhci_writel(xhci, command, &xhci->op_regs->command);
975 if (handshake(xhci, &xhci->op_regs->status,
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800976 STS_RESTORE, 0, 10 * 1000)) {
977 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700978 spin_unlock_irq(&xhci->lock);
979 return -ETIMEDOUT;
980 }
981 temp = xhci_readl(xhci, &xhci->op_regs->status);
982 }
983
984 /* If restore operation fails, re-initialize the HC during resume */
985 if ((temp & STS_SRE) || hibernated) {
Sarah Sharpfedd3832011-04-12 17:43:19 -0700986 /* Let the USB core know _both_ roothubs lost power. */
987 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
988 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700989
990 xhci_dbg(xhci, "Stop HCD\n");
991 xhci_halt(xhci);
992 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700993 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +0800994 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700995
996#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
997 /* Tell the event ring poll function not to reschedule */
998 xhci->zombie = 1;
999 del_timer_sync(&xhci->event_ring_timer);
1000#endif
1001
1002 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1003 temp = xhci_readl(xhci, &xhci->op_regs->status);
1004 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
1005 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
1006 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
1007 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001008 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001009
1010 xhci_dbg(xhci, "cleaning up memory\n");
1011 xhci_mem_cleanup(xhci);
1012 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1013 xhci_readl(xhci, &xhci->op_regs->status));
1014
Sarah Sharp65b22f92010-12-17 12:35:05 -08001015 /* USB core calls the PCI reinit and start functions twice:
1016 * first with the primary HCD, and then with the secondary HCD.
1017 * If we don't do the same, the host will never be started.
1018 */
1019 if (!usb_hcd_is_primary_hcd(hcd))
1020 secondary_hcd = hcd;
1021 else
1022 secondary_hcd = xhci->shared_hcd;
1023
1024 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1025 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001026 if (retval)
1027 return retval;
Sarah Sharp65b22f92010-12-17 12:35:05 -08001028 xhci_dbg(xhci, "Start the primary HCD\n");
1029 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001030 if (!retval) {
Alan Sternf69e3122011-11-03 11:37:10 -04001031 xhci_dbg(xhci, "Start the secondary HCD\n");
1032 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001033 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001034 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001035 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e3122011-11-03 11:37:10 -04001036 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001037 }
1038
Andiry Xu5535b1d2010-10-14 07:23:06 -07001039 /* step 4: set Run/Stop bit */
1040 command = xhci_readl(xhci, &xhci->op_regs->command);
1041 command |= CMD_RUN;
1042 xhci_writel(xhci, command, &xhci->op_regs->command);
1043 handshake(xhci, &xhci->op_regs->status, STS_HALT,
1044 0, 250 * 1000);
1045
1046 /* step 5: walk topology and initialize portsc,
1047 * portpmsc and portli
1048 */
1049 /* this is done in bus_resume */
1050
1051 /* step 6: restart each of the previously
1052 * Running endpoints by ringing their doorbells
1053 */
1054
Andiry Xu5535b1d2010-10-14 07:23:06 -07001055 spin_unlock_irq(&xhci->lock);
Alan Sternf69e3122011-11-03 11:37:10 -04001056
1057 done:
1058 if (retval == 0) {
1059 usb_hcd_resume_root_hub(hcd);
1060 usb_hcd_resume_root_hub(xhci->shared_hcd);
1061 }
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001062
1063 /*
1064 * If system is subject to the Quirk, Compliance Mode Timer needs to
1065 * be re-initialized Always after a system resume. Ports are subject
1066 * to suffer the Compliance Mode issue again. It doesn't matter if
1067 * ports have entered previously to U0 before system's suspension.
1068 */
1069 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
1070 compliance_mode_recovery_timer_init(xhci);
1071
Sarah Sharp4ceac472012-11-27 12:30:23 -08001072 /* Re-enable port polling. */
1073 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1074 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1075 usb_hcd_poll_rh_status(hcd);
1076
Alan Sternf69e3122011-11-03 11:37:10 -04001077 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001078}
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001079#endif /* CONFIG_PM */
1080
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001081/*-------------------------------------------------------------------------*/
1082
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001083/**
1084 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1085 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1086 * value to right shift 1 for the bitmask.
1087 *
1088 * Index = (epnum * 2) + direction - 1,
1089 * where direction = 0 for OUT, 1 for IN.
1090 * For control endpoints, the IN index is used (OUT index is unused), so
1091 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1092 */
1093unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1094{
1095 unsigned int index;
1096 if (usb_endpoint_xfer_control(desc))
1097 index = (unsigned int) (usb_endpoint_num(desc)*2);
1098 else
1099 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1100 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1101 return index;
1102}
1103
Sarah Sharpf94e01862009-04-27 19:58:38 -07001104/* Find the flag for this endpoint (for use in the control context). Use the
1105 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1106 * bit 1, etc.
1107 */
1108unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1109{
1110 return 1 << (xhci_get_endpoint_index(desc) + 1);
1111}
1112
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001113/* Find the flag for this endpoint (for use in the control context). Use the
1114 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1115 * bit 1, etc.
1116 */
1117unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1118{
1119 return 1 << (ep_index + 1);
1120}
1121
Sarah Sharpf94e01862009-04-27 19:58:38 -07001122/* Compute the last valid endpoint context index. Basically, this is the
1123 * endpoint index plus one. For slot contexts with more than valid endpoint,
1124 * we find the most significant bit set in the added contexts flags.
1125 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1126 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1127 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001128unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001129{
1130 return fls(added_ctxs) - 1;
1131}
1132
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001133/* Returns 1 if the arguments are OK;
1134 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1135 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001136static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001137 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1138 const char *func) {
1139 struct xhci_hcd *xhci;
1140 struct xhci_virt_device *virt_dev;
1141
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001142 if (!hcd || (check_ep && !ep) || !udev) {
1143 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
1144 func);
1145 return -EINVAL;
1146 }
1147 if (!udev->parent) {
1148 printk(KERN_DEBUG "xHCI %s called for root hub\n",
1149 func);
1150 return 0;
1151 }
Andiry Xu64927732010-10-14 07:22:45 -07001152
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001153 xhci = hcd_to_xhci(hcd);
1154 if (xhci->xhc_state & XHCI_STATE_HALTED)
1155 return -ENODEV;
1156
Andiry Xu64927732010-10-14 07:22:45 -07001157 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001158 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Andiry Xu64927732010-10-14 07:22:45 -07001159 printk(KERN_DEBUG "xHCI %s called with unaddressed "
1160 "device\n", func);
1161 return -EINVAL;
1162 }
1163
1164 virt_dev = xhci->devs[udev->slot_id];
1165 if (virt_dev->udev != udev) {
1166 printk(KERN_DEBUG "xHCI %s called with udev and "
1167 "virt_dev does not match\n", func);
1168 return -EINVAL;
1169 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001170 }
Andiry Xu64927732010-10-14 07:22:45 -07001171
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001172 return 1;
1173}
1174
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001175static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001176 struct usb_device *udev, struct xhci_command *command,
1177 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001178
1179/*
1180 * Full speed devices may have a max packet size greater than 8 bytes, but the
1181 * USB core doesn't know that until it reads the first 8 bytes of the
1182 * descriptor. If the usb_device's max packet size changes after that point,
1183 * we need to issue an evaluate context command and wait on it.
1184 */
1185static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1186 unsigned int ep_index, struct urb *urb)
1187{
1188 struct xhci_container_ctx *in_ctx;
1189 struct xhci_container_ctx *out_ctx;
1190 struct xhci_input_control_ctx *ctrl_ctx;
1191 struct xhci_ep_ctx *ep_ctx;
1192 int max_packet_size;
1193 int hw_max_packet_size;
1194 int ret = 0;
1195
1196 out_ctx = xhci->devs[slot_id]->out_ctx;
1197 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001198 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001199 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001200 if (hw_max_packet_size != max_packet_size) {
1201 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
1202 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
1203 max_packet_size);
1204 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
1205 hw_max_packet_size);
1206 xhci_dbg(xhci, "Issuing evaluate context command.\n");
1207
1208 /* Set up the modified control endpoint 0 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001209 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1210 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001211 in_ctx = xhci->devs[slot_id]->in_ctx;
1212 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001213 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1214 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001215
1216 /* Set up the input context flags for the command */
1217 /* FIXME: This won't work if a non-default control endpoint
1218 * changes max packet sizes.
1219 */
1220 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001221 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001222 ctrl_ctx->drop_flags = 0;
1223
1224 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1225 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1226 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1227 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1228
Sarah Sharp913a8a32009-09-04 10:53:13 -07001229 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1230 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001231
1232 /* Clean up the input context for later use by bandwidth
1233 * functions.
1234 */
Matt Evans28ccd292011-03-29 13:40:46 +11001235 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001236 }
1237 return ret;
1238}
1239
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001240/*
1241 * non-error returns are a promise to giveback() the urb later
1242 * we drop ownership so next owner (or urb unlink) can get it
1243 */
1244int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1245{
1246 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001247 struct xhci_td *buffer;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001248 unsigned long flags;
1249 int ret = 0;
1250 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001251 struct urb_priv *urb_priv;
1252 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001253
Andiry Xu64927732010-10-14 07:22:45 -07001254 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1255 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001256 return -EINVAL;
1257
1258 slot_id = urb->dev->slot_id;
1259 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001260
Alan Stern541c7d42010-06-22 16:39:10 -04001261 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001262 if (!in_interrupt())
1263 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1264 ret = -ESHUTDOWN;
1265 goto exit;
1266 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001267
1268 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1269 size = urb->number_of_packets;
1270 else
1271 size = 1;
1272
1273 urb_priv = kzalloc(sizeof(struct urb_priv) +
1274 size * sizeof(struct xhci_td *), mem_flags);
1275 if (!urb_priv)
1276 return -ENOMEM;
1277
Andiry Xu2ffdea22011-09-02 11:05:57 -07001278 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1279 if (!buffer) {
1280 kfree(urb_priv);
1281 return -ENOMEM;
1282 }
1283
Andiry Xu8e51adc2010-07-22 15:23:31 -07001284 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001285 urb_priv->td[i] = buffer;
1286 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001287 }
1288
1289 urb_priv->length = size;
1290 urb_priv->td_cnt = 0;
1291 urb->hcpriv = urb_priv;
1292
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001293 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1294 /* Check to see if the max packet size for the default control
1295 * endpoint changed during FS device enumeration
1296 */
1297 if (urb->dev->speed == USB_SPEED_FULL) {
1298 ret = xhci_check_maxpacket(xhci, slot_id,
1299 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001300 if (ret < 0) {
1301 xhci_urb_free_priv(xhci, urb_priv);
1302 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001303 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001304 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001305 }
1306
Sarah Sharpb11069f2009-07-27 12:03:23 -07001307 /* We have a spinlock and interrupts disabled, so we must pass
1308 * atomic context to this function, which may allocate memory.
1309 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001310 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001311 if (xhci->xhc_state & XHCI_STATE_DYING)
1312 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001313 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001314 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001315 if (ret)
1316 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001317 spin_unlock_irqrestore(&xhci->lock, flags);
1318 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1319 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001320 if (xhci->xhc_state & XHCI_STATE_DYING)
1321 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001322 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1323 EP_GETTING_STREAMS) {
1324 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1325 "is transitioning to using streams.\n");
1326 ret = -EINVAL;
1327 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1328 EP_GETTING_NO_STREAMS) {
1329 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1330 "is transitioning to "
1331 "not having streams.\n");
1332 ret = -EINVAL;
1333 } else {
1334 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1335 slot_id, ep_index);
1336 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001337 if (ret)
1338 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001339 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001340 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1341 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001342 if (xhci->xhc_state & XHCI_STATE_DYING)
1343 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001344 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1345 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001346 if (ret)
1347 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001348 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001349 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001350 spin_lock_irqsave(&xhci->lock, flags);
1351 if (xhci->xhc_state & XHCI_STATE_DYING)
1352 goto dying;
1353 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1354 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001355 if (ret)
1356 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001357 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001358 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001359exit:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001360 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001361dying:
1362 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1363 "non-responsive xHCI host.\n",
1364 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001365 ret = -ESHUTDOWN;
1366free_priv:
1367 xhci_urb_free_priv(xhci, urb_priv);
1368 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001369 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001370 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001371}
1372
Sarah Sharp021bff92010-07-29 22:12:20 -07001373/* Get the right ring for the given URB.
1374 * If the endpoint supports streams, boundary check the URB's stream ID.
1375 * If the endpoint doesn't support streams, return the singular endpoint ring.
1376 */
1377static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1378 struct urb *urb)
1379{
1380 unsigned int slot_id;
1381 unsigned int ep_index;
1382 unsigned int stream_id;
1383 struct xhci_virt_ep *ep;
1384
1385 slot_id = urb->dev->slot_id;
1386 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1387 stream_id = urb->stream_id;
1388 ep = &xhci->devs[slot_id]->eps[ep_index];
1389 /* Common case: no streams */
1390 if (!(ep->ep_state & EP_HAS_STREAMS))
1391 return ep->ring;
1392
1393 if (stream_id == 0) {
1394 xhci_warn(xhci,
1395 "WARN: Slot ID %u, ep index %u has streams, "
1396 "but URB has no stream ID.\n",
1397 slot_id, ep_index);
1398 return NULL;
1399 }
1400
1401 if (stream_id < ep->stream_info->num_streams)
1402 return ep->stream_info->stream_rings[stream_id];
1403
1404 xhci_warn(xhci,
1405 "WARN: Slot ID %u, ep index %u has "
1406 "stream IDs 1 to %u allocated, "
1407 "but stream ID %u is requested.\n",
1408 slot_id, ep_index,
1409 ep->stream_info->num_streams - 1,
1410 stream_id);
1411 return NULL;
1412}
1413
Sarah Sharpae636742009-04-29 19:02:31 -07001414/*
1415 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1416 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1417 * should pick up where it left off in the TD, unless a Set Transfer Ring
1418 * Dequeue Pointer is issued.
1419 *
1420 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1421 * the ring. Since the ring is a contiguous structure, they can't be physically
1422 * removed. Instead, there are two options:
1423 *
1424 * 1) If the HC is in the middle of processing the URB to be canceled, we
1425 * simply move the ring's dequeue pointer past those TRBs using the Set
1426 * Transfer Ring Dequeue Pointer command. This will be the common case,
1427 * when drivers timeout on the last submitted URB and attempt to cancel.
1428 *
1429 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1430 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1431 * HC will need to invalidate the any TRBs it has cached after the stop
1432 * endpoint command, as noted in the xHCI 0.95 errata.
1433 *
1434 * 3) The TD may have completed by the time the Stop Endpoint Command
1435 * completes, so software needs to handle that case too.
1436 *
1437 * This function should protect against the TD enqueueing code ringing the
1438 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1439 * It also needs to account for multiple cancellations on happening at the same
1440 * time for the same endpoint.
1441 *
1442 * Note that this function can be called in any context, or so says
1443 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001444 */
1445int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1446{
Sarah Sharpae636742009-04-29 19:02:31 -07001447 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001448 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001449 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001450 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001451 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001452 struct xhci_td *td;
1453 unsigned int ep_index;
1454 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001455 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07001456
1457 xhci = hcd_to_xhci(hcd);
1458 spin_lock_irqsave(&xhci->lock, flags);
1459 /* Make sure the URB hasn't completed or been unlinked already */
1460 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1461 if (ret || !urb->hcpriv)
1462 goto done;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001463 temp = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001464 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001465 xhci_dbg(xhci, "HW died, freeing TD.\n");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001466 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001467 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1468 td = urb_priv->td[i];
1469 if (!list_empty(&td->td_list))
1470 list_del_init(&td->td_list);
1471 if (!list_empty(&td->cancelled_td_list))
1472 list_del_init(&td->cancelled_td_list);
1473 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001474
1475 usb_hcd_unlink_urb_from_ep(hcd, urb);
1476 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001477 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001478 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001479 return ret;
1480 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001481 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1482 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001483 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1484 "non-responsive xHCI host.\n",
1485 urb->ep->desc.bEndpointAddress, urb);
1486 /* Let the stop endpoint command watchdog timer (which set this
1487 * state) finish cleaning up the endpoint TD lists. We must
1488 * have caught it in the middle of dropping a lock and giving
1489 * back an URB.
1490 */
1491 goto done;
1492 }
Sarah Sharpae636742009-04-29 19:02:31 -07001493
Sarah Sharpae636742009-04-29 19:02:31 -07001494 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001495 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001496 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1497 if (!ep_ring) {
1498 ret = -EINVAL;
1499 goto done;
1500 }
1501
Andiry Xu8e51adc2010-07-22 15:23:31 -07001502 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001503 i = urb_priv->td_cnt;
1504 if (i < urb_priv->length)
1505 xhci_dbg(xhci, "Cancel URB %p, dev %s, ep 0x%x, "
1506 "starting at offset 0x%llx\n",
1507 urb, urb->dev->devpath,
1508 urb->ep->desc.bEndpointAddress,
1509 (unsigned long long) xhci_trb_virt_to_dma(
1510 urb_priv->td[i]->start_seg,
1511 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001512
Sarah Sharp79688ac2011-12-19 16:56:04 -08001513 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001514 td = urb_priv->td[i];
1515 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1516 }
1517
Sarah Sharpae636742009-04-29 19:02:31 -07001518 /* Queue a stop endpoint command, but only if this is
1519 * the first cancellation to be handled.
1520 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001521 if (!(ep->ep_state & EP_HALT_PENDING)) {
1522 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001523 ep->stop_cmds_pending++;
1524 ep->stop_cmd_timer.expires = jiffies +
1525 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1526 add_timer(&ep->stop_cmd_timer);
Andiry Xube88fe42010-10-14 07:22:57 -07001527 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001528 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001529 }
1530done:
1531 spin_unlock_irqrestore(&xhci->lock, flags);
1532 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001533}
1534
Sarah Sharpf94e01862009-04-27 19:58:38 -07001535/* Drop an endpoint from a new bandwidth configuration for this device.
1536 * Only one call to this function is allowed per endpoint before
1537 * check_bandwidth() or reset_bandwidth() must be called.
1538 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1539 * add the endpoint to the schedule with possibly new parameters denoted by a
1540 * different endpoint descriptor in usb_host_endpoint.
1541 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1542 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001543 *
1544 * The USB core will not allow URBs to be queued to an endpoint that is being
1545 * disabled, so there's no need for mutual exclusion to protect
1546 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001547 */
1548int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1549 struct usb_host_endpoint *ep)
1550{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001551 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001552 struct xhci_container_ctx *in_ctx, *out_ctx;
1553 struct xhci_input_control_ctx *ctrl_ctx;
1554 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001555 unsigned int last_ctx;
1556 unsigned int ep_index;
1557 struct xhci_ep_ctx *ep_ctx;
1558 u32 drop_flag;
1559 u32 new_add_flags, new_drop_flags, new_slot_info;
1560 int ret;
1561
Andiry Xu64927732010-10-14 07:22:45 -07001562 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001563 if (ret <= 0)
1564 return ret;
1565 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001566 if (xhci->xhc_state & XHCI_STATE_DYING)
1567 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001568
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001569 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001570 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1571 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1572 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1573 __func__, drop_flag);
1574 return 0;
1575 }
1576
Sarah Sharpf94e01862009-04-27 19:58:38 -07001577 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001578 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1579 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001580 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001581 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001582 /* If the HC already knows the endpoint is disabled,
1583 * or the HCD has noted it is disabled, ignore this request
1584 */
Matt Evansf5960b62011-06-01 10:22:55 +10001585 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1586 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001587 le32_to_cpu(ctrl_ctx->drop_flags) &
1588 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001589 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1590 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001591 return 0;
1592 }
1593
Matt Evans28ccd292011-03-29 13:40:46 +11001594 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1595 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001596
Matt Evans28ccd292011-03-29 13:40:46 +11001597 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1598 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001599
Matt Evans28ccd292011-03-29 13:40:46 +11001600 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
John Yound115b042009-07-27 12:05:15 -07001601 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001602 /* Update the last valid endpoint context, if we deleted the last one */
Matt Evans28ccd292011-03-29 13:40:46 +11001603 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1604 LAST_CTX(last_ctx)) {
1605 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1606 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001607 }
Matt Evans28ccd292011-03-29 13:40:46 +11001608 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001609
1610 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1611
Sarah Sharpf94e01862009-04-27 19:58:38 -07001612 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1613 (unsigned int) ep->desc.bEndpointAddress,
1614 udev->slot_id,
1615 (unsigned int) new_drop_flags,
1616 (unsigned int) new_add_flags,
1617 (unsigned int) new_slot_info);
1618 return 0;
1619}
1620
1621/* Add an endpoint to a new possible bandwidth configuration for this device.
1622 * Only one call to this function is allowed per endpoint before
1623 * check_bandwidth() or reset_bandwidth() must be called.
1624 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1625 * add the endpoint to the schedule with possibly new parameters denoted by a
1626 * different endpoint descriptor in usb_host_endpoint.
1627 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1628 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001629 *
1630 * The USB core will not allow URBs to be queued to an endpoint until the
1631 * configuration or alt setting is installed in the device, so there's no need
1632 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001633 */
1634int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1635 struct usb_host_endpoint *ep)
1636{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001637 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001638 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001639 unsigned int ep_index;
1640 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001641 struct xhci_slot_ctx *slot_ctx;
1642 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001643 u32 added_ctxs;
1644 unsigned int last_ctx;
1645 u32 new_add_flags, new_drop_flags, new_slot_info;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001646 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001647 int ret = 0;
1648
Andiry Xu64927732010-10-14 07:22:45 -07001649 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001650 if (ret <= 0) {
1651 /* So we won't queue a reset ep command for a root hub */
1652 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001653 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001654 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001655 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001656 if (xhci->xhc_state & XHCI_STATE_DYING)
1657 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001658
1659 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1660 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1661 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1662 /* FIXME when we have to issue an evaluate endpoint command to
1663 * deal with ep0 max packet size changing once we get the
1664 * descriptors
1665 */
1666 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1667 __func__, added_ctxs);
1668 return 0;
1669 }
1670
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001671 virt_dev = xhci->devs[udev->slot_id];
1672 in_ctx = virt_dev->in_ctx;
1673 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001674 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001675 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001676 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001677
1678 /* If this endpoint is already in use, and the upper layers are trying
1679 * to add it again without dropping it, reject the addition.
1680 */
1681 if (virt_dev->eps[ep_index].ring &&
1682 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1683 xhci_get_endpoint_flag(&ep->desc))) {
1684 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1685 "without dropping it.\n",
1686 (unsigned int) ep->desc.bEndpointAddress);
1687 return -EINVAL;
1688 }
1689
Sarah Sharpf94e01862009-04-27 19:58:38 -07001690 /* If the HCD has already noted the endpoint is enabled,
1691 * ignore this request.
1692 */
Matt Evans28ccd292011-03-29 13:40:46 +11001693 if (le32_to_cpu(ctrl_ctx->add_flags) &
1694 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001695 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1696 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001697 return 0;
1698 }
1699
Sarah Sharpf88ba782009-05-14 11:44:22 -07001700 /*
1701 * Configuration and alternate setting changes must be done in
1702 * process context, not interrupt context (or so documenation
1703 * for usb_set_interface() and usb_set_configuration() claim).
1704 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001705 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001706 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1707 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001708 return -ENOMEM;
1709 }
1710
Matt Evans28ccd292011-03-29 13:40:46 +11001711 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1712 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001713
1714 /* If xhci_endpoint_disable() was called for this endpoint, but the
1715 * xHC hasn't been notified yet through the check_bandwidth() call,
1716 * this re-adds a new state for the endpoint from the new endpoint
1717 * descriptors. We must drop and re-add this endpoint, so we leave the
1718 * drop flags alone.
1719 */
Matt Evans28ccd292011-03-29 13:40:46 +11001720 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001721
John Yound115b042009-07-27 12:05:15 -07001722 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001723 /* Update the last valid endpoint context, if we just added one past */
Matt Evans28ccd292011-03-29 13:40:46 +11001724 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1725 LAST_CTX(last_ctx)) {
1726 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1727 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001728 }
Matt Evans28ccd292011-03-29 13:40:46 +11001729 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001730
Sarah Sharpa1587d92009-07-27 12:03:15 -07001731 /* Store the usb_device pointer for later use */
1732 ep->hcpriv = udev;
1733
Sarah Sharpf94e01862009-04-27 19:58:38 -07001734 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1735 (unsigned int) ep->desc.bEndpointAddress,
1736 udev->slot_id,
1737 (unsigned int) new_drop_flags,
1738 (unsigned int) new_add_flags,
1739 (unsigned int) new_slot_info);
1740 return 0;
1741}
1742
John Yound115b042009-07-27 12:05:15 -07001743static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001744{
John Yound115b042009-07-27 12:05:15 -07001745 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001746 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001747 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001748 int i;
1749
1750 /* When a device's add flag and drop flag are zero, any subsequent
1751 * configure endpoint command will leave that endpoint's state
1752 * untouched. Make sure we don't leave any old state in the input
1753 * endpoint contexts.
1754 */
John Yound115b042009-07-27 12:05:15 -07001755 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1756 ctrl_ctx->drop_flags = 0;
1757 ctrl_ctx->add_flags = 0;
1758 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001759 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001760 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001761 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001762 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001763 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001764 ep_ctx->ep_info = 0;
1765 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001766 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001767 ep_ctx->tx_info = 0;
1768 }
1769}
1770
Sarah Sharpf2217e82009-08-07 14:04:43 -07001771static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001772 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001773{
1774 int ret;
1775
Sarah Sharp913a8a32009-09-04 10:53:13 -07001776 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001777 case COMP_ENOMEM:
1778 dev_warn(&udev->dev, "Not enough host controller resources "
1779 "for new device state.\n");
1780 ret = -ENOMEM;
1781 /* FIXME: can we allocate more resources for the HC? */
1782 break;
1783 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001784 case COMP_2ND_BW_ERR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001785 dev_warn(&udev->dev, "Not enough bandwidth "
1786 "for new device state.\n");
1787 ret = -ENOSPC;
1788 /* FIXME: can we go back to the old state? */
1789 break;
1790 case COMP_TRB_ERR:
1791 /* the HCD set up something wrong */
1792 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1793 "add flag = 1, "
1794 "and endpoint is not disabled.\n");
1795 ret = -EINVAL;
1796 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001797 case COMP_DEV_ERR:
1798 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1799 "configure command.\n");
1800 ret = -ENODEV;
1801 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001802 case COMP_SUCCESS:
1803 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1804 ret = 0;
1805 break;
1806 default:
1807 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001808 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001809 ret = -EINVAL;
1810 break;
1811 }
1812 return ret;
1813}
1814
1815static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001816 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001817{
1818 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001819 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001820
Sarah Sharp913a8a32009-09-04 10:53:13 -07001821 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001822 case COMP_EINVAL:
1823 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1824 "context command.\n");
1825 ret = -EINVAL;
1826 break;
1827 case COMP_EBADSLT:
1828 dev_warn(&udev->dev, "WARN: slot not enabled for"
1829 "evaluate context command.\n");
1830 case COMP_CTX_STATE:
1831 dev_warn(&udev->dev, "WARN: invalid context state for "
1832 "evaluate context command.\n");
1833 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1834 ret = -EINVAL;
1835 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001836 case COMP_DEV_ERR:
1837 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1838 "context command.\n");
1839 ret = -ENODEV;
1840 break;
Alex He1bb73a82011-05-05 18:14:12 +08001841 case COMP_MEL_ERR:
1842 /* Max Exit Latency too large error */
1843 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1844 ret = -EINVAL;
1845 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001846 case COMP_SUCCESS:
1847 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1848 ret = 0;
1849 break;
1850 default:
1851 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001852 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001853 ret = -EINVAL;
1854 break;
1855 }
1856 return ret;
1857}
1858
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001859static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1860 struct xhci_container_ctx *in_ctx)
1861{
1862 struct xhci_input_control_ctx *ctrl_ctx;
1863 u32 valid_add_flags;
1864 u32 valid_drop_flags;
1865
1866 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1867 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1868 * (bit 1). The default control endpoint is added during the Address
1869 * Device command and is never removed until the slot is disabled.
1870 */
1871 valid_add_flags = ctrl_ctx->add_flags >> 2;
1872 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1873
1874 /* Use hweight32 to count the number of ones in the add flags, or
1875 * number of endpoints added. Don't count endpoints that are changed
1876 * (both added and dropped).
1877 */
1878 return hweight32(valid_add_flags) -
1879 hweight32(valid_add_flags & valid_drop_flags);
1880}
1881
1882static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1883 struct xhci_container_ctx *in_ctx)
1884{
1885 struct xhci_input_control_ctx *ctrl_ctx;
1886 u32 valid_add_flags;
1887 u32 valid_drop_flags;
1888
1889 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1890 valid_add_flags = ctrl_ctx->add_flags >> 2;
1891 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1892
1893 return hweight32(valid_drop_flags) -
1894 hweight32(valid_add_flags & valid_drop_flags);
1895}
1896
1897/*
1898 * We need to reserve the new number of endpoints before the configure endpoint
1899 * command completes. We can't subtract the dropped endpoints from the number
1900 * of active endpoints until the command completes because we can oversubscribe
1901 * the host in this case:
1902 *
1903 * - the first configure endpoint command drops more endpoints than it adds
1904 * - a second configure endpoint command that adds more endpoints is queued
1905 * - the first configure endpoint command fails, so the config is unchanged
1906 * - the second command may succeed, even though there isn't enough resources
1907 *
1908 * Must be called with xhci->lock held.
1909 */
1910static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1911 struct xhci_container_ctx *in_ctx)
1912{
1913 u32 added_eps;
1914
1915 added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1916 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1917 xhci_dbg(xhci, "Not enough ep ctxs: "
1918 "%u active, need to add %u, limit is %u.\n",
1919 xhci->num_active_eps, added_eps,
1920 xhci->limit_active_eps);
1921 return -ENOMEM;
1922 }
1923 xhci->num_active_eps += added_eps;
1924 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1925 xhci->num_active_eps);
1926 return 0;
1927}
1928
1929/*
1930 * The configure endpoint was failed by the xHC for some other reason, so we
1931 * need to revert the resources that failed configuration would have used.
1932 *
1933 * Must be called with xhci->lock held.
1934 */
1935static void xhci_free_host_resources(struct xhci_hcd *xhci,
1936 struct xhci_container_ctx *in_ctx)
1937{
1938 u32 num_failed_eps;
1939
1940 num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1941 xhci->num_active_eps -= num_failed_eps;
1942 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1943 num_failed_eps,
1944 xhci->num_active_eps);
1945}
1946
1947/*
1948 * Now that the command has completed, clean up the active endpoint count by
1949 * subtracting out the endpoints that were dropped (but not changed).
1950 *
1951 * Must be called with xhci->lock held.
1952 */
1953static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
1954 struct xhci_container_ctx *in_ctx)
1955{
1956 u32 num_dropped_eps;
1957
1958 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
1959 xhci->num_active_eps -= num_dropped_eps;
1960 if (num_dropped_eps)
1961 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
1962 num_dropped_eps,
1963 xhci->num_active_eps);
1964}
1965
Sarah Sharpc29eea62011-09-02 11:05:52 -07001966unsigned int xhci_get_block_size(struct usb_device *udev)
1967{
1968 switch (udev->speed) {
1969 case USB_SPEED_LOW:
1970 case USB_SPEED_FULL:
1971 return FS_BLOCK;
1972 case USB_SPEED_HIGH:
1973 return HS_BLOCK;
1974 case USB_SPEED_SUPER:
1975 return SS_BLOCK;
1976 case USB_SPEED_UNKNOWN:
1977 case USB_SPEED_WIRELESS:
1978 default:
1979 /* Should never happen */
1980 return 1;
1981 }
1982}
1983
1984unsigned int xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
1985{
1986 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
1987 return LS_OVERHEAD;
1988 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
1989 return FS_OVERHEAD;
1990 return HS_OVERHEAD;
1991}
1992
1993/* If we are changing a LS/FS device under a HS hub,
1994 * make sure (if we are activating a new TT) that the HS bus has enough
1995 * bandwidth for this new TT.
1996 */
1997static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
1998 struct xhci_virt_device *virt_dev,
1999 int old_active_eps)
2000{
2001 struct xhci_interval_bw_table *bw_table;
2002 struct xhci_tt_bw_info *tt_info;
2003
2004 /* Find the bandwidth table for the root port this TT is attached to. */
2005 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2006 tt_info = virt_dev->tt_info;
2007 /* If this TT already had active endpoints, the bandwidth for this TT
2008 * has already been added. Removing all periodic endpoints (and thus
2009 * making the TT enactive) will only decrease the bandwidth used.
2010 */
2011 if (old_active_eps)
2012 return 0;
2013 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2014 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2015 return -ENOMEM;
2016 return 0;
2017 }
2018 /* Not sure why we would have no new active endpoints...
2019 *
2020 * Maybe because of an Evaluate Context change for a hub update or a
2021 * control endpoint 0 max packet size change?
2022 * FIXME: skip the bandwidth calculation in that case.
2023 */
2024 return 0;
2025}
2026
Sarah Sharp2b698992011-09-13 16:41:13 -07002027static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2028 struct xhci_virt_device *virt_dev)
2029{
2030 unsigned int bw_reserved;
2031
2032 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2033 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2034 return -ENOMEM;
2035
2036 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2037 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2038 return -ENOMEM;
2039
2040 return 0;
2041}
2042
Sarah Sharpc29eea62011-09-02 11:05:52 -07002043/*
2044 * This algorithm is a very conservative estimate of the worst-case scheduling
2045 * scenario for any one interval. The hardware dynamically schedules the
2046 * packets, so we can't tell which microframe could be the limiting factor in
2047 * the bandwidth scheduling. This only takes into account periodic endpoints.
2048 *
2049 * Obviously, we can't solve an NP complete problem to find the minimum worst
2050 * case scenario. Instead, we come up with an estimate that is no less than
2051 * the worst case bandwidth used for any one microframe, but may be an
2052 * over-estimate.
2053 *
2054 * We walk the requirements for each endpoint by interval, starting with the
2055 * smallest interval, and place packets in the schedule where there is only one
2056 * possible way to schedule packets for that interval. In order to simplify
2057 * this algorithm, we record the largest max packet size for each interval, and
2058 * assume all packets will be that size.
2059 *
2060 * For interval 0, we obviously must schedule all packets for each interval.
2061 * The bandwidth for interval 0 is just the amount of data to be transmitted
2062 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2063 * the number of packets).
2064 *
2065 * For interval 1, we have two possible microframes to schedule those packets
2066 * in. For this algorithm, if we can schedule the same number of packets for
2067 * each possible scheduling opportunity (each microframe), we will do so. The
2068 * remaining number of packets will be saved to be transmitted in the gaps in
2069 * the next interval's scheduling sequence.
2070 *
2071 * As we move those remaining packets to be scheduled with interval 2 packets,
2072 * we have to double the number of remaining packets to transmit. This is
2073 * because the intervals are actually powers of 2, and we would be transmitting
2074 * the previous interval's packets twice in this interval. We also have to be
2075 * sure that when we look at the largest max packet size for this interval, we
2076 * also look at the largest max packet size for the remaining packets and take
2077 * the greater of the two.
2078 *
2079 * The algorithm continues to evenly distribute packets in each scheduling
2080 * opportunity, and push the remaining packets out, until we get to the last
2081 * interval. Then those packets and their associated overhead are just added
2082 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002083 */
2084static int xhci_check_bw_table(struct xhci_hcd *xhci,
2085 struct xhci_virt_device *virt_dev,
2086 int old_active_eps)
2087{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002088 unsigned int bw_reserved;
2089 unsigned int max_bandwidth;
2090 unsigned int bw_used;
2091 unsigned int block_size;
2092 struct xhci_interval_bw_table *bw_table;
2093 unsigned int packet_size = 0;
2094 unsigned int overhead = 0;
2095 unsigned int packets_transmitted = 0;
2096 unsigned int packets_remaining = 0;
2097 unsigned int i;
2098
Sarah Sharp2b698992011-09-13 16:41:13 -07002099 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2100 return xhci_check_ss_bw(xhci, virt_dev);
2101
Sarah Sharpc29eea62011-09-02 11:05:52 -07002102 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2103 max_bandwidth = HS_BW_LIMIT;
2104 /* Convert percent of bus BW reserved to blocks reserved */
2105 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2106 } else {
2107 max_bandwidth = FS_BW_LIMIT;
2108 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2109 }
2110
2111 bw_table = virt_dev->bw_table;
2112 /* We need to translate the max packet size and max ESIT payloads into
2113 * the units the hardware uses.
2114 */
2115 block_size = xhci_get_block_size(virt_dev->udev);
2116
2117 /* If we are manipulating a LS/FS device under a HS hub, double check
2118 * that the HS bus has enough bandwidth if we are activing a new TT.
2119 */
2120 if (virt_dev->tt_info) {
2121 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2122 virt_dev->real_port);
2123 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2124 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2125 "newly activated TT.\n");
2126 return -ENOMEM;
2127 }
2128 xhci_dbg(xhci, "Recalculating BW for TT slot %u port %u\n",
2129 virt_dev->tt_info->slot_id,
2130 virt_dev->tt_info->ttport);
2131 } else {
2132 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2133 virt_dev->real_port);
2134 }
2135
2136 /* Add in how much bandwidth will be used for interval zero, or the
2137 * rounded max ESIT payload + number of packets * largest overhead.
2138 */
2139 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2140 bw_table->interval_bw[0].num_packets *
2141 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2142
2143 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2144 unsigned int bw_added;
2145 unsigned int largest_mps;
2146 unsigned int interval_overhead;
2147
2148 /*
2149 * How many packets could we transmit in this interval?
2150 * If packets didn't fit in the previous interval, we will need
2151 * to transmit that many packets twice within this interval.
2152 */
2153 packets_remaining = 2 * packets_remaining +
2154 bw_table->interval_bw[i].num_packets;
2155
2156 /* Find the largest max packet size of this or the previous
2157 * interval.
2158 */
2159 if (list_empty(&bw_table->interval_bw[i].endpoints))
2160 largest_mps = 0;
2161 else {
2162 struct xhci_virt_ep *virt_ep;
2163 struct list_head *ep_entry;
2164
2165 ep_entry = bw_table->interval_bw[i].endpoints.next;
2166 virt_ep = list_entry(ep_entry,
2167 struct xhci_virt_ep, bw_endpoint_list);
2168 /* Convert to blocks, rounding up */
2169 largest_mps = DIV_ROUND_UP(
2170 virt_ep->bw_info.max_packet_size,
2171 block_size);
2172 }
2173 if (largest_mps > packet_size)
2174 packet_size = largest_mps;
2175
2176 /* Use the larger overhead of this or the previous interval. */
2177 interval_overhead = xhci_get_largest_overhead(
2178 &bw_table->interval_bw[i]);
2179 if (interval_overhead > overhead)
2180 overhead = interval_overhead;
2181
2182 /* How many packets can we evenly distribute across
2183 * (1 << (i + 1)) possible scheduling opportunities?
2184 */
2185 packets_transmitted = packets_remaining >> (i + 1);
2186
2187 /* Add in the bandwidth used for those scheduled packets */
2188 bw_added = packets_transmitted * (overhead + packet_size);
2189
2190 /* How many packets do we have remaining to transmit? */
2191 packets_remaining = packets_remaining % (1 << (i + 1));
2192
2193 /* What largest max packet size should those packets have? */
2194 /* If we've transmitted all packets, don't carry over the
2195 * largest packet size.
2196 */
2197 if (packets_remaining == 0) {
2198 packet_size = 0;
2199 overhead = 0;
2200 } else if (packets_transmitted > 0) {
2201 /* Otherwise if we do have remaining packets, and we've
2202 * scheduled some packets in this interval, take the
2203 * largest max packet size from endpoints with this
2204 * interval.
2205 */
2206 packet_size = largest_mps;
2207 overhead = interval_overhead;
2208 }
2209 /* Otherwise carry over packet_size and overhead from the last
2210 * time we had a remainder.
2211 */
2212 bw_used += bw_added;
2213 if (bw_used > max_bandwidth) {
2214 xhci_warn(xhci, "Not enough bandwidth. "
2215 "Proposed: %u, Max: %u\n",
2216 bw_used, max_bandwidth);
2217 return -ENOMEM;
2218 }
2219 }
2220 /*
2221 * Ok, we know we have some packets left over after even-handedly
2222 * scheduling interval 15. We don't know which microframes they will
2223 * fit into, so we over-schedule and say they will be scheduled every
2224 * microframe.
2225 */
2226 if (packets_remaining > 0)
2227 bw_used += overhead + packet_size;
2228
2229 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2230 unsigned int port_index = virt_dev->real_port - 1;
2231
2232 /* OK, we're manipulating a HS device attached to a
2233 * root port bandwidth domain. Include the number of active TTs
2234 * in the bandwidth used.
2235 */
2236 bw_used += TT_HS_OVERHEAD *
2237 xhci->rh_bw[port_index].num_active_tts;
2238 }
2239
2240 xhci_dbg(xhci, "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2241 "Available: %u " "percent\n",
2242 bw_used, max_bandwidth, bw_reserved,
2243 (max_bandwidth - bw_used - bw_reserved) * 100 /
2244 max_bandwidth);
2245
2246 bw_used += bw_reserved;
2247 if (bw_used > max_bandwidth) {
2248 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2249 bw_used, max_bandwidth);
2250 return -ENOMEM;
2251 }
2252
2253 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002254 return 0;
2255}
2256
2257static bool xhci_is_async_ep(unsigned int ep_type)
2258{
2259 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2260 ep_type != ISOC_IN_EP &&
2261 ep_type != INT_IN_EP);
2262}
2263
Sarah Sharp2b698992011-09-13 16:41:13 -07002264static bool xhci_is_sync_in_ep(unsigned int ep_type)
2265{
Sarah Sharp363cfe82012-10-25 13:44:12 -07002266 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002267}
2268
2269static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2270{
2271 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2272
2273 if (ep_bw->ep_interval == 0)
2274 return SS_OVERHEAD_BURST +
2275 (ep_bw->mult * ep_bw->num_packets *
2276 (SS_OVERHEAD + mps));
2277 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2278 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2279 1 << ep_bw->ep_interval);
2280
2281}
2282
Sarah Sharp2e279802011-09-02 11:05:50 -07002283void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2284 struct xhci_bw_info *ep_bw,
2285 struct xhci_interval_bw_table *bw_table,
2286 struct usb_device *udev,
2287 struct xhci_virt_ep *virt_ep,
2288 struct xhci_tt_bw_info *tt_info)
2289{
2290 struct xhci_interval_bw *interval_bw;
2291 int normalized_interval;
2292
Sarah Sharp2b698992011-09-13 16:41:13 -07002293 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002294 return;
2295
Sarah Sharp2b698992011-09-13 16:41:13 -07002296 if (udev->speed == USB_SPEED_SUPER) {
2297 if (xhci_is_sync_in_ep(ep_bw->type))
2298 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2299 xhci_get_ss_bw_consumed(ep_bw);
2300 else
2301 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2302 xhci_get_ss_bw_consumed(ep_bw);
2303 return;
2304 }
2305
2306 /* SuperSpeed endpoints never get added to intervals in the table, so
2307 * this check is only valid for HS/FS/LS devices.
2308 */
2309 if (list_empty(&virt_ep->bw_endpoint_list))
2310 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002311 /* For LS/FS devices, we need to translate the interval expressed in
2312 * microframes to frames.
2313 */
2314 if (udev->speed == USB_SPEED_HIGH)
2315 normalized_interval = ep_bw->ep_interval;
2316 else
2317 normalized_interval = ep_bw->ep_interval - 3;
2318
2319 if (normalized_interval == 0)
2320 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2321 interval_bw = &bw_table->interval_bw[normalized_interval];
2322 interval_bw->num_packets -= ep_bw->num_packets;
2323 switch (udev->speed) {
2324 case USB_SPEED_LOW:
2325 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2326 break;
2327 case USB_SPEED_FULL:
2328 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2329 break;
2330 case USB_SPEED_HIGH:
2331 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2332 break;
2333 case USB_SPEED_SUPER:
2334 case USB_SPEED_UNKNOWN:
2335 case USB_SPEED_WIRELESS:
2336 /* Should never happen because only LS/FS/HS endpoints will get
2337 * added to the endpoint list.
2338 */
2339 return;
2340 }
2341 if (tt_info)
2342 tt_info->active_eps -= 1;
2343 list_del_init(&virt_ep->bw_endpoint_list);
2344}
2345
2346static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2347 struct xhci_bw_info *ep_bw,
2348 struct xhci_interval_bw_table *bw_table,
2349 struct usb_device *udev,
2350 struct xhci_virt_ep *virt_ep,
2351 struct xhci_tt_bw_info *tt_info)
2352{
2353 struct xhci_interval_bw *interval_bw;
2354 struct xhci_virt_ep *smaller_ep;
2355 int normalized_interval;
2356
2357 if (xhci_is_async_ep(ep_bw->type))
2358 return;
2359
Sarah Sharp2b698992011-09-13 16:41:13 -07002360 if (udev->speed == USB_SPEED_SUPER) {
2361 if (xhci_is_sync_in_ep(ep_bw->type))
2362 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2363 xhci_get_ss_bw_consumed(ep_bw);
2364 else
2365 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2366 xhci_get_ss_bw_consumed(ep_bw);
2367 return;
2368 }
2369
Sarah Sharp2e279802011-09-02 11:05:50 -07002370 /* For LS/FS devices, we need to translate the interval expressed in
2371 * microframes to frames.
2372 */
2373 if (udev->speed == USB_SPEED_HIGH)
2374 normalized_interval = ep_bw->ep_interval;
2375 else
2376 normalized_interval = ep_bw->ep_interval - 3;
2377
2378 if (normalized_interval == 0)
2379 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2380 interval_bw = &bw_table->interval_bw[normalized_interval];
2381 interval_bw->num_packets += ep_bw->num_packets;
2382 switch (udev->speed) {
2383 case USB_SPEED_LOW:
2384 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2385 break;
2386 case USB_SPEED_FULL:
2387 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2388 break;
2389 case USB_SPEED_HIGH:
2390 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2391 break;
2392 case USB_SPEED_SUPER:
2393 case USB_SPEED_UNKNOWN:
2394 case USB_SPEED_WIRELESS:
2395 /* Should never happen because only LS/FS/HS endpoints will get
2396 * added to the endpoint list.
2397 */
2398 return;
2399 }
2400
2401 if (tt_info)
2402 tt_info->active_eps += 1;
2403 /* Insert the endpoint into the list, largest max packet size first. */
2404 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2405 bw_endpoint_list) {
2406 if (ep_bw->max_packet_size >=
2407 smaller_ep->bw_info.max_packet_size) {
2408 /* Add the new ep before the smaller endpoint */
2409 list_add_tail(&virt_ep->bw_endpoint_list,
2410 &smaller_ep->bw_endpoint_list);
2411 return;
2412 }
2413 }
2414 /* Add the new endpoint at the end of the list. */
2415 list_add_tail(&virt_ep->bw_endpoint_list,
2416 &interval_bw->endpoints);
2417}
2418
2419void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2420 struct xhci_virt_device *virt_dev,
2421 int old_active_eps)
2422{
2423 struct xhci_root_port_bw_info *rh_bw_info;
2424 if (!virt_dev->tt_info)
2425 return;
2426
2427 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2428 if (old_active_eps == 0 &&
2429 virt_dev->tt_info->active_eps != 0) {
2430 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002431 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002432 } else if (old_active_eps != 0 &&
2433 virt_dev->tt_info->active_eps == 0) {
2434 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002435 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002436 }
2437}
2438
2439static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2440 struct xhci_virt_device *virt_dev,
2441 struct xhci_container_ctx *in_ctx)
2442{
2443 struct xhci_bw_info ep_bw_info[31];
2444 int i;
2445 struct xhci_input_control_ctx *ctrl_ctx;
2446 int old_active_eps = 0;
2447
Sarah Sharp2e279802011-09-02 11:05:50 -07002448 if (virt_dev->tt_info)
2449 old_active_eps = virt_dev->tt_info->active_eps;
2450
2451 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2452
2453 for (i = 0; i < 31; i++) {
2454 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2455 continue;
2456
2457 /* Make a copy of the BW info in case we need to revert this */
2458 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2459 sizeof(ep_bw_info[i]));
2460 /* Drop the endpoint from the interval table if the endpoint is
2461 * being dropped or changed.
2462 */
2463 if (EP_IS_DROPPED(ctrl_ctx, i))
2464 xhci_drop_ep_from_interval_table(xhci,
2465 &virt_dev->eps[i].bw_info,
2466 virt_dev->bw_table,
2467 virt_dev->udev,
2468 &virt_dev->eps[i],
2469 virt_dev->tt_info);
2470 }
2471 /* Overwrite the information stored in the endpoints' bw_info */
2472 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2473 for (i = 0; i < 31; i++) {
2474 /* Add any changed or added endpoints to the interval table */
2475 if (EP_IS_ADDED(ctrl_ctx, i))
2476 xhci_add_ep_to_interval_table(xhci,
2477 &virt_dev->eps[i].bw_info,
2478 virt_dev->bw_table,
2479 virt_dev->udev,
2480 &virt_dev->eps[i],
2481 virt_dev->tt_info);
2482 }
2483
2484 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2485 /* Ok, this fits in the bandwidth we have.
2486 * Update the number of active TTs.
2487 */
2488 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2489 return 0;
2490 }
2491
2492 /* We don't have enough bandwidth for this, revert the stored info. */
2493 for (i = 0; i < 31; i++) {
2494 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2495 continue;
2496
2497 /* Drop the new copies of any added or changed endpoints from
2498 * the interval table.
2499 */
2500 if (EP_IS_ADDED(ctrl_ctx, i)) {
2501 xhci_drop_ep_from_interval_table(xhci,
2502 &virt_dev->eps[i].bw_info,
2503 virt_dev->bw_table,
2504 virt_dev->udev,
2505 &virt_dev->eps[i],
2506 virt_dev->tt_info);
2507 }
2508 /* Revert the endpoint back to its old information */
2509 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2510 sizeof(ep_bw_info[i]));
2511 /* Add any changed or dropped endpoints back into the table */
2512 if (EP_IS_DROPPED(ctrl_ctx, i))
2513 xhci_add_ep_to_interval_table(xhci,
2514 &virt_dev->eps[i].bw_info,
2515 virt_dev->bw_table,
2516 virt_dev->udev,
2517 &virt_dev->eps[i],
2518 virt_dev->tt_info);
2519 }
2520 return -ENOMEM;
2521}
2522
2523
Sarah Sharpf2217e82009-08-07 14:04:43 -07002524/* Issue a configure endpoint command or evaluate context command
2525 * and wait for it to finish.
2526 */
2527static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002528 struct usb_device *udev,
2529 struct xhci_command *command,
2530 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002531{
2532 int ret;
2533 int timeleft;
2534 unsigned long flags;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002535 struct xhci_container_ctx *in_ctx;
2536 struct completion *cmd_completion;
Matt Evans28ccd292011-03-29 13:40:46 +11002537 u32 *cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002538 struct xhci_virt_device *virt_dev;
Elric Fu75382342012-06-27 16:31:52 +08002539 union xhci_trb *cmd_trb;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002540
2541 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002542 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002543
Sarah Sharp750645f2011-09-02 11:05:43 -07002544 if (command)
2545 in_ctx = command->in_ctx;
2546 else
2547 in_ctx = virt_dev->in_ctx;
2548
2549 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2550 xhci_reserve_host_resources(xhci, in_ctx)) {
2551 spin_unlock_irqrestore(&xhci->lock, flags);
2552 xhci_warn(xhci, "Not enough host resources, "
2553 "active endpoint contexts = %u\n",
2554 xhci->num_active_eps);
2555 return -ENOMEM;
2556 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002557 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2558 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2559 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2560 xhci_free_host_resources(xhci, in_ctx);
2561 spin_unlock_irqrestore(&xhci->lock, flags);
2562 xhci_warn(xhci, "Not enough bandwidth\n");
2563 return -ENOMEM;
2564 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002565
2566 if (command) {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002567 cmd_completion = command->completion;
2568 cmd_status = &command->status;
2569 command->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002570
2571 /* Enqueue pointer can be left pointing to the link TRB,
2572 * we must handle that
2573 */
Matt Evansf5960b62011-06-01 10:22:55 +10002574 if (TRB_TYPE_LINK_LE32(command->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002575 command->command_trb =
2576 xhci->cmd_ring->enq_seg->next->trbs;
2577
Sarah Sharp913a8a32009-09-04 10:53:13 -07002578 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2579 } else {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002580 cmd_completion = &virt_dev->cmd_completion;
2581 cmd_status = &virt_dev->cmd_status;
2582 }
Andiry Xu1d680642010-03-12 17:10:04 +08002583 init_completion(cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002584
Elric Fu75382342012-06-27 16:31:52 +08002585 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002586 if (!ctx_change)
Sarah Sharp913a8a32009-09-04 10:53:13 -07002587 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2588 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002589 else
Sarah Sharp913a8a32009-09-04 10:53:13 -07002590 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
Sarah Sharpf2217e82009-08-07 14:04:43 -07002591 udev->slot_id);
2592 if (ret < 0) {
Sarah Sharpc01591b2009-12-09 15:58:58 -08002593 if (command)
2594 list_del(&command->cmd_list);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002595 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2596 xhci_free_host_resources(xhci, in_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002597 spin_unlock_irqrestore(&xhci->lock, flags);
2598 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
2599 return -ENOMEM;
2600 }
2601 xhci_ring_cmd_db(xhci);
2602 spin_unlock_irqrestore(&xhci->lock, flags);
2603
2604 /* Wait for the configure endpoint command to complete */
2605 timeleft = wait_for_completion_interruptible_timeout(
Sarah Sharp913a8a32009-09-04 10:53:13 -07002606 cmd_completion,
Elric Fu75382342012-06-27 16:31:52 +08002607 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002608 if (timeleft <= 0) {
2609 xhci_warn(xhci, "%s while waiting for %s command\n",
2610 timeleft == 0 ? "Timeout" : "Signal",
2611 ctx_change == 0 ?
2612 "configure endpoint" :
2613 "evaluate context");
Elric Fu75382342012-06-27 16:31:52 +08002614 /* cancel the configure endpoint command */
2615 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2616 if (ret < 0)
2617 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002618 return -ETIME;
2619 }
2620
2621 if (!ctx_change)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002622 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2623 else
2624 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2625
2626 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2627 spin_lock_irqsave(&xhci->lock, flags);
2628 /* If the command failed, remove the reserved resources.
2629 * Otherwise, clean up the estimate to include dropped eps.
2630 */
2631 if (ret)
2632 xhci_free_host_resources(xhci, in_ctx);
2633 else
2634 xhci_finish_resource_reservation(xhci, in_ctx);
2635 spin_unlock_irqrestore(&xhci->lock, flags);
2636 }
2637 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002638}
2639
Sarah Sharpf88ba782009-05-14 11:44:22 -07002640/* Called after one or more calls to xhci_add_endpoint() or
2641 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2642 * to call xhci_reset_bandwidth().
2643 *
2644 * Since we are in the middle of changing either configuration or
2645 * installing a new alt setting, the USB core won't allow URBs to be
2646 * enqueued for any endpoint on the old config or interface. Nothing
2647 * else should be touching the xhci->devs[slot_id] structure, so we
2648 * don't need to take the xhci->lock for manipulating that.
2649 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002650int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2651{
2652 int i;
2653 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002654 struct xhci_hcd *xhci;
2655 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002656 struct xhci_input_control_ctx *ctrl_ctx;
2657 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002658
Andiry Xu64927732010-10-14 07:22:45 -07002659 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002660 if (ret <= 0)
2661 return ret;
2662 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002663 if (xhci->xhc_state & XHCI_STATE_DYING)
2664 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002665
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002666 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002667 virt_dev = xhci->devs[udev->slot_id];
2668
2669 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
John Yound115b042009-07-27 12:05:15 -07002670 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002671 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2672 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2673 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002674
2675 /* Don't issue the command if there's no endpoints to update. */
2676 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2677 ctrl_ctx->drop_flags == 0)
2678 return 0;
2679
Sarah Sharpf94e01862009-04-27 19:58:38 -07002680 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002681 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2682 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002683 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002684
Sarah Sharp913a8a32009-09-04 10:53:13 -07002685 ret = xhci_configure_endpoint(xhci, udev, NULL,
2686 false, false);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002687 if (ret) {
2688 /* Callee should call reset_bandwidth() */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002689 return ret;
2690 }
2691
2692 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002693 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002694 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002695
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002696 /* Free any rings that were dropped, but not changed. */
2697 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002698 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2699 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002700 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2701 }
John Yound115b042009-07-27 12:05:15 -07002702 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002703 /*
2704 * Install any rings for completely new endpoints or changed endpoints,
2705 * and free or cache any old rings from changed endpoints.
2706 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002707 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002708 if (!virt_dev->eps[i].new_ring)
2709 continue;
2710 /* Only cache or free the old ring if it exists.
2711 * It may not if this is the first add of an endpoint.
2712 */
2713 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002714 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002715 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002716 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2717 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002718 }
2719
Sarah Sharpf94e01862009-04-27 19:58:38 -07002720 return ret;
2721}
2722
2723void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2724{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002725 struct xhci_hcd *xhci;
2726 struct xhci_virt_device *virt_dev;
2727 int i, ret;
2728
Andiry Xu64927732010-10-14 07:22:45 -07002729 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002730 if (ret <= 0)
2731 return;
2732 xhci = hcd_to_xhci(hcd);
2733
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002734 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002735 virt_dev = xhci->devs[udev->slot_id];
2736 /* Free any rings allocated for added endpoints */
2737 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002738 if (virt_dev->eps[i].new_ring) {
2739 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2740 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002741 }
2742 }
John Yound115b042009-07-27 12:05:15 -07002743 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002744}
2745
Sarah Sharp5270b952009-09-04 10:53:11 -07002746static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002747 struct xhci_container_ctx *in_ctx,
2748 struct xhci_container_ctx *out_ctx,
2749 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002750{
2751 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002752 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002753 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2754 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002755 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002756 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002757
Sarah Sharp913a8a32009-09-04 10:53:13 -07002758 xhci_dbg(xhci, "Input Context:\n");
2759 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002760}
2761
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002762static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002763 unsigned int slot_id, unsigned int ep_index,
2764 struct xhci_dequeue_state *deq_state)
2765{
2766 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002767 struct xhci_ep_ctx *ep_ctx;
2768 u32 added_ctxs;
2769 dma_addr_t addr;
2770
Sarah Sharp913a8a32009-09-04 10:53:13 -07002771 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2772 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002773 in_ctx = xhci->devs[slot_id]->in_ctx;
2774 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2775 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2776 deq_state->new_deq_ptr);
2777 if (addr == 0) {
2778 xhci_warn(xhci, "WARN Cannot submit config ep after "
2779 "reset ep command\n");
2780 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2781 deq_state->new_deq_seg,
2782 deq_state->new_deq_ptr);
2783 return;
2784 }
Matt Evans28ccd292011-03-29 13:40:46 +11002785 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002786
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002787 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002788 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2789 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002790}
2791
Sarah Sharp82d10092009-08-07 14:04:52 -07002792void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002793 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07002794{
2795 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002796 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07002797
2798 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002799 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002800 /* We need to move the HW's dequeue pointer past this TD,
2801 * or it will attempt to resend it on the next doorbell ring.
2802 */
2803 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002804 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002805 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002806
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002807 /* HW with the reset endpoint quirk will use the saved dequeue state to
2808 * issue a configure endpoint command later.
2809 */
2810 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2811 xhci_dbg(xhci, "Queueing new dequeue state\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002812 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002813 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002814 } else {
2815 /* Better hope no one uses the input context between now and the
2816 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002817 * XXX: No idea how this hardware will react when stream rings
2818 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002819 */
2820 xhci_dbg(xhci, "Setting up input context for "
2821 "configure endpoint command\n");
2822 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2823 ep_index, &deq_state);
2824 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002825}
2826
Sarah Sharpa1587d92009-07-27 12:03:15 -07002827/* Deal with stalled endpoints. The core should have sent the control message
2828 * to clear the halt condition. However, we need to make the xHCI hardware
2829 * reset its sequence number, since a device will expect a sequence number of
2830 * zero after the halt condition is cleared.
2831 * Context: in_interrupt
2832 */
2833void xhci_endpoint_reset(struct usb_hcd *hcd,
2834 struct usb_host_endpoint *ep)
2835{
2836 struct xhci_hcd *xhci;
2837 struct usb_device *udev;
2838 unsigned int ep_index;
2839 unsigned long flags;
2840 int ret;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002841 struct xhci_virt_ep *virt_ep;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002842
2843 xhci = hcd_to_xhci(hcd);
2844 udev = (struct usb_device *) ep->hcpriv;
2845 /* Called with a root hub endpoint (or an endpoint that wasn't added
2846 * with xhci_add_endpoint()
2847 */
2848 if (!ep->hcpriv)
2849 return;
2850 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002851 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2852 if (!virt_ep->stopped_td) {
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002853 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2854 ep->desc.bEndpointAddress);
2855 return;
2856 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002857 if (usb_endpoint_xfer_control(&ep->desc)) {
2858 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2859 return;
2860 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07002861
2862 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2863 spin_lock_irqsave(&xhci->lock, flags);
2864 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002865 /*
2866 * Can't change the ring dequeue pointer until it's transitioned to the
2867 * stopped state, which is only upon a successful reset endpoint
2868 * command. Better hope that last command worked!
2869 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002870 if (!ret) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002871 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2872 kfree(virt_ep->stopped_td);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002873 xhci_ring_cmd_db(xhci);
2874 }
Sarah Sharp1624ae12010-05-06 13:40:08 -07002875 virt_ep->stopped_td = NULL;
2876 virt_ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07002877 virt_ep->stopped_stream = 0;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002878 spin_unlock_irqrestore(&xhci->lock, flags);
2879
2880 if (ret)
2881 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2882}
2883
Sarah Sharp8df75f42010-04-02 15:34:16 -07002884static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2885 struct usb_device *udev, struct usb_host_endpoint *ep,
2886 unsigned int slot_id)
2887{
2888 int ret;
2889 unsigned int ep_index;
2890 unsigned int ep_state;
2891
2892 if (!ep)
2893 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002894 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002895 if (ret <= 0)
2896 return -EINVAL;
Alan Stern842f1692010-04-30 12:44:46 -04002897 if (ep->ss_ep_comp.bmAttributes == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002898 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2899 " descriptor for ep 0x%x does not support streams\n",
2900 ep->desc.bEndpointAddress);
2901 return -EINVAL;
2902 }
2903
2904 ep_index = xhci_get_endpoint_index(&ep->desc);
2905 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2906 if (ep_state & EP_HAS_STREAMS ||
2907 ep_state & EP_GETTING_STREAMS) {
2908 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2909 "already has streams set up.\n",
2910 ep->desc.bEndpointAddress);
2911 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2912 "dynamic stream context array reallocation.\n");
2913 return -EINVAL;
2914 }
2915 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2916 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2917 "endpoint 0x%x; URBs are pending.\n",
2918 ep->desc.bEndpointAddress);
2919 return -EINVAL;
2920 }
2921 return 0;
2922}
2923
2924static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2925 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2926{
2927 unsigned int max_streams;
2928
2929 /* The stream context array size must be a power of two */
2930 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2931 /*
2932 * Find out how many primary stream array entries the host controller
2933 * supports. Later we may use secondary stream arrays (similar to 2nd
2934 * level page entries), but that's an optional feature for xHCI host
2935 * controllers. xHCs must support at least 4 stream IDs.
2936 */
2937 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2938 if (*num_stream_ctxs > max_streams) {
2939 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
2940 max_streams);
2941 *num_stream_ctxs = max_streams;
2942 *num_streams = max_streams;
2943 }
2944}
2945
2946/* Returns an error code if one of the endpoint already has streams.
2947 * This does not change any data structures, it only checks and gathers
2948 * information.
2949 */
2950static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
2951 struct usb_device *udev,
2952 struct usb_host_endpoint **eps, unsigned int num_eps,
2953 unsigned int *num_streams, u32 *changed_ep_bitmask)
2954{
Sarah Sharp8df75f42010-04-02 15:34:16 -07002955 unsigned int max_streams;
2956 unsigned int endpoint_flag;
2957 int i;
2958 int ret;
2959
2960 for (i = 0; i < num_eps; i++) {
2961 ret = xhci_check_streams_endpoint(xhci, udev,
2962 eps[i], udev->slot_id);
2963 if (ret < 0)
2964 return ret;
2965
Felipe Balbi18b7ede2012-01-02 13:35:41 +02002966 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002967 if (max_streams < (*num_streams - 1)) {
2968 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
2969 eps[i]->desc.bEndpointAddress,
2970 max_streams);
2971 *num_streams = max_streams+1;
2972 }
2973
2974 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
2975 if (*changed_ep_bitmask & endpoint_flag)
2976 return -EINVAL;
2977 *changed_ep_bitmask |= endpoint_flag;
2978 }
2979 return 0;
2980}
2981
2982static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
2983 struct usb_device *udev,
2984 struct usb_host_endpoint **eps, unsigned int num_eps)
2985{
2986 u32 changed_ep_bitmask = 0;
2987 unsigned int slot_id;
2988 unsigned int ep_index;
2989 unsigned int ep_state;
2990 int i;
2991
2992 slot_id = udev->slot_id;
2993 if (!xhci->devs[slot_id])
2994 return 0;
2995
2996 for (i = 0; i < num_eps; i++) {
2997 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2998 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2999 /* Are streams already being freed for the endpoint? */
3000 if (ep_state & EP_GETTING_NO_STREAMS) {
3001 xhci_warn(xhci, "WARN Can't disable streams for "
3002 "endpoint 0x%x\n, "
3003 "streams are being disabled already.",
3004 eps[i]->desc.bEndpointAddress);
3005 return 0;
3006 }
3007 /* Are there actually any streams to free? */
3008 if (!(ep_state & EP_HAS_STREAMS) &&
3009 !(ep_state & EP_GETTING_STREAMS)) {
3010 xhci_warn(xhci, "WARN Can't disable streams for "
3011 "endpoint 0x%x\n, "
3012 "streams are already disabled!",
3013 eps[i]->desc.bEndpointAddress);
3014 xhci_warn(xhci, "WARN xhci_free_streams() called "
3015 "with non-streams endpoint\n");
3016 return 0;
3017 }
3018 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3019 }
3020 return changed_ep_bitmask;
3021}
3022
3023/*
3024 * The USB device drivers use this function (though the HCD interface in USB
3025 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3026 * coordinate mass storage command queueing across multiple endpoints (basically
3027 * a stream ID == a task ID).
3028 *
3029 * Setting up streams involves allocating the same size stream context array
3030 * for each endpoint and issuing a configure endpoint command for all endpoints.
3031 *
3032 * Don't allow the call to succeed if one endpoint only supports one stream
3033 * (which means it doesn't support streams at all).
3034 *
3035 * Drivers may get less stream IDs than they asked for, if the host controller
3036 * hardware or endpoints claim they can't support the number of requested
3037 * stream IDs.
3038 */
3039int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3040 struct usb_host_endpoint **eps, unsigned int num_eps,
3041 unsigned int num_streams, gfp_t mem_flags)
3042{
3043 int i, ret;
3044 struct xhci_hcd *xhci;
3045 struct xhci_virt_device *vdev;
3046 struct xhci_command *config_cmd;
3047 unsigned int ep_index;
3048 unsigned int num_stream_ctxs;
3049 unsigned long flags;
3050 u32 changed_ep_bitmask = 0;
3051
3052 if (!eps)
3053 return -EINVAL;
3054
3055 /* Add one to the number of streams requested to account for
3056 * stream 0 that is reserved for xHCI usage.
3057 */
3058 num_streams += 1;
3059 xhci = hcd_to_xhci(hcd);
3060 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3061 num_streams);
3062
3063 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3064 if (!config_cmd) {
3065 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3066 return -ENOMEM;
3067 }
3068
3069 /* Check to make sure all endpoints are not already configured for
3070 * streams. While we're at it, find the maximum number of streams that
3071 * all the endpoints will support and check for duplicate endpoints.
3072 */
3073 spin_lock_irqsave(&xhci->lock, flags);
3074 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3075 num_eps, &num_streams, &changed_ep_bitmask);
3076 if (ret < 0) {
3077 xhci_free_command(xhci, config_cmd);
3078 spin_unlock_irqrestore(&xhci->lock, flags);
3079 return ret;
3080 }
3081 if (num_streams <= 1) {
3082 xhci_warn(xhci, "WARN: endpoints can't handle "
3083 "more than one stream.\n");
3084 xhci_free_command(xhci, config_cmd);
3085 spin_unlock_irqrestore(&xhci->lock, flags);
3086 return -EINVAL;
3087 }
3088 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003089 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003090 * xhci_urb_enqueue() will reject all URBs.
3091 */
3092 for (i = 0; i < num_eps; i++) {
3093 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3094 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3095 }
3096 spin_unlock_irqrestore(&xhci->lock, flags);
3097
3098 /* Setup internal data structures and allocate HW data structures for
3099 * streams (but don't install the HW structures in the input context
3100 * until we're sure all memory allocation succeeded).
3101 */
3102 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3103 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3104 num_stream_ctxs, num_streams);
3105
3106 for (i = 0; i < num_eps; i++) {
3107 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3108 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3109 num_stream_ctxs,
3110 num_streams, mem_flags);
3111 if (!vdev->eps[ep_index].stream_info)
3112 goto cleanup;
3113 /* Set maxPstreams in endpoint context and update deq ptr to
3114 * point to stream context array. FIXME
3115 */
3116 }
3117
3118 /* Set up the input context for a configure endpoint command. */
3119 for (i = 0; i < num_eps; i++) {
3120 struct xhci_ep_ctx *ep_ctx;
3121
3122 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3123 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3124
3125 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3126 vdev->out_ctx, ep_index);
3127 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3128 vdev->eps[ep_index].stream_info);
3129 }
3130 /* Tell the HW to drop its old copy of the endpoint context info
3131 * and add the updated copy from the input context.
3132 */
3133 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3134 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3135
3136 /* Issue and wait for the configure endpoint command */
3137 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3138 false, false);
3139
3140 /* xHC rejected the configure endpoint command for some reason, so we
3141 * leave the old ring intact and free our internal streams data
3142 * structure.
3143 */
3144 if (ret < 0)
3145 goto cleanup;
3146
3147 spin_lock_irqsave(&xhci->lock, flags);
3148 for (i = 0; i < num_eps; i++) {
3149 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3150 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3151 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3152 udev->slot_id, ep_index);
3153 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3154 }
3155 xhci_free_command(xhci, config_cmd);
3156 spin_unlock_irqrestore(&xhci->lock, flags);
3157
3158 /* Subtract 1 for stream 0, which drivers can't use */
3159 return num_streams - 1;
3160
3161cleanup:
3162 /* If it didn't work, free the streams! */
3163 for (i = 0; i < num_eps; i++) {
3164 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3165 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003166 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003167 /* FIXME Unset maxPstreams in endpoint context and
3168 * update deq ptr to point to normal string ring.
3169 */
3170 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3171 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3172 xhci_endpoint_zero(xhci, vdev, eps[i]);
3173 }
3174 xhci_free_command(xhci, config_cmd);
3175 return -ENOMEM;
3176}
3177
3178/* Transition the endpoint from using streams to being a "normal" endpoint
3179 * without streams.
3180 *
3181 * Modify the endpoint context state, submit a configure endpoint command,
3182 * and free all endpoint rings for streams if that completes successfully.
3183 */
3184int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3185 struct usb_host_endpoint **eps, unsigned int num_eps,
3186 gfp_t mem_flags)
3187{
3188 int i, ret;
3189 struct xhci_hcd *xhci;
3190 struct xhci_virt_device *vdev;
3191 struct xhci_command *command;
3192 unsigned int ep_index;
3193 unsigned long flags;
3194 u32 changed_ep_bitmask;
3195
3196 xhci = hcd_to_xhci(hcd);
3197 vdev = xhci->devs[udev->slot_id];
3198
3199 /* Set up a configure endpoint command to remove the streams rings */
3200 spin_lock_irqsave(&xhci->lock, flags);
3201 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3202 udev, eps, num_eps);
3203 if (changed_ep_bitmask == 0) {
3204 spin_unlock_irqrestore(&xhci->lock, flags);
3205 return -EINVAL;
3206 }
3207
3208 /* Use the xhci_command structure from the first endpoint. We may have
3209 * allocated too many, but the driver may call xhci_free_streams() for
3210 * each endpoint it grouped into one call to xhci_alloc_streams().
3211 */
3212 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3213 command = vdev->eps[ep_index].stream_info->free_streams_command;
3214 for (i = 0; i < num_eps; i++) {
3215 struct xhci_ep_ctx *ep_ctx;
3216
3217 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3218 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3219 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3220 EP_GETTING_NO_STREAMS;
3221
3222 xhci_endpoint_copy(xhci, command->in_ctx,
3223 vdev->out_ctx, ep_index);
3224 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3225 &vdev->eps[ep_index]);
3226 }
3227 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3228 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3229 spin_unlock_irqrestore(&xhci->lock, flags);
3230
3231 /* Issue and wait for the configure endpoint command,
3232 * which must succeed.
3233 */
3234 ret = xhci_configure_endpoint(xhci, udev, command,
3235 false, true);
3236
3237 /* xHC rejected the configure endpoint command for some reason, so we
3238 * leave the streams rings intact.
3239 */
3240 if (ret < 0)
3241 return ret;
3242
3243 spin_lock_irqsave(&xhci->lock, flags);
3244 for (i = 0; i < num_eps; i++) {
3245 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3246 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003247 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003248 /* FIXME Unset maxPstreams in endpoint context and
3249 * update deq ptr to point to normal string ring.
3250 */
3251 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3252 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3253 }
3254 spin_unlock_irqrestore(&xhci->lock, flags);
3255
3256 return 0;
3257}
3258
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003259/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003260 * Deletes endpoint resources for endpoints that were active before a Reset
3261 * Device command, or a Disable Slot command. The Reset Device command leaves
3262 * the control endpoint intact, whereas the Disable Slot command deletes it.
3263 *
3264 * Must be called with xhci->lock held.
3265 */
3266void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3267 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3268{
3269 int i;
3270 unsigned int num_dropped_eps = 0;
3271 unsigned int drop_flags = 0;
3272
3273 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3274 if (virt_dev->eps[i].ring) {
3275 drop_flags |= 1 << i;
3276 num_dropped_eps++;
3277 }
3278 }
3279 xhci->num_active_eps -= num_dropped_eps;
3280 if (num_dropped_eps)
3281 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
3282 "%u now active.\n",
3283 num_dropped_eps, drop_flags,
3284 xhci->num_active_eps);
3285}
3286
3287/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003288 * This submits a Reset Device Command, which will set the device state to 0,
3289 * set the device address to 0, and disable all the endpoints except the default
3290 * control endpoint. The USB core should come back and call
3291 * xhci_address_device(), and then re-set up the configuration. If this is
3292 * called because of a usb_reset_and_verify_device(), then the old alternate
3293 * settings will be re-installed through the normal bandwidth allocation
3294 * functions.
3295 *
3296 * Wait for the Reset Device command to finish. Remove all structures
3297 * associated with the endpoints that were disabled. Clear the input device
3298 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003299 *
3300 * If the virt_dev to be reset does not exist or does not match the udev,
3301 * it means the device is lost, possibly due to the xHC restore error and
3302 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3303 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003304 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003305int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003306{
3307 int ret, i;
3308 unsigned long flags;
3309 struct xhci_hcd *xhci;
3310 unsigned int slot_id;
3311 struct xhci_virt_device *virt_dev;
3312 struct xhci_command *reset_device_cmd;
3313 int timeleft;
3314 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003315 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003316 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003317
Andiry Xuf0615c42010-10-14 07:22:48 -07003318 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003319 if (ret <= 0)
3320 return ret;
3321 xhci = hcd_to_xhci(hcd);
3322 slot_id = udev->slot_id;
3323 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003324 if (!virt_dev) {
3325 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3326 "not exist. Re-allocate the device\n", slot_id);
3327 ret = xhci_alloc_dev(hcd, udev);
3328 if (ret == 1)
3329 return 0;
3330 else
3331 return -EINVAL;
3332 }
3333
3334 if (virt_dev->udev != udev) {
3335 /* If the virt_dev and the udev does not match, this virt_dev
3336 * may belong to another udev.
3337 * Re-allocate the device.
3338 */
3339 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3340 "not match the udev. Re-allocate the device\n",
3341 slot_id);
3342 ret = xhci_alloc_dev(hcd, udev);
3343 if (ret == 1)
3344 return 0;
3345 else
3346 return -EINVAL;
3347 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003348
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003349 /* If device is not setup, there is no point in resetting it */
3350 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3351 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3352 SLOT_STATE_DISABLED)
3353 return 0;
3354
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003355 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3356 /* Allocate the command structure that holds the struct completion.
3357 * Assume we're in process context, since the normal device reset
3358 * process has to wait for the device anyway. Storage devices are
3359 * reset as part of error handling, so use GFP_NOIO instead of
3360 * GFP_KERNEL.
3361 */
3362 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3363 if (!reset_device_cmd) {
3364 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3365 return -ENOMEM;
3366 }
3367
3368 /* Attempt to submit the Reset Device command to the command ring */
3369 spin_lock_irqsave(&xhci->lock, flags);
3370 reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003371
3372 /* Enqueue pointer can be left pointing to the link TRB,
3373 * we must handle that
3374 */
Matt Evansf5960b62011-06-01 10:22:55 +10003375 if (TRB_TYPE_LINK_LE32(reset_device_cmd->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003376 reset_device_cmd->command_trb =
3377 xhci->cmd_ring->enq_seg->next->trbs;
3378
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003379 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3380 ret = xhci_queue_reset_device(xhci, slot_id);
3381 if (ret) {
3382 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3383 list_del(&reset_device_cmd->cmd_list);
3384 spin_unlock_irqrestore(&xhci->lock, flags);
3385 goto command_cleanup;
3386 }
3387 xhci_ring_cmd_db(xhci);
3388 spin_unlock_irqrestore(&xhci->lock, flags);
3389
3390 /* Wait for the Reset Device command to finish */
3391 timeleft = wait_for_completion_interruptible_timeout(
3392 reset_device_cmd->completion,
3393 USB_CTRL_SET_TIMEOUT);
3394 if (timeleft <= 0) {
3395 xhci_warn(xhci, "%s while waiting for reset device command\n",
3396 timeleft == 0 ? "Timeout" : "Signal");
3397 spin_lock_irqsave(&xhci->lock, flags);
3398 /* The timeout might have raced with the event ring handler, so
3399 * only delete from the list if the item isn't poisoned.
3400 */
3401 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3402 list_del(&reset_device_cmd->cmd_list);
3403 spin_unlock_irqrestore(&xhci->lock, flags);
3404 ret = -ETIME;
3405 goto command_cleanup;
3406 }
3407
3408 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3409 * unless we tried to reset a slot ID that wasn't enabled,
3410 * or the device wasn't in the addressed or configured state.
3411 */
3412 ret = reset_device_cmd->status;
3413 switch (ret) {
3414 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3415 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
3416 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
3417 slot_id,
3418 xhci_get_slot_state(xhci, virt_dev->out_ctx));
3419 xhci_info(xhci, "Not freeing device rings.\n");
3420 /* Don't treat this as an error. May change my mind later. */
3421 ret = 0;
3422 goto command_cleanup;
3423 case COMP_SUCCESS:
3424 xhci_dbg(xhci, "Successful reset device command.\n");
3425 break;
3426 default:
3427 if (xhci_is_vendor_info_code(xhci, ret))
3428 break;
3429 xhci_warn(xhci, "Unknown completion code %u for "
3430 "reset device command.\n", ret);
3431 ret = -EINVAL;
3432 goto command_cleanup;
3433 }
3434
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003435 /* Free up host controller endpoint resources */
3436 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3437 spin_lock_irqsave(&xhci->lock, flags);
3438 /* Don't delete the default control endpoint resources */
3439 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3440 spin_unlock_irqrestore(&xhci->lock, flags);
3441 }
3442
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003443 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3444 last_freed_endpoint = 1;
3445 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003446 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3447
3448 if (ep->ep_state & EP_HAS_STREAMS) {
3449 xhci_free_stream_info(xhci, ep->stream_info);
3450 ep->stream_info = NULL;
3451 ep->ep_state &= ~EP_HAS_STREAMS;
3452 }
3453
3454 if (ep->ring) {
3455 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3456 last_freed_endpoint = i;
3457 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003458 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3459 xhci_drop_ep_from_interval_table(xhci,
3460 &virt_dev->eps[i].bw_info,
3461 virt_dev->bw_table,
3462 udev,
3463 &virt_dev->eps[i],
3464 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003465 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003466 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003467 /* If necessary, update the number of active TTs on this root port */
3468 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3469
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003470 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3471 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3472 ret = 0;
3473
3474command_cleanup:
3475 xhci_free_command(xhci, reset_device_cmd);
3476 return ret;
3477}
3478
3479/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003480 * At this point, the struct usb_device is about to go away, the device has
3481 * disconnected, and all traffic has been stopped and the endpoints have been
3482 * disabled. Free any HC data structures associated with that device.
3483 */
3484void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3485{
3486 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003487 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003488 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003489 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003490 int i, ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003491
Andiry Xu64927732010-10-14 07:22:45 -07003492 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003493 /* If the host is halted due to driver unload, we still need to free the
3494 * device.
3495 */
3496 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003497 return;
Andiry Xu64927732010-10-14 07:22:45 -07003498
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003499 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003500
3501 /* Stop any wayward timer functions (which may grab the lock) */
3502 for (i = 0; i < 31; ++i) {
3503 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3504 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3505 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003506
Andiry Xu65580b432011-09-23 14:19:52 -07003507 if (udev->usb2_hw_lpm_enabled) {
3508 xhci_set_usb2_hardware_lpm(hcd, udev, 0);
3509 udev->usb2_hw_lpm_enabled = 0;
3510 }
3511
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003512 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003513 /* Don't disable the slot if the host controller is dead. */
3514 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003515 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3516 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003517 xhci_free_virt_device(xhci, udev->slot_id);
3518 spin_unlock_irqrestore(&xhci->lock, flags);
3519 return;
3520 }
3521
Sarah Sharp23e3be12009-04-29 19:05:20 -07003522 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003523 spin_unlock_irqrestore(&xhci->lock, flags);
3524 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3525 return;
3526 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003527 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003528 spin_unlock_irqrestore(&xhci->lock, flags);
3529 /*
3530 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003531 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003532 */
3533}
3534
3535/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003536 * Checks if we have enough host controller resources for the default control
3537 * endpoint.
3538 *
3539 * Must be called with xhci->lock held.
3540 */
3541static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3542{
3543 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3544 xhci_dbg(xhci, "Not enough ep ctxs: "
3545 "%u active, need to add 1, limit is %u.\n",
3546 xhci->num_active_eps, xhci->limit_active_eps);
3547 return -ENOMEM;
3548 }
3549 xhci->num_active_eps += 1;
3550 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
3551 xhci->num_active_eps);
3552 return 0;
3553}
3554
3555
3556/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003557 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3558 * timed out, or allocating memory failed. Returns 1 on success.
3559 */
3560int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3561{
3562 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3563 unsigned long flags;
3564 int timeleft;
3565 int ret;
Elric Fu75382342012-06-27 16:31:52 +08003566 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003567
3568 spin_lock_irqsave(&xhci->lock, flags);
Elric Fu75382342012-06-27 16:31:52 +08003569 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07003570 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003571 if (ret) {
3572 spin_unlock_irqrestore(&xhci->lock, flags);
3573 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3574 return 0;
3575 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003576 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003577 spin_unlock_irqrestore(&xhci->lock, flags);
3578
3579 /* XXX: how much time for xHC slot assignment? */
3580 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003581 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003582 if (timeleft <= 0) {
3583 xhci_warn(xhci, "%s while waiting for a slot\n",
3584 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003585 /* cancel the enable slot request */
3586 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003587 }
3588
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003589 if (!xhci->slot_id) {
3590 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003591 return 0;
3592 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003593
3594 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3595 spin_lock_irqsave(&xhci->lock, flags);
3596 ret = xhci_reserve_host_control_ep_resources(xhci);
3597 if (ret) {
3598 spin_unlock_irqrestore(&xhci->lock, flags);
3599 xhci_warn(xhci, "Not enough host resources, "
3600 "active endpoint contexts = %u\n",
3601 xhci->num_active_eps);
3602 goto disable_slot;
3603 }
3604 spin_unlock_irqrestore(&xhci->lock, flags);
3605 }
3606 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003607 * xhci_discover_or_reset_device(), which may be called as part of
3608 * mass storage driver error handling.
3609 */
3610 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003611 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003612 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003613 }
3614 udev->slot_id = xhci->slot_id;
3615 /* Is this a LS or FS device under a HS hub? */
3616 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003617 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003618
3619disable_slot:
3620 /* Disable slot, if we can do it without mem alloc */
3621 spin_lock_irqsave(&xhci->lock, flags);
3622 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3623 xhci_ring_cmd_db(xhci);
3624 spin_unlock_irqrestore(&xhci->lock, flags);
3625 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003626}
3627
3628/*
3629 * Issue an Address Device command (which will issue a SetAddress request to
3630 * the device).
3631 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3632 * we should only issue and wait on one address command at the same time.
3633 *
3634 * We add one to the device address issued by the hardware because the USB core
3635 * uses address 1 for the root hubs (even though they're not really devices).
3636 */
3637int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3638{
3639 unsigned long flags;
3640 int timeleft;
3641 struct xhci_virt_device *virt_dev;
3642 int ret = 0;
3643 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003644 struct xhci_slot_ctx *slot_ctx;
3645 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003646 u64 temp_64;
Elric Fu75382342012-06-27 16:31:52 +08003647 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003648
3649 if (!udev->slot_id) {
3650 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
3651 return -EINVAL;
3652 }
3653
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003654 virt_dev = xhci->devs[udev->slot_id];
3655
Matt Evans7ed603e2011-03-29 13:40:56 +11003656 if (WARN_ON(!virt_dev)) {
3657 /*
3658 * In plug/unplug torture test with an NEC controller,
3659 * a zero-dereference was observed once due to virt_dev = 0.
3660 * Print useful debug rather than crash if it is observed again!
3661 */
3662 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3663 udev->slot_id);
3664 return -EINVAL;
3665 }
3666
Andiry Xuf0615c42010-10-14 07:22:48 -07003667 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3668 /*
3669 * If this is the first Set Address since device plug-in or
3670 * virt_device realloaction after a resume with an xHCI power loss,
3671 * then set up the slot context.
3672 */
3673 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003674 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003675 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003676 else
3677 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003678 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3679 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3680 ctrl_ctx->drop_flags = 0;
3681
Sarah Sharp66e49d82009-07-27 12:03:46 -07003682 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003683 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003684
Sarah Sharpf88ba782009-05-14 11:44:22 -07003685 spin_lock_irqsave(&xhci->lock, flags);
Elric Fu75382342012-06-27 16:31:52 +08003686 cmd_trb = xhci->cmd_ring->dequeue;
John Yound115b042009-07-27 12:05:15 -07003687 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
3688 udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003689 if (ret) {
3690 spin_unlock_irqrestore(&xhci->lock, flags);
3691 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3692 return ret;
3693 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003694 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003695 spin_unlock_irqrestore(&xhci->lock, flags);
3696
3697 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3698 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003699 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003700 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3701 * the SetAddress() "recovery interval" required by USB and aborting the
3702 * command on a timeout.
3703 */
3704 if (timeleft <= 0) {
Andiry Xucd681762011-09-23 14:19:55 -07003705 xhci_warn(xhci, "%s while waiting for address device command\n",
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003706 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003707 /* cancel the address device command */
3708 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3709 if (ret < 0)
3710 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003711 return -ETIME;
3712 }
3713
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003714 switch (virt_dev->cmd_status) {
3715 case COMP_CTX_STATE:
3716 case COMP_EBADSLT:
3717 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
3718 udev->slot_id);
3719 ret = -EINVAL;
3720 break;
3721 case COMP_TX_ERR:
3722 dev_warn(&udev->dev, "Device not responding to set address.\n");
3723 ret = -EPROTO;
3724 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003725 case COMP_DEV_ERR:
3726 dev_warn(&udev->dev, "ERROR: Incompatible device for address "
3727 "device command.\n");
3728 ret = -ENODEV;
3729 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003730 case COMP_SUCCESS:
3731 xhci_dbg(xhci, "Successful Address Device command\n");
3732 break;
3733 default:
3734 xhci_err(xhci, "ERROR: unexpected command completion "
3735 "code 0x%x.\n", virt_dev->cmd_status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003736 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003737 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003738 ret = -EINVAL;
3739 break;
3740 }
3741 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003742 return ret;
3743 }
Sarah Sharp8e595a52009-07-27 12:03:31 -07003744 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3745 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
3746 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11003747 udev->slot_id,
3748 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3749 (unsigned long long)
3750 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003751 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
John Yound115b042009-07-27 12:05:15 -07003752 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003753 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003754 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003755 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003756 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003757 /*
3758 * USB core uses address 1 for the roothubs, so we add one to the
3759 * address given back to us by the HC.
3760 */
John Yound115b042009-07-27 12:05:15 -07003761 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Andiry Xuc8d4af82010-10-14 07:22:51 -07003762 /* Use kernel assigned address for devices; store xHC assigned
3763 * address locally. */
Matt Evans28ccd292011-03-29 13:40:46 +11003764 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
3765 + 1;
Sarah Sharpf94e01862009-04-27 19:58:38 -07003766 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003767 ctrl_ctx->add_flags = 0;
3768 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003769
Andiry Xuc8d4af82010-10-14 07:22:51 -07003770 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003771
3772 return 0;
3773}
3774
Andiry Xu95743232011-09-23 14:19:51 -07003775#ifdef CONFIG_USB_SUSPEND
3776
3777/* BESL to HIRD Encoding array for USB2 LPM */
3778static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3779 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3780
3781/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08003782static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3783 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07003784{
Andiry Xuf99298b2011-12-12 16:45:28 +08003785 int u2del, besl, besl_host;
3786 int besl_device = 0;
3787 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07003788
Andiry Xuf99298b2011-12-12 16:45:28 +08003789 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
3790 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
3791
3792 if (field & USB_BESL_SUPPORT) {
3793 for (besl_host = 0; besl_host < 16; besl_host++) {
3794 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07003795 break;
3796 }
Andiry Xuf99298b2011-12-12 16:45:28 +08003797 /* Use baseline BESL value as default */
3798 if (field & USB_BESL_BASELINE_VALID)
3799 besl_device = USB_GET_BESL_BASELINE(field);
3800 else if (field & USB_BESL_DEEP_VALID)
3801 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07003802 } else {
3803 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08003804 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07003805 else
Andiry Xuf99298b2011-12-12 16:45:28 +08003806 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07003807 }
3808
Andiry Xuf99298b2011-12-12 16:45:28 +08003809 besl = besl_host + besl_device;
3810 if (besl > 15)
3811 besl = 15;
3812
3813 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07003814}
3815
3816static int xhci_usb2_software_lpm_test(struct usb_hcd *hcd,
3817 struct usb_device *udev)
3818{
3819 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3820 struct dev_info *dev_info;
3821 __le32 __iomem **port_array;
3822 __le32 __iomem *addr, *pm_addr;
3823 u32 temp, dev_id;
3824 unsigned int port_num;
3825 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003826 int hird;
Andiry Xu95743232011-09-23 14:19:51 -07003827 int ret;
3828
3829 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
3830 !udev->lpm_capable)
3831 return -EINVAL;
3832
3833 /* we only support lpm for non-hub device connected to root hub yet */
3834 if (!udev->parent || udev->parent->parent ||
3835 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3836 return -EINVAL;
3837
3838 spin_lock_irqsave(&xhci->lock, flags);
3839
3840 /* Look for devices in lpm_failed_devs list */
3841 dev_id = le16_to_cpu(udev->descriptor.idVendor) << 16 |
3842 le16_to_cpu(udev->descriptor.idProduct);
3843 list_for_each_entry(dev_info, &xhci->lpm_failed_devs, list) {
3844 if (dev_info->dev_id == dev_id) {
3845 ret = -EINVAL;
3846 goto finish;
3847 }
3848 }
3849
3850 port_array = xhci->usb2_ports;
3851 port_num = udev->portnum - 1;
3852
3853 if (port_num > HCS_MAX_PORTS(xhci->hcs_params1)) {
3854 xhci_dbg(xhci, "invalid port number %d\n", udev->portnum);
3855 ret = -EINVAL;
3856 goto finish;
3857 }
3858
3859 /*
3860 * Test USB 2.0 software LPM.
3861 * FIXME: some xHCI 1.0 hosts may implement a new register to set up
3862 * hardware-controlled USB 2.0 LPM. See section 5.4.11 and 4.23.5.1.1.1
3863 * in the June 2011 errata release.
3864 */
3865 xhci_dbg(xhci, "test port %d software LPM\n", port_num);
3866 /*
3867 * Set L1 Device Slot and HIRD/BESL.
3868 * Check device's USB 2.0 extension descriptor to determine whether
3869 * HIRD or BESL shoule be used. See USB2.0 LPM errata.
3870 */
3871 pm_addr = port_array[port_num] + 1;
Andiry Xuf99298b2011-12-12 16:45:28 +08003872 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu95743232011-09-23 14:19:51 -07003873 temp = PORT_L1DS(udev->slot_id) | PORT_HIRD(hird);
3874 xhci_writel(xhci, temp, pm_addr);
3875
3876 /* Set port link state to U2(L1) */
3877 addr = port_array[port_num];
3878 xhci_set_link_state(xhci, port_array, port_num, XDEV_U2);
3879
3880 /* wait for ACK */
3881 spin_unlock_irqrestore(&xhci->lock, flags);
3882 msleep(10);
3883 spin_lock_irqsave(&xhci->lock, flags);
3884
3885 /* Check L1 Status */
3886 ret = handshake(xhci, pm_addr, PORT_L1S_MASK, PORT_L1S_SUCCESS, 125);
3887 if (ret != -ETIMEDOUT) {
3888 /* enter L1 successfully */
3889 temp = xhci_readl(xhci, addr);
3890 xhci_dbg(xhci, "port %d entered L1 state, port status 0x%x\n",
3891 port_num, temp);
3892 ret = 0;
3893 } else {
3894 temp = xhci_readl(xhci, pm_addr);
3895 xhci_dbg(xhci, "port %d software lpm failed, L1 status %d\n",
3896 port_num, temp & PORT_L1S_MASK);
3897 ret = -EINVAL;
3898 }
3899
3900 /* Resume the port */
3901 xhci_set_link_state(xhci, port_array, port_num, XDEV_U0);
3902
3903 spin_unlock_irqrestore(&xhci->lock, flags);
3904 msleep(10);
3905 spin_lock_irqsave(&xhci->lock, flags);
3906
3907 /* Clear PLC */
3908 xhci_test_and_clear_bit(xhci, port_array, port_num, PORT_PLC);
3909
3910 /* Check PORTSC to make sure the device is in the right state */
3911 if (!ret) {
3912 temp = xhci_readl(xhci, addr);
3913 xhci_dbg(xhci, "resumed port %d status 0x%x\n", port_num, temp);
3914 if (!(temp & PORT_CONNECT) || !(temp & PORT_PE) ||
3915 (temp & PORT_PLS_MASK) != XDEV_U0) {
3916 xhci_dbg(xhci, "port L1 resume fail\n");
3917 ret = -EINVAL;
3918 }
3919 }
3920
3921 if (ret) {
3922 /* Insert dev to lpm_failed_devs list */
3923 xhci_warn(xhci, "device LPM test failed, may disconnect and "
3924 "re-enumerate\n");
3925 dev_info = kzalloc(sizeof(struct dev_info), GFP_ATOMIC);
3926 if (!dev_info) {
3927 ret = -ENOMEM;
3928 goto finish;
3929 }
3930 dev_info->dev_id = dev_id;
3931 INIT_LIST_HEAD(&dev_info->list);
3932 list_add(&dev_info->list, &xhci->lpm_failed_devs);
3933 } else {
3934 xhci_ring_device(xhci, udev->slot_id);
3935 }
3936
3937finish:
3938 spin_unlock_irqrestore(&xhci->lock, flags);
3939 return ret;
3940}
3941
Andiry Xu65580b432011-09-23 14:19:52 -07003942int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
3943 struct usb_device *udev, int enable)
3944{
3945 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3946 __le32 __iomem **port_array;
3947 __le32 __iomem *pm_addr;
3948 u32 temp;
3949 unsigned int port_num;
3950 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003951 int hird;
Andiry Xu65580b432011-09-23 14:19:52 -07003952
3953 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
3954 !udev->lpm_capable)
3955 return -EPERM;
3956
3957 if (!udev->parent || udev->parent->parent ||
3958 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3959 return -EPERM;
3960
3961 if (udev->usb2_hw_lpm_capable != 1)
3962 return -EPERM;
3963
3964 spin_lock_irqsave(&xhci->lock, flags);
3965
3966 port_array = xhci->usb2_ports;
3967 port_num = udev->portnum - 1;
3968 pm_addr = port_array[port_num] + 1;
3969 temp = xhci_readl(xhci, pm_addr);
3970
3971 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
3972 enable ? "enable" : "disable", port_num);
3973
Andiry Xuf99298b2011-12-12 16:45:28 +08003974 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07003975
3976 if (enable) {
3977 temp &= ~PORT_HIRD_MASK;
3978 temp |= PORT_HIRD(hird) | PORT_RWE;
3979 xhci_writel(xhci, temp, pm_addr);
3980 temp = xhci_readl(xhci, pm_addr);
3981 temp |= PORT_HLE;
3982 xhci_writel(xhci, temp, pm_addr);
3983 } else {
3984 temp &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK);
3985 xhci_writel(xhci, temp, pm_addr);
3986 }
3987
3988 spin_unlock_irqrestore(&xhci->lock, flags);
3989 return 0;
3990}
3991
Andiry Xu95743232011-09-23 14:19:51 -07003992int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
3993{
3994 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3995 int ret;
3996
3997 ret = xhci_usb2_software_lpm_test(hcd, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07003998 if (!ret) {
Andiry Xu95743232011-09-23 14:19:51 -07003999 xhci_dbg(xhci, "software LPM test succeed\n");
Andiry Xu65580b432011-09-23 14:19:52 -07004000 if (xhci->hw_lpm_support == 1) {
4001 udev->usb2_hw_lpm_capable = 1;
4002 ret = xhci_set_usb2_hardware_lpm(hcd, udev, 1);
4003 if (!ret)
4004 udev->usb2_hw_lpm_enabled = 1;
4005 }
4006 }
Andiry Xu95743232011-09-23 14:19:51 -07004007
4008 return 0;
4009}
4010
4011#else
4012
Andiry Xu65580b432011-09-23 14:19:52 -07004013int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4014 struct usb_device *udev, int enable)
4015{
4016 return 0;
4017}
4018
Andiry Xu95743232011-09-23 14:19:51 -07004019int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4020{
4021 return 0;
4022}
4023
4024#endif /* CONFIG_USB_SUSPEND */
4025
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004026/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4027 * internal data structures for the device.
4028 */
4029int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4030 struct usb_tt *tt, gfp_t mem_flags)
4031{
4032 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4033 struct xhci_virt_device *vdev;
4034 struct xhci_command *config_cmd;
4035 struct xhci_input_control_ctx *ctrl_ctx;
4036 struct xhci_slot_ctx *slot_ctx;
4037 unsigned long flags;
4038 unsigned think_time;
4039 int ret;
4040
4041 /* Ignore root hubs */
4042 if (!hdev->parent)
4043 return 0;
4044
4045 vdev = xhci->devs[hdev->slot_id];
4046 if (!vdev) {
4047 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4048 return -EINVAL;
4049 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004050 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004051 if (!config_cmd) {
4052 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4053 return -ENOMEM;
4054 }
4055
4056 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004057 if (hdev->speed == USB_SPEED_HIGH &&
4058 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4059 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4060 xhci_free_command(xhci, config_cmd);
4061 spin_unlock_irqrestore(&xhci->lock, flags);
4062 return -ENOMEM;
4063 }
4064
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004065 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
4066 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004067 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004068 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004069 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004070 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004071 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004072 if (xhci->hci_version > 0x95) {
4073 xhci_dbg(xhci, "xHCI version %x needs hub "
4074 "TT think time and number of ports\n",
4075 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004076 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004077 /* Set TT think time - convert from ns to FS bit times.
4078 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4079 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004080 *
4081 * xHCI 1.0: this field shall be 0 if the device is not a
4082 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004083 */
4084 think_time = tt->think_time;
4085 if (think_time != 0)
4086 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004087 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4088 slot_ctx->tt_info |=
4089 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004090 } else {
4091 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4092 "TT think time or number of ports\n",
4093 (unsigned int) xhci->hci_version);
4094 }
4095 slot_ctx->dev_state = 0;
4096 spin_unlock_irqrestore(&xhci->lock, flags);
4097
4098 xhci_dbg(xhci, "Set up %s for hub device.\n",
4099 (xhci->hci_version > 0x95) ?
4100 "configure endpoint" : "evaluate context");
4101 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4102 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4103
4104 /* Issue and wait for the configure endpoint or
4105 * evaluate context command.
4106 */
4107 if (xhci->hci_version > 0x95)
4108 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4109 false, false);
4110 else
4111 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4112 true, false);
4113
4114 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4115 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4116
4117 xhci_free_command(xhci, config_cmd);
4118 return ret;
4119}
4120
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004121int xhci_get_frame(struct usb_hcd *hcd)
4122{
4123 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4124 /* EHCI mods by the periodic size. Why? */
4125 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
4126}
4127
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004128int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4129{
4130 struct xhci_hcd *xhci;
4131 struct device *dev = hcd->self.controller;
4132 int retval;
4133 u32 temp;
4134
Andiry Xufdaf8b32012-03-05 17:49:38 +08004135 /* Accept arbitrarily long scatter-gather lists */
4136 hcd->self.sg_tablesize = ~0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004137
4138 if (usb_hcd_is_primary_hcd(hcd)) {
4139 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4140 if (!xhci)
4141 return -ENOMEM;
4142 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4143 xhci->main_hcd = hcd;
4144 /* Mark the first roothub as being USB 2.0.
4145 * The xHCI driver will register the USB 3.0 roothub.
4146 */
4147 hcd->speed = HCD_USB2;
4148 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4149 /*
4150 * USB 2.0 roothub under xHCI has an integrated TT,
4151 * (rate matching hub) as opposed to having an OHCI/UHCI
4152 * companion controller.
4153 */
4154 hcd->has_tt = 1;
4155 } else {
4156 /* xHCI private pointer was set in xhci_pci_probe for the second
4157 * registered roothub.
4158 */
4159 xhci = hcd_to_xhci(hcd);
4160 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4161 if (HCC_64BIT_ADDR(temp)) {
4162 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4163 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4164 } else {
4165 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4166 }
4167 return 0;
4168 }
4169
4170 xhci->cap_regs = hcd->regs;
4171 xhci->op_regs = hcd->regs +
4172 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
4173 xhci->run_regs = hcd->regs +
4174 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4175 /* Cache read-only capability registers */
4176 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
4177 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
4178 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
4179 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
4180 xhci->hci_version = HC_VERSION(xhci->hcc_params);
4181 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4182 xhci_print_registers(xhci);
4183
4184 get_quirks(dev, xhci);
4185
4186 /* Make sure the HC is halted. */
4187 retval = xhci_halt(xhci);
4188 if (retval)
4189 goto error;
4190
4191 xhci_dbg(xhci, "Resetting HCD\n");
4192 /* Reset the internal HC memory state and registers. */
4193 retval = xhci_reset(xhci);
4194 if (retval)
4195 goto error;
4196 xhci_dbg(xhci, "Reset complete\n");
4197
4198 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4199 if (HCC_64BIT_ADDR(temp)) {
4200 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4201 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4202 } else {
4203 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4204 }
4205
4206 xhci_dbg(xhci, "Calling HCD init\n");
4207 /* Initialize HCD and host controller data structures. */
4208 retval = xhci_init(hcd);
4209 if (retval)
4210 goto error;
4211 xhci_dbg(xhci, "Called HCD init\n");
4212 return 0;
4213error:
4214 kfree(xhci);
4215 return retval;
4216}
4217
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004218MODULE_DESCRIPTION(DRIVER_DESC);
4219MODULE_AUTHOR(DRIVER_AUTHOR);
4220MODULE_LICENSE("GPL");
4221
4222static int __init xhci_hcd_init(void)
4223{
Sebastian Andrzej Siewior0cc47d52011-09-23 14:20:02 -07004224 int retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004225
4226 retval = xhci_register_pci();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004227 if (retval < 0) {
4228 printk(KERN_DEBUG "Problem registering PCI driver.");
4229 return retval;
4230 }
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004231 retval = xhci_register_plat();
4232 if (retval < 0) {
4233 printk(KERN_DEBUG "Problem registering platform driver.");
4234 goto unreg_pci;
4235 }
Sarah Sharp98441972009-05-14 11:44:18 -07004236 /*
4237 * Check the compiler generated sizes of structures that must be laid
4238 * out in specific ways for hardware access.
4239 */
4240 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4241 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4242 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4243 /* xhci_device_control has eight fields, and also
4244 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4245 */
Sarah Sharp98441972009-05-14 11:44:18 -07004246 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4247 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4248 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4249 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4250 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4251 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4252 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
4253 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004254 return 0;
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004255unreg_pci:
4256 xhci_unregister_pci();
4257 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004258}
4259module_init(xhci_hcd_init);
4260
4261static void __exit xhci_hcd_cleanup(void)
4262{
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004263 xhci_unregister_pci();
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004264 xhci_unregister_plat();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004265}
4266module_exit(xhci_hcd_cleanup);