blob: ee2052f2ea02e55ce741f16ec12d5d44b28b348c [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
28#include <linux/clk.h>
29#include <linux/io.h>
30#include <linux/jiffies.h>
31#include <linux/seq_file.h>
32#include <linux/delay.h>
33#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030034#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000035#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020037
38#include <plat/sram.h>
39#include <plat/clock.h>
40
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030041#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020042
43#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053044#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053045#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020046
47/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000048#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
51 DISPC_IRQ_OCP_ERR | \
52 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
53 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
54 DISPC_IRQ_SYNC_LOST | \
55 DISPC_IRQ_SYNC_LOST_DIGIT)
56
57#define DISPC_MAX_NR_ISRS 8
58
59struct omap_dispc_isr_data {
60 omap_dispc_isr_t isr;
61 void *arg;
62 u32 mask;
63};
64
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +020065struct dispc_h_coef {
66 s8 hc4;
67 s8 hc3;
68 u8 hc2;
69 s8 hc1;
70 s8 hc0;
71};
72
73struct dispc_v_coef {
74 s8 vc22;
75 s8 vc2;
76 u8 vc1;
77 s8 vc0;
78 s8 vc00;
79};
80
Tomi Valkeinen80c39712009-11-12 11:41:42 +020081#define REG_GET(idx, start, end) \
82 FLD_GET(dispc_read_reg(idx), start, end)
83
84#define REG_FLD_MOD(idx, val, start, end) \
85 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
86
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020087struct dispc_irq_stats {
88 unsigned long last_reset;
89 unsigned irq_count;
90 unsigned irqs[32];
91};
92
Tomi Valkeinen80c39712009-11-12 11:41:42 +020093static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000094 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020095 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +000096 int irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020097
98 u32 fifo_size[3];
99
100 spinlock_t irq_lock;
101 u32 irq_error_mask;
102 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
103 u32 error_irqs;
104 struct work_struct error_work;
105
106 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200107
108#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
109 spinlock_t irq_stats_lock;
110 struct dispc_irq_stats irq_stats;
111#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200112} dispc;
113
Amber Jain0d66cbb2011-05-19 19:47:54 +0530114enum omap_color_component {
115 /* used for all color formats for OMAP3 and earlier
116 * and for RGB and Y color component on OMAP4
117 */
118 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
119 /* used for UV component for
120 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
121 * color formats on OMAP4
122 */
123 DISPC_COLOR_COMPONENT_UV = 1 << 1,
124};
125
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200126static void _omap_dispc_set_irqs(void);
127
Archit Taneja55978cc2011-05-06 11:45:51 +0530128static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200129{
Archit Taneja55978cc2011-05-06 11:45:51 +0530130 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200131}
132
Archit Taneja55978cc2011-05-06 11:45:51 +0530133static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200134{
Archit Taneja55978cc2011-05-06 11:45:51 +0530135 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200136}
137
138#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530139 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200140#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530141 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200142
143void dispc_save_context(void)
144{
Amber Jain5719d352011-05-19 19:47:52 +0530145 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200146 if (cpu_is_omap24xx())
147 return;
148
149 SR(SYSCONFIG);
150 SR(IRQENABLE);
151 SR(CONTROL);
152 SR(CONFIG);
Archit Taneja702d1442011-05-06 11:45:50 +0530153 SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
154 SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
155 SR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
156 SR(TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200157 SR(LINE_NUMBER);
Archit Taneja702d1442011-05-06 11:45:50 +0530158 SR(TIMING_H(OMAP_DSS_CHANNEL_LCD));
159 SR(TIMING_V(OMAP_DSS_CHANNEL_LCD));
160 SR(POL_FREQ(OMAP_DSS_CHANNEL_LCD));
161 SR(DIVISORo(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300162 if (dss_has_feature(FEAT_GLOBAL_ALPHA))
163 SR(GLOBAL_ALPHA);
Archit Taneja702d1442011-05-06 11:45:50 +0530164 SR(SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
165 SR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000166 if (dss_has_feature(FEAT_MGR_LCD2)) {
167 SR(CONTROL2);
Archit Taneja702d1442011-05-06 11:45:50 +0530168 SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
169 SR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
170 SR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
171 SR(TIMING_H(OMAP_DSS_CHANNEL_LCD2));
172 SR(TIMING_V(OMAP_DSS_CHANNEL_LCD2));
173 SR(POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
174 SR(DIVISORo(OMAP_DSS_CHANNEL_LCD2));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000175 SR(CONFIG2);
176 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200177
Archit Taneja9b372c22011-05-06 11:45:49 +0530178 SR(OVL_BA0(OMAP_DSS_GFX));
179 SR(OVL_BA1(OMAP_DSS_GFX));
180 SR(OVL_POSITION(OMAP_DSS_GFX));
181 SR(OVL_SIZE(OMAP_DSS_GFX));
182 SR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
183 SR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
184 SR(OVL_ROW_INC(OMAP_DSS_GFX));
185 SR(OVL_PIXEL_INC(OMAP_DSS_GFX));
186 SR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
187 SR(OVL_TABLE_BA(OMAP_DSS_GFX));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200188
Archit Taneja702d1442011-05-06 11:45:50 +0530189 SR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
190 SR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
191 SR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200192
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300193 if (dss_has_feature(FEAT_CPR)) {
194 SR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
195 SR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
196 SR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
197 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000198 if (dss_has_feature(FEAT_MGR_LCD2)) {
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300199 if (dss_has_feature(FEAT_CPR)) {
200 SR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
201 SR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
202 SR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
203 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000204
Archit Taneja702d1442011-05-06 11:45:50 +0530205 SR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
206 SR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
207 SR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000208 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200209
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300210 if (dss_has_feature(FEAT_PRELOAD))
211 SR(OVL_PRELOAD(OMAP_DSS_GFX));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200212
213 /* VID1 */
Archit Taneja9b372c22011-05-06 11:45:49 +0530214 SR(OVL_BA0(OMAP_DSS_VIDEO1));
215 SR(OVL_BA1(OMAP_DSS_VIDEO1));
216 SR(OVL_POSITION(OMAP_DSS_VIDEO1));
217 SR(OVL_SIZE(OMAP_DSS_VIDEO1));
218 SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
219 SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
220 SR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
221 SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
222 SR(OVL_FIR(OMAP_DSS_VIDEO1));
223 SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
224 SR(OVL_ACCU0(OMAP_DSS_VIDEO1));
225 SR(OVL_ACCU1(OMAP_DSS_VIDEO1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200226
Amber Jain5719d352011-05-19 19:47:52 +0530227 for (i = 0; i < 8; i++)
228 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200229
Amber Jain5719d352011-05-19 19:47:52 +0530230 for (i = 0; i < 8; i++)
231 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200232
Amber Jain5719d352011-05-19 19:47:52 +0530233 for (i = 0; i < 5; i++)
234 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200235
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300236 if (dss_has_feature(FEAT_FIR_COEF_V)) {
237 for (i = 0; i < 8; i++)
238 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, i));
239 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200240
Amber Jainab5ca072011-05-19 19:47:53 +0530241 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
242 SR(OVL_BA0_UV(OMAP_DSS_VIDEO1));
243 SR(OVL_BA1_UV(OMAP_DSS_VIDEO1));
244 SR(OVL_FIR2(OMAP_DSS_VIDEO1));
245 SR(OVL_ACCU2_0(OMAP_DSS_VIDEO1));
246 SR(OVL_ACCU2_1(OMAP_DSS_VIDEO1));
247
248 for (i = 0; i < 8; i++)
249 SR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, i));
250
251 for (i = 0; i < 8; i++)
252 SR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, i));
253
254 for (i = 0; i < 8; i++)
255 SR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, i));
256 }
257 if (dss_has_feature(FEAT_ATTR2))
258 SR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
259
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300260 if (dss_has_feature(FEAT_PRELOAD))
261 SR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200262
263 /* VID2 */
Archit Taneja9b372c22011-05-06 11:45:49 +0530264 SR(OVL_BA0(OMAP_DSS_VIDEO2));
265 SR(OVL_BA1(OMAP_DSS_VIDEO2));
266 SR(OVL_POSITION(OMAP_DSS_VIDEO2));
267 SR(OVL_SIZE(OMAP_DSS_VIDEO2));
268 SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
269 SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
270 SR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
271 SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
272 SR(OVL_FIR(OMAP_DSS_VIDEO2));
273 SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
274 SR(OVL_ACCU0(OMAP_DSS_VIDEO2));
275 SR(OVL_ACCU1(OMAP_DSS_VIDEO2));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200276
Amber Jain5719d352011-05-19 19:47:52 +0530277 for (i = 0; i < 8; i++)
278 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279
Amber Jain5719d352011-05-19 19:47:52 +0530280 for (i = 0; i < 8; i++)
281 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200282
Amber Jain5719d352011-05-19 19:47:52 +0530283 for (i = 0; i < 5; i++)
284 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200285
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300286 if (dss_has_feature(FEAT_FIR_COEF_V)) {
287 for (i = 0; i < 8; i++)
288 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, i));
289 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290
Amber Jainab5ca072011-05-19 19:47:53 +0530291 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
292 SR(OVL_BA0_UV(OMAP_DSS_VIDEO2));
293 SR(OVL_BA1_UV(OMAP_DSS_VIDEO2));
294 SR(OVL_FIR2(OMAP_DSS_VIDEO2));
295 SR(OVL_ACCU2_0(OMAP_DSS_VIDEO2));
296 SR(OVL_ACCU2_1(OMAP_DSS_VIDEO2));
297
298 for (i = 0; i < 8; i++)
299 SR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, i));
300
301 for (i = 0; i < 8; i++)
302 SR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, i));
303
304 for (i = 0; i < 8; i++)
305 SR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, i));
306 }
307 if (dss_has_feature(FEAT_ATTR2))
308 SR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
309
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300310 if (dss_has_feature(FEAT_PRELOAD))
311 SR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600312
313 if (dss_has_feature(FEAT_CORE_CLK_DIV))
314 SR(DIVISOR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200315}
316
317void dispc_restore_context(void)
318{
Amber Jain5719d352011-05-19 19:47:52 +0530319 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200320 RR(SYSCONFIG);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200321 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200322 /*RR(CONTROL);*/
323 RR(CONFIG);
Archit Taneja702d1442011-05-06 11:45:50 +0530324 RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
325 RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
326 RR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
327 RR(TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200328 RR(LINE_NUMBER);
Archit Taneja702d1442011-05-06 11:45:50 +0530329 RR(TIMING_H(OMAP_DSS_CHANNEL_LCD));
330 RR(TIMING_V(OMAP_DSS_CHANNEL_LCD));
331 RR(POL_FREQ(OMAP_DSS_CHANNEL_LCD));
332 RR(DIVISORo(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300333 if (dss_has_feature(FEAT_GLOBAL_ALPHA))
334 RR(GLOBAL_ALPHA);
Archit Taneja702d1442011-05-06 11:45:50 +0530335 RR(SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
336 RR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000337 if (dss_has_feature(FEAT_MGR_LCD2)) {
Archit Taneja702d1442011-05-06 11:45:50 +0530338 RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
339 RR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
340 RR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
341 RR(TIMING_H(OMAP_DSS_CHANNEL_LCD2));
342 RR(TIMING_V(OMAP_DSS_CHANNEL_LCD2));
343 RR(POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
344 RR(DIVISORo(OMAP_DSS_CHANNEL_LCD2));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000345 RR(CONFIG2);
346 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200347
Archit Taneja9b372c22011-05-06 11:45:49 +0530348 RR(OVL_BA0(OMAP_DSS_GFX));
349 RR(OVL_BA1(OMAP_DSS_GFX));
350 RR(OVL_POSITION(OMAP_DSS_GFX));
351 RR(OVL_SIZE(OMAP_DSS_GFX));
352 RR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
353 RR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
354 RR(OVL_ROW_INC(OMAP_DSS_GFX));
355 RR(OVL_PIXEL_INC(OMAP_DSS_GFX));
356 RR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
357 RR(OVL_TABLE_BA(OMAP_DSS_GFX));
358
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200359
Archit Taneja702d1442011-05-06 11:45:50 +0530360 RR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
361 RR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
362 RR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200363
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300364 if (dss_has_feature(FEAT_CPR)) {
365 RR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
366 RR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
367 RR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
368 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000369 if (dss_has_feature(FEAT_MGR_LCD2)) {
Archit Taneja702d1442011-05-06 11:45:50 +0530370 RR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
371 RR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
372 RR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000373
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300374 if (dss_has_feature(FEAT_CPR)) {
375 RR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
376 RR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
377 RR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
378 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000379 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200380
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300381 if (dss_has_feature(FEAT_PRELOAD))
382 RR(OVL_PRELOAD(OMAP_DSS_GFX));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200383
384 /* VID1 */
Archit Taneja9b372c22011-05-06 11:45:49 +0530385 RR(OVL_BA0(OMAP_DSS_VIDEO1));
386 RR(OVL_BA1(OMAP_DSS_VIDEO1));
387 RR(OVL_POSITION(OMAP_DSS_VIDEO1));
388 RR(OVL_SIZE(OMAP_DSS_VIDEO1));
389 RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
390 RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
391 RR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
392 RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
393 RR(OVL_FIR(OMAP_DSS_VIDEO1));
394 RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
395 RR(OVL_ACCU0(OMAP_DSS_VIDEO1));
396 RR(OVL_ACCU1(OMAP_DSS_VIDEO1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200397
Amber Jain5719d352011-05-19 19:47:52 +0530398 for (i = 0; i < 8; i++)
399 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200400
Amber Jain5719d352011-05-19 19:47:52 +0530401 for (i = 0; i < 8; i++)
402 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200403
Amber Jain5719d352011-05-19 19:47:52 +0530404 for (i = 0; i < 5; i++)
405 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200406
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300407 if (dss_has_feature(FEAT_FIR_COEF_V)) {
408 for (i = 0; i < 8; i++)
409 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, i));
410 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200411
Amber Jainab5ca072011-05-19 19:47:53 +0530412 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
413 RR(OVL_BA0_UV(OMAP_DSS_VIDEO1));
414 RR(OVL_BA1_UV(OMAP_DSS_VIDEO1));
415 RR(OVL_FIR2(OMAP_DSS_VIDEO1));
416 RR(OVL_ACCU2_0(OMAP_DSS_VIDEO1));
417 RR(OVL_ACCU2_1(OMAP_DSS_VIDEO1));
418
419 for (i = 0; i < 8; i++)
420 RR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, i));
421
422 for (i = 0; i < 8; i++)
423 RR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, i));
424
425 for (i = 0; i < 8; i++)
426 RR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, i));
427 }
428 if (dss_has_feature(FEAT_ATTR2))
429 RR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
430
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300431 if (dss_has_feature(FEAT_PRELOAD))
432 RR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200433
434 /* VID2 */
Archit Taneja9b372c22011-05-06 11:45:49 +0530435 RR(OVL_BA0(OMAP_DSS_VIDEO2));
436 RR(OVL_BA1(OMAP_DSS_VIDEO2));
437 RR(OVL_POSITION(OMAP_DSS_VIDEO2));
438 RR(OVL_SIZE(OMAP_DSS_VIDEO2));
439 RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
440 RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
441 RR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
442 RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
443 RR(OVL_FIR(OMAP_DSS_VIDEO2));
444 RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
445 RR(OVL_ACCU0(OMAP_DSS_VIDEO2));
446 RR(OVL_ACCU1(OMAP_DSS_VIDEO2));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200447
Amber Jain5719d352011-05-19 19:47:52 +0530448 for (i = 0; i < 8; i++)
449 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200450
Amber Jain5719d352011-05-19 19:47:52 +0530451 for (i = 0; i < 8; i++)
452 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200453
Amber Jain5719d352011-05-19 19:47:52 +0530454 for (i = 0; i < 5; i++)
455 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200456
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300457 if (dss_has_feature(FEAT_FIR_COEF_V)) {
458 for (i = 0; i < 8; i++)
459 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, i));
460 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200461
Amber Jainab5ca072011-05-19 19:47:53 +0530462 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
463 RR(OVL_BA0_UV(OMAP_DSS_VIDEO2));
464 RR(OVL_BA1_UV(OMAP_DSS_VIDEO2));
465 RR(OVL_FIR2(OMAP_DSS_VIDEO2));
466 RR(OVL_ACCU2_0(OMAP_DSS_VIDEO2));
467 RR(OVL_ACCU2_1(OMAP_DSS_VIDEO2));
468
469 for (i = 0; i < 8; i++)
470 RR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, i));
471
472 for (i = 0; i < 8; i++)
473 RR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, i));
474
475 for (i = 0; i < 8; i++)
476 RR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, i));
477 }
478 if (dss_has_feature(FEAT_ATTR2))
479 RR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
480
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300481 if (dss_has_feature(FEAT_PRELOAD))
482 RR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200483
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600484 if (dss_has_feature(FEAT_CORE_CLK_DIV))
485 RR(DIVISOR);
486
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200487 /* enable last, because LCD & DIGIT enable are here */
488 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000489 if (dss_has_feature(FEAT_MGR_LCD2))
490 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200491 /* clear spurious SYNC_LOST_DIGIT interrupts */
492 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
493
494 /*
495 * enable last so IRQs won't trigger before
496 * the context is fully restored
497 */
498 RR(IRQENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200499}
500
501#undef SR
502#undef RR
503
504static inline void enable_clocks(bool enable)
505{
506 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000507 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200508 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000509 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200510}
511
512bool dispc_go_busy(enum omap_channel channel)
513{
514 int bit;
515
Sumit Semwal2a205f32010-12-02 11:27:12 +0000516 if (channel == OMAP_DSS_CHANNEL_LCD ||
517 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200518 bit = 5; /* GOLCD */
519 else
520 bit = 6; /* GODIGIT */
521
Sumit Semwal2a205f32010-12-02 11:27:12 +0000522 if (channel == OMAP_DSS_CHANNEL_LCD2)
523 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
524 else
525 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200526}
527
528void dispc_go(enum omap_channel channel)
529{
530 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000531 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200532
533 enable_clocks(1);
534
Sumit Semwal2a205f32010-12-02 11:27:12 +0000535 if (channel == OMAP_DSS_CHANNEL_LCD ||
536 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200537 bit = 0; /* LCDENABLE */
538 else
539 bit = 1; /* DIGITALENABLE */
540
541 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000542 if (channel == OMAP_DSS_CHANNEL_LCD2)
543 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
544 else
545 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
546
547 if (!enable_bit)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200548 goto end;
549
Sumit Semwal2a205f32010-12-02 11:27:12 +0000550 if (channel == OMAP_DSS_CHANNEL_LCD ||
551 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552 bit = 5; /* GOLCD */
553 else
554 bit = 6; /* GODIGIT */
555
Sumit Semwal2a205f32010-12-02 11:27:12 +0000556 if (channel == OMAP_DSS_CHANNEL_LCD2)
557 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
558 else
559 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
560
561 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200562 DSSERR("GO bit not down for channel %d\n", channel);
563 goto end;
564 }
565
Sumit Semwal2a205f32010-12-02 11:27:12 +0000566 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
567 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200568
Sumit Semwal2a205f32010-12-02 11:27:12 +0000569 if (channel == OMAP_DSS_CHANNEL_LCD2)
570 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
571 else
572 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200573end:
574 enable_clocks(0);
575}
576
577static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
578{
Archit Taneja9b372c22011-05-06 11:45:49 +0530579 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200580}
581
582static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
583{
Archit Taneja9b372c22011-05-06 11:45:49 +0530584 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585}
586
587static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
588{
Archit Taneja9b372c22011-05-06 11:45:49 +0530589 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200590}
591
Amber Jainab5ca072011-05-19 19:47:53 +0530592static void _dispc_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
593{
594 BUG_ON(plane == OMAP_DSS_GFX);
595
596 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
597}
598
599static void _dispc_write_firhv2_reg(enum omap_plane plane, int reg, u32 value)
600{
601 BUG_ON(plane == OMAP_DSS_GFX);
602
603 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
604}
605
606static void _dispc_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
607{
608 BUG_ON(plane == OMAP_DSS_GFX);
609
610 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
611}
612
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
Amber Jain0d66cbb2011-05-19 19:47:54 +0530614 int vscaleup, int five_taps,
615 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200616{
617 /* Coefficients for horizontal up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200618 static const struct dispc_h_coef coef_hup[8] = {
619 { 0, 0, 128, 0, 0 },
620 { -1, 13, 124, -8, 0 },
621 { -2, 30, 112, -11, -1 },
622 { -5, 51, 95, -11, -2 },
623 { 0, -9, 73, 73, -9 },
624 { -2, -11, 95, 51, -5 },
625 { -1, -11, 112, 30, -2 },
626 { 0, -8, 124, 13, -1 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200627 };
628
629 /* Coefficients for vertical up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200630 static const struct dispc_v_coef coef_vup_3tap[8] = {
631 { 0, 0, 128, 0, 0 },
632 { 0, 3, 123, 2, 0 },
633 { 0, 12, 111, 5, 0 },
634 { 0, 32, 89, 7, 0 },
635 { 0, 0, 64, 64, 0 },
636 { 0, 7, 89, 32, 0 },
637 { 0, 5, 111, 12, 0 },
638 { 0, 2, 123, 3, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200639 };
640
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200641 static const struct dispc_v_coef coef_vup_5tap[8] = {
642 { 0, 0, 128, 0, 0 },
643 { -1, 13, 124, -8, 0 },
644 { -2, 30, 112, -11, -1 },
645 { -5, 51, 95, -11, -2 },
646 { 0, -9, 73, 73, -9 },
647 { -2, -11, 95, 51, -5 },
648 { -1, -11, 112, 30, -2 },
649 { 0, -8, 124, 13, -1 },
650 };
651
652 /* Coefficients for horizontal down-sampling */
653 static const struct dispc_h_coef coef_hdown[8] = {
654 { 0, 36, 56, 36, 0 },
655 { 4, 40, 55, 31, -2 },
656 { 8, 44, 54, 27, -5 },
657 { 12, 48, 53, 22, -7 },
658 { -9, 17, 52, 51, 17 },
659 { -7, 22, 53, 48, 12 },
660 { -5, 27, 54, 44, 8 },
661 { -2, 31, 55, 40, 4 },
662 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200663
664 /* Coefficients for vertical down-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200665 static const struct dispc_v_coef coef_vdown_3tap[8] = {
666 { 0, 36, 56, 36, 0 },
667 { 0, 40, 57, 31, 0 },
668 { 0, 45, 56, 27, 0 },
669 { 0, 50, 55, 23, 0 },
670 { 0, 18, 55, 55, 0 },
671 { 0, 23, 55, 50, 0 },
672 { 0, 27, 56, 45, 0 },
673 { 0, 31, 57, 40, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674 };
675
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200676 static const struct dispc_v_coef coef_vdown_5tap[8] = {
677 { 0, 36, 56, 36, 0 },
678 { 4, 40, 55, 31, -2 },
679 { 8, 44, 54, 27, -5 },
680 { 12, 48, 53, 22, -7 },
681 { -9, 17, 52, 51, 17 },
682 { -7, 22, 53, 48, 12 },
683 { -5, 27, 54, 44, 8 },
684 { -2, 31, 55, 40, 4 },
685 };
686
687 const struct dispc_h_coef *h_coef;
688 const struct dispc_v_coef *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200689 int i;
690
691 if (hscaleup)
692 h_coef = coef_hup;
693 else
694 h_coef = coef_hdown;
695
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200696 if (vscaleup)
697 v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
698 else
699 v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200700
701 for (i = 0; i < 8; i++) {
702 u32 h, hv;
703
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200704 h = FLD_VAL(h_coef[i].hc0, 7, 0)
705 | FLD_VAL(h_coef[i].hc1, 15, 8)
706 | FLD_VAL(h_coef[i].hc2, 23, 16)
707 | FLD_VAL(h_coef[i].hc3, 31, 24);
708 hv = FLD_VAL(h_coef[i].hc4, 7, 0)
709 | FLD_VAL(v_coef[i].vc0, 15, 8)
710 | FLD_VAL(v_coef[i].vc1, 23, 16)
711 | FLD_VAL(v_coef[i].vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200712
Amber Jain0d66cbb2011-05-19 19:47:54 +0530713 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
714 _dispc_write_firh_reg(plane, i, h);
715 _dispc_write_firhv_reg(plane, i, hv);
716 } else {
717 _dispc_write_firh2_reg(plane, i, h);
718 _dispc_write_firhv2_reg(plane, i, hv);
719 }
720
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200721 }
722
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200723 if (five_taps) {
724 for (i = 0; i < 8; i++) {
725 u32 v;
726 v = FLD_VAL(v_coef[i].vc00, 7, 0)
727 | FLD_VAL(v_coef[i].vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530728 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
729 _dispc_write_firv_reg(plane, i, v);
730 else
731 _dispc_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200732 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200733 }
734}
735
736static void _dispc_setup_color_conv_coef(void)
737{
738 const struct color_conv_coef {
739 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
740 int full_range;
741 } ctbl_bt601_5 = {
742 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
743 };
744
745 const struct color_conv_coef *ct;
746
747#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
748
749 ct = &ctbl_bt601_5;
750
Archit Taneja9b372c22011-05-06 11:45:49 +0530751 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0),
752 CVAL(ct->rcr, ct->ry));
753 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1),
754 CVAL(ct->gy, ct->rcb));
755 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2),
756 CVAL(ct->gcb, ct->gcr));
757 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3),
758 CVAL(ct->bcr, ct->by));
759 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4),
760 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200761
Archit Taneja9b372c22011-05-06 11:45:49 +0530762 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0),
763 CVAL(ct->rcr, ct->ry));
764 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1),
765 CVAL(ct->gy, ct->rcb));
766 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2),
767 CVAL(ct->gcb, ct->gcr));
768 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3),
769 CVAL(ct->bcr, ct->by));
770 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4),
771 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200772
773#undef CVAL
774
Archit Taneja9b372c22011-05-06 11:45:49 +0530775 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1),
776 ct->full_range, 11, 11);
777 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2),
778 ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200779}
780
781
782static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
783{
Archit Taneja9b372c22011-05-06 11:45:49 +0530784 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200785}
786
787static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
788{
Archit Taneja9b372c22011-05-06 11:45:49 +0530789 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200790}
791
Amber Jainab5ca072011-05-19 19:47:53 +0530792static void _dispc_set_plane_ba0_uv(enum omap_plane plane, u32 paddr)
793{
794 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
795}
796
797static void _dispc_set_plane_ba1_uv(enum omap_plane plane, u32 paddr)
798{
799 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
800}
801
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200802static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
803{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200804 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530805
806 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200807}
808
809static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
810{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200811 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530812
813 if (plane == OMAP_DSS_GFX)
814 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
815 else
816 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200817}
818
819static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
820{
821 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200822
823 BUG_ON(plane == OMAP_DSS_GFX);
824
825 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530826
827 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200828}
829
Rajkumar Nfd28a392010-11-04 12:28:42 +0100830static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
831{
832 if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
833 return;
834
835 if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
836 plane == OMAP_DSS_VIDEO1)
837 return;
838
Archit Taneja9b372c22011-05-06 11:45:49 +0530839 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100840}
841
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200842static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
843{
Archit Tanejaa0acb552010-09-15 19:20:00 +0530844 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200845 return;
846
Rajkumar Nfd28a392010-11-04 12:28:42 +0100847 if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
848 plane == OMAP_DSS_VIDEO1)
849 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530850
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200851 if (plane == OMAP_DSS_GFX)
852 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
853 else if (plane == OMAP_DSS_VIDEO2)
854 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
855}
856
857static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
858{
Archit Taneja9b372c22011-05-06 11:45:49 +0530859 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200860}
861
862static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
863{
Archit Taneja9b372c22011-05-06 11:45:49 +0530864 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200865}
866
867static void _dispc_set_color_mode(enum omap_plane plane,
868 enum omap_color_mode color_mode)
869{
870 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530871 if (plane != OMAP_DSS_GFX) {
872 switch (color_mode) {
873 case OMAP_DSS_COLOR_NV12:
874 m = 0x0; break;
875 case OMAP_DSS_COLOR_RGB12U:
876 m = 0x1; break;
877 case OMAP_DSS_COLOR_RGBA16:
878 m = 0x2; break;
879 case OMAP_DSS_COLOR_RGBX16:
880 m = 0x4; break;
881 case OMAP_DSS_COLOR_ARGB16:
882 m = 0x5; break;
883 case OMAP_DSS_COLOR_RGB16:
884 m = 0x6; break;
885 case OMAP_DSS_COLOR_ARGB16_1555:
886 m = 0x7; break;
887 case OMAP_DSS_COLOR_RGB24U:
888 m = 0x8; break;
889 case OMAP_DSS_COLOR_RGB24P:
890 m = 0x9; break;
891 case OMAP_DSS_COLOR_YUV2:
892 m = 0xa; break;
893 case OMAP_DSS_COLOR_UYVY:
894 m = 0xb; break;
895 case OMAP_DSS_COLOR_ARGB32:
896 m = 0xc; break;
897 case OMAP_DSS_COLOR_RGBA32:
898 m = 0xd; break;
899 case OMAP_DSS_COLOR_RGBX32:
900 m = 0xe; break;
901 case OMAP_DSS_COLOR_XRGB16_1555:
902 m = 0xf; break;
903 default:
904 BUG(); break;
905 }
906 } else {
907 switch (color_mode) {
908 case OMAP_DSS_COLOR_CLUT1:
909 m = 0x0; break;
910 case OMAP_DSS_COLOR_CLUT2:
911 m = 0x1; break;
912 case OMAP_DSS_COLOR_CLUT4:
913 m = 0x2; break;
914 case OMAP_DSS_COLOR_CLUT8:
915 m = 0x3; break;
916 case OMAP_DSS_COLOR_RGB12U:
917 m = 0x4; break;
918 case OMAP_DSS_COLOR_ARGB16:
919 m = 0x5; break;
920 case OMAP_DSS_COLOR_RGB16:
921 m = 0x6; break;
922 case OMAP_DSS_COLOR_ARGB16_1555:
923 m = 0x7; break;
924 case OMAP_DSS_COLOR_RGB24U:
925 m = 0x8; break;
926 case OMAP_DSS_COLOR_RGB24P:
927 m = 0x9; break;
928 case OMAP_DSS_COLOR_YUV2:
929 m = 0xa; break;
930 case OMAP_DSS_COLOR_UYVY:
931 m = 0xb; break;
932 case OMAP_DSS_COLOR_ARGB32:
933 m = 0xc; break;
934 case OMAP_DSS_COLOR_RGBA32:
935 m = 0xd; break;
936 case OMAP_DSS_COLOR_RGBX32:
937 m = 0xe; break;
938 case OMAP_DSS_COLOR_XRGB16_1555:
939 m = 0xf; break;
940 default:
941 BUG(); break;
942 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200943 }
944
Archit Taneja9b372c22011-05-06 11:45:49 +0530945 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200946}
947
948static void _dispc_set_channel_out(enum omap_plane plane,
949 enum omap_channel channel)
950{
951 int shift;
952 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000953 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200954
955 switch (plane) {
956 case OMAP_DSS_GFX:
957 shift = 8;
958 break;
959 case OMAP_DSS_VIDEO1:
960 case OMAP_DSS_VIDEO2:
961 shift = 16;
962 break;
963 default:
964 BUG();
965 return;
966 }
967
Archit Taneja9b372c22011-05-06 11:45:49 +0530968 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000969 if (dss_has_feature(FEAT_MGR_LCD2)) {
970 switch (channel) {
971 case OMAP_DSS_CHANNEL_LCD:
972 chan = 0;
973 chan2 = 0;
974 break;
975 case OMAP_DSS_CHANNEL_DIGIT:
976 chan = 1;
977 chan2 = 0;
978 break;
979 case OMAP_DSS_CHANNEL_LCD2:
980 chan = 0;
981 chan2 = 1;
982 break;
983 default:
984 BUG();
985 }
986
987 val = FLD_MOD(val, chan, shift, shift);
988 val = FLD_MOD(val, chan2, 31, 30);
989 } else {
990 val = FLD_MOD(val, channel, shift, shift);
991 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530992 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200993}
994
995void dispc_set_burst_size(enum omap_plane plane,
996 enum omap_burst_size burst_size)
997{
998 int shift;
999 u32 val;
1000
1001 enable_clocks(1);
1002
1003 switch (plane) {
1004 case OMAP_DSS_GFX:
1005 shift = 6;
1006 break;
1007 case OMAP_DSS_VIDEO1:
1008 case OMAP_DSS_VIDEO2:
1009 shift = 14;
1010 break;
1011 default:
1012 BUG();
1013 return;
1014 }
1015
Archit Taneja9b372c22011-05-06 11:45:49 +05301016 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001017 val = FLD_MOD(val, burst_size, shift+1, shift);
Archit Taneja9b372c22011-05-06 11:45:49 +05301018 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001019
1020 enable_clocks(0);
1021}
1022
Mythri P Kd3862612011-03-11 18:02:49 +05301023void dispc_enable_gamma_table(bool enable)
1024{
1025 /*
1026 * This is partially implemented to support only disabling of
1027 * the gamma table.
1028 */
1029 if (enable) {
1030 DSSWARN("Gamma table enabling for TV not yet supported");
1031 return;
1032 }
1033
1034 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1035}
1036
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001037static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
1038{
1039 u32 val;
1040
1041 BUG_ON(plane == OMAP_DSS_GFX);
1042
Archit Taneja9b372c22011-05-06 11:45:49 +05301043 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001044 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301045 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001046}
1047
1048void dispc_enable_replication(enum omap_plane plane, bool enable)
1049{
1050 int bit;
1051
1052 if (plane == OMAP_DSS_GFX)
1053 bit = 5;
1054 else
1055 bit = 10;
1056
1057 enable_clocks(1);
Archit Taneja9b372c22011-05-06 11:45:49 +05301058 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001059 enable_clocks(0);
1060}
1061
Sumit Semwal64ba4f72010-12-02 11:27:10 +00001062void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001063{
1064 u32 val;
1065 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
1066 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
1067 enable_clocks(1);
Archit Taneja702d1442011-05-06 11:45:50 +05301068 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001069 enable_clocks(0);
1070}
1071
1072void dispc_set_digit_size(u16 width, u16 height)
1073{
1074 u32 val;
1075 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
1076 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
1077 enable_clocks(1);
Archit Taneja702d1442011-05-06 11:45:50 +05301078 dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001079 enable_clocks(0);
1080}
1081
1082static void dispc_read_plane_fifo_sizes(void)
1083{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001084 u32 size;
1085 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301086 u8 start, end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001087
1088 enable_clocks(1);
1089
Archit Tanejaa0acb552010-09-15 19:20:00 +05301090 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001091
Archit Tanejaa0acb552010-09-15 19:20:00 +05301092 for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
Archit Taneja9b372c22011-05-06 11:45:49 +05301093 size = FLD_GET(dispc_read_reg(DISPC_OVL_FIFO_SIZE_STATUS(plane)),
1094 start, end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001095 dispc.fifo_size[plane] = size;
1096 }
1097
1098 enable_clocks(0);
1099}
1100
1101u32 dispc_get_plane_fifo_size(enum omap_plane plane)
1102{
1103 return dispc.fifo_size[plane];
1104}
1105
1106void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high)
1107{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301108 u8 hi_start, hi_end, lo_start, lo_end;
1109
Archit Taneja9b372c22011-05-06 11:45:49 +05301110 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1111 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1112
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001113 enable_clocks(1);
1114
1115 DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
1116 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301117 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1118 lo_start, lo_end),
1119 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1120 hi_start, hi_end),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001121 low, high);
1122
Archit Taneja9b372c22011-05-06 11:45:49 +05301123 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301124 FLD_VAL(high, hi_start, hi_end) |
1125 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001126
1127 enable_clocks(0);
1128}
1129
1130void dispc_enable_fifomerge(bool enable)
1131{
1132 enable_clocks(1);
1133
1134 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1135 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
1136
1137 enable_clocks(0);
1138}
1139
Amber Jain0d66cbb2011-05-19 19:47:54 +05301140static void _dispc_set_fir(enum omap_plane plane,
1141 int hinc, int vinc,
1142 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001143{
1144 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001145
Amber Jain0d66cbb2011-05-19 19:47:54 +05301146 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1147 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301148
Amber Jain0d66cbb2011-05-19 19:47:54 +05301149 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1150 &hinc_start, &hinc_end);
1151 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1152 &vinc_start, &vinc_end);
1153 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1154 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301155
Amber Jain0d66cbb2011-05-19 19:47:54 +05301156 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1157 } else {
1158 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1159 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1160 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001161}
1162
1163static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
1164{
1165 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301166 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001167
Archit Taneja87a74842011-03-02 11:19:50 +05301168 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1169 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1170
1171 val = FLD_VAL(vaccu, vert_start, vert_end) |
1172 FLD_VAL(haccu, hor_start, hor_end);
1173
Archit Taneja9b372c22011-05-06 11:45:49 +05301174 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001175}
1176
1177static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
1178{
1179 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301180 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001181
Archit Taneja87a74842011-03-02 11:19:50 +05301182 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1183 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1184
1185 val = FLD_VAL(vaccu, vert_start, vert_end) |
1186 FLD_VAL(haccu, hor_start, hor_end);
1187
Archit Taneja9b372c22011-05-06 11:45:49 +05301188 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001189}
1190
Amber Jainab5ca072011-05-19 19:47:53 +05301191static void _dispc_set_vid_accu2_0(enum omap_plane plane, int haccu, int vaccu)
1192{
1193 u32 val;
1194
1195 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1196 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1197}
1198
1199static void _dispc_set_vid_accu2_1(enum omap_plane plane, int haccu, int vaccu)
1200{
1201 u32 val;
1202
1203 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1204 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1205}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001206
Amber Jain0d66cbb2011-05-19 19:47:54 +05301207static void _dispc_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208 u16 orig_width, u16 orig_height,
1209 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301210 bool five_taps, u8 rotation,
1211 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001212{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301213 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001214 int hscaleup, vscaleup;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001215
1216 hscaleup = orig_width <= out_width;
1217 vscaleup = orig_height <= out_height;
1218
Amber Jain0d66cbb2011-05-19 19:47:54 +05301219 _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps, color_comp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001220
Amber Jained14a3c2011-05-19 19:47:51 +05301221 fir_hinc = 1024 * orig_width / out_width;
1222 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001223
Amber Jain0d66cbb2011-05-19 19:47:54 +05301224 _dispc_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1225}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001226
Amber Jain0d66cbb2011-05-19 19:47:54 +05301227static void _dispc_set_scaling_common(enum omap_plane plane,
1228 u16 orig_width, u16 orig_height,
1229 u16 out_width, u16 out_height,
1230 bool ilace, bool five_taps,
1231 bool fieldmode, enum omap_color_mode color_mode,
1232 u8 rotation)
1233{
1234 int accu0 = 0;
1235 int accu1 = 0;
1236 u32 l;
1237
1238 _dispc_set_scale_param(plane, orig_width, orig_height,
1239 out_width, out_height, five_taps,
1240 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301241 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001242
Archit Taneja87a74842011-03-02 11:19:50 +05301243 /* RESIZEENABLE and VERTICALTAPS */
1244 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301245 l |= (orig_width != out_width) ? (1 << 5) : 0;
1246 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001247 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301248
1249 /* VRESIZECONF and HRESIZECONF */
1250 if (dss_has_feature(FEAT_RESIZECONF)) {
1251 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301252 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1253 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301254 }
1255
1256 /* LINEBUFFERSPLIT */
1257 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1258 l &= ~(0x1 << 22);
1259 l |= five_taps ? (1 << 22) : 0;
1260 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001261
Archit Taneja9b372c22011-05-06 11:45:49 +05301262 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001263
1264 /*
1265 * field 0 = even field = bottom field
1266 * field 1 = odd field = top field
1267 */
1268 if (ilace && !fieldmode) {
1269 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301270 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001271 if (accu0 >= 1024/2) {
1272 accu1 = 1024/2;
1273 accu0 -= accu1;
1274 }
1275 }
1276
1277 _dispc_set_vid_accu0(plane, 0, accu0);
1278 _dispc_set_vid_accu1(plane, 0, accu1);
1279}
1280
Amber Jain0d66cbb2011-05-19 19:47:54 +05301281static void _dispc_set_scaling_uv(enum omap_plane plane,
1282 u16 orig_width, u16 orig_height,
1283 u16 out_width, u16 out_height,
1284 bool ilace, bool five_taps,
1285 bool fieldmode, enum omap_color_mode color_mode,
1286 u8 rotation)
1287{
1288 int scale_x = out_width != orig_width;
1289 int scale_y = out_height != orig_height;
1290
1291 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1292 return;
1293 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1294 color_mode != OMAP_DSS_COLOR_UYVY &&
1295 color_mode != OMAP_DSS_COLOR_NV12)) {
1296 /* reset chroma resampling for RGB formats */
1297 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1298 return;
1299 }
1300 switch (color_mode) {
1301 case OMAP_DSS_COLOR_NV12:
1302 /* UV is subsampled by 2 vertically*/
1303 orig_height >>= 1;
1304 /* UV is subsampled by 2 horz.*/
1305 orig_width >>= 1;
1306 break;
1307 case OMAP_DSS_COLOR_YUV2:
1308 case OMAP_DSS_COLOR_UYVY:
1309 /*For YUV422 with 90/270 rotation,
1310 *we don't upsample chroma
1311 */
1312 if (rotation == OMAP_DSS_ROT_0 ||
1313 rotation == OMAP_DSS_ROT_180)
1314 /* UV is subsampled by 2 hrz*/
1315 orig_width >>= 1;
1316 /* must use FIR for YUV422 if rotated */
1317 if (rotation != OMAP_DSS_ROT_0)
1318 scale_x = scale_y = true;
1319 break;
1320 default:
1321 BUG();
1322 }
1323
1324 if (out_width != orig_width)
1325 scale_x = true;
1326 if (out_height != orig_height)
1327 scale_y = true;
1328
1329 _dispc_set_scale_param(plane, orig_width, orig_height,
1330 out_width, out_height, five_taps,
1331 rotation, DISPC_COLOR_COMPONENT_UV);
1332
1333 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1334 (scale_x || scale_y) ? 1 : 0, 8, 8);
1335 /* set H scaling */
1336 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1337 /* set V scaling */
1338 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1339
1340 _dispc_set_vid_accu2_0(plane, 0x80, 0);
1341 _dispc_set_vid_accu2_1(plane, 0x80, 0);
1342}
1343
1344static void _dispc_set_scaling(enum omap_plane plane,
1345 u16 orig_width, u16 orig_height,
1346 u16 out_width, u16 out_height,
1347 bool ilace, bool five_taps,
1348 bool fieldmode, enum omap_color_mode color_mode,
1349 u8 rotation)
1350{
1351 BUG_ON(plane == OMAP_DSS_GFX);
1352
1353 _dispc_set_scaling_common(plane,
1354 orig_width, orig_height,
1355 out_width, out_height,
1356 ilace, five_taps,
1357 fieldmode, color_mode,
1358 rotation);
1359
1360 _dispc_set_scaling_uv(plane,
1361 orig_width, orig_height,
1362 out_width, out_height,
1363 ilace, five_taps,
1364 fieldmode, color_mode,
1365 rotation);
1366}
1367
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001368static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1369 bool mirroring, enum omap_color_mode color_mode)
1370{
Archit Taneja87a74842011-03-02 11:19:50 +05301371 bool row_repeat = false;
1372 int vidrot = 0;
1373
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001374 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1375 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001376
1377 if (mirroring) {
1378 switch (rotation) {
1379 case OMAP_DSS_ROT_0:
1380 vidrot = 2;
1381 break;
1382 case OMAP_DSS_ROT_90:
1383 vidrot = 1;
1384 break;
1385 case OMAP_DSS_ROT_180:
1386 vidrot = 0;
1387 break;
1388 case OMAP_DSS_ROT_270:
1389 vidrot = 3;
1390 break;
1391 }
1392 } else {
1393 switch (rotation) {
1394 case OMAP_DSS_ROT_0:
1395 vidrot = 0;
1396 break;
1397 case OMAP_DSS_ROT_90:
1398 vidrot = 1;
1399 break;
1400 case OMAP_DSS_ROT_180:
1401 vidrot = 2;
1402 break;
1403 case OMAP_DSS_ROT_270:
1404 vidrot = 3;
1405 break;
1406 }
1407 }
1408
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001409 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301410 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001411 else
Archit Taneja87a74842011-03-02 11:19:50 +05301412 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001413 }
Archit Taneja87a74842011-03-02 11:19:50 +05301414
Archit Taneja9b372c22011-05-06 11:45:49 +05301415 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301416 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301417 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1418 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001419}
1420
1421static int color_mode_to_bpp(enum omap_color_mode color_mode)
1422{
1423 switch (color_mode) {
1424 case OMAP_DSS_COLOR_CLUT1:
1425 return 1;
1426 case OMAP_DSS_COLOR_CLUT2:
1427 return 2;
1428 case OMAP_DSS_COLOR_CLUT4:
1429 return 4;
1430 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301431 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001432 return 8;
1433 case OMAP_DSS_COLOR_RGB12U:
1434 case OMAP_DSS_COLOR_RGB16:
1435 case OMAP_DSS_COLOR_ARGB16:
1436 case OMAP_DSS_COLOR_YUV2:
1437 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301438 case OMAP_DSS_COLOR_RGBA16:
1439 case OMAP_DSS_COLOR_RGBX16:
1440 case OMAP_DSS_COLOR_ARGB16_1555:
1441 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001442 return 16;
1443 case OMAP_DSS_COLOR_RGB24P:
1444 return 24;
1445 case OMAP_DSS_COLOR_RGB24U:
1446 case OMAP_DSS_COLOR_ARGB32:
1447 case OMAP_DSS_COLOR_RGBA32:
1448 case OMAP_DSS_COLOR_RGBX32:
1449 return 32;
1450 default:
1451 BUG();
1452 }
1453}
1454
1455static s32 pixinc(int pixels, u8 ps)
1456{
1457 if (pixels == 1)
1458 return 1;
1459 else if (pixels > 1)
1460 return 1 + (pixels - 1) * ps;
1461 else if (pixels < 0)
1462 return 1 - (-pixels + 1) * ps;
1463 else
1464 BUG();
1465}
1466
1467static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1468 u16 screen_width,
1469 u16 width, u16 height,
1470 enum omap_color_mode color_mode, bool fieldmode,
1471 unsigned int field_offset,
1472 unsigned *offset0, unsigned *offset1,
1473 s32 *row_inc, s32 *pix_inc)
1474{
1475 u8 ps;
1476
1477 /* FIXME CLUT formats */
1478 switch (color_mode) {
1479 case OMAP_DSS_COLOR_CLUT1:
1480 case OMAP_DSS_COLOR_CLUT2:
1481 case OMAP_DSS_COLOR_CLUT4:
1482 case OMAP_DSS_COLOR_CLUT8:
1483 BUG();
1484 return;
1485 case OMAP_DSS_COLOR_YUV2:
1486 case OMAP_DSS_COLOR_UYVY:
1487 ps = 4;
1488 break;
1489 default:
1490 ps = color_mode_to_bpp(color_mode) / 8;
1491 break;
1492 }
1493
1494 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1495 width, height);
1496
1497 /*
1498 * field 0 = even field = bottom field
1499 * field 1 = odd field = top field
1500 */
1501 switch (rotation + mirror * 4) {
1502 case OMAP_DSS_ROT_0:
1503 case OMAP_DSS_ROT_180:
1504 /*
1505 * If the pixel format is YUV or UYVY divide the width
1506 * of the image by 2 for 0 and 180 degree rotation.
1507 */
1508 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1509 color_mode == OMAP_DSS_COLOR_UYVY)
1510 width = width >> 1;
1511 case OMAP_DSS_ROT_90:
1512 case OMAP_DSS_ROT_270:
1513 *offset1 = 0;
1514 if (field_offset)
1515 *offset0 = field_offset * screen_width * ps;
1516 else
1517 *offset0 = 0;
1518
1519 *row_inc = pixinc(1 + (screen_width - width) +
1520 (fieldmode ? screen_width : 0),
1521 ps);
1522 *pix_inc = pixinc(1, ps);
1523 break;
1524
1525 case OMAP_DSS_ROT_0 + 4:
1526 case OMAP_DSS_ROT_180 + 4:
1527 /* If the pixel format is YUV or UYVY divide the width
1528 * of the image by 2 for 0 degree and 180 degree
1529 */
1530 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1531 color_mode == OMAP_DSS_COLOR_UYVY)
1532 width = width >> 1;
1533 case OMAP_DSS_ROT_90 + 4:
1534 case OMAP_DSS_ROT_270 + 4:
1535 *offset1 = 0;
1536 if (field_offset)
1537 *offset0 = field_offset * screen_width * ps;
1538 else
1539 *offset0 = 0;
1540 *row_inc = pixinc(1 - (screen_width + width) -
1541 (fieldmode ? screen_width : 0),
1542 ps);
1543 *pix_inc = pixinc(1, ps);
1544 break;
1545
1546 default:
1547 BUG();
1548 }
1549}
1550
1551static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1552 u16 screen_width,
1553 u16 width, u16 height,
1554 enum omap_color_mode color_mode, bool fieldmode,
1555 unsigned int field_offset,
1556 unsigned *offset0, unsigned *offset1,
1557 s32 *row_inc, s32 *pix_inc)
1558{
1559 u8 ps;
1560 u16 fbw, fbh;
1561
1562 /* FIXME CLUT formats */
1563 switch (color_mode) {
1564 case OMAP_DSS_COLOR_CLUT1:
1565 case OMAP_DSS_COLOR_CLUT2:
1566 case OMAP_DSS_COLOR_CLUT4:
1567 case OMAP_DSS_COLOR_CLUT8:
1568 BUG();
1569 return;
1570 default:
1571 ps = color_mode_to_bpp(color_mode) / 8;
1572 break;
1573 }
1574
1575 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1576 width, height);
1577
1578 /* width & height are overlay sizes, convert to fb sizes */
1579
1580 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1581 fbw = width;
1582 fbh = height;
1583 } else {
1584 fbw = height;
1585 fbh = width;
1586 }
1587
1588 /*
1589 * field 0 = even field = bottom field
1590 * field 1 = odd field = top field
1591 */
1592 switch (rotation + mirror * 4) {
1593 case OMAP_DSS_ROT_0:
1594 *offset1 = 0;
1595 if (field_offset)
1596 *offset0 = *offset1 + field_offset * screen_width * ps;
1597 else
1598 *offset0 = *offset1;
1599 *row_inc = pixinc(1 + (screen_width - fbw) +
1600 (fieldmode ? screen_width : 0),
1601 ps);
1602 *pix_inc = pixinc(1, ps);
1603 break;
1604 case OMAP_DSS_ROT_90:
1605 *offset1 = screen_width * (fbh - 1) * ps;
1606 if (field_offset)
1607 *offset0 = *offset1 + field_offset * ps;
1608 else
1609 *offset0 = *offset1;
1610 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1611 (fieldmode ? 1 : 0), ps);
1612 *pix_inc = pixinc(-screen_width, ps);
1613 break;
1614 case OMAP_DSS_ROT_180:
1615 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1616 if (field_offset)
1617 *offset0 = *offset1 - field_offset * screen_width * ps;
1618 else
1619 *offset0 = *offset1;
1620 *row_inc = pixinc(-1 -
1621 (screen_width - fbw) -
1622 (fieldmode ? screen_width : 0),
1623 ps);
1624 *pix_inc = pixinc(-1, ps);
1625 break;
1626 case OMAP_DSS_ROT_270:
1627 *offset1 = (fbw - 1) * ps;
1628 if (field_offset)
1629 *offset0 = *offset1 - field_offset * ps;
1630 else
1631 *offset0 = *offset1;
1632 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1633 (fieldmode ? 1 : 0), ps);
1634 *pix_inc = pixinc(screen_width, ps);
1635 break;
1636
1637 /* mirroring */
1638 case OMAP_DSS_ROT_0 + 4:
1639 *offset1 = (fbw - 1) * ps;
1640 if (field_offset)
1641 *offset0 = *offset1 + field_offset * screen_width * ps;
1642 else
1643 *offset0 = *offset1;
1644 *row_inc = pixinc(screen_width * 2 - 1 +
1645 (fieldmode ? screen_width : 0),
1646 ps);
1647 *pix_inc = pixinc(-1, ps);
1648 break;
1649
1650 case OMAP_DSS_ROT_90 + 4:
1651 *offset1 = 0;
1652 if (field_offset)
1653 *offset0 = *offset1 + field_offset * ps;
1654 else
1655 *offset0 = *offset1;
1656 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1657 (fieldmode ? 1 : 0),
1658 ps);
1659 *pix_inc = pixinc(screen_width, ps);
1660 break;
1661
1662 case OMAP_DSS_ROT_180 + 4:
1663 *offset1 = screen_width * (fbh - 1) * ps;
1664 if (field_offset)
1665 *offset0 = *offset1 - field_offset * screen_width * ps;
1666 else
1667 *offset0 = *offset1;
1668 *row_inc = pixinc(1 - screen_width * 2 -
1669 (fieldmode ? screen_width : 0),
1670 ps);
1671 *pix_inc = pixinc(1, ps);
1672 break;
1673
1674 case OMAP_DSS_ROT_270 + 4:
1675 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1676 if (field_offset)
1677 *offset0 = *offset1 - field_offset * ps;
1678 else
1679 *offset0 = *offset1;
1680 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1681 (fieldmode ? 1 : 0),
1682 ps);
1683 *pix_inc = pixinc(-screen_width, ps);
1684 break;
1685
1686 default:
1687 BUG();
1688 }
1689}
1690
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001691static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1692 u16 height, u16 out_width, u16 out_height,
1693 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001694{
1695 u32 fclk = 0;
1696 /* FIXME venc pclk? */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001697 u64 tmp, pclk = dispc_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001698
1699 if (height > out_height) {
1700 /* FIXME get real display PPL */
1701 unsigned int ppl = 800;
1702
1703 tmp = pclk * height * out_width;
1704 do_div(tmp, 2 * out_height * ppl);
1705 fclk = tmp;
1706
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001707 if (height > 2 * out_height) {
1708 if (ppl == out_width)
1709 return 0;
1710
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001711 tmp = pclk * (height - 2 * out_height) * out_width;
1712 do_div(tmp, 2 * out_height * (ppl - out_width));
1713 fclk = max(fclk, (u32) tmp);
1714 }
1715 }
1716
1717 if (width > out_width) {
1718 tmp = pclk * width;
1719 do_div(tmp, out_width);
1720 fclk = max(fclk, (u32) tmp);
1721
1722 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1723 fclk <<= 1;
1724 }
1725
1726 return fclk;
1727}
1728
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001729static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1730 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001731{
1732 unsigned int hf, vf;
1733
1734 /*
1735 * FIXME how to determine the 'A' factor
1736 * for the no downscaling case ?
1737 */
1738
1739 if (width > 3 * out_width)
1740 hf = 4;
1741 else if (width > 2 * out_width)
1742 hf = 3;
1743 else if (width > out_width)
1744 hf = 2;
1745 else
1746 hf = 1;
1747
1748 if (height > out_height)
1749 vf = 2;
1750 else
1751 vf = 1;
1752
1753 /* FIXME venc pclk? */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001754 return dispc_pclk_rate(channel) * vf * hf;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001755}
1756
1757void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
1758{
1759 enable_clocks(1);
1760 _dispc_set_channel_out(plane, channel_out);
1761 enable_clocks(0);
1762}
1763
1764static int _dispc_setup_plane(enum omap_plane plane,
1765 u32 paddr, u16 screen_width,
1766 u16 pos_x, u16 pos_y,
1767 u16 width, u16 height,
1768 u16 out_width, u16 out_height,
1769 enum omap_color_mode color_mode,
1770 bool ilace,
1771 enum omap_dss_rotation_type rotation_type,
1772 u8 rotation, int mirror,
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001773 u8 global_alpha, u8 pre_mult_alpha,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301774 enum omap_channel channel, u32 puv_addr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001775{
1776 const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
1777 bool five_taps = 0;
1778 bool fieldmode = 0;
1779 int cconv = 0;
1780 unsigned offset0, offset1;
1781 s32 row_inc;
1782 s32 pix_inc;
1783 u16 frame_height = height;
1784 unsigned int field_offset = 0;
1785
1786 if (paddr == 0)
1787 return -EINVAL;
1788
1789 if (ilace && height == out_height)
1790 fieldmode = 1;
1791
1792 if (ilace) {
1793 if (fieldmode)
1794 height /= 2;
1795 pos_y /= 2;
1796 out_height /= 2;
1797
1798 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1799 "out_height %d\n",
1800 height, pos_y, out_height);
1801 }
1802
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301803 if (!dss_feat_color_mode_supported(plane, color_mode))
1804 return -EINVAL;
1805
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001806 if (plane == OMAP_DSS_GFX) {
1807 if (width != out_width || height != out_height)
1808 return -EINVAL;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001809 } else {
1810 /* video plane */
1811
1812 unsigned long fclk = 0;
1813
1814 if (out_width < width / maxdownscale ||
1815 out_width > width * 8)
1816 return -EINVAL;
1817
1818 if (out_height < height / maxdownscale ||
1819 out_height > height * 8)
1820 return -EINVAL;
1821
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301822 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
Amber Jain0d66cbb2011-05-19 19:47:54 +05301823 color_mode == OMAP_DSS_COLOR_UYVY ||
1824 color_mode == OMAP_DSS_COLOR_NV12)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001825 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001826
1827 /* Must use 5-tap filter? */
1828 five_taps = height > out_height * 2;
1829
1830 if (!five_taps) {
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001831 fclk = calc_fclk(channel, width, height, out_width,
1832 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001833
1834 /* Try 5-tap filter if 3-tap fclk is too high */
1835 if (cpu_is_omap34xx() && height > out_height &&
1836 fclk > dispc_fclk_rate())
1837 five_taps = true;
1838 }
1839
1840 if (width > (2048 >> five_taps)) {
1841 DSSERR("failed to set up scaling, fclk too low\n");
1842 return -EINVAL;
1843 }
1844
1845 if (five_taps)
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001846 fclk = calc_fclk_five_taps(channel, width, height,
1847 out_width, out_height, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001848
1849 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1850 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1851
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001852 if (!fclk || fclk > dispc_fclk_rate()) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001853 DSSERR("failed to set up scaling, "
1854 "required fclk rate = %lu Hz, "
1855 "current fclk rate = %lu Hz\n",
1856 fclk, dispc_fclk_rate());
1857 return -EINVAL;
1858 }
1859 }
1860
1861 if (ilace && !fieldmode) {
1862 /*
1863 * when downscaling the bottom field may have to start several
1864 * source lines below the top field. Unfortunately ACCUI
1865 * registers will only hold the fractional part of the offset
1866 * so the integer part must be added to the base address of the
1867 * bottom field.
1868 */
1869 if (!height || height == out_height)
1870 field_offset = 0;
1871 else
1872 field_offset = height / out_height / 2;
1873 }
1874
1875 /* Fields are independent but interleaved in memory. */
1876 if (fieldmode)
1877 field_offset = 1;
1878
1879 if (rotation_type == OMAP_DSS_ROT_DMA)
1880 calc_dma_rotation_offset(rotation, mirror,
1881 screen_width, width, frame_height, color_mode,
1882 fieldmode, field_offset,
1883 &offset0, &offset1, &row_inc, &pix_inc);
1884 else
1885 calc_vrfb_rotation_offset(rotation, mirror,
1886 screen_width, width, frame_height, color_mode,
1887 fieldmode, field_offset,
1888 &offset0, &offset1, &row_inc, &pix_inc);
1889
1890 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1891 offset0, offset1, row_inc, pix_inc);
1892
1893 _dispc_set_color_mode(plane, color_mode);
1894
1895 _dispc_set_plane_ba0(plane, paddr + offset0);
1896 _dispc_set_plane_ba1(plane, paddr + offset1);
1897
Amber Jain0d66cbb2011-05-19 19:47:54 +05301898 if (OMAP_DSS_COLOR_NV12 == color_mode) {
1899 _dispc_set_plane_ba0_uv(plane, puv_addr + offset0);
1900 _dispc_set_plane_ba1_uv(plane, puv_addr + offset1);
1901 }
1902
1903
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001904 _dispc_set_row_inc(plane, row_inc);
1905 _dispc_set_pix_inc(plane, pix_inc);
1906
1907 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
1908 out_width, out_height);
1909
1910 _dispc_set_plane_pos(plane, pos_x, pos_y);
1911
1912 _dispc_set_pic_size(plane, width, height);
1913
1914 if (plane != OMAP_DSS_GFX) {
1915 _dispc_set_scaling(plane, width, height,
1916 out_width, out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301917 ilace, five_taps, fieldmode,
1918 color_mode, rotation);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001919 _dispc_set_vid_size(plane, out_width, out_height);
1920 _dispc_set_vid_color_conv(plane, cconv);
1921 }
1922
1923 _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
1924
Rajkumar Nfd28a392010-11-04 12:28:42 +01001925 _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
1926 _dispc_setup_global_alpha(plane, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001927
1928 return 0;
1929}
1930
1931static void _dispc_enable_plane(enum omap_plane plane, bool enable)
1932{
Archit Taneja9b372c22011-05-06 11:45:49 +05301933 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001934}
1935
1936static void dispc_disable_isr(void *data, u32 mask)
1937{
1938 struct completion *compl = data;
1939 complete(compl);
1940}
1941
Sumit Semwal2a205f32010-12-02 11:27:12 +00001942static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001943{
Sumit Semwal2a205f32010-12-02 11:27:12 +00001944 if (channel == OMAP_DSS_CHANNEL_LCD2)
1945 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
1946 else
1947 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001948}
1949
Sumit Semwal2a205f32010-12-02 11:27:12 +00001950static void dispc_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001951{
1952 struct completion frame_done_completion;
1953 bool is_on;
1954 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001955 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001956
1957 enable_clocks(1);
1958
1959 /* When we disable LCD output, we need to wait until frame is done.
1960 * Otherwise the DSS is still working, and turning off the clocks
1961 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001962 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1963 REG_GET(DISPC_CONTROL2, 0, 0) :
1964 REG_GET(DISPC_CONTROL, 0, 0);
1965
1966 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1967 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001968
1969 if (!enable && is_on) {
1970 init_completion(&frame_done_completion);
1971
1972 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001973 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001974
1975 if (r)
1976 DSSERR("failed to register FRAMEDONE isr\n");
1977 }
1978
Sumit Semwal2a205f32010-12-02 11:27:12 +00001979 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001980
1981 if (!enable && is_on) {
1982 if (!wait_for_completion_timeout(&frame_done_completion,
1983 msecs_to_jiffies(100)))
1984 DSSERR("timeout waiting for FRAME DONE\n");
1985
1986 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001987 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001988
1989 if (r)
1990 DSSERR("failed to unregister FRAMEDONE isr\n");
1991 }
1992
1993 enable_clocks(0);
1994}
1995
1996static void _enable_digit_out(bool enable)
1997{
1998 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
1999}
2000
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002001static void dispc_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002002{
2003 struct completion frame_done_completion;
2004 int r;
2005
2006 enable_clocks(1);
2007
2008 if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
2009 enable_clocks(0);
2010 return;
2011 }
2012
2013 if (enable) {
2014 unsigned long flags;
2015 /* When we enable digit output, we'll get an extra digit
2016 * sync lost interrupt, that we need to ignore */
2017 spin_lock_irqsave(&dispc.irq_lock, flags);
2018 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2019 _omap_dispc_set_irqs();
2020 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2021 }
2022
2023 /* When we disable digit output, we need to wait until fields are done.
2024 * Otherwise the DSS is still working, and turning off the clocks
2025 * prevents DSS from going to OFF mode. And when enabling, we need to
2026 * wait for the extra sync losts */
2027 init_completion(&frame_done_completion);
2028
2029 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
2030 DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
2031 if (r)
2032 DSSERR("failed to register EVSYNC isr\n");
2033
2034 _enable_digit_out(enable);
2035
2036 /* XXX I understand from TRM that we should only wait for the
2037 * current field to complete. But it seems we have to wait
2038 * for both fields */
2039 if (!wait_for_completion_timeout(&frame_done_completion,
2040 msecs_to_jiffies(100)))
2041 DSSERR("timeout waiting for EVSYNC\n");
2042
2043 if (!wait_for_completion_timeout(&frame_done_completion,
2044 msecs_to_jiffies(100)))
2045 DSSERR("timeout waiting for EVSYNC\n");
2046
2047 r = omap_dispc_unregister_isr(dispc_disable_isr,
2048 &frame_done_completion,
2049 DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
2050 if (r)
2051 DSSERR("failed to unregister EVSYNC isr\n");
2052
2053 if (enable) {
2054 unsigned long flags;
2055 spin_lock_irqsave(&dispc.irq_lock, flags);
2056 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002057 if (dss_has_feature(FEAT_MGR_LCD2))
2058 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002059 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2060 _omap_dispc_set_irqs();
2061 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2062 }
2063
2064 enable_clocks(0);
2065}
2066
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002067bool dispc_is_channel_enabled(enum omap_channel channel)
2068{
2069 if (channel == OMAP_DSS_CHANNEL_LCD)
2070 return !!REG_GET(DISPC_CONTROL, 0, 0);
2071 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2072 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002073 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2074 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002075 else
2076 BUG();
2077}
2078
2079void dispc_enable_channel(enum omap_channel channel, bool enable)
2080{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002081 if (channel == OMAP_DSS_CHANNEL_LCD ||
2082 channel == OMAP_DSS_CHANNEL_LCD2)
2083 dispc_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002084 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2085 dispc_enable_digit_out(enable);
2086 else
2087 BUG();
2088}
2089
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002090void dispc_lcd_enable_signal_polarity(bool act_high)
2091{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002092 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2093 return;
2094
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002095 enable_clocks(1);
2096 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
2097 enable_clocks(0);
2098}
2099
2100void dispc_lcd_enable_signal(bool enable)
2101{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002102 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2103 return;
2104
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002105 enable_clocks(1);
2106 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
2107 enable_clocks(0);
2108}
2109
2110void dispc_pck_free_enable(bool enable)
2111{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002112 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2113 return;
2114
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002115 enable_clocks(1);
2116 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
2117 enable_clocks(0);
2118}
2119
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002120void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002121{
2122 enable_clocks(1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002123 if (channel == OMAP_DSS_CHANNEL_LCD2)
2124 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2125 else
2126 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002127 enable_clocks(0);
2128}
2129
2130
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002131void dispc_set_lcd_display_type(enum omap_channel channel,
2132 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002133{
2134 int mode;
2135
2136 switch (type) {
2137 case OMAP_DSS_LCD_DISPLAY_STN:
2138 mode = 0;
2139 break;
2140
2141 case OMAP_DSS_LCD_DISPLAY_TFT:
2142 mode = 1;
2143 break;
2144
2145 default:
2146 BUG();
2147 return;
2148 }
2149
2150 enable_clocks(1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002151 if (channel == OMAP_DSS_CHANNEL_LCD2)
2152 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2153 else
2154 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002155 enable_clocks(0);
2156}
2157
2158void dispc_set_loadmode(enum omap_dss_load_mode mode)
2159{
2160 enable_clocks(1);
2161 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
2162 enable_clocks(0);
2163}
2164
2165
2166void dispc_set_default_color(enum omap_channel channel, u32 color)
2167{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002168 enable_clocks(1);
Sumit Semwal8613b002010-12-02 11:27:09 +00002169 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002170 enable_clocks(0);
2171}
2172
2173u32 dispc_get_default_color(enum omap_channel channel)
2174{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002175 u32 l;
2176
2177 BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
Sumit Semwal2a205f32010-12-02 11:27:12 +00002178 channel != OMAP_DSS_CHANNEL_LCD &&
2179 channel != OMAP_DSS_CHANNEL_LCD2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180
2181 enable_clocks(1);
Sumit Semwal8613b002010-12-02 11:27:09 +00002182 l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002183 enable_clocks(0);
2184
2185 return l;
2186}
2187
2188void dispc_set_trans_key(enum omap_channel ch,
2189 enum omap_dss_trans_key_type type,
2190 u32 trans_key)
2191{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002192 enable_clocks(1);
2193 if (ch == OMAP_DSS_CHANNEL_LCD)
2194 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002195 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002196 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002197 else /* OMAP_DSS_CHANNEL_LCD2 */
2198 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002199
Sumit Semwal8613b002010-12-02 11:27:09 +00002200 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002201 enable_clocks(0);
2202}
2203
2204void dispc_get_trans_key(enum omap_channel ch,
2205 enum omap_dss_trans_key_type *type,
2206 u32 *trans_key)
2207{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002208 enable_clocks(1);
2209 if (type) {
2210 if (ch == OMAP_DSS_CHANNEL_LCD)
2211 *type = REG_GET(DISPC_CONFIG, 11, 11);
2212 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2213 *type = REG_GET(DISPC_CONFIG, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002214 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2215 *type = REG_GET(DISPC_CONFIG2, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002216 else
2217 BUG();
2218 }
2219
2220 if (trans_key)
Sumit Semwal8613b002010-12-02 11:27:09 +00002221 *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002222 enable_clocks(0);
2223}
2224
2225void dispc_enable_trans_key(enum omap_channel ch, bool enable)
2226{
2227 enable_clocks(1);
2228 if (ch == OMAP_DSS_CHANNEL_LCD)
2229 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002230 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002231 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002232 else /* OMAP_DSS_CHANNEL_LCD2 */
2233 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002234 enable_clocks(0);
2235}
2236void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
2237{
Archit Tanejaa0acb552010-09-15 19:20:00 +05302238 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002239 return;
2240
2241 enable_clocks(1);
2242 if (ch == OMAP_DSS_CHANNEL_LCD)
2243 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002244 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002245 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002246 else /* OMAP_DSS_CHANNEL_LCD2 */
2247 REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002248 enable_clocks(0);
2249}
2250bool dispc_alpha_blending_enabled(enum omap_channel ch)
2251{
2252 bool enabled;
2253
Archit Tanejaa0acb552010-09-15 19:20:00 +05302254 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002255 return false;
2256
2257 enable_clocks(1);
2258 if (ch == OMAP_DSS_CHANNEL_LCD)
2259 enabled = REG_GET(DISPC_CONFIG, 18, 18);
2260 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Archit Taneja712247a2010-11-08 12:56:21 +01002261 enabled = REG_GET(DISPC_CONFIG, 19, 19);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002262 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2263 enabled = REG_GET(DISPC_CONFIG2, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002264 else
2265 BUG();
2266 enable_clocks(0);
2267
2268 return enabled;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002269}
2270
2271
2272bool dispc_trans_key_enabled(enum omap_channel ch)
2273{
2274 bool enabled;
2275
2276 enable_clocks(1);
2277 if (ch == OMAP_DSS_CHANNEL_LCD)
2278 enabled = REG_GET(DISPC_CONFIG, 10, 10);
2279 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2280 enabled = REG_GET(DISPC_CONFIG, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002281 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2282 enabled = REG_GET(DISPC_CONFIG2, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002283 else
2284 BUG();
2285 enable_clocks(0);
2286
2287 return enabled;
2288}
2289
2290
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002291void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002292{
2293 int code;
2294
2295 switch (data_lines) {
2296 case 12:
2297 code = 0;
2298 break;
2299 case 16:
2300 code = 1;
2301 break;
2302 case 18:
2303 code = 2;
2304 break;
2305 case 24:
2306 code = 3;
2307 break;
2308 default:
2309 BUG();
2310 return;
2311 }
2312
2313 enable_clocks(1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002314 if (channel == OMAP_DSS_CHANNEL_LCD2)
2315 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2316 else
2317 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002318 enable_clocks(0);
2319}
2320
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002321void dispc_set_parallel_interface_mode(enum omap_channel channel,
2322 enum omap_parallel_interface_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002323{
2324 u32 l;
2325 int stallmode;
2326 int gpout0 = 1;
2327 int gpout1;
2328
2329 switch (mode) {
2330 case OMAP_DSS_PARALLELMODE_BYPASS:
2331 stallmode = 0;
2332 gpout1 = 1;
2333 break;
2334
2335 case OMAP_DSS_PARALLELMODE_RFBI:
2336 stallmode = 1;
2337 gpout1 = 0;
2338 break;
2339
2340 case OMAP_DSS_PARALLELMODE_DSI:
2341 stallmode = 1;
2342 gpout1 = 1;
2343 break;
2344
2345 default:
2346 BUG();
2347 return;
2348 }
2349
2350 enable_clocks(1);
2351
Sumit Semwal2a205f32010-12-02 11:27:12 +00002352 if (channel == OMAP_DSS_CHANNEL_LCD2) {
2353 l = dispc_read_reg(DISPC_CONTROL2);
2354 l = FLD_MOD(l, stallmode, 11, 11);
2355 dispc_write_reg(DISPC_CONTROL2, l);
2356 } else {
2357 l = dispc_read_reg(DISPC_CONTROL);
2358 l = FLD_MOD(l, stallmode, 11, 11);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002359 l = FLD_MOD(l, gpout0, 15, 15);
2360 l = FLD_MOD(l, gpout1, 16, 16);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002361 dispc_write_reg(DISPC_CONTROL, l);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002362 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002363
2364 enable_clocks(0);
2365}
2366
2367static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2368 int vsw, int vfp, int vbp)
2369{
2370 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2371 if (hsw < 1 || hsw > 64 ||
2372 hfp < 1 || hfp > 256 ||
2373 hbp < 1 || hbp > 256 ||
2374 vsw < 1 || vsw > 64 ||
2375 vfp < 0 || vfp > 255 ||
2376 vbp < 0 || vbp > 255)
2377 return false;
2378 } else {
2379 if (hsw < 1 || hsw > 256 ||
2380 hfp < 1 || hfp > 4096 ||
2381 hbp < 1 || hbp > 4096 ||
2382 vsw < 1 || vsw > 256 ||
2383 vfp < 0 || vfp > 4095 ||
2384 vbp < 0 || vbp > 4095)
2385 return false;
2386 }
2387
2388 return true;
2389}
2390
2391bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2392{
2393 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2394 timings->hbp, timings->vsw,
2395 timings->vfp, timings->vbp);
2396}
2397
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002398static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
2399 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002400{
2401 u32 timing_h, timing_v;
2402
2403 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2404 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2405 FLD_VAL(hbp-1, 27, 20);
2406
2407 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2408 FLD_VAL(vbp, 27, 20);
2409 } else {
2410 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2411 FLD_VAL(hbp-1, 31, 20);
2412
2413 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2414 FLD_VAL(vbp, 31, 20);
2415 }
2416
2417 enable_clocks(1);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002418 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2419 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002420 enable_clocks(0);
2421}
2422
2423/* change name to mode? */
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002424void dispc_set_lcd_timings(enum omap_channel channel,
2425 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002426{
2427 unsigned xtot, ytot;
2428 unsigned long ht, vt;
2429
2430 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2431 timings->hbp, timings->vsw,
2432 timings->vfp, timings->vbp))
2433 BUG();
2434
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002435 _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
2436 timings->hbp, timings->vsw, timings->vfp,
2437 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002438
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002439 dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002440
2441 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2442 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2443
2444 ht = (timings->pixel_clock * 1000) / xtot;
2445 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2446
Sumit Semwal2a205f32010-12-02 11:27:12 +00002447 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2448 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002449 DSSDBG("pck %u\n", timings->pixel_clock);
2450 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2451 timings->hsw, timings->hfp, timings->hbp,
2452 timings->vsw, timings->vfp, timings->vbp);
2453
2454 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2455}
2456
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002457static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
2458 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002459{
2460 BUG_ON(lck_div < 1);
2461 BUG_ON(pck_div < 2);
2462
2463 enable_clocks(1);
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002464 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002465 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
2466 enable_clocks(0);
2467}
2468
Sumit Semwal2a205f32010-12-02 11:27:12 +00002469static void dispc_get_lcd_divisor(enum omap_channel channel, int *lck_div,
2470 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002471{
2472 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002473 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002474 *lck_div = FLD_GET(l, 23, 16);
2475 *pck_div = FLD_GET(l, 7, 0);
2476}
2477
2478unsigned long dispc_fclk_rate(void)
2479{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302480 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002481 unsigned long r = 0;
2482
Taneja, Archit66534e82011-03-08 05:50:34 -06002483 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302484 case OMAP_DSS_CLK_SRC_FCK:
Archit Taneja6af9cd12011-01-31 16:27:44 +00002485 r = dss_clk_get_rate(DSS_CLK_FCK);
Taneja, Archit66534e82011-03-08 05:50:34 -06002486 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302487 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302488 dsidev = dsi_get_dsidev_from_id(0);
2489 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002490 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302491 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2492 dsidev = dsi_get_dsidev_from_id(1);
2493 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2494 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002495 default:
2496 BUG();
2497 }
2498
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002499 return r;
2500}
2501
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002502unsigned long dispc_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002503{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002505 int lcd;
2506 unsigned long r;
2507 u32 l;
2508
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002509 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002510
2511 lcd = FLD_GET(l, 23, 16);
2512
Taneja, Architea751592011-03-08 05:50:35 -06002513 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302514 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -06002515 r = dss_clk_get_rate(DSS_CLK_FCK);
2516 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302517 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302518 dsidev = dsi_get_dsidev_from_id(0);
2519 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002520 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302521 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2522 dsidev = dsi_get_dsidev_from_id(1);
2523 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2524 break;
Taneja, Architea751592011-03-08 05:50:35 -06002525 default:
2526 BUG();
2527 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002528
2529 return r / lcd;
2530}
2531
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002532unsigned long dispc_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002533{
Taneja, Architea751592011-03-08 05:50:35 -06002534 int pcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002535 unsigned long r;
2536 u32 l;
2537
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002538 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002539
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002540 pcd = FLD_GET(l, 7, 0);
2541
Taneja, Architea751592011-03-08 05:50:35 -06002542 r = dispc_lclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002543
Taneja, Architea751592011-03-08 05:50:35 -06002544 return r / pcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002545}
2546
2547void dispc_dump_clocks(struct seq_file *s)
2548{
2549 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002550 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302551 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2552 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002553
2554 enable_clocks(1);
2555
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002556 seq_printf(s, "- DISPC -\n");
2557
Archit Taneja067a57e2011-03-02 11:57:25 +05302558 seq_printf(s, "dispc fclk source = %s (%s)\n",
2559 dss_get_generic_clk_source_name(dispc_clk_src),
2560 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002561
2562 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002563
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002564 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2565 seq_printf(s, "- DISPC-CORE-CLK -\n");
2566 l = dispc_read_reg(DISPC_DIVISOR);
2567 lcd = FLD_GET(l, 23, 16);
2568
2569 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2570 (dispc_fclk_rate()/lcd), lcd);
2571 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002572 seq_printf(s, "- LCD1 -\n");
2573
Taneja, Architea751592011-03-08 05:50:35 -06002574 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2575
2576 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2577 dss_get_generic_clk_source_name(lcd_clk_src),
2578 dss_feat_get_clk_source_name(lcd_clk_src));
2579
Sumit Semwal2a205f32010-12-02 11:27:12 +00002580 dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
2581
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002582 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2583 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
2584 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2585 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002586 if (dss_has_feature(FEAT_MGR_LCD2)) {
2587 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002588
Taneja, Architea751592011-03-08 05:50:35 -06002589 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2590
2591 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2592 dss_get_generic_clk_source_name(lcd_clk_src),
2593 dss_feat_get_clk_source_name(lcd_clk_src));
2594
Sumit Semwal2a205f32010-12-02 11:27:12 +00002595 dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
2596
2597 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2598 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
2599 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2600 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
2601 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002602 enable_clocks(0);
2603}
2604
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002605#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2606void dispc_dump_irqs(struct seq_file *s)
2607{
2608 unsigned long flags;
2609 struct dispc_irq_stats stats;
2610
2611 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2612
2613 stats = dispc.irq_stats;
2614 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2615 dispc.irq_stats.last_reset = jiffies;
2616
2617 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2618
2619 seq_printf(s, "period %u ms\n",
2620 jiffies_to_msecs(jiffies - stats.last_reset));
2621
2622 seq_printf(s, "irqs %d\n", stats.irq_count);
2623#define PIS(x) \
2624 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2625
2626 PIS(FRAMEDONE);
2627 PIS(VSYNC);
2628 PIS(EVSYNC_EVEN);
2629 PIS(EVSYNC_ODD);
2630 PIS(ACBIAS_COUNT_STAT);
2631 PIS(PROG_LINE_NUM);
2632 PIS(GFX_FIFO_UNDERFLOW);
2633 PIS(GFX_END_WIN);
2634 PIS(PAL_GAMMA_MASK);
2635 PIS(OCP_ERR);
2636 PIS(VID1_FIFO_UNDERFLOW);
2637 PIS(VID1_END_WIN);
2638 PIS(VID2_FIFO_UNDERFLOW);
2639 PIS(VID2_END_WIN);
2640 PIS(SYNC_LOST);
2641 PIS(SYNC_LOST_DIGIT);
2642 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002643 if (dss_has_feature(FEAT_MGR_LCD2)) {
2644 PIS(FRAMEDONE2);
2645 PIS(VSYNC2);
2646 PIS(ACBIAS_COUNT_STAT2);
2647 PIS(SYNC_LOST2);
2648 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002649#undef PIS
2650}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002651#endif
2652
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002653void dispc_dump_regs(struct seq_file *s)
2654{
Archit Taneja9b372c22011-05-06 11:45:49 +05302655#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002656
Archit Taneja6af9cd12011-01-31 16:27:44 +00002657 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658
2659 DUMPREG(DISPC_REVISION);
2660 DUMPREG(DISPC_SYSCONFIG);
2661 DUMPREG(DISPC_SYSSTATUS);
2662 DUMPREG(DISPC_IRQSTATUS);
2663 DUMPREG(DISPC_IRQENABLE);
2664 DUMPREG(DISPC_CONTROL);
2665 DUMPREG(DISPC_CONFIG);
2666 DUMPREG(DISPC_CAPABLE);
Archit Taneja702d1442011-05-06 11:45:50 +05302667 DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
2668 DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
2669 DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
2670 DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002671 DUMPREG(DISPC_LINE_STATUS);
2672 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja702d1442011-05-06 11:45:50 +05302673 DUMPREG(DISPC_TIMING_H(OMAP_DSS_CHANNEL_LCD));
2674 DUMPREG(DISPC_TIMING_V(OMAP_DSS_CHANNEL_LCD));
2675 DUMPREG(DISPC_POL_FREQ(OMAP_DSS_CHANNEL_LCD));
2676 DUMPREG(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002677 if (dss_has_feature(FEAT_GLOBAL_ALPHA))
2678 DUMPREG(DISPC_GLOBAL_ALPHA);
Archit Taneja702d1442011-05-06 11:45:50 +05302679 DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
2680 DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
Sumit Semwal2a205f32010-12-02 11:27:12 +00002681 if (dss_has_feature(FEAT_MGR_LCD2)) {
2682 DUMPREG(DISPC_CONTROL2);
2683 DUMPREG(DISPC_CONFIG2);
Archit Taneja702d1442011-05-06 11:45:50 +05302684 DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
2685 DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
2686 DUMPREG(DISPC_TIMING_H(OMAP_DSS_CHANNEL_LCD2));
2687 DUMPREG(DISPC_TIMING_V(OMAP_DSS_CHANNEL_LCD2));
2688 DUMPREG(DISPC_POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
2689 DUMPREG(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD2));
2690 DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
Sumit Semwal2a205f32010-12-02 11:27:12 +00002691 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002692
Archit Taneja9b372c22011-05-06 11:45:49 +05302693 DUMPREG(DISPC_OVL_BA0(OMAP_DSS_GFX));
2694 DUMPREG(DISPC_OVL_BA1(OMAP_DSS_GFX));
2695 DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_GFX));
2696 DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_GFX));
2697 DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_GFX));
2698 DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
2699 DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_GFX));
2700 DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_GFX));
2701 DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_GFX));
2702 DUMPREG(DISPC_OVL_WINDOW_SKIP(OMAP_DSS_GFX));
2703 DUMPREG(DISPC_OVL_TABLE_BA(OMAP_DSS_GFX));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002704
Archit Taneja702d1442011-05-06 11:45:50 +05302705 DUMPREG(DISPC_DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
2706 DUMPREG(DISPC_DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
2707 DUMPREG(DISPC_DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002708
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002709 if (dss_has_feature(FEAT_CPR)) {
2710 DUMPREG(DISPC_CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
2711 DUMPREG(DISPC_CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
2712 DUMPREG(DISPC_CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
2713 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002714 if (dss_has_feature(FEAT_MGR_LCD2)) {
Archit Taneja702d1442011-05-06 11:45:50 +05302715 DUMPREG(DISPC_DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
2716 DUMPREG(DISPC_DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
2717 DUMPREG(DISPC_DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
Sumit Semwal2a205f32010-12-02 11:27:12 +00002718
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002719 if (dss_has_feature(FEAT_CPR)) {
2720 DUMPREG(DISPC_CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
2721 DUMPREG(DISPC_CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
2722 DUMPREG(DISPC_CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
2723 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002724 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002725
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002726 if (dss_has_feature(FEAT_PRELOAD))
2727 DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_GFX));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002728
Archit Taneja9b372c22011-05-06 11:45:49 +05302729 DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO1));
2730 DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO1));
2731 DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO1));
2732 DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO1));
2733 DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
2734 DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
2735 DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO1));
2736 DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO1));
2737 DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
2738 DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO1));
2739 DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
2740 DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO1));
2741 DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002742
Archit Taneja9b372c22011-05-06 11:45:49 +05302743 DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO2));
2744 DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO2));
2745 DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO2));
2746 DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO2));
2747 DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
2748 DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
2749 DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO2));
2750 DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO2));
2751 DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
2752 DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO2));
2753 DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
2754 DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO2));
2755 DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO2));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002756
Archit Taneja9b372c22011-05-06 11:45:49 +05302757 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 0));
2758 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 1));
2759 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 2));
2760 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 3));
2761 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 4));
2762 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 5));
2763 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 6));
2764 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 7));
2765 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 0));
2766 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 1));
2767 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 2));
2768 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 3));
2769 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 4));
2770 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 5));
2771 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 6));
2772 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 7));
2773 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0));
2774 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1));
2775 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2));
2776 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3));
2777 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002778 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2779 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 0));
2780 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 1));
2781 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 2));
2782 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 3));
2783 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 4));
2784 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 5));
2785 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 6));
2786 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 7));
2787 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002788
Amber Jainab5ca072011-05-19 19:47:53 +05302789 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2790 DUMPREG(DISPC_OVL_BA0_UV(OMAP_DSS_VIDEO1));
2791 DUMPREG(DISPC_OVL_BA1_UV(OMAP_DSS_VIDEO1));
2792 DUMPREG(DISPC_OVL_FIR2(OMAP_DSS_VIDEO1));
2793 DUMPREG(DISPC_OVL_ACCU2_0(OMAP_DSS_VIDEO1));
2794 DUMPREG(DISPC_OVL_ACCU2_1(OMAP_DSS_VIDEO1));
2795
2796 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 0));
2797 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 1));
2798 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 2));
2799 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 3));
2800 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 4));
2801 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 5));
2802 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 6));
2803 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 7));
2804
2805 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 0));
2806 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 1));
2807 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 2));
2808 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 3));
2809 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 4));
2810 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 5));
2811 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 6));
2812 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 7));
2813
2814 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 0));
2815 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 1));
2816 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 2));
2817 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 3));
2818 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 4));
2819 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 5));
2820 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 6));
2821 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 7));
2822 }
2823 if (dss_has_feature(FEAT_ATTR2))
2824 DUMPREG(DISPC_OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
2825
2826
Archit Taneja9b372c22011-05-06 11:45:49 +05302827 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 0));
2828 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 1));
2829 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 2));
2830 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 3));
2831 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 4));
2832 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 5));
2833 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 6));
2834 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 7));
2835 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 0));
2836 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 1));
2837 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 2));
2838 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 3));
2839 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 4));
2840 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 5));
2841 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 6));
2842 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 7));
2843 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0));
2844 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1));
2845 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2));
2846 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3));
2847 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002848
2849 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2850 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 0));
2851 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 1));
2852 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 2));
2853 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 3));
2854 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 4));
2855 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 5));
2856 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 6));
2857 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 7));
2858 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002859
Amber Jainab5ca072011-05-19 19:47:53 +05302860 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2861 DUMPREG(DISPC_OVL_BA0_UV(OMAP_DSS_VIDEO2));
2862 DUMPREG(DISPC_OVL_BA1_UV(OMAP_DSS_VIDEO2));
2863 DUMPREG(DISPC_OVL_FIR2(OMAP_DSS_VIDEO2));
2864 DUMPREG(DISPC_OVL_ACCU2_0(OMAP_DSS_VIDEO2));
2865 DUMPREG(DISPC_OVL_ACCU2_1(OMAP_DSS_VIDEO2));
2866
2867 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 0));
2868 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 1));
2869 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 2));
2870 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 3));
2871 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 4));
2872 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 5));
2873 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 6));
2874 DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 7));
2875
2876 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 0));
2877 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 1));
2878 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 2));
2879 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 3));
2880 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 4));
2881 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 5));
2882 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 6));
2883 DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 7));
2884
2885 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 0));
2886 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 1));
2887 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 2));
2888 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 3));
2889 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 4));
2890 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 5));
2891 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 6));
2892 DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 7));
2893 }
2894 if (dss_has_feature(FEAT_ATTR2))
2895 DUMPREG(DISPC_OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
2896
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002897 if (dss_has_feature(FEAT_PRELOAD)) {
2898 DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO1));
2899 DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO2));
2900 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002901
Archit Taneja6af9cd12011-01-31 16:27:44 +00002902 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002903#undef DUMPREG
2904}
2905
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002906static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
2907 bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002908{
2909 u32 l = 0;
2910
2911 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2912 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2913
2914 l |= FLD_VAL(onoff, 17, 17);
2915 l |= FLD_VAL(rf, 16, 16);
2916 l |= FLD_VAL(ieo, 15, 15);
2917 l |= FLD_VAL(ipc, 14, 14);
2918 l |= FLD_VAL(ihs, 13, 13);
2919 l |= FLD_VAL(ivs, 12, 12);
2920 l |= FLD_VAL(acbi, 11, 8);
2921 l |= FLD_VAL(acb, 7, 0);
2922
2923 enable_clocks(1);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002924 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002925 enable_clocks(0);
2926}
2927
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002928void dispc_set_pol_freq(enum omap_channel channel,
2929 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002930{
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002931 _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002932 (config & OMAP_DSS_LCD_RF) != 0,
2933 (config & OMAP_DSS_LCD_IEO) != 0,
2934 (config & OMAP_DSS_LCD_IPC) != 0,
2935 (config & OMAP_DSS_LCD_IHS) != 0,
2936 (config & OMAP_DSS_LCD_IVS) != 0,
2937 acbi, acb);
2938}
2939
2940/* with fck as input clock rate, find dispc dividers that produce req_pck */
2941void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2942 struct dispc_clock_info *cinfo)
2943{
2944 u16 pcd_min = is_tft ? 2 : 3;
2945 unsigned long best_pck;
2946 u16 best_ld, cur_ld;
2947 u16 best_pd, cur_pd;
2948
2949 best_pck = 0;
2950 best_ld = 0;
2951 best_pd = 0;
2952
2953 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2954 unsigned long lck = fck / cur_ld;
2955
2956 for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
2957 unsigned long pck = lck / cur_pd;
2958 long old_delta = abs(best_pck - req_pck);
2959 long new_delta = abs(pck - req_pck);
2960
2961 if (best_pck == 0 || new_delta < old_delta) {
2962 best_pck = pck;
2963 best_ld = cur_ld;
2964 best_pd = cur_pd;
2965
2966 if (pck == req_pck)
2967 goto found;
2968 }
2969
2970 if (pck < req_pck)
2971 break;
2972 }
2973
2974 if (lck / pcd_min < req_pck)
2975 break;
2976 }
2977
2978found:
2979 cinfo->lck_div = best_ld;
2980 cinfo->pck_div = best_pd;
2981 cinfo->lck = fck / cinfo->lck_div;
2982 cinfo->pck = cinfo->lck / cinfo->pck_div;
2983}
2984
2985/* calculate clock rates using dividers in cinfo */
2986int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2987 struct dispc_clock_info *cinfo)
2988{
2989 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2990 return -EINVAL;
2991 if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
2992 return -EINVAL;
2993
2994 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2995 cinfo->pck = cinfo->lck / cinfo->pck_div;
2996
2997 return 0;
2998}
2999
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003000int dispc_set_clock_div(enum omap_channel channel,
3001 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003002{
3003 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3004 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3005
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003006 dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003007
3008 return 0;
3009}
3010
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003011int dispc_get_clock_div(enum omap_channel channel,
3012 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003013{
3014 unsigned long fck;
3015
3016 fck = dispc_fclk_rate();
3017
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003018 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3019 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003020
3021 cinfo->lck = fck / cinfo->lck_div;
3022 cinfo->pck = cinfo->lck / cinfo->pck_div;
3023
3024 return 0;
3025}
3026
3027/* dispc.irq_lock has to be locked by the caller */
3028static void _omap_dispc_set_irqs(void)
3029{
3030 u32 mask;
3031 u32 old_mask;
3032 int i;
3033 struct omap_dispc_isr_data *isr_data;
3034
3035 mask = dispc.irq_error_mask;
3036
3037 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3038 isr_data = &dispc.registered_isr[i];
3039
3040 if (isr_data->isr == NULL)
3041 continue;
3042
3043 mask |= isr_data->mask;
3044 }
3045
3046 enable_clocks(1);
3047
3048 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3049 /* clear the irqstatus for newly enabled irqs */
3050 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3051
3052 dispc_write_reg(DISPC_IRQENABLE, mask);
3053
3054 enable_clocks(0);
3055}
3056
3057int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3058{
3059 int i;
3060 int ret;
3061 unsigned long flags;
3062 struct omap_dispc_isr_data *isr_data;
3063
3064 if (isr == NULL)
3065 return -EINVAL;
3066
3067 spin_lock_irqsave(&dispc.irq_lock, flags);
3068
3069 /* check for duplicate entry */
3070 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3071 isr_data = &dispc.registered_isr[i];
3072 if (isr_data->isr == isr && isr_data->arg == arg &&
3073 isr_data->mask == mask) {
3074 ret = -EINVAL;
3075 goto err;
3076 }
3077 }
3078
3079 isr_data = NULL;
3080 ret = -EBUSY;
3081
3082 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3083 isr_data = &dispc.registered_isr[i];
3084
3085 if (isr_data->isr != NULL)
3086 continue;
3087
3088 isr_data->isr = isr;
3089 isr_data->arg = arg;
3090 isr_data->mask = mask;
3091 ret = 0;
3092
3093 break;
3094 }
3095
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003096 if (ret)
3097 goto err;
3098
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003099 _omap_dispc_set_irqs();
3100
3101 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3102
3103 return 0;
3104err:
3105 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3106
3107 return ret;
3108}
3109EXPORT_SYMBOL(omap_dispc_register_isr);
3110
3111int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3112{
3113 int i;
3114 unsigned long flags;
3115 int ret = -EINVAL;
3116 struct omap_dispc_isr_data *isr_data;
3117
3118 spin_lock_irqsave(&dispc.irq_lock, flags);
3119
3120 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3121 isr_data = &dispc.registered_isr[i];
3122 if (isr_data->isr != isr || isr_data->arg != arg ||
3123 isr_data->mask != mask)
3124 continue;
3125
3126 /* found the correct isr */
3127
3128 isr_data->isr = NULL;
3129 isr_data->arg = NULL;
3130 isr_data->mask = 0;
3131
3132 ret = 0;
3133 break;
3134 }
3135
3136 if (ret == 0)
3137 _omap_dispc_set_irqs();
3138
3139 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3140
3141 return ret;
3142}
3143EXPORT_SYMBOL(omap_dispc_unregister_isr);
3144
3145#ifdef DEBUG
3146static void print_irq_status(u32 status)
3147{
3148 if ((status & dispc.irq_error_mask) == 0)
3149 return;
3150
3151 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3152
3153#define PIS(x) \
3154 if (status & DISPC_IRQ_##x) \
3155 printk(#x " ");
3156 PIS(GFX_FIFO_UNDERFLOW);
3157 PIS(OCP_ERR);
3158 PIS(VID1_FIFO_UNDERFLOW);
3159 PIS(VID2_FIFO_UNDERFLOW);
3160 PIS(SYNC_LOST);
3161 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003162 if (dss_has_feature(FEAT_MGR_LCD2))
3163 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003164#undef PIS
3165
3166 printk("\n");
3167}
3168#endif
3169
3170/* Called from dss.c. Note that we don't touch clocks here,
3171 * but we presume they are on because we got an IRQ. However,
3172 * an irq handler may turn the clocks off, so we may not have
3173 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003174static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003175{
3176 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003177 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003178 u32 handledirqs = 0;
3179 u32 unhandled_errors;
3180 struct omap_dispc_isr_data *isr_data;
3181 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3182
3183 spin_lock(&dispc.irq_lock);
3184
3185 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003186 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3187
3188 /* IRQ is not for us */
3189 if (!(irqstatus & irqenable)) {
3190 spin_unlock(&dispc.irq_lock);
3191 return IRQ_NONE;
3192 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003193
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003194#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3195 spin_lock(&dispc.irq_stats_lock);
3196 dispc.irq_stats.irq_count++;
3197 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3198 spin_unlock(&dispc.irq_stats_lock);
3199#endif
3200
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003201#ifdef DEBUG
3202 if (dss_debug)
3203 print_irq_status(irqstatus);
3204#endif
3205 /* Ack the interrupt. Do it here before clocks are possibly turned
3206 * off */
3207 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3208 /* flush posted write */
3209 dispc_read_reg(DISPC_IRQSTATUS);
3210
3211 /* make a copy and unlock, so that isrs can unregister
3212 * themselves */
3213 memcpy(registered_isr, dispc.registered_isr,
3214 sizeof(registered_isr));
3215
3216 spin_unlock(&dispc.irq_lock);
3217
3218 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3219 isr_data = &registered_isr[i];
3220
3221 if (!isr_data->isr)
3222 continue;
3223
3224 if (isr_data->mask & irqstatus) {
3225 isr_data->isr(isr_data->arg, irqstatus);
3226 handledirqs |= isr_data->mask;
3227 }
3228 }
3229
3230 spin_lock(&dispc.irq_lock);
3231
3232 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3233
3234 if (unhandled_errors) {
3235 dispc.error_irqs |= unhandled_errors;
3236
3237 dispc.irq_error_mask &= ~unhandled_errors;
3238 _omap_dispc_set_irqs();
3239
3240 schedule_work(&dispc.error_work);
3241 }
3242
3243 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003244
3245 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003246}
3247
3248static void dispc_error_worker(struct work_struct *work)
3249{
3250 int i;
3251 u32 errors;
3252 unsigned long flags;
3253
3254 spin_lock_irqsave(&dispc.irq_lock, flags);
3255 errors = dispc.error_irqs;
3256 dispc.error_irqs = 0;
3257 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3258
3259 if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
3260 DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
3261 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3262 struct omap_overlay *ovl;
3263 ovl = omap_dss_get_overlay(i);
3264
3265 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3266 continue;
3267
3268 if (ovl->id == 0) {
3269 dispc_enable_plane(ovl->id, 0);
3270 dispc_go(ovl->manager->id);
3271 mdelay(50);
3272 break;
3273 }
3274 }
3275 }
3276
3277 if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
3278 DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
3279 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3280 struct omap_overlay *ovl;
3281 ovl = omap_dss_get_overlay(i);
3282
3283 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3284 continue;
3285
3286 if (ovl->id == 1) {
3287 dispc_enable_plane(ovl->id, 0);
3288 dispc_go(ovl->manager->id);
3289 mdelay(50);
3290 break;
3291 }
3292 }
3293 }
3294
3295 if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
3296 DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
3297 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3298 struct omap_overlay *ovl;
3299 ovl = omap_dss_get_overlay(i);
3300
3301 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3302 continue;
3303
3304 if (ovl->id == 2) {
3305 dispc_enable_plane(ovl->id, 0);
3306 dispc_go(ovl->manager->id);
3307 mdelay(50);
3308 break;
3309 }
3310 }
3311 }
3312
3313 if (errors & DISPC_IRQ_SYNC_LOST) {
3314 struct omap_overlay_manager *manager = NULL;
3315 bool enable = false;
3316
3317 DSSERR("SYNC_LOST, disabling LCD\n");
3318
3319 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3320 struct omap_overlay_manager *mgr;
3321 mgr = omap_dss_get_overlay_manager(i);
3322
3323 if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
3324 manager = mgr;
3325 enable = mgr->device->state ==
3326 OMAP_DSS_DISPLAY_ACTIVE;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003327 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003328 break;
3329 }
3330 }
3331
3332 if (manager) {
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003333 struct omap_dss_device *dssdev = manager->device;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003334 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3335 struct omap_overlay *ovl;
3336 ovl = omap_dss_get_overlay(i);
3337
3338 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3339 continue;
3340
3341 if (ovl->id != 0 && ovl->manager == manager)
3342 dispc_enable_plane(ovl->id, 0);
3343 }
3344
3345 dispc_go(manager->id);
3346 mdelay(50);
3347 if (enable)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003348 dssdev->driver->enable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003349 }
3350 }
3351
3352 if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
3353 struct omap_overlay_manager *manager = NULL;
3354 bool enable = false;
3355
3356 DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
3357
3358 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3359 struct omap_overlay_manager *mgr;
3360 mgr = omap_dss_get_overlay_manager(i);
3361
3362 if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
3363 manager = mgr;
3364 enable = mgr->device->state ==
3365 OMAP_DSS_DISPLAY_ACTIVE;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003366 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003367 break;
3368 }
3369 }
3370
3371 if (manager) {
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003372 struct omap_dss_device *dssdev = manager->device;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003373 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3374 struct omap_overlay *ovl;
3375 ovl = omap_dss_get_overlay(i);
3376
3377 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3378 continue;
3379
3380 if (ovl->id != 0 && ovl->manager == manager)
3381 dispc_enable_plane(ovl->id, 0);
3382 }
3383
3384 dispc_go(manager->id);
3385 mdelay(50);
3386 if (enable)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003387 dssdev->driver->enable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003388 }
3389 }
3390
Sumit Semwal2a205f32010-12-02 11:27:12 +00003391 if (errors & DISPC_IRQ_SYNC_LOST2) {
3392 struct omap_overlay_manager *manager = NULL;
3393 bool enable = false;
3394
3395 DSSERR("SYNC_LOST for LCD2, disabling LCD2\n");
3396
3397 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3398 struct omap_overlay_manager *mgr;
3399 mgr = omap_dss_get_overlay_manager(i);
3400
3401 if (mgr->id == OMAP_DSS_CHANNEL_LCD2) {
3402 manager = mgr;
3403 enable = mgr->device->state ==
3404 OMAP_DSS_DISPLAY_ACTIVE;
3405 mgr->device->driver->disable(mgr->device);
3406 break;
3407 }
3408 }
3409
3410 if (manager) {
3411 struct omap_dss_device *dssdev = manager->device;
3412 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3413 struct omap_overlay *ovl;
3414 ovl = omap_dss_get_overlay(i);
3415
3416 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3417 continue;
3418
3419 if (ovl->id != 0 && ovl->manager == manager)
3420 dispc_enable_plane(ovl->id, 0);
3421 }
3422
3423 dispc_go(manager->id);
3424 mdelay(50);
3425 if (enable)
3426 dssdev->driver->enable(dssdev);
3427 }
3428 }
3429
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003430 if (errors & DISPC_IRQ_OCP_ERR) {
3431 DSSERR("OCP_ERR\n");
3432 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3433 struct omap_overlay_manager *mgr;
3434 mgr = omap_dss_get_overlay_manager(i);
3435
3436 if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003437 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003438 }
3439 }
3440
3441 spin_lock_irqsave(&dispc.irq_lock, flags);
3442 dispc.irq_error_mask |= errors;
3443 _omap_dispc_set_irqs();
3444 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3445}
3446
3447int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3448{
3449 void dispc_irq_wait_handler(void *data, u32 mask)
3450 {
3451 complete((struct completion *)data);
3452 }
3453
3454 int r;
3455 DECLARE_COMPLETION_ONSTACK(completion);
3456
3457 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3458 irqmask);
3459
3460 if (r)
3461 return r;
3462
3463 timeout = wait_for_completion_timeout(&completion, timeout);
3464
3465 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3466
3467 if (timeout == 0)
3468 return -ETIMEDOUT;
3469
3470 if (timeout == -ERESTARTSYS)
3471 return -ERESTARTSYS;
3472
3473 return 0;
3474}
3475
3476int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3477 unsigned long timeout)
3478{
3479 void dispc_irq_wait_handler(void *data, u32 mask)
3480 {
3481 complete((struct completion *)data);
3482 }
3483
3484 int r;
3485 DECLARE_COMPLETION_ONSTACK(completion);
3486
3487 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3488 irqmask);
3489
3490 if (r)
3491 return r;
3492
3493 timeout = wait_for_completion_interruptible_timeout(&completion,
3494 timeout);
3495
3496 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3497
3498 if (timeout == 0)
3499 return -ETIMEDOUT;
3500
3501 if (timeout == -ERESTARTSYS)
3502 return -ERESTARTSYS;
3503
3504 return 0;
3505}
3506
3507#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3508void dispc_fake_vsync_irq(void)
3509{
3510 u32 irqstatus = DISPC_IRQ_VSYNC;
3511 int i;
3512
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003513 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003514
3515 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3516 struct omap_dispc_isr_data *isr_data;
3517 isr_data = &dispc.registered_isr[i];
3518
3519 if (!isr_data->isr)
3520 continue;
3521
3522 if (isr_data->mask & irqstatus)
3523 isr_data->isr(isr_data->arg, irqstatus);
3524 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003525}
3526#endif
3527
3528static void _omap_dispc_initialize_irq(void)
3529{
3530 unsigned long flags;
3531
3532 spin_lock_irqsave(&dispc.irq_lock, flags);
3533
3534 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3535
3536 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003537 if (dss_has_feature(FEAT_MGR_LCD2))
3538 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003539
3540 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3541 * so clear it */
3542 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3543
3544 _omap_dispc_set_irqs();
3545
3546 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3547}
3548
3549void dispc_enable_sidle(void)
3550{
3551 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3552}
3553
3554void dispc_disable_sidle(void)
3555{
3556 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3557}
3558
3559static void _omap_dispc_initial_config(void)
3560{
3561 u32 l;
3562
3563 l = dispc_read_reg(DISPC_SYSCONFIG);
3564 l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
3565 l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
3566 l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
3567 l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
3568 dispc_write_reg(DISPC_SYSCONFIG, l);
3569
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003570 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3571 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3572 l = dispc_read_reg(DISPC_DIVISOR);
3573 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3574 l = FLD_MOD(l, 1, 0, 0);
3575 l = FLD_MOD(l, 1, 23, 16);
3576 dispc_write_reg(DISPC_DIVISOR, l);
3577 }
3578
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003579 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003580 if (dss_has_feature(FEAT_FUNCGATED))
3581 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003582
3583 /* L3 firewall setting: enable access to OCM RAM */
3584 /* XXX this should be somewhere in plat-omap */
3585 if (cpu_is_omap24xx())
3586 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3587
3588 _dispc_setup_color_conv_coef();
3589
3590 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3591
3592 dispc_read_plane_fifo_sizes();
3593}
3594
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003595int dispc_enable_plane(enum omap_plane plane, bool enable)
3596{
3597 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
3598
3599 enable_clocks(1);
3600 _dispc_enable_plane(plane, enable);
3601 enable_clocks(0);
3602
3603 return 0;
3604}
3605
3606int dispc_setup_plane(enum omap_plane plane,
3607 u32 paddr, u16 screen_width,
3608 u16 pos_x, u16 pos_y,
3609 u16 width, u16 height,
3610 u16 out_width, u16 out_height,
3611 enum omap_color_mode color_mode,
3612 bool ilace,
3613 enum omap_dss_rotation_type rotation_type,
Rajkumar Nfd28a392010-11-04 12:28:42 +01003614 u8 rotation, bool mirror, u8 global_alpha,
Amber Jain0d66cbb2011-05-19 19:47:54 +05303615 u8 pre_mult_alpha, enum omap_channel channel,
3616 u32 puv_addr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003617{
3618 int r = 0;
3619
Amber Jain0d66cbb2011-05-19 19:47:54 +05303620 DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d, %d, %dx%d -> "
Sumit Semwal18faa1b2010-12-02 11:27:14 +00003621 "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003622 plane, paddr, screen_width, pos_x, pos_y,
3623 width, height,
3624 out_width, out_height,
3625 ilace, color_mode,
Sumit Semwal18faa1b2010-12-02 11:27:14 +00003626 rotation, mirror, channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003627
3628 enable_clocks(1);
3629
3630 r = _dispc_setup_plane(plane,
3631 paddr, screen_width,
3632 pos_x, pos_y,
3633 width, height,
3634 out_width, out_height,
3635 color_mode, ilace,
3636 rotation_type,
3637 rotation, mirror,
Rajkumar Nfd28a392010-11-04 12:28:42 +01003638 global_alpha,
Amber Jain0d66cbb2011-05-19 19:47:54 +05303639 pre_mult_alpha,
3640 channel, puv_addr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003641
3642 enable_clocks(0);
3643
3644 return r;
3645}
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003646
3647/* DISPC HW IP initialisation */
3648static int omap_dispchw_probe(struct platform_device *pdev)
3649{
3650 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003651 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003652 struct resource *dispc_mem;
3653
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003654 dispc.pdev = pdev;
3655
3656 spin_lock_init(&dispc.irq_lock);
3657
3658#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3659 spin_lock_init(&dispc.irq_stats_lock);
3660 dispc.irq_stats.last_reset = jiffies;
3661#endif
3662
3663 INIT_WORK(&dispc.error_work, dispc_error_worker);
3664
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003665 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3666 if (!dispc_mem) {
3667 DSSERR("can't get IORESOURCE_MEM DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003668 r = -EINVAL;
3669 goto fail0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003670 }
3671 dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003672 if (!dispc.base) {
3673 DSSERR("can't ioremap DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003674 r = -ENOMEM;
3675 goto fail0;
3676 }
3677 dispc.irq = platform_get_irq(dispc.pdev, 0);
3678 if (dispc.irq < 0) {
3679 DSSERR("platform_get_irq failed\n");
3680 r = -ENODEV;
3681 goto fail1;
3682 }
3683
3684 r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
3685 "OMAP DISPC", dispc.pdev);
3686 if (r < 0) {
3687 DSSERR("request_irq failed\n");
3688 goto fail1;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003689 }
3690
3691 enable_clocks(1);
3692
3693 _omap_dispc_initial_config();
3694
3695 _omap_dispc_initialize_irq();
3696
3697 dispc_save_context();
3698
3699 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003700 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003701 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3702
3703 enable_clocks(0);
3704
3705 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00003706fail1:
3707 iounmap(dispc.base);
3708fail0:
3709 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003710}
3711
3712static int omap_dispchw_remove(struct platform_device *pdev)
3713{
archit tanejaaffe3602011-02-23 08:41:03 +00003714 free_irq(dispc.irq, dispc.pdev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003715 iounmap(dispc.base);
3716 return 0;
3717}
3718
3719static struct platform_driver omap_dispchw_driver = {
3720 .probe = omap_dispchw_probe,
3721 .remove = omap_dispchw_remove,
3722 .driver = {
3723 .name = "omapdss_dispc",
3724 .owner = THIS_MODULE,
3725 },
3726};
3727
3728int dispc_init_platform_driver(void)
3729{
3730 return platform_driver_register(&omap_dispchw_driver);
3731}
3732
3733void dispc_uninit_platform_driver(void)
3734{
3735 return platform_driver_unregister(&omap_dispchw_driver);
3736}