blob: 677ad822d8ba425b379f774ccdbfa54a69deb0e1 [file] [log] [blame]
Deepak Verma587c98e2013-02-01 22:47:49 +05301/* Copyright (c) 2011-2013, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030018#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080020#include <linux/dma-mapping.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070021#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070022#include <mach/irqs-8064.h>
23#include <mach/board.h>
24#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070025#include <mach/usbdiag.h>
26#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070027#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080028#include <mach/msm_dsps.h>
Matt Wagantalld55b90f2012-02-23 23:27:44 -080029#include <mach/clk-provider.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080030#include <sound/msm-dai-q6.h>
31#include <sound/apr_audio.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030032#include <mach/msm_tsif.h>
Joel Nider50b50fa2012-08-05 14:17:29 +030033#include <mach/msm_tspp.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070034#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060035#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080036#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070037#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070038#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070039#include <mach/msm_rtb.h>
Mitchel Humpherys9d01c6d2012-09-06 11:35:39 -070040#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041#include "clock.h"
42#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080043#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070044#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060045#include "rpm_stats.h"
46#include "rpm_log.h"
Joel King3166e892013-02-26 11:16:08 -080047#include "board-8064.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053048#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070049#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070050#include <mach/msm_cache_dump.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070051
52/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070053#define MSM_GSBI1_PHYS 0x12440000
Devin Kima3085422012-06-14 18:23:41 -070054#define MSM_GSBI2_PHYS 0x13440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060056#define MSM_GSBI4_PHYS 0x16300000
57#define MSM_GSBI5_PHYS 0x1A200000
58#define MSM_GSBI6_PHYS 0x16500000
59#define MSM_GSBI7_PHYS 0x16600000
60
Kenneth Heitke748593a2011-07-15 15:45:11 -060061/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070062#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Devin Kima3085422012-06-14 18:23:41 -070064#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
65#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080066#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070067
Harini Jayaramanc4c58692011-07-19 14:50:10 -060068/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080069#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Devin Kima3085422012-06-14 18:23:41 -070070#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060071#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
72#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
73#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
74#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
75#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
76#define MSM_QUP_SIZE SZ_4K
77
Kenneth Heitke36920d32011-07-20 16:44:30 -060078/* Address of SSBI CMD */
79#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
80#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
81#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060082
Hemant Kumarcaa09092011-07-30 00:26:33 -070083/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080084#define MSM_HSUSB1_PHYS 0x12500000
85#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070086
Manu Gautam91223e02011-11-08 15:27:22 +053087/* Address of HS USB3 */
88#define MSM_HSUSB3_PHYS 0x12520000
89#define MSM_HSUSB3_SIZE SZ_4K
90
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080091/* Address of HS USB4 */
92#define MSM_HSUSB4_PHYS 0x12530000
93#define MSM_HSUSB4_SIZE SZ_4K
94
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060095/* Address of PCIE20 PARF */
96#define PCIE20_PARF_PHYS 0x1b600000
97#define PCIE20_PARF_SIZE SZ_128
98
99/* Address of PCIE20 ELBI */
100#define PCIE20_ELBI_PHYS 0x1b502000
101#define PCIE20_ELBI_SIZE SZ_256
102
103/* Address of PCIE20 */
104#define PCIE20_PHYS 0x1b500000
105#define PCIE20_SIZE SZ_4K
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530106#define MSM8064_RPM_MASTER_STATS_BASE 0x10BB00
Anji Jonnalae84292b2012-09-21 13:34:44 +0530107#define MSM8064_PC_CNTR_PHYS (APQ8064_IMEM_PHYS + 0x664)
108#define MSM8064_PC_CNTR_SIZE 0x40
109
110static struct resource msm8064_resources_pccntr[] = {
111 {
112 .start = MSM8064_PC_CNTR_PHYS,
113 .end = MSM8064_PC_CNTR_PHYS + MSM8064_PC_CNTR_SIZE,
114 .flags = IORESOURCE_MEM,
115 },
116};
117
118struct platform_device msm8064_pc_cntr = {
119 .name = "pc-cntr",
120 .id = -1,
121 .num_resources = ARRAY_SIZE(msm8064_resources_pccntr),
122 .resource = msm8064_resources_pccntr,
123};
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600124
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700125static struct msm_watchdog_pdata msm_watchdog_pdata = {
126 .pet_time = 10000,
127 .bark_time = 11000,
128 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800129 .needs_expired_enable = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700130 .base = MSM_TMR0_BASE + WDT0_OFFSET,
131};
132
133static struct resource msm_watchdog_resources[] = {
134 {
135 .start = WDT0_ACCSCSSNBARK_INT,
136 .end = WDT0_ACCSCSSNBARK_INT,
137 .flags = IORESOURCE_IRQ,
138 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700139};
140
141struct platform_device msm8064_device_watchdog = {
142 .name = "msm_watchdog",
143 .id = -1,
144 .dev = {
145 .platform_data = &msm_watchdog_pdata,
146 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700147 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
148 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700149};
150
Joel King0581896d2011-07-19 16:43:28 -0700151static struct resource msm_dmov_resource[] = {
152 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800153 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700154 .flags = IORESOURCE_IRQ,
155 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700156 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800157 .start = 0x18320000,
158 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700159 .flags = IORESOURCE_MEM,
160 },
161};
162
163static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800164 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700165 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700166};
167
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700168struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700169 .name = "msm_dmov",
170 .id = -1,
171 .resource = msm_dmov_resource,
172 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700173 .dev = {
174 .platform_data = &msm_dmov_pdata,
175 },
Joel King0581896d2011-07-19 16:43:28 -0700176};
177
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700178static struct resource resources_uart_gsbi1[] = {
179 {
180 .start = APQ8064_GSBI1_UARTDM_IRQ,
181 .end = APQ8064_GSBI1_UARTDM_IRQ,
182 .flags = IORESOURCE_IRQ,
183 },
184 {
185 .start = MSM_UART1DM_PHYS,
186 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
187 .name = "uartdm_resource",
188 .flags = IORESOURCE_MEM,
189 },
190 {
191 .start = MSM_GSBI1_PHYS,
192 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
193 .name = "gsbi_resource",
194 .flags = IORESOURCE_MEM,
195 },
196};
197
198struct platform_device apq8064_device_uart_gsbi1 = {
199 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800200 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700201 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
202 .resource = resources_uart_gsbi1,
203};
204
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700205static struct resource resources_uart_gsbi3[] = {
206 {
207 .start = GSBI3_UARTDM_IRQ,
208 .end = GSBI3_UARTDM_IRQ,
209 .flags = IORESOURCE_IRQ,
210 },
211 {
212 .start = MSM_UART3DM_PHYS,
213 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
214 .name = "uartdm_resource",
215 .flags = IORESOURCE_MEM,
216 },
217 {
218 .start = MSM_GSBI3_PHYS,
219 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
220 .name = "gsbi_resource",
221 .flags = IORESOURCE_MEM,
222 },
223};
224
225struct platform_device apq8064_device_uart_gsbi3 = {
226 .name = "msm_serial_hsl",
227 .id = 0,
228 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
229 .resource = resources_uart_gsbi3,
230};
231
Jing Lin04601f92012-02-05 15:36:07 -0800232static struct resource resources_qup_i2c_gsbi3[] = {
233 {
234 .name = "gsbi_qup_i2c_addr",
235 .start = MSM_GSBI3_PHYS,
236 .end = MSM_GSBI3_PHYS + 4 - 1,
237 .flags = IORESOURCE_MEM,
238 },
239 {
240 .name = "qup_phys_addr",
241 .start = MSM_GSBI3_QUP_PHYS,
242 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
243 .flags = IORESOURCE_MEM,
244 },
245 {
246 .name = "qup_err_intr",
247 .start = GSBI3_QUP_IRQ,
248 .end = GSBI3_QUP_IRQ,
249 .flags = IORESOURCE_IRQ,
250 },
251 {
252 .name = "i2c_clk",
253 .start = 9,
254 .end = 9,
255 .flags = IORESOURCE_IO,
256 },
257 {
258 .name = "i2c_sda",
259 .start = 8,
260 .end = 8,
261 .flags = IORESOURCE_IO,
262 },
263};
264
David Keitel3c40fc52012-02-09 17:53:52 -0800265static struct resource resources_qup_i2c_gsbi1[] = {
266 {
267 .name = "gsbi_qup_i2c_addr",
268 .start = MSM_GSBI1_PHYS,
269 .end = MSM_GSBI1_PHYS + 4 - 1,
270 .flags = IORESOURCE_MEM,
271 },
272 {
273 .name = "qup_phys_addr",
274 .start = MSM_GSBI1_QUP_PHYS,
275 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
276 .flags = IORESOURCE_MEM,
277 },
278 {
279 .name = "qup_err_intr",
280 .start = APQ8064_GSBI1_QUP_IRQ,
281 .end = APQ8064_GSBI1_QUP_IRQ,
282 .flags = IORESOURCE_IRQ,
283 },
284 {
285 .name = "i2c_clk",
286 .start = 21,
287 .end = 21,
288 .flags = IORESOURCE_IO,
289 },
290 {
291 .name = "i2c_sda",
292 .start = 20,
293 .end = 20,
294 .flags = IORESOURCE_IO,
295 },
296};
297
298struct platform_device apq8064_device_qup_i2c_gsbi1 = {
299 .name = "qup_i2c",
300 .id = 0,
301 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
302 .resource = resources_qup_i2c_gsbi1,
303};
304
Jing Lin04601f92012-02-05 15:36:07 -0800305struct platform_device apq8064_device_qup_i2c_gsbi3 = {
306 .name = "qup_i2c",
307 .id = 3,
308 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
309 .resource = resources_qup_i2c_gsbi3,
310};
311
Devin Kima3085422012-06-14 18:23:41 -0700312static struct resource resources_uart_gsbi4[] = {
313 {
314 .start = GSBI4_UARTDM_IRQ,
315 .end = GSBI4_UARTDM_IRQ,
316 .flags = IORESOURCE_IRQ,
317 },
318 {
319 .start = MSM_UART4DM_PHYS,
320 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
321 .name = "uartdm_resource",
322 .flags = IORESOURCE_MEM,
323 },
324 {
325 .start = MSM_GSBI4_PHYS,
326 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
327 .name = "gsbi_resource",
328 .flags = IORESOURCE_MEM,
329 },
330};
331
332struct platform_device apq8064_device_uart_gsbi4 = {
333 .name = "msm_serial_hsl",
334 .id = 0,
335 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
336 .resource = resources_uart_gsbi4,
337};
338
Mayank Ranae98f1e42013-02-22 19:58:59 +0530339/* GSBI 4 used into UARTDM Mode for 8064 SGLTE */
340static struct resource msm_uart_dm4_resources[] = {
341 {
342 .start = MSM_UART4DM_PHYS,
343 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
344 .name = "uartdm_resource",
345 .flags = IORESOURCE_MEM,
346 },
347 {
348 .start = GSBI4_UARTDM_IRQ,
349 .end = GSBI4_UARTDM_IRQ,
350 .flags = IORESOURCE_IRQ,
351 },
352 {
353 .start = MSM_GSBI4_PHYS,
354 .end = MSM_GSBI4_PHYS + 4 - 1,
355 .name = "gsbi_resource",
356 .flags = IORESOURCE_MEM,
357 },
358 {
359 .start = DMOV_APQ8064_HSUART_GSBI4_TX_CHAN,
360 .end = DMOV_APQ8064_HSUART_GSBI4_RX_CHAN,
361 .name = "uartdm_channels",
362 .flags = IORESOURCE_DMA,
363 },
364 {
365 .start = DMOV_APQ8064_HSUART_GSBI4_TX_CRCI,
366 .end = DMOV_APQ8064_HSUART_GSBI4_RX_CRCI,
367 .name = "uartdm_crci",
368 .flags = IORESOURCE_DMA,
369 },
370};
371static u64 msm_uart_dm4_dma_mask = DMA_BIT_MASK(32);
372struct platform_device apq8064_device_uartdm_gsbi4 = {
373 .name = "msm_serial_hs",
374 .id = 1,
375 .num_resources = ARRAY_SIZE(msm_uart_dm4_resources),
376 .resource = msm_uart_dm4_resources,
377 .dev = {
378 .dma_mask = &msm_uart_dm4_dma_mask,
379 .coherent_dma_mask = DMA_BIT_MASK(32),
380 },
381};
382
Kenneth Heitke748593a2011-07-15 15:45:11 -0600383static struct resource resources_qup_i2c_gsbi4[] = {
384 {
385 .name = "gsbi_qup_i2c_addr",
386 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600387 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600388 .flags = IORESOURCE_MEM,
389 },
390 {
391 .name = "qup_phys_addr",
392 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600393 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600394 .flags = IORESOURCE_MEM,
395 },
396 {
397 .name = "qup_err_intr",
398 .start = GSBI4_QUP_IRQ,
399 .end = GSBI4_QUP_IRQ,
400 .flags = IORESOURCE_IRQ,
401 },
Kevin Chand07220e2012-02-13 15:52:22 -0800402 {
403 .name = "i2c_clk",
404 .start = 11,
405 .end = 11,
406 .flags = IORESOURCE_IO,
407 },
408 {
409 .name = "i2c_sda",
410 .start = 10,
411 .end = 10,
412 .flags = IORESOURCE_IO,
413 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600414};
415
416struct platform_device apq8064_device_qup_i2c_gsbi4 = {
417 .name = "qup_i2c",
418 .id = 4,
419 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
420 .resource = resources_qup_i2c_gsbi4,
421};
422
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700423static struct resource resources_qup_spi_gsbi5[] = {
424 {
425 .name = "spi_base",
426 .start = MSM_GSBI5_QUP_PHYS,
427 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
428 .flags = IORESOURCE_MEM,
429 },
430 {
431 .name = "gsbi_base",
432 .start = MSM_GSBI5_PHYS,
433 .end = MSM_GSBI5_PHYS + 4 - 1,
434 .flags = IORESOURCE_MEM,
435 },
436 {
437 .name = "spi_irq_in",
438 .start = GSBI5_QUP_IRQ,
439 .end = GSBI5_QUP_IRQ,
440 .flags = IORESOURCE_IRQ,
441 },
442};
443
444struct platform_device apq8064_device_qup_spi_gsbi5 = {
445 .name = "spi_qsd",
446 .id = 0,
447 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
448 .resource = resources_qup_spi_gsbi5,
449};
450
Joel King8f839b92012-04-01 14:37:46 -0700451static struct resource resources_qup_i2c_gsbi5[] = {
452 {
453 .name = "gsbi_qup_i2c_addr",
454 .start = MSM_GSBI5_PHYS,
455 .end = MSM_GSBI5_PHYS + 4 - 1,
456 .flags = IORESOURCE_MEM,
457 },
458 {
459 .name = "qup_phys_addr",
460 .start = MSM_GSBI5_QUP_PHYS,
461 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
462 .flags = IORESOURCE_MEM,
463 },
464 {
465 .name = "qup_err_intr",
466 .start = GSBI5_QUP_IRQ,
467 .end = GSBI5_QUP_IRQ,
468 .flags = IORESOURCE_IRQ,
469 },
470 {
471 .name = "i2c_clk",
472 .start = 54,
473 .end = 54,
474 .flags = IORESOURCE_IO,
475 },
476 {
477 .name = "i2c_sda",
478 .start = 53,
479 .end = 53,
480 .flags = IORESOURCE_IO,
481 },
482};
483
484struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
485 .name = "qup_i2c",
486 .id = 5,
487 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
488 .resource = resources_qup_i2c_gsbi5,
489};
490
Mayank Rana33681af2012-05-10 15:14:00 -0700491/* GSBI 6 used into UARTDM Mode */
492static struct resource msm_uart_dm6_resources[] = {
493 {
494 .start = MSM_UART6DM_PHYS,
495 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
496 .name = "uartdm_resource",
497 .flags = IORESOURCE_MEM,
498 },
499 {
500 .start = GSBI6_UARTDM_IRQ,
501 .end = GSBI6_UARTDM_IRQ,
502 .flags = IORESOURCE_IRQ,
503 },
504 {
505 .start = MSM_GSBI6_PHYS,
506 .end = MSM_GSBI6_PHYS + 4 - 1,
507 .name = "gsbi_resource",
508 .flags = IORESOURCE_MEM,
509 },
510 {
511 .start = DMOV_MPQ8064_HSUART_GSBI6_TX_CHAN,
512 .end = DMOV_MPQ8064_HSUART_GSBI6_RX_CHAN,
513 .name = "uartdm_channels",
514 .flags = IORESOURCE_DMA,
515 },
516 {
517 .start = DMOV_MPQ8064_HSUART_GSBI6_TX_CRCI,
518 .end = DMOV_MPQ8064_HSUART_GSBI6_RX_CRCI,
519 .name = "uartdm_crci",
520 .flags = IORESOURCE_DMA,
521 },
522};
523static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
524struct platform_device mpq8064_device_uartdm_gsbi6 = {
525 .name = "msm_serial_hs",
526 .id = 0,
527 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
528 .resource = msm_uart_dm6_resources,
529 .dev = {
530 .dma_mask = &msm_uart_dm6_dma_mask,
531 .coherent_dma_mask = DMA_BIT_MASK(32),
532 },
533};
534
Jin Hong4bbbfba2012-02-02 21:48:07 -0800535static struct resource resources_uart_gsbi7[] = {
536 {
537 .start = GSBI7_UARTDM_IRQ,
538 .end = GSBI7_UARTDM_IRQ,
539 .flags = IORESOURCE_IRQ,
540 },
541 {
542 .start = MSM_UART7DM_PHYS,
543 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
544 .name = "uartdm_resource",
545 .flags = IORESOURCE_MEM,
546 },
547 {
548 .start = MSM_GSBI7_PHYS,
549 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
550 .name = "gsbi_resource",
551 .flags = IORESOURCE_MEM,
552 },
553};
554
555struct platform_device apq8064_device_uart_gsbi7 = {
556 .name = "msm_serial_hsl",
557 .id = 0,
558 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
559 .resource = resources_uart_gsbi7,
560};
561
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800562struct platform_device apq_pcm = {
563 .name = "msm-pcm-dsp",
564 .id = -1,
565};
566
567struct platform_device apq_pcm_routing = {
568 .name = "msm-pcm-routing",
569 .id = -1,
570};
571
572struct platform_device apq_cpudai0 = {
573 .name = "msm-dai-q6",
574 .id = 0x4000,
575};
576
577struct platform_device apq_cpudai1 = {
578 .name = "msm-dai-q6",
579 .id = 0x4001,
580};
Santosh Mardieff9a742012-04-09 23:23:39 +0530581struct platform_device mpq_cpudai_sec_i2s_rx = {
582 .name = "msm-dai-q6",
583 .id = 4,
584};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800585struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800586 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800587 .id = 8,
588};
589
590struct platform_device apq_cpudai_bt_rx = {
591 .name = "msm-dai-q6",
592 .id = 0x3000,
593};
594
595struct platform_device apq_cpudai_bt_tx = {
596 .name = "msm-dai-q6",
597 .id = 0x3001,
598};
599
600struct platform_device apq_cpudai_fm_rx = {
601 .name = "msm-dai-q6",
602 .id = 0x3004,
603};
604
605struct platform_device apq_cpudai_fm_tx = {
606 .name = "msm-dai-q6",
607 .id = 0x3005,
608};
609
Helen Zeng8f925502012-03-05 16:50:17 -0800610struct platform_device apq_cpudai_slim_4_rx = {
611 .name = "msm-dai-q6",
612 .id = 0x4008,
613};
614
615struct platform_device apq_cpudai_slim_4_tx = {
616 .name = "msm-dai-q6",
617 .id = 0x4009,
618};
619
Joel Nidere5de00e2012-07-03 10:58:10 +0300620#define MSM_TSIF0_PHYS (0x18200000)
621#define MSM_TSIF1_PHYS (0x18201000)
622#define MSM_TSIF_SIZE (0x200)
623
624#define TSIF_0_CLK GPIO_CFG(55, 1, GPIO_CFG_INPUT, \
625 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
626#define TSIF_0_EN GPIO_CFG(56, 1, GPIO_CFG_INPUT, \
627 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
628#define TSIF_0_DATA GPIO_CFG(57, 1, GPIO_CFG_INPUT, \
629 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
630#define TSIF_0_SYNC GPIO_CFG(62, 1, GPIO_CFG_INPUT, \
631 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
632#define TSIF_1_CLK GPIO_CFG(59, 1, GPIO_CFG_INPUT, \
633 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
634#define TSIF_1_EN GPIO_CFG(60, 1, GPIO_CFG_INPUT, \
635 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
636#define TSIF_1_DATA GPIO_CFG(61, 1, GPIO_CFG_INPUT, \
637 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
638#define TSIF_1_SYNC GPIO_CFG(58, 1, GPIO_CFG_INPUT, \
639 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
640
641static const struct msm_gpio tsif0_gpios[] = {
642 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
643 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
644 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
645 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
646};
647
648static const struct msm_gpio tsif1_gpios[] = {
649 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
650 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
651 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
652 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
653};
654
655struct msm_tsif_platform_data tsif1_8064_platform_data = {
656 .num_gpios = ARRAY_SIZE(tsif1_gpios),
657 .gpios = tsif1_gpios,
658 .tsif_pclk = "iface_clk",
659 .tsif_ref_clk = "ref_clk",
660};
661
662struct resource tsif1_8064_resources[] = {
663 [0] = {
664 .flags = IORESOURCE_IRQ,
665 .start = TSIF2_IRQ,
666 .end = TSIF2_IRQ,
667 },
668 [1] = {
669 .flags = IORESOURCE_MEM,
670 .start = MSM_TSIF1_PHYS,
671 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
672 },
673 [2] = {
674 .flags = IORESOURCE_DMA,
675 .start = DMOV8064_TSIF_CHAN,
676 .end = DMOV8064_TSIF_CRCI,
677 },
678};
679
680struct msm_tsif_platform_data tsif0_8064_platform_data = {
681 .num_gpios = ARRAY_SIZE(tsif0_gpios),
682 .gpios = tsif0_gpios,
683 .tsif_pclk = "iface_clk",
684 .tsif_ref_clk = "ref_clk",
685};
686
687struct resource tsif0_8064_resources[] = {
688 [0] = {
689 .flags = IORESOURCE_IRQ,
690 .start = TSIF1_IRQ,
691 .end = TSIF1_IRQ,
692 },
693 [1] = {
694 .flags = IORESOURCE_MEM,
695 .start = MSM_TSIF0_PHYS,
696 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
697 },
698 [2] = {
699 .flags = IORESOURCE_DMA,
700 .start = DMOV_TSIF_CHAN,
701 .end = DMOV_TSIF_CRCI,
702 },
703};
704
705struct platform_device msm_8064_device_tsif[2] = {
706 {
707 .name = "msm_tsif",
708 .id = 0,
709 .num_resources = ARRAY_SIZE(tsif0_8064_resources),
710 .resource = tsif0_8064_resources,
711 .dev = {
712 .platform_data = &tsif0_8064_platform_data
713 },
714 },
715 {
716 .name = "msm_tsif",
717 .id = 1,
718 .num_resources = ARRAY_SIZE(tsif1_8064_resources),
719 .resource = tsif1_8064_resources,
720 .dev = {
721 .platform_data = &tsif1_8064_platform_data
722 },
723 }
724};
725
Joel Nider50b50fa2012-08-05 14:17:29 +0300726#define MSM_TSPP_PHYS (0x18202000)
727#define MSM_TSPP_SIZE (0x1000)
728#define MSM_TSPP_BAM_PHYS (0x18204000)
729#define MSM_TSPP_BAM_SIZE (0x2000)
730
731static const struct msm_gpio tspp_gpios[] = {
732 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
733 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
734 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
735 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
736 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
737 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
738 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
739 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
740};
741
742static struct resource tspp_resources[] = {
743 [0] = {
Liron Kuch8fa85b02013-01-01 18:29:47 +0200744 .name = "TSIF_TSPP_IRQ",
Joel Nider50b50fa2012-08-05 14:17:29 +0300745 .flags = IORESOURCE_IRQ,
746 .start = TSIF_TSPP_IRQ,
Liron Kuch8fa85b02013-01-01 18:29:47 +0200747 .end = TSIF_TSPP_IRQ,
Joel Nider50b50fa2012-08-05 14:17:29 +0300748 },
749 [1] = {
Liron Kuch8fa85b02013-01-01 18:29:47 +0200750 .name = "TSIF0_IRQ",
751 .flags = IORESOURCE_IRQ,
752 .start = TSIF1_IRQ,
753 .end = TSIF1_IRQ,
754 },
755 [2] = {
756 .name = "TSIF1_IRQ",
757 .flags = IORESOURCE_IRQ,
758 .start = TSIF2_IRQ,
759 .end = TSIF2_IRQ,
760 },
761 [3] = {
762 .name = "TSIF_BAM_IRQ",
763 .flags = IORESOURCE_IRQ,
764 .start = TSIF_BAM_IRQ,
765 .end = TSIF_BAM_IRQ,
766 },
767 [4] = {
768 .name = "MSM_TSIF0_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300769 .flags = IORESOURCE_MEM,
770 .start = MSM_TSIF0_PHYS,
771 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
772 },
Liron Kuch8fa85b02013-01-01 18:29:47 +0200773 [5] = {
774 .name = "MSM_TSIF1_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300775 .flags = IORESOURCE_MEM,
776 .start = MSM_TSIF1_PHYS,
777 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
778 },
Liron Kuch8fa85b02013-01-01 18:29:47 +0200779 [6] = {
780 .name = "MSM_TSPP_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300781 .flags = IORESOURCE_MEM,
782 .start = MSM_TSPP_PHYS,
783 .end = MSM_TSPP_PHYS + MSM_TSPP_SIZE - 1,
784 },
Liron Kuch8fa85b02013-01-01 18:29:47 +0200785 [7] = {
786 .name = "MSM_TSPP_BAM_PHYS",
Joel Nider50b50fa2012-08-05 14:17:29 +0300787 .flags = IORESOURCE_MEM,
788 .start = MSM_TSPP_BAM_PHYS,
789 .end = MSM_TSPP_BAM_PHYS + MSM_TSPP_BAM_SIZE - 1,
790 },
791};
792
793static struct msm_tspp_platform_data tspp_platform_data = {
794 .num_gpios = ARRAY_SIZE(tspp_gpios),
795 .gpios = tspp_gpios,
796 .tsif_pclk = "iface_clk",
797 .tsif_ref_clk = "ref_clk",
798};
799
800struct platform_device msm_8064_device_tspp = {
801 .name = "msm_tspp",
802 .id = 0,
803 .num_resources = ARRAY_SIZE(tspp_resources),
804 .resource = tspp_resources,
805 .dev = {
806 .platform_data = &tspp_platform_data
807 },
808};
809
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800810/*
811 * Machine specific data for AUX PCM Interface
812 * which the driver will be unware of.
813 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800814struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800815 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700816 .mode_8k = {
817 .mode = AFE_PCM_CFG_MODE_PCM,
818 .sync = AFE_PCM_CFG_SYNC_INT,
819 .frame = AFE_PCM_CFG_FRM_256BPF,
820 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
821 .slot = 0,
822 .data = AFE_PCM_CFG_CDATAOE_MASTER,
823 .pcm_clk_rate = 2048000,
824 },
825 .mode_16k = {
826 .mode = AFE_PCM_CFG_MODE_PCM,
827 .sync = AFE_PCM_CFG_SYNC_INT,
828 .frame = AFE_PCM_CFG_FRM_256BPF,
829 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
830 .slot = 0,
831 .data = AFE_PCM_CFG_CDATAOE_MASTER,
832 .pcm_clk_rate = 4096000,
833 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800834};
835
836struct platform_device apq_cpudai_auxpcm_rx = {
837 .name = "msm-dai-q6",
838 .id = 2,
839 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800840 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800841 },
842};
843
844struct platform_device apq_cpudai_auxpcm_tx = {
845 .name = "msm-dai-q6",
846 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800847 .dev = {
848 .platform_data = &apq_auxpcm_pdata,
849 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800850};
851
Patrick Lai04baee942012-05-01 14:38:47 -0700852struct msm_mi2s_pdata mpq_mi2s_tx_data = {
853 .rx_sd_lines = 0,
854 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
855 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700856};
857
858struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700859 .name = "msm-dai-q6-mi2s",
860 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700861 .dev = {
862 .platform_data = &mpq_mi2s_tx_data,
863 },
864};
865
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800866struct platform_device apq_cpu_fe = {
867 .name = "msm-dai-fe",
868 .id = -1,
869};
870
871struct platform_device apq_stub_codec = {
872 .name = "msm-stub-codec",
873 .id = 1,
874};
875
876struct platform_device apq_voice = {
877 .name = "msm-pcm-voice",
878 .id = -1,
879};
880
881struct platform_device apq_voip = {
882 .name = "msm-voip-dsp",
883 .id = -1,
884};
885
886struct platform_device apq_lpa_pcm = {
887 .name = "msm-pcm-lpa",
888 .id = -1,
889};
890
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700891struct platform_device apq_compr_dsp = {
892 .name = "msm-compr-dsp",
893 .id = -1,
894};
895
896struct platform_device apq_multi_ch_pcm = {
897 .name = "msm-multi-ch-pcm-dsp",
898 .id = -1,
899};
900
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -0700901struct platform_device apq_lowlatency_pcm = {
902 .name = "msm-lowlatency-pcm-dsp",
903 .id = -1,
904};
905
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800906struct platform_device apq_pcm_hostless = {
907 .name = "msm-pcm-hostless",
908 .id = -1,
909};
910
911struct platform_device apq_cpudai_afe_01_rx = {
912 .name = "msm-dai-q6",
913 .id = 0xE0,
914};
915
916struct platform_device apq_cpudai_afe_01_tx = {
917 .name = "msm-dai-q6",
918 .id = 0xF0,
919};
920
921struct platform_device apq_cpudai_afe_02_rx = {
922 .name = "msm-dai-q6",
923 .id = 0xF1,
924};
925
926struct platform_device apq_cpudai_afe_02_tx = {
927 .name = "msm-dai-q6",
928 .id = 0xE1,
929};
930
931struct platform_device apq_pcm_afe = {
932 .name = "msm-pcm-afe",
933 .id = -1,
934};
935
Neema Shetty8427c262012-02-16 11:23:43 -0800936struct platform_device apq_cpudai_stub = {
937 .name = "msm-dai-stub",
938 .id = -1,
939};
940
Neema Shetty3c9d2862012-03-11 01:25:32 -0800941struct platform_device apq_cpudai_slimbus_1_rx = {
942 .name = "msm-dai-q6",
943 .id = 0x4002,
944};
945
946struct platform_device apq_cpudai_slimbus_1_tx = {
947 .name = "msm-dai-q6",
948 .id = 0x4003,
949};
950
Kiran Kandi97fe19d2012-05-20 22:34:04 -0700951struct platform_device apq_cpudai_slimbus_2_rx = {
952 .name = "msm-dai-q6",
953 .id = 0x4004,
954};
955
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700956struct platform_device apq_cpudai_slimbus_2_tx = {
957 .name = "msm-dai-q6",
958 .id = 0x4005,
959};
960
Neema Shettyc9d86c32012-05-09 12:01:39 -0700961struct platform_device apq_cpudai_slimbus_3_rx = {
962 .name = "msm-dai-q6",
963 .id = 0x4006,
964};
965
ehgrace.kim9b771372012-08-13 15:08:56 -0700966struct platform_device apq_cpudai_slimbus_3_tx = {
967 .name = "msm-dai-q6",
968 .id = 0x4007,
969};
970
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700971static struct resource resources_ssbi_pmic1[] = {
972 {
973 .start = MSM_PMIC1_SSBI_CMD_PHYS,
974 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
975 .flags = IORESOURCE_MEM,
976 },
977};
978
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600979#define LPASS_SLIMBUS_PHYS 0x28080000
980#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800981#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600982/* Board info for the slimbus slave device */
983static struct resource slimbus_res[] = {
984 {
985 .start = LPASS_SLIMBUS_PHYS,
986 .end = LPASS_SLIMBUS_PHYS + 8191,
987 .flags = IORESOURCE_MEM,
988 .name = "slimbus_physical",
989 },
990 {
991 .start = LPASS_SLIMBUS_BAM_PHYS,
992 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
993 .flags = IORESOURCE_MEM,
994 .name = "slimbus_bam_physical",
995 },
996 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800997 .start = LPASS_SLIMBUS_SLEW,
998 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
999 .flags = IORESOURCE_MEM,
1000 .name = "slimbus_slew_reg",
1001 },
1002 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -06001003 .start = SLIMBUS0_CORE_EE1_IRQ,
1004 .end = SLIMBUS0_CORE_EE1_IRQ,
1005 .flags = IORESOURCE_IRQ,
1006 .name = "slimbus_irq",
1007 },
1008 {
1009 .start = SLIMBUS0_BAM_EE1_IRQ,
1010 .end = SLIMBUS0_BAM_EE1_IRQ,
1011 .flags = IORESOURCE_IRQ,
1012 .name = "slimbus_bam_irq",
1013 },
1014};
1015
1016struct platform_device apq8064_slim_ctrl = {
1017 .name = "msm_slim_ctrl",
1018 .id = 1,
1019 .num_resources = ARRAY_SIZE(slimbus_res),
1020 .resource = slimbus_res,
1021 .dev = {
1022 .coherent_dma_mask = 0xffffffffULL,
1023 },
1024};
1025
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001026struct platform_device apq8064_device_ssbi_pmic1 = {
1027 .name = "msm_ssbi",
1028 .id = 0,
1029 .resource = resources_ssbi_pmic1,
1030 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
1031};
1032
1033static struct resource resources_ssbi_pmic2[] = {
1034 {
1035 .start = MSM_PMIC2_SSBI_CMD_PHYS,
1036 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1037 .flags = IORESOURCE_MEM,
1038 },
1039};
1040
1041struct platform_device apq8064_device_ssbi_pmic2 = {
1042 .name = "msm_ssbi",
1043 .id = 1,
1044 .resource = resources_ssbi_pmic2,
1045 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
1046};
1047
1048static struct resource resources_otg[] = {
1049 {
Hemant Kumard86c4882012-01-24 19:39:37 -08001050 .start = MSM_HSUSB1_PHYS,
1051 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001052 .flags = IORESOURCE_MEM,
1053 },
1054 {
1055 .start = USB1_HS_IRQ,
1056 .end = USB1_HS_IRQ,
1057 .flags = IORESOURCE_IRQ,
1058 },
1059};
1060
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07001061struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001062 .name = "msm_otg",
1063 .id = -1,
1064 .num_resources = ARRAY_SIZE(resources_otg),
1065 .resource = resources_otg,
1066 .dev = {
1067 .coherent_dma_mask = 0xffffffff,
1068 },
1069};
1070
1071static struct resource resources_hsusb[] = {
1072 {
Hemant Kumard86c4882012-01-24 19:39:37 -08001073 .start = MSM_HSUSB1_PHYS,
1074 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001075 .flags = IORESOURCE_MEM,
1076 },
1077 {
1078 .start = USB1_HS_IRQ,
1079 .end = USB1_HS_IRQ,
1080 .flags = IORESOURCE_IRQ,
1081 },
1082};
1083
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -07001084struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001085 .name = "msm_hsusb",
1086 .id = -1,
1087 .num_resources = ARRAY_SIZE(resources_hsusb),
1088 .resource = resources_hsusb,
1089 .dev = {
1090 .coherent_dma_mask = 0xffffffff,
1091 },
1092};
1093
Hemant Kumard86c4882012-01-24 19:39:37 -08001094static struct resource resources_hsusb_host[] = {
1095 {
1096 .start = MSM_HSUSB1_PHYS,
1097 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
1098 .flags = IORESOURCE_MEM,
1099 },
1100 {
1101 .start = USB1_HS_IRQ,
1102 .end = USB1_HS_IRQ,
1103 .flags = IORESOURCE_IRQ,
1104 },
1105};
1106
Hemant Kumara945b472012-01-25 15:08:06 -08001107static struct resource resources_hsic_host[] = {
1108 {
1109 .start = 0x12510000,
1110 .end = 0x12510000 + SZ_4K - 1,
1111 .flags = IORESOURCE_MEM,
1112 },
1113 {
1114 .start = USB2_HSIC_IRQ,
1115 .end = USB2_HSIC_IRQ,
1116 .flags = IORESOURCE_IRQ,
1117 },
1118 {
1119 .start = MSM_GPIO_TO_INT(49),
1120 .end = MSM_GPIO_TO_INT(49),
1121 .name = "peripheral_status_irq",
1122 .flags = IORESOURCE_IRQ,
1123 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001124 {
Hemant Kumar6fd65032012-05-23 13:02:24 -07001125 .start = 47,
1126 .end = 47,
1127 .name = "wakeup",
1128 .flags = IORESOURCE_IO,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001129 },
Hemant Kumara945b472012-01-25 15:08:06 -08001130};
1131
Hemant Kumard86c4882012-01-24 19:39:37 -08001132static u64 dma_mask = DMA_BIT_MASK(32);
1133struct platform_device apq8064_device_hsusb_host = {
1134 .name = "msm_hsusb_host",
1135 .id = -1,
1136 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1137 .resource = resources_hsusb_host,
1138 .dev = {
1139 .dma_mask = &dma_mask,
1140 .coherent_dma_mask = 0xffffffff,
1141 },
1142};
1143
Hemant Kumara945b472012-01-25 15:08:06 -08001144struct platform_device apq8064_device_hsic_host = {
1145 .name = "msm_hsic_host",
1146 .id = -1,
1147 .num_resources = ARRAY_SIZE(resources_hsic_host),
1148 .resource = resources_hsic_host,
1149 .dev = {
1150 .dma_mask = &dma_mask,
1151 .coherent_dma_mask = DMA_BIT_MASK(32),
1152 },
1153};
1154
Manu Gautam91223e02011-11-08 15:27:22 +05301155static struct resource resources_ehci_host3[] = {
1156{
1157 .start = MSM_HSUSB3_PHYS,
1158 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
1159 .flags = IORESOURCE_MEM,
1160 },
1161 {
1162 .start = USB3_HS_IRQ,
1163 .end = USB3_HS_IRQ,
1164 .flags = IORESOURCE_IRQ,
1165 },
1166};
1167
1168struct platform_device apq8064_device_ehci_host3 = {
1169 .name = "msm_ehci_host",
1170 .id = 0,
1171 .num_resources = ARRAY_SIZE(resources_ehci_host3),
1172 .resource = resources_ehci_host3,
1173 .dev = {
1174 .dma_mask = &dma_mask,
1175 .coherent_dma_mask = 0xffffffff,
1176 },
1177};
1178
Hemant Kumar1d66e1c2012-02-13 15:24:59 -08001179static struct resource resources_ehci_host4[] = {
1180{
1181 .start = MSM_HSUSB4_PHYS,
1182 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
1183 .flags = IORESOURCE_MEM,
1184 },
1185 {
1186 .start = USB4_HS_IRQ,
1187 .end = USB4_HS_IRQ,
1188 .flags = IORESOURCE_IRQ,
1189 },
1190};
1191
1192struct platform_device apq8064_device_ehci_host4 = {
1193 .name = "msm_ehci_host",
1194 .id = 1,
1195 .num_resources = ARRAY_SIZE(resources_ehci_host4),
1196 .resource = resources_ehci_host4,
1197 .dev = {
1198 .dma_mask = &dma_mask,
1199 .coherent_dma_mask = 0xffffffff,
1200 },
1201};
1202
Matt Wagantallf5cc3892012-06-07 19:47:02 -07001203struct platform_device apq8064_device_acpuclk = {
1204 .name = "acpuclk-8064",
1205 .id = -1,
1206};
1207
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07001208#define SHARED_IMEM_TZ_BASE 0x2a03f720
1209static struct resource tzlog_resources[] = {
1210 {
1211 .start = SHARED_IMEM_TZ_BASE,
1212 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
1213 .flags = IORESOURCE_MEM,
1214 },
1215};
1216
1217struct platform_device apq_device_tz_log = {
1218 .name = "tz_log",
1219 .id = 0,
1220 .num_resources = ARRAY_SIZE(tzlog_resources),
1221 .resource = tzlog_resources,
1222};
1223
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001224/* MSM Video core device */
1225#ifdef CONFIG_MSM_BUS_SCALING
1226static struct msm_bus_vectors vidc_init_vectors[] = {
1227 {
1228 .src = MSM_BUS_MASTER_VIDEO_ENC,
1229 .dst = MSM_BUS_SLAVE_EBI_CH0,
1230 .ab = 0,
1231 .ib = 0,
1232 },
1233 {
1234 .src = MSM_BUS_MASTER_VIDEO_DEC,
1235 .dst = MSM_BUS_SLAVE_EBI_CH0,
1236 .ab = 0,
1237 .ib = 0,
1238 },
1239 {
1240 .src = MSM_BUS_MASTER_AMPSS_M0,
1241 .dst = MSM_BUS_SLAVE_EBI_CH0,
1242 .ab = 0,
1243 .ib = 0,
1244 },
1245 {
1246 .src = MSM_BUS_MASTER_AMPSS_M0,
1247 .dst = MSM_BUS_SLAVE_EBI_CH0,
1248 .ab = 0,
1249 .ib = 0,
1250 },
1251};
1252static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1253 {
1254 .src = MSM_BUS_MASTER_VIDEO_ENC,
1255 .dst = MSM_BUS_SLAVE_EBI_CH0,
1256 .ab = 54525952,
1257 .ib = 436207616,
1258 },
1259 {
1260 .src = MSM_BUS_MASTER_VIDEO_DEC,
1261 .dst = MSM_BUS_SLAVE_EBI_CH0,
1262 .ab = 72351744,
1263 .ib = 289406976,
1264 },
1265 {
1266 .src = MSM_BUS_MASTER_AMPSS_M0,
1267 .dst = MSM_BUS_SLAVE_EBI_CH0,
1268 .ab = 500000,
1269 .ib = 1000000,
1270 },
1271 {
1272 .src = MSM_BUS_MASTER_AMPSS_M0,
1273 .dst = MSM_BUS_SLAVE_EBI_CH0,
1274 .ab = 500000,
1275 .ib = 1000000,
1276 },
1277};
1278static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1279 {
1280 .src = MSM_BUS_MASTER_VIDEO_ENC,
1281 .dst = MSM_BUS_SLAVE_EBI_CH0,
1282 .ab = 40894464,
1283 .ib = 327155712,
1284 },
1285 {
1286 .src = MSM_BUS_MASTER_VIDEO_DEC,
1287 .dst = MSM_BUS_SLAVE_EBI_CH0,
1288 .ab = 48234496,
1289 .ib = 192937984,
1290 },
1291 {
1292 .src = MSM_BUS_MASTER_AMPSS_M0,
1293 .dst = MSM_BUS_SLAVE_EBI_CH0,
1294 .ab = 500000,
1295 .ib = 2000000,
1296 },
1297 {
1298 .src = MSM_BUS_MASTER_AMPSS_M0,
1299 .dst = MSM_BUS_SLAVE_EBI_CH0,
1300 .ab = 500000,
1301 .ib = 2000000,
1302 },
1303};
1304static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1305 {
1306 .src = MSM_BUS_MASTER_VIDEO_ENC,
1307 .dst = MSM_BUS_SLAVE_EBI_CH0,
1308 .ab = 163577856,
1309 .ib = 1308622848,
1310 },
1311 {
1312 .src = MSM_BUS_MASTER_VIDEO_DEC,
1313 .dst = MSM_BUS_SLAVE_EBI_CH0,
1314 .ab = 219152384,
1315 .ib = 876609536,
1316 },
1317 {
1318 .src = MSM_BUS_MASTER_AMPSS_M0,
1319 .dst = MSM_BUS_SLAVE_EBI_CH0,
1320 .ab = 1750000,
1321 .ib = 3500000,
1322 },
1323 {
1324 .src = MSM_BUS_MASTER_AMPSS_M0,
1325 .dst = MSM_BUS_SLAVE_EBI_CH0,
1326 .ab = 1750000,
1327 .ib = 3500000,
1328 },
1329};
1330static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1331 {
1332 .src = MSM_BUS_MASTER_VIDEO_ENC,
1333 .dst = MSM_BUS_SLAVE_EBI_CH0,
1334 .ab = 121634816,
1335 .ib = 973078528,
1336 },
1337 {
1338 .src = MSM_BUS_MASTER_VIDEO_DEC,
1339 .dst = MSM_BUS_SLAVE_EBI_CH0,
1340 .ab = 155189248,
1341 .ib = 620756992,
1342 },
1343 {
1344 .src = MSM_BUS_MASTER_AMPSS_M0,
1345 .dst = MSM_BUS_SLAVE_EBI_CH0,
1346 .ab = 1750000,
1347 .ib = 7000000,
1348 },
1349 {
1350 .src = MSM_BUS_MASTER_AMPSS_M0,
1351 .dst = MSM_BUS_SLAVE_EBI_CH0,
1352 .ab = 1750000,
1353 .ib = 7000000,
1354 },
1355};
1356static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1357 {
1358 .src = MSM_BUS_MASTER_VIDEO_ENC,
1359 .dst = MSM_BUS_SLAVE_EBI_CH0,
1360 .ab = 372244480,
1361 .ib = 2560000000U,
1362 },
1363 {
1364 .src = MSM_BUS_MASTER_VIDEO_DEC,
1365 .dst = MSM_BUS_SLAVE_EBI_CH0,
1366 .ab = 501219328,
1367 .ib = 2560000000U,
1368 },
1369 {
1370 .src = MSM_BUS_MASTER_AMPSS_M0,
1371 .dst = MSM_BUS_SLAVE_EBI_CH0,
1372 .ab = 2500000,
1373 .ib = 5000000,
1374 },
1375 {
1376 .src = MSM_BUS_MASTER_AMPSS_M0,
1377 .dst = MSM_BUS_SLAVE_EBI_CH0,
1378 .ab = 2500000,
1379 .ib = 5000000,
1380 },
1381};
1382static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1383 {
1384 .src = MSM_BUS_MASTER_VIDEO_ENC,
1385 .dst = MSM_BUS_SLAVE_EBI_CH0,
1386 .ab = 222298112,
1387 .ib = 2560000000U,
1388 },
1389 {
1390 .src = MSM_BUS_MASTER_VIDEO_DEC,
1391 .dst = MSM_BUS_SLAVE_EBI_CH0,
1392 .ab = 330301440,
1393 .ib = 2560000000U,
1394 },
1395 {
1396 .src = MSM_BUS_MASTER_AMPSS_M0,
1397 .dst = MSM_BUS_SLAVE_EBI_CH0,
1398 .ab = 2500000,
1399 .ib = 700000000,
1400 },
1401 {
1402 .src = MSM_BUS_MASTER_AMPSS_M0,
1403 .dst = MSM_BUS_SLAVE_EBI_CH0,
1404 .ab = 2500000,
1405 .ib = 10000000,
1406 },
1407};
1408
Arun Menon152c3c72012-06-20 11:50:08 -07001409static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
1410 {
1411 .src = MSM_BUS_MASTER_VIDEO_ENC,
1412 .dst = MSM_BUS_SLAVE_EBI_CH0,
1413 .ab = 222298112,
1414 .ib = 3522000000U,
1415 },
1416 {
1417 .src = MSM_BUS_MASTER_VIDEO_DEC,
1418 .dst = MSM_BUS_SLAVE_EBI_CH0,
1419 .ab = 330301440,
1420 .ib = 3522000000U,
1421 },
1422 {
1423 .src = MSM_BUS_MASTER_AMPSS_M0,
1424 .dst = MSM_BUS_SLAVE_EBI_CH0,
1425 .ab = 2500000,
1426 .ib = 700000000,
1427 },
1428 {
1429 .src = MSM_BUS_MASTER_AMPSS_M0,
1430 .dst = MSM_BUS_SLAVE_EBI_CH0,
1431 .ab = 2500000,
1432 .ib = 10000000,
1433 },
1434};
1435static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1436 {
1437 .src = MSM_BUS_MASTER_VIDEO_ENC,
1438 .dst = MSM_BUS_SLAVE_EBI_CH0,
1439 .ab = 222298112,
1440 .ib = 3522000000U,
1441 },
1442 {
1443 .src = MSM_BUS_MASTER_VIDEO_DEC,
1444 .dst = MSM_BUS_SLAVE_EBI_CH0,
1445 .ab = 330301440,
1446 .ib = 3522000000U,
1447 },
1448 {
1449 .src = MSM_BUS_MASTER_AMPSS_M0,
1450 .dst = MSM_BUS_SLAVE_EBI_CH0,
1451 .ab = 2500000,
1452 .ib = 700000000,
1453 },
1454 {
1455 .src = MSM_BUS_MASTER_AMPSS_M0,
1456 .dst = MSM_BUS_SLAVE_EBI_CH0,
1457 .ab = 2500000,
1458 .ib = 10000000,
1459 },
1460};
1461
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001462static struct msm_bus_paths vidc_bus_client_config[] = {
1463 {
1464 ARRAY_SIZE(vidc_init_vectors),
1465 vidc_init_vectors,
1466 },
1467 {
1468 ARRAY_SIZE(vidc_venc_vga_vectors),
1469 vidc_venc_vga_vectors,
1470 },
1471 {
1472 ARRAY_SIZE(vidc_vdec_vga_vectors),
1473 vidc_vdec_vga_vectors,
1474 },
1475 {
1476 ARRAY_SIZE(vidc_venc_720p_vectors),
1477 vidc_venc_720p_vectors,
1478 },
1479 {
1480 ARRAY_SIZE(vidc_vdec_720p_vectors),
1481 vidc_vdec_720p_vectors,
1482 },
1483 {
1484 ARRAY_SIZE(vidc_venc_1080p_vectors),
1485 vidc_venc_1080p_vectors,
1486 },
1487 {
1488 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1489 vidc_vdec_1080p_vectors,
1490 },
Arun Menon152c3c72012-06-20 11:50:08 -07001491 {
1492 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1493 vidc_venc_1080p_turbo_vectors,
1494 },
1495 {
1496 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1497 vidc_vdec_1080p_turbo_vectors,
1498 },
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001499};
1500
1501static struct msm_bus_scale_pdata vidc_bus_client_data = {
1502 vidc_bus_client_config,
1503 ARRAY_SIZE(vidc_bus_client_config),
1504 .name = "vidc",
1505};
1506#endif
1507
1508
1509#define APQ8064_VIDC_BASE_PHYS 0x04400000
1510#define APQ8064_VIDC_BASE_SIZE 0x00100000
1511
1512static struct resource apq8064_device_vidc_resources[] = {
1513 {
1514 .start = APQ8064_VIDC_BASE_PHYS,
1515 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1516 .flags = IORESOURCE_MEM,
1517 },
1518 {
1519 .start = VCODEC_IRQ,
1520 .end = VCODEC_IRQ,
1521 .flags = IORESOURCE_IRQ,
1522 },
1523};
1524
1525struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1526#ifdef CONFIG_MSM_BUS_SCALING
1527 .vidc_bus_client_pdata = &vidc_bus_client_data,
1528#endif
1529#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1530 .memtype = ION_CP_MM_HEAP_ID,
1531 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001532 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001533#else
1534 .memtype = MEMTYPE_EBI1,
1535 .enable_ion = 0,
1536#endif
1537 .disable_dmx = 0,
1538 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001539 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301540 .fw_addr = 0x9fe00000,
Deepak Verma587c98e2013-02-01 22:47:49 +05301541 .enable_sec_metadata = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001542};
1543
1544struct platform_device apq8064_msm_device_vidc = {
1545 .name = "msm_vidc",
1546 .id = 0,
1547 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1548 .resource = apq8064_device_vidc_resources,
1549 .dev = {
1550 .platform_data = &apq8064_vidc_platform_data,
1551 },
1552};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001553#define MSM_SDC1_BASE 0x12400000
1554#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1555#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1556#define MSM_SDC2_BASE 0x12140000
1557#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1558#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1559#define MSM_SDC3_BASE 0x12180000
1560#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1561#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1562#define MSM_SDC4_BASE 0x121C0000
1563#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1564#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1565
1566static struct resource resources_sdc1[] = {
1567 {
1568 .name = "core_mem",
1569 .flags = IORESOURCE_MEM,
1570 .start = MSM_SDC1_BASE,
1571 .end = MSM_SDC1_DML_BASE - 1,
1572 },
1573 {
1574 .name = "core_irq",
1575 .flags = IORESOURCE_IRQ,
1576 .start = SDC1_IRQ_0,
1577 .end = SDC1_IRQ_0
1578 },
1579#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1580 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301581 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001582 .start = MSM_SDC1_DML_BASE,
1583 .end = MSM_SDC1_BAM_BASE - 1,
1584 .flags = IORESOURCE_MEM,
1585 },
1586 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301587 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001588 .start = MSM_SDC1_BAM_BASE,
1589 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1590 .flags = IORESOURCE_MEM,
1591 },
1592 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301593 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001594 .start = SDC1_BAM_IRQ,
1595 .end = SDC1_BAM_IRQ,
1596 .flags = IORESOURCE_IRQ,
1597 },
1598#endif
1599};
1600
1601static struct resource resources_sdc2[] = {
1602 {
1603 .name = "core_mem",
1604 .flags = IORESOURCE_MEM,
1605 .start = MSM_SDC2_BASE,
1606 .end = MSM_SDC2_DML_BASE - 1,
1607 },
1608 {
1609 .name = "core_irq",
1610 .flags = IORESOURCE_IRQ,
1611 .start = SDC2_IRQ_0,
1612 .end = SDC2_IRQ_0
1613 },
1614#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1615 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301616 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001617 .start = MSM_SDC2_DML_BASE,
1618 .end = MSM_SDC2_BAM_BASE - 1,
1619 .flags = IORESOURCE_MEM,
1620 },
1621 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301622 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001623 .start = MSM_SDC2_BAM_BASE,
1624 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1625 .flags = IORESOURCE_MEM,
1626 },
1627 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301628 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001629 .start = SDC2_BAM_IRQ,
1630 .end = SDC2_BAM_IRQ,
1631 .flags = IORESOURCE_IRQ,
1632 },
1633#endif
1634};
1635
1636static struct resource resources_sdc3[] = {
1637 {
1638 .name = "core_mem",
1639 .flags = IORESOURCE_MEM,
1640 .start = MSM_SDC3_BASE,
1641 .end = MSM_SDC3_DML_BASE - 1,
1642 },
1643 {
1644 .name = "core_irq",
1645 .flags = IORESOURCE_IRQ,
1646 .start = SDC3_IRQ_0,
1647 .end = SDC3_IRQ_0
1648 },
1649#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1650 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301651 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001652 .start = MSM_SDC3_DML_BASE,
1653 .end = MSM_SDC3_BAM_BASE - 1,
1654 .flags = IORESOURCE_MEM,
1655 },
1656 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301657 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001658 .start = MSM_SDC3_BAM_BASE,
1659 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1660 .flags = IORESOURCE_MEM,
1661 },
1662 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301663 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001664 .start = SDC3_BAM_IRQ,
1665 .end = SDC3_BAM_IRQ,
1666 .flags = IORESOURCE_IRQ,
1667 },
1668#endif
1669};
1670
1671static struct resource resources_sdc4[] = {
1672 {
1673 .name = "core_mem",
1674 .flags = IORESOURCE_MEM,
1675 .start = MSM_SDC4_BASE,
1676 .end = MSM_SDC4_DML_BASE - 1,
1677 },
1678 {
1679 .name = "core_irq",
1680 .flags = IORESOURCE_IRQ,
1681 .start = SDC4_IRQ_0,
1682 .end = SDC4_IRQ_0
1683 },
1684#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1685 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301686 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001687 .start = MSM_SDC4_DML_BASE,
1688 .end = MSM_SDC4_BAM_BASE - 1,
1689 .flags = IORESOURCE_MEM,
1690 },
1691 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301692 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001693 .start = MSM_SDC4_BAM_BASE,
1694 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1695 .flags = IORESOURCE_MEM,
1696 },
1697 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301698 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001699 .start = SDC4_BAM_IRQ,
1700 .end = SDC4_BAM_IRQ,
1701 .flags = IORESOURCE_IRQ,
1702 },
1703#endif
1704};
1705
1706struct platform_device apq8064_device_sdc1 = {
1707 .name = "msm_sdcc",
1708 .id = 1,
1709 .num_resources = ARRAY_SIZE(resources_sdc1),
1710 .resource = resources_sdc1,
1711 .dev = {
1712 .coherent_dma_mask = 0xffffffff,
1713 },
1714};
1715
1716struct platform_device apq8064_device_sdc2 = {
1717 .name = "msm_sdcc",
1718 .id = 2,
1719 .num_resources = ARRAY_SIZE(resources_sdc2),
1720 .resource = resources_sdc2,
1721 .dev = {
1722 .coherent_dma_mask = 0xffffffff,
1723 },
1724};
1725
1726struct platform_device apq8064_device_sdc3 = {
1727 .name = "msm_sdcc",
1728 .id = 3,
1729 .num_resources = ARRAY_SIZE(resources_sdc3),
1730 .resource = resources_sdc3,
1731 .dev = {
1732 .coherent_dma_mask = 0xffffffff,
1733 },
1734};
1735
1736struct platform_device apq8064_device_sdc4 = {
1737 .name = "msm_sdcc",
1738 .id = 4,
1739 .num_resources = ARRAY_SIZE(resources_sdc4),
1740 .resource = resources_sdc4,
1741 .dev = {
1742 .coherent_dma_mask = 0xffffffff,
1743 },
1744};
1745
1746static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1747 &apq8064_device_sdc1,
1748 &apq8064_device_sdc2,
1749 &apq8064_device_sdc3,
1750 &apq8064_device_sdc4,
1751};
1752
1753int __init apq8064_add_sdcc(unsigned int controller,
1754 struct mmc_platform_data *plat)
1755{
1756 struct platform_device *pdev;
1757
1758 if (!plat)
1759 return 0;
1760 if (controller < 1 || controller > 4)
1761 return -EINVAL;
1762
1763 pdev = apq8064_sdcc_devices[controller-1];
1764 pdev->dev.platform_data = plat;
1765 return platform_device_register(pdev);
1766}
1767
Yan He06913ce2011-08-26 16:33:46 -07001768static struct resource resources_sps[] = {
1769 {
1770 .name = "pipe_mem",
1771 .start = 0x12800000,
1772 .end = 0x12800000 + 0x4000 - 1,
1773 .flags = IORESOURCE_MEM,
1774 },
1775 {
1776 .name = "bamdma_dma",
1777 .start = 0x12240000,
1778 .end = 0x12240000 + 0x1000 - 1,
1779 .flags = IORESOURCE_MEM,
1780 },
1781 {
1782 .name = "bamdma_bam",
1783 .start = 0x12244000,
1784 .end = 0x12244000 + 0x4000 - 1,
1785 .flags = IORESOURCE_MEM,
1786 },
1787 {
1788 .name = "bamdma_irq",
1789 .start = SPS_BAM_DMA_IRQ,
1790 .end = SPS_BAM_DMA_IRQ,
1791 .flags = IORESOURCE_IRQ,
1792 },
1793};
1794
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001795struct platform_device msm_bus_8064_sys_fabric = {
1796 .name = "msm_bus_fabric",
1797 .id = MSM_BUS_FAB_SYSTEM,
1798};
1799struct platform_device msm_bus_8064_apps_fabric = {
1800 .name = "msm_bus_fabric",
1801 .id = MSM_BUS_FAB_APPSS,
1802};
1803struct platform_device msm_bus_8064_mm_fabric = {
1804 .name = "msm_bus_fabric",
1805 .id = MSM_BUS_FAB_MMSS,
1806};
1807struct platform_device msm_bus_8064_sys_fpb = {
1808 .name = "msm_bus_fabric",
1809 .id = MSM_BUS_FAB_SYSTEM_FPB,
1810};
1811struct platform_device msm_bus_8064_cpss_fpb = {
1812 .name = "msm_bus_fabric",
1813 .id = MSM_BUS_FAB_CPSS_FPB,
1814};
1815
Yan He06913ce2011-08-26 16:33:46 -07001816static struct msm_sps_platform_data msm_sps_pdata = {
1817 .bamdma_restricted_pipes = 0x06,
1818};
1819
1820struct platform_device msm_device_sps_apq8064 = {
1821 .name = "msm_sps",
1822 .id = -1,
1823 .num_resources = ARRAY_SIZE(resources_sps),
1824 .resource = resources_sps,
1825 .dev.platform_data = &msm_sps_pdata,
1826};
1827
Eric Holmberg023d25c2012-03-01 12:27:55 -07001828static struct resource smd_resource[] = {
1829 {
1830 .name = "a9_m2a_0",
1831 .start = INT_A9_M2A_0,
1832 .flags = IORESOURCE_IRQ,
1833 },
1834 {
1835 .name = "a9_m2a_5",
1836 .start = INT_A9_M2A_5,
1837 .flags = IORESOURCE_IRQ,
1838 },
1839 {
1840 .name = "adsp_a11",
1841 .start = INT_ADSP_A11,
1842 .flags = IORESOURCE_IRQ,
1843 },
1844 {
1845 .name = "adsp_a11_smsm",
1846 .start = INT_ADSP_A11_SMSM,
1847 .flags = IORESOURCE_IRQ,
1848 },
1849 {
1850 .name = "dsps_a11",
1851 .start = INT_DSPS_A11,
1852 .flags = IORESOURCE_IRQ,
1853 },
1854 {
1855 .name = "dsps_a11_smsm",
1856 .start = INT_DSPS_A11_SMSM,
1857 .flags = IORESOURCE_IRQ,
1858 },
1859 {
1860 .name = "wcnss_a11",
1861 .start = INT_WCNSS_A11,
1862 .flags = IORESOURCE_IRQ,
1863 },
1864 {
1865 .name = "wcnss_a11_smsm",
1866 .start = INT_WCNSS_A11_SMSM,
1867 .flags = IORESOURCE_IRQ,
1868 },
1869};
1870
1871static struct smd_subsystem_config smd_config_list[] = {
1872 {
1873 .irq_config_id = SMD_MODEM,
1874 .subsys_name = "gss",
1875 .edge = SMD_APPS_MODEM,
1876
1877 .smd_int.irq_name = "a9_m2a_0",
1878 .smd_int.flags = IRQF_TRIGGER_RISING,
1879 .smd_int.irq_id = -1,
1880 .smd_int.device_name = "smd_dev",
1881 .smd_int.dev_id = 0,
1882 .smd_int.out_bit_pos = 1 << 3,
1883 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1884 .smd_int.out_offset = 0x8,
1885
1886 .smsm_int.irq_name = "a9_m2a_5",
1887 .smsm_int.flags = IRQF_TRIGGER_RISING,
1888 .smsm_int.irq_id = -1,
1889 .smsm_int.device_name = "smd_smsm",
1890 .smsm_int.dev_id = 0,
1891 .smsm_int.out_bit_pos = 1 << 4,
1892 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1893 .smsm_int.out_offset = 0x8,
1894 },
1895 {
1896 .irq_config_id = SMD_Q6,
1897 .subsys_name = "q6",
1898 .edge = SMD_APPS_QDSP,
1899
1900 .smd_int.irq_name = "adsp_a11",
1901 .smd_int.flags = IRQF_TRIGGER_RISING,
1902 .smd_int.irq_id = -1,
1903 .smd_int.device_name = "smd_dev",
1904 .smd_int.dev_id = 0,
1905 .smd_int.out_bit_pos = 1 << 15,
1906 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1907 .smd_int.out_offset = 0x8,
1908
1909 .smsm_int.irq_name = "adsp_a11_smsm",
1910 .smsm_int.flags = IRQF_TRIGGER_RISING,
1911 .smsm_int.irq_id = -1,
1912 .smsm_int.device_name = "smd_smsm",
1913 .smsm_int.dev_id = 0,
1914 .smsm_int.out_bit_pos = 1 << 14,
1915 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1916 .smsm_int.out_offset = 0x8,
1917 },
1918 {
1919 .irq_config_id = SMD_DSPS,
1920 .subsys_name = "dsps",
1921 .edge = SMD_APPS_DSPS,
1922
1923 .smd_int.irq_name = "dsps_a11",
1924 .smd_int.flags = IRQF_TRIGGER_RISING,
1925 .smd_int.irq_id = -1,
1926 .smd_int.device_name = "smd_dev",
1927 .smd_int.dev_id = 0,
1928 .smd_int.out_bit_pos = 1,
1929 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1930 .smd_int.out_offset = 0x4080,
1931
1932 .smsm_int.irq_name = "dsps_a11_smsm",
1933 .smsm_int.flags = IRQF_TRIGGER_RISING,
1934 .smsm_int.irq_id = -1,
1935 .smsm_int.device_name = "smd_smsm",
1936 .smsm_int.dev_id = 0,
1937 .smsm_int.out_bit_pos = 1,
1938 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1939 .smsm_int.out_offset = 0x4094,
1940 },
1941 {
1942 .irq_config_id = SMD_WCNSS,
1943 .subsys_name = "wcnss",
1944 .edge = SMD_APPS_WCNSS,
1945
1946 .smd_int.irq_name = "wcnss_a11",
1947 .smd_int.flags = IRQF_TRIGGER_RISING,
1948 .smd_int.irq_id = -1,
1949 .smd_int.device_name = "smd_dev",
1950 .smd_int.dev_id = 0,
1951 .smd_int.out_bit_pos = 1 << 25,
1952 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1953 .smd_int.out_offset = 0x8,
1954
1955 .smsm_int.irq_name = "wcnss_a11_smsm",
1956 .smsm_int.flags = IRQF_TRIGGER_RISING,
1957 .smsm_int.irq_id = -1,
1958 .smsm_int.device_name = "smd_smsm",
1959 .smsm_int.dev_id = 0,
1960 .smsm_int.out_bit_pos = 1 << 23,
1961 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1962 .smsm_int.out_offset = 0x8,
1963 },
1964};
1965
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001966static struct smd_subsystem_restart_config smd_ssr_config = {
1967 .disable_smsm_reset_handshake = 1,
1968};
1969
Eric Holmberg023d25c2012-03-01 12:27:55 -07001970static struct smd_platform smd_platform_data = {
1971 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1972 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001973 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001974};
1975
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001976struct platform_device msm_device_smd_apq8064 = {
1977 .name = "msm_smd",
1978 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001979 .resource = smd_resource,
1980 .num_resources = ARRAY_SIZE(smd_resource),
1981 .dev = {
1982 .platform_data = &smd_platform_data,
1983 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001984};
1985
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001986static struct resource resources_msm_pcie[] = {
1987 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001988 .name = "pcie_parf",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001989 .start = PCIE20_PARF_PHYS,
1990 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1991 .flags = IORESOURCE_MEM,
1992 },
1993 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001994 .name = "pcie_elbi",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001995 .start = PCIE20_ELBI_PHYS,
1996 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1997 .flags = IORESOURCE_MEM,
1998 },
1999 {
2000 .name = "pcie20",
2001 .start = PCIE20_PHYS,
2002 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
2003 .flags = IORESOURCE_MEM,
2004 },
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06002005};
2006
2007struct platform_device msm_device_pcie = {
2008 .name = "msm_pcie",
2009 .id = -1,
2010 .num_resources = ARRAY_SIZE(resources_msm_pcie),
2011 .resource = resources_msm_pcie,
2012};
2013
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07002014#ifdef CONFIG_HW_RANDOM_MSM
2015/* PRNG device */
2016#define MSM_PRNG_PHYS 0x1A500000
2017static struct resource rng_resources = {
2018 .flags = IORESOURCE_MEM,
2019 .start = MSM_PRNG_PHYS,
2020 .end = MSM_PRNG_PHYS + SZ_512 - 1,
2021};
2022
2023struct platform_device apq8064_device_rng = {
2024 .name = "msm_rng",
2025 .id = 0,
2026 .num_resources = 1,
2027 .resource = &rng_resources,
2028};
2029#endif
2030
Matt Wagantall292aace2012-01-26 19:12:34 -08002031static struct resource msm_gss_resources[] = {
2032 {
2033 .start = 0x10000000,
2034 .end = 0x10000000 + SZ_256 - 1,
2035 .flags = IORESOURCE_MEM,
2036 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08002037 {
2038 .start = 0x10008000,
2039 .end = 0x10008000 + SZ_256 - 1,
2040 .flags = IORESOURCE_MEM,
2041 },
Matt Wagantall292aace2012-01-26 19:12:34 -08002042};
2043
2044struct platform_device msm_gss = {
2045 .name = "pil_gss",
2046 .id = -1,
2047 .num_resources = ARRAY_SIZE(msm_gss_resources),
2048 .resource = msm_gss_resources,
2049};
2050
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002051static struct fs_driver_data gfx3d_fs_data = {
2052 .clks = (struct fs_clk_data[]){
2053 { .name = "core_clk", .reset_rate = 27000000 },
2054 { .name = "iface_clk" },
2055 { .name = "bus_clk" },
2056 { 0 }
2057 },
2058 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2059 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08002060};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002061
2062static struct fs_driver_data ijpeg_fs_data = {
2063 .clks = (struct fs_clk_data[]){
2064 { .name = "core_clk" },
2065 { .name = "iface_clk" },
2066 { .name = "bus_clk" },
2067 { 0 }
2068 },
2069 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2070};
2071
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002072static struct fs_driver_data mdp_fs_data = {
2073 .clks = (struct fs_clk_data[]){
2074 { .name = "core_clk" },
2075 { .name = "iface_clk" },
2076 { .name = "bus_clk" },
2077 { .name = "vsync_clk" },
2078 { .name = "lut_clk" },
2079 { .name = "tv_src_clk" },
2080 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07002081 { .name = "reset1_clk" },
2082 { .name = "reset2_clk" },
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002083 { 0 }
2084 },
2085 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2086 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2087};
2088
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002089static struct fs_driver_data rot_fs_data = {
2090 .clks = (struct fs_clk_data[]){
2091 { .name = "core_clk" },
2092 { .name = "iface_clk" },
2093 { .name = "bus_clk" },
2094 { 0 }
2095 },
2096 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2097};
2098
2099static struct fs_driver_data ved_fs_data = {
2100 .clks = (struct fs_clk_data[]){
2101 { .name = "core_clk" },
2102 { .name = "iface_clk" },
2103 { .name = "bus_clk" },
2104 { 0 }
2105 },
2106 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
2107 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
2108};
2109
2110static struct fs_driver_data vfe_fs_data = {
2111 .clks = (struct fs_clk_data[]){
2112 { .name = "core_clk" },
2113 { .name = "iface_clk" },
2114 { .name = "bus_clk" },
2115 { 0 }
2116 },
2117 .bus_port0 = MSM_BUS_MASTER_VFE,
2118};
2119
2120static struct fs_driver_data vpe_fs_data = {
2121 .clks = (struct fs_clk_data[]){
2122 { .name = "core_clk" },
2123 { .name = "iface_clk" },
2124 { .name = "bus_clk" },
2125 { 0 }
2126 },
2127 .bus_port0 = MSM_BUS_MASTER_VPE,
2128};
2129
2130static struct fs_driver_data vcap_fs_data = {
2131 .clks = (struct fs_clk_data[]){
2132 { .name = "core_clk" },
2133 { .name = "iface_clk" },
2134 { .name = "bus_clk" },
2135 { 0 },
2136 },
2137 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
2138};
2139
2140struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002141 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002142 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002143 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002144 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2145 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002146 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002147 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07002148 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002149};
2150unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08002151
Praveen Chidambaram78499012011-11-01 17:15:17 -06002152struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
2153 .reg_base_addrs = {
2154 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2155 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2156 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2157 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2158 },
2159 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002160 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002161 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002162 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2163 .ipc_rpm_val = 4,
2164 .target_id = {
2165 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2166 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2167 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
2168 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2169 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2170 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
2171 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
2172 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
2173 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2174 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2175 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2176 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2177 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
2178 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
2179 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
2180 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
2181 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
2182 APPS_FABRIC_CFG_HALT, 2),
2183 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
2184 APPS_FABRIC_CFG_CLKMOD, 3),
2185 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
2186 APPS_FABRIC_CFG_IOCTL, 1),
2187 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2188 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
2189 SYS_FABRIC_CFG_HALT, 2),
2190 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
2191 SYS_FABRIC_CFG_CLKMOD, 3),
2192 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
2193 SYS_FABRIC_CFG_IOCTL, 1),
2194 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
2195 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
2196 MMSS_FABRIC_CFG_HALT, 2),
2197 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
2198 MMSS_FABRIC_CFG_CLKMOD, 3),
2199 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
2200 MMSS_FABRIC_CFG_IOCTL, 1),
2201 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
2202 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
2203 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
2204 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
2205 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
2206 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
2207 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
2208 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
2209 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
2210 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
2211 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
2212 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
2213 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
2214 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
2215 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
2216 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
2217 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
2218 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
2219 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
2220 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
2221 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
2222 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
2223 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
2224 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
2225 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
2226 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
2227 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
2228 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
2229 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
2230 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
2231 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
2232 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
2233 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
2234 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
2235 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
2236 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
2237 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
2238 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
2239 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
2240 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
2241 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
2242 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
2243 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
2244 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
2245 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
2246 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
2247 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
2248 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
2249 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
2250 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
2251 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
2252 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
2253 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2254 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
2255 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
2256 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
Joel Kingef390842012-05-23 16:42:48 -07002257 MSM_RPM_MAP(8064, VDDMIN_GPIO, VDDMIN_GPIO, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002258 },
2259 .target_status = {
2260 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
2261 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
2262 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
2263 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
2264 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
2265 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
2266 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
2267 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
2268 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
2269 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
2270 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
2271 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
2272 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
2273 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
2274 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
2275 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
2276 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
2277 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
2278 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
2279 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
2280 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
2281 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
2282 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
2283 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
2284 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
2285 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
2286 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
2287 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
2288 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
2289 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
2290 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
2291 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
2292 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
2293 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
2294 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
2295 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
2296 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
2297 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
2298 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
2299 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
2300 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
2301 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
2302 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
2303 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
2304 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
2305 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
2306 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
2307 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
2308 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
2309 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
2310 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
2311 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
2312 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
2313 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
2314 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
2315 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
2316 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
2317 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
2318 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
2319 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
2320 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
2321 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
2322 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
2323 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
2324 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
2325 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
2326 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
2327 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
2328 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
2329 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
2330 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
2331 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
2332 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
2333 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
2334 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
2335 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
2336 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
2337 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
2338 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
2339 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
2340 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
2341 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
2342 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
2343 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
2344 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
2345 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
2346 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
2347 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
2348 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
2349 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
2350 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
2351 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
2352 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
2353 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
2354 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
2355 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
2356 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
2357 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
2358 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
2359 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
2360 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
2361 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
2362 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
2363 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
2364 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
2365 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
2366 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
2367 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2368 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2369 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2370 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2371 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2372 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2373 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2374 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2375 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2376 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2377 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2378 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2379 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2380 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2381 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2382 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2383 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2384 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2385 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2386 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2387 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2388 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2389 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2390 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
Joel Kingef390842012-05-23 16:42:48 -07002391 MSM_RPM_STATUS_ID_MAP(8064, VDDMIN_GPIO),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002392 },
2393 .target_ctrl_id = {
2394 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2395 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2396 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2397 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2398 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2399 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2400 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2401 },
2402 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2403 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2404 .sel_last = MSM_RPM_8064_SEL_LAST,
2405 .ver = {3, 0, 0},
2406};
2407
2408struct platform_device apq8064_rpm_device = {
2409 .name = "msm_rpm",
2410 .id = -1,
2411};
2412
2413static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +05302414 .phys_addr_base = 0x0010DD04,
2415 .phys_size = SZ_256,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002416};
2417
2418struct platform_device apq8064_rpm_stat_device = {
2419 .name = "msm_rpm_stat",
2420 .id = -1,
2421 .dev = {
2422 .platform_data = &msm_rpm_stat_pdata,
2423 },
2424};
2425
Anji Jonnala2a8bd312012-11-01 13:11:42 +05302426static struct resource resources_rpm_master_stats[] = {
2427 {
2428 .start = MSM8064_RPM_MASTER_STATS_BASE,
2429 .end = MSM8064_RPM_MASTER_STATS_BASE + SZ_256,
2430 .flags = IORESOURCE_MEM,
2431 },
2432};
2433
2434static char *master_names[] = {
2435 "KPSS",
2436 "MPSS",
2437 "LPASS",
2438 "RIVA",
2439 "DSPS",
2440};
2441
2442static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
2443 .masters = master_names,
2444 .nomasters = ARRAY_SIZE(master_names),
2445};
2446
2447struct platform_device apq8064_rpm_master_stat_device = {
2448 .name = "msm_rpm_master_stat",
2449 .id = -1,
2450 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
2451 .resource = resources_rpm_master_stats,
2452 .dev = {
2453 .platform_data = &msm_rpm_master_stat_pdata,
2454 },
2455};
2456
Praveen Chidambaram78499012011-11-01 17:15:17 -06002457static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2458 .phys_addr_base = 0x0010C000,
2459 .reg_offsets = {
2460 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2461 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2462 },
2463 .phys_size = SZ_8K,
2464 .log_len = 4096, /* log's buffer length in bytes */
2465 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2466};
2467
2468struct platform_device apq8064_rpm_log_device = {
2469 .name = "msm_rpm_log",
2470 .id = -1,
2471 .dev = {
2472 .platform_data = &msm_rpm_log_pdata,
2473 },
2474};
2475
Jin Hongd3024e62012-02-09 16:13:32 -08002476/* Sensors DSPS platform data */
2477
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07002478#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
2479#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
2480#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
2481#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
2482#define PPSS_DSPS_PIPE_BASE 0x12800000
2483#define PPSS_DSPS_PIPE_SIZE 0x4000
2484#define PPSS_DSPS_DDR_BASE 0x8fe00000
2485#define PPSS_DSPS_DDR_SIZE 0x100000
2486#define PPSS_SMEM_BASE 0x80000000
2487#define PPSS_SMEM_SIZE 0x200000
2488#define PPSS_REG_PHYS_BASE 0x12080000
2489#define PPSS_WDOG_UNMASKED_INT_EN 0x1808
Jin Hongd3024e62012-02-09 16:13:32 -08002490
2491static struct dsps_clk_info dsps_clks[] = {};
2492static struct dsps_regulator_info dsps_regs[] = {};
2493
2494/*
2495 * Note: GPIOs field is intialized in run-time at the function
2496 * apq8064_init_dsps().
2497 */
2498
2499struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2500 .clks = dsps_clks,
2501 .clks_num = ARRAY_SIZE(dsps_clks),
2502 .gpios = NULL,
2503 .gpios_num = 0,
2504 .regs = dsps_regs,
2505 .regs_num = ARRAY_SIZE(dsps_regs),
2506 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002507 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
2508 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
2509 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
2510 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
2511 .pipe_start = PPSS_DSPS_PIPE_BASE,
2512 .pipe_size = PPSS_DSPS_PIPE_SIZE,
2513 .ddr_start = PPSS_DSPS_DDR_BASE,
2514 .ddr_size = PPSS_DSPS_DDR_SIZE,
2515 .smem_start = PPSS_SMEM_BASE,
2516 .smem_size = PPSS_SMEM_SIZE,
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07002517 .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN,
Jin Hongd3024e62012-02-09 16:13:32 -08002518 .signature = DSPS_SIGNATURE,
2519};
2520
2521static struct resource msm_dsps_resources[] = {
2522 {
2523 .start = PPSS_REG_PHYS_BASE,
2524 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2525 .name = "ppss_reg",
2526 .flags = IORESOURCE_MEM,
2527 },
2528
2529 {
2530 .start = PPSS_WDOG_TIMER_IRQ,
2531 .end = PPSS_WDOG_TIMER_IRQ,
2532 .name = "ppss_wdog",
2533 .flags = IORESOURCE_IRQ,
2534 },
2535};
2536
2537struct platform_device msm_dsps_device_8064 = {
2538 .name = "msm_dsps",
2539 .id = 0,
2540 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2541 .resource = msm_dsps_resources,
2542 .dev.platform_data = &msm_dsps_pdata_8064,
2543};
2544
Praveen Chidambaram78499012011-11-01 17:15:17 -06002545#ifdef CONFIG_MSM_MPM
2546static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2547 [1] = MSM_GPIO_TO_INT(26),
2548 [2] = MSM_GPIO_TO_INT(88),
2549 [4] = MSM_GPIO_TO_INT(73),
2550 [5] = MSM_GPIO_TO_INT(74),
2551 [6] = MSM_GPIO_TO_INT(75),
2552 [7] = MSM_GPIO_TO_INT(76),
2553 [8] = MSM_GPIO_TO_INT(77),
2554 [9] = MSM_GPIO_TO_INT(36),
2555 [10] = MSM_GPIO_TO_INT(84),
2556 [11] = MSM_GPIO_TO_INT(7),
2557 [12] = MSM_GPIO_TO_INT(11),
2558 [13] = MSM_GPIO_TO_INT(52),
2559 [14] = MSM_GPIO_TO_INT(15),
2560 [15] = MSM_GPIO_TO_INT(83),
2561 [16] = USB3_HS_IRQ,
2562 [19] = MSM_GPIO_TO_INT(61),
2563 [20] = MSM_GPIO_TO_INT(58),
2564 [23] = MSM_GPIO_TO_INT(65),
2565 [24] = MSM_GPIO_TO_INT(63),
2566 [25] = USB1_HS_IRQ,
2567 [27] = HDMI_IRQ,
2568 [29] = MSM_GPIO_TO_INT(22),
2569 [30] = MSM_GPIO_TO_INT(72),
2570 [31] = USB4_HS_IRQ,
2571 [33] = MSM_GPIO_TO_INT(44),
2572 [34] = MSM_GPIO_TO_INT(39),
2573 [35] = MSM_GPIO_TO_INT(19),
2574 [36] = MSM_GPIO_TO_INT(23),
2575 [37] = MSM_GPIO_TO_INT(41),
2576 [38] = MSM_GPIO_TO_INT(30),
2577 [41] = MSM_GPIO_TO_INT(42),
2578 [42] = MSM_GPIO_TO_INT(56),
2579 [43] = MSM_GPIO_TO_INT(55),
2580 [44] = MSM_GPIO_TO_INT(50),
2581 [45] = MSM_GPIO_TO_INT(49),
2582 [46] = MSM_GPIO_TO_INT(47),
2583 [47] = MSM_GPIO_TO_INT(45),
2584 [48] = MSM_GPIO_TO_INT(38),
2585 [49] = MSM_GPIO_TO_INT(34),
2586 [50] = MSM_GPIO_TO_INT(32),
2587 [51] = MSM_GPIO_TO_INT(29),
2588 [52] = MSM_GPIO_TO_INT(18),
2589 [53] = MSM_GPIO_TO_INT(10),
2590 [54] = MSM_GPIO_TO_INT(81),
2591 [55] = MSM_GPIO_TO_INT(6),
Jaeseong GIMe630a592012-07-09 18:28:39 -07002592 [56] = MSM_GPIO_TO_INT(82),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002593};
2594
2595static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2596 TLMM_MSM_SUMMARY_IRQ,
2597 RPM_APCC_CPU0_GP_HIGH_IRQ,
2598 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2599 RPM_APCC_CPU0_GP_LOW_IRQ,
2600 RPM_APCC_CPU0_WAKE_UP_IRQ,
2601 RPM_APCC_CPU1_GP_HIGH_IRQ,
2602 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2603 RPM_APCC_CPU1_GP_LOW_IRQ,
2604 RPM_APCC_CPU1_WAKE_UP_IRQ,
2605 MSS_TO_APPS_IRQ_0,
2606 MSS_TO_APPS_IRQ_1,
2607 MSS_TO_APPS_IRQ_2,
2608 MSS_TO_APPS_IRQ_3,
2609 MSS_TO_APPS_IRQ_4,
2610 MSS_TO_APPS_IRQ_5,
2611 MSS_TO_APPS_IRQ_6,
2612 MSS_TO_APPS_IRQ_7,
2613 MSS_TO_APPS_IRQ_8,
2614 MSS_TO_APPS_IRQ_9,
2615 LPASS_SCSS_GP_LOW_IRQ,
2616 LPASS_SCSS_GP_MEDIUM_IRQ,
2617 LPASS_SCSS_GP_HIGH_IRQ,
2618 SPS_MTI_30,
2619 SPS_MTI_31,
2620 RIVA_APSS_SPARE_IRQ,
2621 RIVA_APPS_WLAN_SMSM_IRQ,
2622 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2623 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Chandra Ramachandran59851722012-07-23 11:19:48 -07002624 PM8821_SEC_IRQ_N,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002625};
2626
2627struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2628 .irqs_m2a = msm_mpm_irqs_m2a,
2629 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2630 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2631 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2632 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2633 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2634 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2635 .mpm_apps_ipc_val = BIT(1),
2636 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2637
2638};
2639#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002640
Joel King14fe7fa2012-05-27 14:26:11 -07002641/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002642#define MDM2AP_ERRFATAL 19
2643#define AP2MDM_ERRFATAL 18
2644#define MDM2AP_STATUS 49
2645#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002646#define AP2MDM_SOFT_RESET 27
Ameya Thakur2702baf2013-01-30 11:55:25 -08002647#define I2S_AP2MDM_SOFT_RESET 0
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002648#define AP2MDM_WAKEUP 35
Ameya Thakure155ece2012-07-09 12:08:37 -07002649#define I2S_AP2MDM_WAKEUP 44
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002650#define MDM2AP_PBLRDY 46
Ameya Thakur2702baf2013-01-30 11:55:25 -08002651#define AMDM2AP_PBLRDY_DSDA2 31
Ameya Thakure155ece2012-07-09 12:08:37 -07002652#define I2S_MDM2AP_PBLRDY 81
Joel Kingdacbc822012-01-25 13:30:57 -08002653
Ameya Thakur2702baf2013-01-30 11:55:25 -08002654/* Gpios for second MDM */
2655#define BMDM2AP_ERRFATAL 81
2656#define AP2BMDM_ERRFATAL 18
2657#define BMDM2AP_STATUS 32
2658#define AP2BMDM_STATUS 56
2659#define AP2BMDM_SOFT_RESET 3
2660#define AP2BMDM_WAKEUP 29
2661
Joel King3166e892013-02-26 11:16:08 -08002662#define SGLTE2_QSC2AP_STATUS 51
2663#define SGLTE2_QSC2AP_ERRFATAL 52
Joel King57aefdd2013-03-11 13:46:05 -07002664#define SGLTE2_PM2QSC_SOFT_RESET PM8921_GPIO_PM_TO_SYS(23)
Joel King3166e892013-02-26 11:16:08 -08002665#define SGLTE2_PM2QSC_KEYPADPWR PM8921_GPIO_PM_TO_SYS(21)
2666
Joel Kingdacbc822012-01-25 13:30:57 -08002667static struct resource mdm_resources[] = {
2668 {
2669 .start = MDM2AP_ERRFATAL,
2670 .end = MDM2AP_ERRFATAL,
2671 .name = "MDM2AP_ERRFATAL",
2672 .flags = IORESOURCE_IO,
2673 },
2674 {
2675 .start = AP2MDM_ERRFATAL,
2676 .end = AP2MDM_ERRFATAL,
2677 .name = "AP2MDM_ERRFATAL",
2678 .flags = IORESOURCE_IO,
2679 },
2680 {
2681 .start = MDM2AP_STATUS,
2682 .end = MDM2AP_STATUS,
2683 .name = "MDM2AP_STATUS",
2684 .flags = IORESOURCE_IO,
2685 },
2686 {
2687 .start = AP2MDM_STATUS,
2688 .end = AP2MDM_STATUS,
2689 .name = "AP2MDM_STATUS",
2690 .flags = IORESOURCE_IO,
2691 },
2692 {
Joel King14fe7fa2012-05-27 14:26:11 -07002693 .start = AP2MDM_SOFT_RESET,
2694 .end = AP2MDM_SOFT_RESET,
2695 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002696 .flags = IORESOURCE_IO,
2697 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002698 {
2699 .start = AP2MDM_WAKEUP,
2700 .end = AP2MDM_WAKEUP,
2701 .name = "AP2MDM_WAKEUP",
2702 .flags = IORESOURCE_IO,
2703 },
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002704 {
2705 .start = MDM2AP_PBLRDY,
2706 .end = MDM2AP_PBLRDY,
2707 .name = "MDM2AP_PBLRDY",
2708 .flags = IORESOURCE_IO,
2709 },
Joel Kingdacbc822012-01-25 13:30:57 -08002710};
2711
Ameya Thakur2702baf2013-01-30 11:55:25 -08002712static struct resource mdm_dsda2_amdm_resources[] = {
2713 {
2714 .start = MDM2AP_ERRFATAL,
2715 .end = MDM2AP_ERRFATAL,
2716 .name = "MDM2AP_ERRFATAL",
2717 .flags = IORESOURCE_IO,
2718 },
2719 {
2720 .start = AP2MDM_ERRFATAL,
2721 .end = AP2MDM_ERRFATAL,
2722 .name = "AP2MDM_ERRFATAL",
2723 .flags = IORESOURCE_IO,
2724 },
2725 {
2726 .start = MDM2AP_STATUS,
2727 .end = MDM2AP_STATUS,
2728 .name = "MDM2AP_STATUS",
2729 .flags = IORESOURCE_IO,
2730 },
2731 {
2732 .start = AP2MDM_STATUS,
2733 .end = AP2MDM_STATUS,
2734 .name = "AP2MDM_STATUS",
2735 .flags = IORESOURCE_IO,
2736 },
2737 {
2738 .start = AP2MDM_SOFT_RESET,
2739 .end = AP2MDM_SOFT_RESET,
2740 .name = "AP2MDM_SOFT_RESET",
2741 .flags = IORESOURCE_IO,
2742 },
2743 {
2744 .start = AP2MDM_WAKEUP,
2745 .end = AP2MDM_WAKEUP,
2746 .name = "AP2MDM_WAKEUP",
2747 .flags = IORESOURCE_IO,
2748 },
2749 {
2750 .start = AMDM2AP_PBLRDY_DSDA2,
2751 .end = AMDM2AP_PBLRDY_DSDA2,
2752 .name = "MDM2AP_PBLRDY",
2753 .flags = IORESOURCE_IO,
2754 },
2755};
2756
2757static struct resource mdm_dsda2_bmdm_resources[] = {
2758 {
2759 .start = BMDM2AP_ERRFATAL,
2760 .end = BMDM2AP_ERRFATAL,
2761 .name = "MDM2AP_ERRFATAL",
2762 .flags = IORESOURCE_IO,
2763 },
2764 {
2765 .start = AP2BMDM_ERRFATAL,
2766 .end = AP2BMDM_ERRFATAL,
2767 .name = "AP2MDM_ERRFATAL",
2768 .flags = IORESOURCE_IO,
2769 },
2770 {
2771 .start = BMDM2AP_STATUS,
2772 .end = BMDM2AP_STATUS,
2773 .name = "MDM2AP_STATUS",
2774 .flags = IORESOURCE_IO,
2775 },
2776 {
2777 .start = AP2BMDM_STATUS,
2778 .end = AP2BMDM_STATUS,
2779 .name = "AP2MDM_STATUS",
2780 .flags = IORESOURCE_IO,
2781 },
2782 {
2783 .start = AP2BMDM_SOFT_RESET,
2784 .end = AP2BMDM_SOFT_RESET,
2785 .name = "AP2MDM_SOFT_RESET",
2786 .flags = IORESOURCE_IO,
2787 },
2788 {
2789 .start = AP2BMDM_WAKEUP,
2790 .end = AP2BMDM_WAKEUP,
2791 .name = "AP2MDM_WAKEUP",
2792 .flags = IORESOURCE_IO,
2793 },
2794};
2795
Ameya Thakure155ece2012-07-09 12:08:37 -07002796static struct resource i2s_mdm_resources[] = {
2797 {
2798 .start = MDM2AP_ERRFATAL,
2799 .end = MDM2AP_ERRFATAL,
2800 .name = "MDM2AP_ERRFATAL",
2801 .flags = IORESOURCE_IO,
2802 },
2803 {
2804 .start = AP2MDM_ERRFATAL,
2805 .end = AP2MDM_ERRFATAL,
2806 .name = "AP2MDM_ERRFATAL",
2807 .flags = IORESOURCE_IO,
2808 },
2809 {
2810 .start = MDM2AP_STATUS,
2811 .end = MDM2AP_STATUS,
2812 .name = "MDM2AP_STATUS",
2813 .flags = IORESOURCE_IO,
2814 },
2815 {
2816 .start = AP2MDM_STATUS,
2817 .end = AP2MDM_STATUS,
2818 .name = "AP2MDM_STATUS",
2819 .flags = IORESOURCE_IO,
2820 },
2821 {
2822 .start = I2S_AP2MDM_SOFT_RESET,
2823 .end = I2S_AP2MDM_SOFT_RESET,
2824 .name = "AP2MDM_SOFT_RESET",
2825 .flags = IORESOURCE_IO,
2826 },
2827 {
2828 .start = I2S_AP2MDM_WAKEUP,
2829 .end = I2S_AP2MDM_WAKEUP,
2830 .name = "AP2MDM_WAKEUP",
2831 .flags = IORESOURCE_IO,
2832 },
2833 {
2834 .start = I2S_MDM2AP_PBLRDY,
2835 .end = I2S_MDM2AP_PBLRDY,
2836 .name = "MDM2AP_PBLRDY",
2837 .flags = IORESOURCE_IO,
2838 },
2839};
2840
Joel King3166e892013-02-26 11:16:08 -08002841static struct resource sglte2_qsc_resources[] = {
2842 {
2843 .start = SGLTE2_QSC2AP_ERRFATAL,
2844 .end = SGLTE2_QSC2AP_ERRFATAL,
2845 .name = "MDM2AP_ERRFATAL",
2846 .flags = IORESOURCE_IO,
2847 },
2848 {
2849 .start = AP2MDM_ERRFATAL,
2850 .end = AP2MDM_ERRFATAL,
2851 .name = "AP2MDM_ERRFATAL",
2852 .flags = IORESOURCE_IO,
2853 },
2854 {
2855 .start = SGLTE2_QSC2AP_STATUS,
2856 .end = SGLTE2_QSC2AP_STATUS,
2857 .name = "MDM2AP_STATUS",
2858 .flags = IORESOURCE_IO,
2859 },
2860 {
2861 .start = AP2MDM_STATUS,
2862 .end = AP2MDM_STATUS,
2863 .name = "AP2MDM_STATUS",
2864 .flags = IORESOURCE_IO,
2865 },
2866 {
2867 .start = SGLTE2_PM2QSC_KEYPADPWR,
2868 .end = SGLTE2_PM2QSC_KEYPADPWR,
2869 .name = "AP2MDM_KPDPWR_N",
2870 .flags = IORESOURCE_IO,
2871 },
2872 {
2873 .start = SGLTE2_PM2QSC_SOFT_RESET,
2874 .end = SGLTE2_PM2QSC_SOFT_RESET,
2875 .name = "AP2MDM_SOFT_RESET",
2876 .flags = IORESOURCE_IO,
2877 },
2878};
2879
Joel Kingdacbc822012-01-25 13:30:57 -08002880struct platform_device mdm_8064_device = {
2881 .name = "mdm2_modem",
2882 .id = -1,
2883 .num_resources = ARRAY_SIZE(mdm_resources),
2884 .resource = mdm_resources,
2885};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002886
Ameya Thakur2702baf2013-01-30 11:55:25 -08002887struct platform_device amdm_8064_device = {
2888 .name = "mdm2_modem",
2889 .id = 0,
2890 .num_resources = ARRAY_SIZE(mdm_dsda2_amdm_resources),
2891 .resource = mdm_dsda2_amdm_resources,
2892};
2893
2894struct platform_device bmdm_8064_device = {
2895 .name = "mdm2_modem",
2896 .id = 1,
2897 .num_resources = ARRAY_SIZE(mdm_dsda2_bmdm_resources),
2898 .resource = mdm_dsda2_bmdm_resources,
2899};
2900
Ameya Thakure155ece2012-07-09 12:08:37 -07002901struct platform_device i2s_mdm_8064_device = {
2902 .name = "mdm2_modem",
2903 .id = -1,
2904 .num_resources = ARRAY_SIZE(i2s_mdm_resources),
2905 .resource = i2s_mdm_resources,
2906};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002907
Joel King3166e892013-02-26 11:16:08 -08002908struct platform_device sglte_mdm_8064_device = {
2909 .name = "mdm2_modem",
2910 .id = 0,
2911 .num_resources = ARRAY_SIZE(mdm_resources),
2912 .resource = mdm_resources,
2913};
2914
2915struct platform_device sglte2_qsc_8064_device = {
2916 .name = "mdm2_modem",
2917 .id = 1,
2918 .num_resources = ARRAY_SIZE(sglte2_qsc_resources),
2919 .resource = sglte2_qsc_resources,
2920};
2921
Steve Mucklea9aac292012-11-02 15:41:00 -07002922static struct msm_dcvs_sync_rule apq8064_dcvs_sync_rules[] = {
2923 {1026000, 400000},
2924 {384000, 200000},
Steve Muckle93bb4252012-11-12 14:20:39 -08002925 {0, 128000},
Steve Mucklea9aac292012-11-02 15:41:00 -07002926};
2927
2928static struct msm_dcvs_platform_data apq8064_dcvs_data = {
2929 .sync_rules = apq8064_dcvs_sync_rules,
2930 .num_sync_rules = ARRAY_SIZE(apq8064_dcvs_sync_rules),
Steve Muckle28ddcdd2012-11-21 10:12:39 -08002931 .gpu_max_nom_khz = 320000,
Steve Mucklea9aac292012-11-02 15:41:00 -07002932};
2933
2934struct platform_device apq8064_dcvs_device = {
2935 .name = "dcvs",
2936 .id = -1,
2937 .dev = {
2938 .platform_data = &apq8064_dcvs_data,
2939 },
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002940};
2941
2942static struct msm_dcvs_core_info apq8064_core_info = {
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002943 .num_cores = 4,
2944 .sensors = (int[]){7, 8, 9, 10},
2945 .thermal_poll_ms = 60000,
2946 .core_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002947 .core_type = MSM_DCVS_CORE_TYPE_CPU,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002948 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002949 .algo_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002950 .disable_pc_threshold = 1458000,
2951 .em_win_size_min_us = 100000,
2952 .em_win_size_max_us = 300000,
2953 .em_max_util_pct = 97,
2954 .group_id = 1,
2955 .max_freq_chg_time_us = 100000,
2956 .slack_mode_dynamic = 0,
2957 .slack_weight_thresh_pct = 3,
2958 .slack_time_min_us = 45000,
2959 .slack_time_max_us = 45000,
Steve Muckle8d0782e2012-12-06 14:31:00 -08002960 .ss_no_corr_below_freq = 0,
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002961 .ss_win_size_min_us = 1000000,
2962 .ss_win_size_max_us = 1000000,
2963 .ss_util_pct = 95,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002964 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002965 .energy_coeffs = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002966 .active_coeff_a = 336,
2967 .active_coeff_b = 0,
2968 .active_coeff_c = 0,
2969
2970 .leakage_coeff_a = -17720,
2971 .leakage_coeff_b = 37,
2972 .leakage_coeff_c = 3329,
2973 .leakage_coeff_d = -277,
2974 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002975 .power_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002976 .current_temp = 25,
Steve Mucklea9aac292012-11-02 15:41:00 -07002977 .num_freq = 0, /* set at runtime */
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002978 }
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002979};
2980
Abhijeet Dharmapurikar6e9b34f2012-09-10 16:03:39 -07002981#define APQ8064_LPM_LATENCY 1000 /* >100 usec for WFI */
2982
2983static struct msm_gov_platform_data gov_platform_data = {
2984 .info = &apq8064_core_info,
2985 .latency = APQ8064_LPM_LATENCY,
2986};
2987
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002988struct platform_device apq8064_msm_gov_device = {
2989 .name = "msm_dcvs_gov",
2990 .id = -1,
2991 .dev = {
Abhijeet Dharmapurikar6e9b34f2012-09-10 16:03:39 -07002992 .platform_data = &gov_platform_data,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002993 },
2994};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002995
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07002996static struct msm_mpd_algo_param apq8064_mpd_algo_param = {
2997 .em_win_size_min_us = 10000,
2998 .em_win_size_max_us = 100000,
2999 .em_max_util_pct = 90,
3000 .online_util_pct_min = 60,
3001 .slack_time_min_us = 50000,
3002 .slack_time_max_us = 100000,
3003};
3004
3005struct platform_device apq8064_msm_mpd_device = {
3006 .name = "msm_mpdecision",
3007 .id = -1,
3008 .dev = {
3009 .platform_data = &apq8064_mpd_algo_param,
3010 },
3011};
3012
Terence Hampson2e1705f2012-04-11 19:55:29 -04003013#ifdef CONFIG_MSM_VCAP
3014#define VCAP_HW_BASE 0x05900000
3015
3016static struct msm_bus_vectors vcap_init_vectors[] = {
3017 {
3018 .src = MSM_BUS_MASTER_VIDEO_CAP,
3019 .dst = MSM_BUS_SLAVE_EBI_CH0,
3020 .ab = 0,
3021 .ib = 0,
3022 },
3023};
3024
Terence Hampson2e1705f2012-04-11 19:55:29 -04003025static struct msm_bus_vectors vcap_480_vectors[] = {
3026 {
3027 .src = MSM_BUS_MASTER_VIDEO_CAP,
3028 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson779dc762012-06-07 15:59:27 -04003029 .ab = 480 * 720 * 3 * 60,
3030 .ib = 480 * 720 * 3 * 60 * 1.5,
3031 },
3032};
3033
3034static struct msm_bus_vectors vcap_576_vectors[] = {
3035 {
3036 .src = MSM_BUS_MASTER_VIDEO_CAP,
3037 .dst = MSM_BUS_SLAVE_EBI_CH0,
3038 .ab = 576 * 720 * 3 * 60,
3039 .ib = 576 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003040 },
3041};
3042
3043static struct msm_bus_vectors vcap_720_vectors[] = {
3044 {
3045 .src = MSM_BUS_MASTER_VIDEO_CAP,
3046 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04003047 .ab = 1280 * 720 * 3 * 60,
3048 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003049 },
3050};
3051
3052static struct msm_bus_vectors vcap_1080_vectors[] = {
3053 {
3054 .src = MSM_BUS_MASTER_VIDEO_CAP,
3055 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04003056 .ab = 1920 * 1080 * 3 * 60,
3057 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04003058 },
3059};
3060
3061static struct msm_bus_paths vcap_bus_usecases[] = {
3062 {
3063 ARRAY_SIZE(vcap_init_vectors),
3064 vcap_init_vectors,
3065 },
3066 {
3067 ARRAY_SIZE(vcap_480_vectors),
3068 vcap_480_vectors,
3069 },
3070 {
Terence Hampson779dc762012-06-07 15:59:27 -04003071 ARRAY_SIZE(vcap_576_vectors),
3072 vcap_576_vectors,
3073 },
3074 {
Terence Hampson2e1705f2012-04-11 19:55:29 -04003075 ARRAY_SIZE(vcap_720_vectors),
3076 vcap_720_vectors,
3077 },
3078 {
3079 ARRAY_SIZE(vcap_1080_vectors),
3080 vcap_1080_vectors,
3081 },
3082};
3083
3084static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
3085 vcap_bus_usecases,
3086 ARRAY_SIZE(vcap_bus_usecases),
3087};
3088
3089static struct resource msm_vcap_resources[] = {
3090 {
3091 .name = "vcap",
3092 .start = VCAP_HW_BASE,
3093 .end = VCAP_HW_BASE + SZ_1M - 1,
3094 .flags = IORESOURCE_MEM,
3095 },
3096 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04003097 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04003098 .start = VCAP_VC,
3099 .end = VCAP_VC,
3100 .flags = IORESOURCE_IRQ,
3101 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04003102 {
3103 .name = "vp_irq",
3104 .start = VCAP_VP,
3105 .end = VCAP_VP,
3106 .flags = IORESOURCE_IRQ,
3107 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04003108};
3109
3110static unsigned vcap_gpios[] = {
3111 2, 3, 4, 5, 6, 7, 8, 9, 10,
3112 11, 12, 13, 18, 19, 20, 21,
3113 22, 23, 24, 25, 26, 80, 82,
3114 83, 84, 85, 86, 87,
3115};
3116
3117static struct vcap_platform_data vcap_pdata = {
3118 .gpios = vcap_gpios,
3119 .num_gpios = ARRAY_SIZE(vcap_gpios),
3120 .bus_client_pdata = &vcap_axi_client_pdata
3121};
3122
3123struct platform_device msm8064_device_vcap = {
3124 .name = "msm_vcap",
3125 .id = 0,
3126 .resource = msm_vcap_resources,
3127 .num_resources = ARRAY_SIZE(msm_vcap_resources),
3128 .dev = {
3129 .platform_data = &vcap_pdata,
3130 },
3131};
3132#endif
3133
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003134static struct resource msm_cache_erp_resources[] = {
3135 {
3136 .name = "l1_irq",
3137 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3138 .flags = IORESOURCE_IRQ,
3139 },
3140 {
3141 .name = "l2_irq",
3142 .start = APCC_QGICL2IRPTREQ,
3143 .flags = IORESOURCE_IRQ,
3144 }
3145};
3146
3147struct platform_device apq8064_device_cache_erp = {
3148 .name = "msm_cache_erp",
3149 .id = -1,
3150 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3151 .resource = msm_cache_erp_resources,
3152};
Pratik Patel212ab362012-03-16 12:30:07 -07003153
Pratik Patel3b0ca882012-06-01 16:54:14 -07003154#define CORESIGHT_PHYS_BASE 0x01A00000
3155#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
3156#define CORESIGHT_ETM2_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1E000)
3157#define CORESIGHT_ETM3_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1F000)
Pratik Patel212ab362012-03-16 12:30:07 -07003158
Pratik Patel3b0ca882012-06-01 16:54:14 -07003159static struct resource coresight_funnel_resources[] = {
Pratik Patel212ab362012-03-16 12:30:07 -07003160 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07003161 .start = CORESIGHT_FUNNEL_PHYS_BASE,
3162 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel212ab362012-03-16 12:30:07 -07003163 .flags = IORESOURCE_MEM,
3164 },
3165};
3166
Pratik Patel3b0ca882012-06-01 16:54:14 -07003167static const int coresight_funnel_outports[] = { 0, 1 };
3168static const int coresight_funnel_child_ids[] = { 0, 1 };
3169static const int coresight_funnel_child_ports[] = { 0, 0 };
3170
3171static struct coresight_platform_data coresight_funnel_pdata = {
3172 .id = 2,
3173 .name = "coresight-funnel",
Pratik Patel98e6ce32012-09-06 09:41:49 -07003174 .nr_inports = 8,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003175 .outports = coresight_funnel_outports,
3176 .child_ids = coresight_funnel_child_ids,
3177 .child_ports = coresight_funnel_child_ports,
3178 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
3179};
3180
3181struct platform_device apq8064_coresight_funnel_device = {
3182 .name = "coresight-funnel",
Pratik Patel212ab362012-03-16 12:30:07 -07003183 .id = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003184 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
3185 .resource = coresight_funnel_resources,
3186 .dev = {
3187 .platform_data = &coresight_funnel_pdata,
3188 },
3189};
3190
3191static struct resource coresight_etm2_resources[] = {
3192 {
3193 .start = CORESIGHT_ETM2_PHYS_BASE,
3194 .end = CORESIGHT_ETM2_PHYS_BASE + SZ_4K - 1,
3195 .flags = IORESOURCE_MEM,
3196 },
3197};
3198
3199static const int coresight_etm2_outports[] = { 0 };
3200static const int coresight_etm2_child_ids[] = { 2 };
3201static const int coresight_etm2_child_ports[] = { 4 };
3202
3203static struct coresight_platform_data coresight_etm2_pdata = {
3204 .id = 6,
3205 .name = "coresight-etm2",
Pratik Patel98e6ce32012-09-06 09:41:49 -07003206 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003207 .outports = coresight_etm2_outports,
3208 .child_ids = coresight_etm2_child_ids,
3209 .child_ports = coresight_etm2_child_ports,
3210 .nr_outports = ARRAY_SIZE(coresight_etm2_outports),
3211};
3212
3213struct platform_device coresight_etm2_device = {
3214 .name = "coresight-etm",
3215 .id = 2,
3216 .num_resources = ARRAY_SIZE(coresight_etm2_resources),
3217 .resource = coresight_etm2_resources,
3218 .dev = {
3219 .platform_data = &coresight_etm2_pdata,
3220 },
3221};
3222
3223static struct resource coresight_etm3_resources[] = {
3224 {
3225 .start = CORESIGHT_ETM3_PHYS_BASE,
3226 .end = CORESIGHT_ETM3_PHYS_BASE + SZ_4K - 1,
3227 .flags = IORESOURCE_MEM,
3228 },
3229};
3230
3231static const int coresight_etm3_outports[] = { 0 };
3232static const int coresight_etm3_child_ids[] = { 2 };
3233static const int coresight_etm3_child_ports[] = { 5 };
3234
3235static struct coresight_platform_data coresight_etm3_pdata = {
3236 .id = 7,
3237 .name = "coresight-etm3",
Pratik Patel98e6ce32012-09-06 09:41:49 -07003238 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07003239 .outports = coresight_etm3_outports,
3240 .child_ids = coresight_etm3_child_ids,
3241 .child_ports = coresight_etm3_child_ports,
3242 .nr_outports = ARRAY_SIZE(coresight_etm3_outports),
3243};
3244
3245struct platform_device coresight_etm3_device = {
3246 .name = "coresight-etm",
3247 .id = 3,
3248 .num_resources = ARRAY_SIZE(coresight_etm3_resources),
3249 .resource = coresight_etm3_resources,
3250 .dev = {
3251 .platform_data = &coresight_etm3_pdata,
3252 },
Pratik Patel212ab362012-03-16 12:30:07 -07003253};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003254
3255struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
3256 /* Camera */
3257 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003258 .name = "ijpeg_src",
3259 .domain = CAMERA_DOMAIN,
3260 },
3261 /* Camera */
3262 {
3263 .name = "ijpeg_dst",
3264 .domain = CAMERA_DOMAIN,
3265 },
3266 /* Camera */
3267 {
3268 .name = "jpegd_src",
3269 .domain = CAMERA_DOMAIN,
3270 },
3271 /* Camera */
3272 {
3273 .name = "jpegd_dst",
3274 .domain = CAMERA_DOMAIN,
3275 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003276 /* Rotator src*/
Laura Abbott0577d7b2012-04-17 11:14:30 -07003277 {
3278 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07003279 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003280 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003281 /* Rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003282 {
3283 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07003284 .domain = ROTATOR_DST_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003285 },
3286 /* Video */
3287 {
3288 .name = "vcodec_a_mm1",
3289 .domain = VIDEO_DOMAIN,
3290 },
3291 /* Video */
3292 {
3293 .name = "vcodec_b_mm2",
3294 .domain = VIDEO_DOMAIN,
3295 },
3296 /* Video */
3297 {
3298 .name = "vcodec_a_stream",
3299 .domain = VIDEO_DOMAIN,
3300 },
3301};
3302
3303static struct mem_pool apq8064_video_pools[] = {
3304 /*
3305 * Video hardware has the following requirements:
3306 * 1. All video addresses used by the video hardware must be at a higher
3307 * address than video firmware address.
3308 * 2. Video hardware can only access a range of 256MB from the base of
3309 * the video firmware.
3310 */
3311 [VIDEO_FIRMWARE_POOL] =
3312 /* Low addresses, intended for video firmware */
3313 {
3314 .paddr = SZ_128K,
3315 .size = SZ_16M - SZ_128K,
3316 },
3317 [VIDEO_MAIN_POOL] =
3318 /* Main video pool */
3319 {
3320 .paddr = SZ_16M,
3321 .size = SZ_256M - SZ_16M,
3322 },
3323 [GEN_POOL] =
3324 /* Remaining address space up to 2G */
3325 {
3326 .paddr = SZ_256M,
3327 .size = SZ_2G - SZ_256M,
3328 },
3329};
3330
3331static struct mem_pool apq8064_camera_pools[] = {
3332 [GEN_POOL] =
3333 /* One address space for camera */
3334 {
3335 .paddr = SZ_128K,
3336 .size = SZ_2G - SZ_128K,
3337 },
3338};
3339
Olav Hauganef95ae32012-05-15 09:50:30 -07003340static struct mem_pool apq8064_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003341 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003342 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003343 {
3344 .paddr = SZ_128K,
3345 .size = SZ_2G - SZ_128K,
3346 },
3347};
3348
Olav Hauganef95ae32012-05-15 09:50:30 -07003349static struct mem_pool apq8064_display_write_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003350 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003351 /* One address space for display writes */
3352 {
3353 .paddr = SZ_128K,
3354 .size = SZ_2G - SZ_128K,
3355 },
3356};
3357
3358static struct mem_pool apq8064_rotator_src_pools[] = {
3359 [GEN_POOL] =
3360 /* One address space for rotator src */
3361 {
3362 .paddr = SZ_128K,
3363 .size = SZ_2G - SZ_128K,
3364 },
3365};
3366
3367static struct mem_pool apq8064_rotator_dst_pools[] = {
3368 [GEN_POOL] =
3369 /* One address space for rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003370 {
3371 .paddr = SZ_128K,
3372 .size = SZ_2G - SZ_128K,
3373 },
3374};
3375
3376static struct msm_iommu_domain apq8064_iommu_domains[] = {
3377 [VIDEO_DOMAIN] = {
3378 .iova_pools = apq8064_video_pools,
3379 .npools = ARRAY_SIZE(apq8064_video_pools),
3380 },
3381 [CAMERA_DOMAIN] = {
3382 .iova_pools = apq8064_camera_pools,
3383 .npools = ARRAY_SIZE(apq8064_camera_pools),
3384 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003385 [DISPLAY_READ_DOMAIN] = {
3386 .iova_pools = apq8064_display_read_pools,
3387 .npools = ARRAY_SIZE(apq8064_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003388 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003389 [DISPLAY_WRITE_DOMAIN] = {
3390 .iova_pools = apq8064_display_write_pools,
3391 .npools = ARRAY_SIZE(apq8064_display_write_pools),
3392 },
3393 [ROTATOR_SRC_DOMAIN] = {
3394 .iova_pools = apq8064_rotator_src_pools,
3395 .npools = ARRAY_SIZE(apq8064_rotator_src_pools),
3396 },
3397 [ROTATOR_DST_DOMAIN] = {
3398 .iova_pools = apq8064_rotator_dst_pools,
3399 .npools = ARRAY_SIZE(apq8064_rotator_dst_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003400 },
3401};
3402
3403struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
3404 .domains = apq8064_iommu_domains,
3405 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
3406 .domain_names = apq8064_iommu_ctx_names,
3407 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
3408 .domain_alloc_flags = 0,
3409};
3410
3411struct platform_device apq8064_iommu_domain_device = {
3412 .name = "iommu_domains",
3413 .id = -1,
3414 .dev = {
3415 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003416 }
3417};
3418
3419struct msm_rtb_platform_data apq8064_rtb_pdata = {
3420 .size = SZ_1M,
3421};
3422
3423static int __init msm_rtb_set_buffer_size(char *p)
3424{
3425 int s;
3426
3427 s = memparse(p, NULL);
3428 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
3429 return 0;
3430}
3431early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3432
3433struct platform_device apq8064_rtb_device = {
3434 .name = "msm_rtb",
3435 .id = -1,
3436 .dev = {
3437 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003438 },
3439};
Laura Abbott93a4a352012-05-25 09:26:35 -07003440
3441#define APQ8064_L1_SIZE SZ_1M
3442/*
3443 * The actual L2 size is smaller but we need a larger buffer
3444 * size to store other dump information
3445 */
3446#define APQ8064_L2_SIZE SZ_8M
3447
3448struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
3449 .l2_size = APQ8064_L2_SIZE,
3450 .l1_size = APQ8064_L1_SIZE,
3451};
3452
3453struct platform_device apq8064_cache_dump_device = {
3454 .name = "msm_cache_dump",
3455 .id = -1,
3456 .dev = {
3457 .platform_data = &apq8064_cache_dump_pdata,
3458 },
3459};