blob: 79fb69fc43786c2be773281fbda8b602d33fdc63 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/bitops.h>
18#include <linux/io.h>
19#include <linux/spinlock.h>
20#include <linux/delay.h>
21#include <linux/clk.h>
22
23#include <asm/clkdev.h>
24#include <asm/mach-types.h>
25
26#include <mach/msm_iomap.h>
27#include <mach/clk.h>
28#include <mach/rpm-regulator.h>
Stephen Boyd94625ef2011-07-12 17:06:01 -070029#include <mach/socinfo.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030
31#include "clock-local.h"
32#include "clock-rpm.h"
33#include "clock-voter.h"
34#include "clock-dss-8960.h"
35#include "devices.h"
Vikram Mulukutla681d8682012-03-09 23:56:20 -080036#include "clock-pll.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38#define REG(off) (MSM_CLK_CTL_BASE + (off))
39#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
40#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
Matt Wagantall8b38f942011-08-02 18:23:18 -070041#define REG_GCC(off) (MSM_APCS_GCC_BASE + (off))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042
43/* Peripheral clock registers. */
Stephen Boyda52d7e32011-11-10 11:59:00 -080044#define ADM0_PBUS_CLK_CTL_REG REG(0x2208)
Tianyi Gou352955d2012-05-18 19:44:01 -070045#define SFAB_SATA_S_HCLK_CTL_REG REG(0x2480)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#define CE1_HCLK_CTL_REG REG(0x2720)
47#define CE1_CORE_CLK_CTL_REG REG(0x2724)
Tianyi Gou05e01102012-02-08 22:15:49 -080048#define PRNG_CLK_NS_REG REG(0x2E80)
Tianyi Gou41515e22011-09-01 19:37:43 -070049#define CE3_HCLK_CTL_REG REG(0x36C4)
50#define CE3_CORE_CLK_CTL_REG REG(0x36CC)
51#define CE3_CLK_SRC_NS_REG REG(0x36C0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define DMA_BAM_HCLK_CTL REG(0x25C0)
Tianyi Gou6613de52012-01-27 17:57:53 -080053#define CLK_HALT_AFAB_SFAB_STATEA_REG REG(0x2FC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070054#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
56#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
57#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
58#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
Tianyi Gou41515e22011-09-01 19:37:43 -070059/* 8064 name CLK_HALT_GSS_KPSS_MISC_STATE_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
61#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
Stephen Boyd973e4ba2011-07-12 17:06:01 -070062#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070064#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
65#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
67#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
68#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
69#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
70#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
71#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072#define PDM_CLK_NS_REG REG(0x2CC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070073/* 8064 name BB_PLL_ENA_APCS_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074#define BB_PLL_ENA_SC0_REG REG(0x34C0)
Tianyi Gou59608a72012-01-31 22:19:30 -080075#define BB_PLL_ENA_RPM_REG REG(0x34A0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070076#define BB_PLL0_STATUS_REG REG(0x30D8)
77#define BB_PLL5_STATUS_REG REG(0x30F8)
78#define BB_PLL6_STATUS_REG REG(0x3118)
79#define BB_PLL7_STATUS_REG REG(0x3138)
80#define BB_PLL8_L_VAL_REG REG(0x3144)
81#define BB_PLL8_M_VAL_REG REG(0x3148)
82#define BB_PLL8_MODE_REG REG(0x3140)
83#define BB_PLL8_N_VAL_REG REG(0x314C)
84#define BB_PLL8_STATUS_REG REG(0x3158)
85#define BB_PLL8_CONFIG_REG REG(0x3154)
86#define BB_PLL8_TEST_CTL_REG REG(0x3150)
Stephen Boyd94625ef2011-07-12 17:06:01 -070087#define BB_MMCC_PLL2_MODE_REG REG(0x3160)
88#define BB_MMCC_PLL2_TEST_CTL_REG REG(0x3170)
Tianyi Gou41515e22011-09-01 19:37:43 -070089#define BB_PLL14_MODE_REG REG(0x31C0)
90#define BB_PLL14_L_VAL_REG REG(0x31C4)
91#define BB_PLL14_M_VAL_REG REG(0x31C8)
92#define BB_PLL14_N_VAL_REG REG(0x31CC)
93#define BB_PLL14_TEST_CTL_REG REG(0x31D0)
94#define BB_PLL14_CONFIG_REG REG(0x31D4)
Stephen Boyd94625ef2011-07-12 17:06:01 -070095#define BB_PLL14_STATUS_REG REG(0x31D8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
97#define PMEM_ACLK_CTL_REG REG(0x25A0)
98#define RINGOSC_NS_REG REG(0x2DC0)
99#define RINGOSC_STATUS_REG REG(0x2DCC)
100#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
Stephen Boyda52d7e32011-11-10 11:59:00 -0800101#define RPM_MSG_RAM_HCLK_CTL_REG REG(0x27E0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
103#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
104#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
105#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
106#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
107#define SLIMBUS_XO_SRC_CLK_CTL_REG REG(0x2628)
108#define TSIF_HCLK_CTL_REG REG(0x2700)
109#define TSIF_REF_CLK_MD_REG REG(0x270C)
110#define TSIF_REF_CLK_NS_REG REG(0x2710)
111#define TSSC_CLK_CTL_REG REG(0x2CA0)
Tianyi Gou352955d2012-05-18 19:44:01 -0700112#define SATA_HCLK_CTL_REG REG(0x2C00)
Tianyi Gou41515e22011-09-01 19:37:43 -0700113#define SATA_CLK_SRC_NS_REG REG(0x2C08)
114#define SATA_RXOOB_CLK_CTL_REG REG(0x2C0C)
115#define SATA_PMALIVE_CLK_CTL_REG REG(0x2C10)
116#define SATA_PHY_REF_CLK_CTL_REG REG(0x2C14)
Tianyi Gou352955d2012-05-18 19:44:01 -0700117#define SATA_ACLK_CTL_REG REG(0x2C20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700118#define SATA_PHY_CFG_CLK_CTL_REG REG(0x2C40)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
120#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
121#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
122#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
123#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
124#define USB_HS1_HCLK_CTL_REG REG(0x2900)
Tianyi Gou41515e22011-09-01 19:37:43 -0700125#define USB_HS1_HCLK_FS_REG REG(0x2904)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700126#define USB_HS1_RESET_REG REG(0x2910)
127#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
128#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700129#define USB_HS3_HCLK_CTL_REG REG(0x3700)
130#define USB_HS3_HCLK_FS_REG REG(0x3704)
131#define USB_HS3_RESET_REG REG(0x3710)
132#define USB_HS3_XCVR_FS_CLK_MD_REG REG(0X3708)
133#define USB_HS3_XCVR_FS_CLK_NS_REG REG(0X370C)
134#define USB_HS4_HCLK_CTL_REG REG(0x3720)
135#define USB_HS4_HCLK_FS_REG REG(0x3724)
136#define USB_HS4_RESET_REG REG(0x3730)
137#define USB_HS4_XCVR_FS_CLK_MD_REG REG(0X3728)
138#define USB_HS4_XCVR_FS_CLK_NS_REG REG(0X372C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700139#define USB_HSIC_HCLK_CTL_REG REG(0x2920)
140#define USB_HSIC_HSIC_CLK_CTL_REG REG(0x2B44)
141#define USB_HSIC_HSIC_CLK_SRC_CTL_REG REG(0x2B40)
142#define USB_HSIC_HSIO_CAL_CLK_CTL_REG REG(0x2B48)
143#define USB_HSIC_RESET_REG REG(0x2934)
144#define USB_HSIC_SYSTEM_CLK_CTL_REG REG(0x292C)
145#define USB_HSIC_XCVR_FS_CLK_MD_REG REG(0x2924)
146#define USB_HSIC_XCVR_FS_CLK_NS_REG REG(0x2928)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700147#define USB_PHY0_RESET_REG REG(0x2E20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700148#define PCIE_ALT_REF_CLK_NS_REG REG(0x3860)
Tianyi Gou6613de52012-01-27 17:57:53 -0800149#define PCIE_ACLK_CTL_REG REG(0x22C0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700150#define PCIE_HCLK_CTL_REG REG(0x22CC)
Tianyi Gou6613de52012-01-27 17:57:53 -0800151#define PCIE_PCLK_CTL_REG REG(0x22D0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700152#define GPLL1_MODE_REG REG(0x3160)
153#define GPLL1_L_VAL_REG REG(0x3164)
154#define GPLL1_M_VAL_REG REG(0x3168)
155#define GPLL1_N_VAL_REG REG(0x316C)
156#define GPLL1_CONFIG_REG REG(0x3174)
157#define GPLL1_STATUS_REG REG(0x3178)
158#define PXO_SRC_CLK_CTL_REG REG(0x2EA0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159
160/* Multimedia clock registers. */
161#define AHB_EN_REG REG_MM(0x0008)
162#define AHB_EN2_REG REG_MM(0x0038)
Tianyi Gou41515e22011-09-01 19:37:43 -0700163#define AHB_EN3_REG REG_MM(0x0248)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164#define AHB_NS_REG REG_MM(0x0004)
165#define AXI_NS_REG REG_MM(0x0014)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700166#define CAMCLK0_NS_REG REG_MM(0x0148)
167#define CAMCLK0_CC_REG REG_MM(0x0140)
168#define CAMCLK0_MD_REG REG_MM(0x0144)
169#define CAMCLK1_NS_REG REG_MM(0x015C)
170#define CAMCLK1_CC_REG REG_MM(0x0154)
171#define CAMCLK1_MD_REG REG_MM(0x0158)
172#define CAMCLK2_NS_REG REG_MM(0x0228)
173#define CAMCLK2_CC_REG REG_MM(0x0220)
174#define CAMCLK2_MD_REG REG_MM(0x0224)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175#define CSI0_NS_REG REG_MM(0x0048)
176#define CSI0_CC_REG REG_MM(0x0040)
177#define CSI0_MD_REG REG_MM(0x0044)
178#define CSI1_NS_REG REG_MM(0x0010)
179#define CSI1_CC_REG REG_MM(0x0024)
180#define CSI1_MD_REG REG_MM(0x0028)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700181#define CSI2_NS_REG REG_MM(0x0234)
182#define CSI2_CC_REG REG_MM(0x022C)
183#define CSI2_MD_REG REG_MM(0x0230)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700184#define CSIPHYTIMER_CC_REG REG_MM(0x0160)
185#define CSIPHYTIMER_MD_REG REG_MM(0x0164)
186#define CSIPHYTIMER_NS_REG REG_MM(0x0168)
187#define DSI1_BYTE_NS_REG REG_MM(0x00B0)
188#define DSI1_BYTE_CC_REG REG_MM(0x0090)
189#define DSI2_BYTE_NS_REG REG_MM(0x00BC)
190#define DSI2_BYTE_CC_REG REG_MM(0x00B4)
191#define DSI1_ESC_NS_REG REG_MM(0x011C)
192#define DSI1_ESC_CC_REG REG_MM(0x00CC)
193#define DSI2_ESC_NS_REG REG_MM(0x0150)
194#define DSI2_ESC_CC_REG REG_MM(0x013C)
195#define DSI_PIXEL_CC_REG REG_MM(0x0130)
196#define DSI2_PIXEL_CC_REG REG_MM(0x0094)
197#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
198#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
199#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
200#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
201#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
202#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
203#define DBG_BUS_VEC_G_REG REG_MM(0x01E0)
204#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
205#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Tianyi Gou41515e22011-09-01 19:37:43 -0700206#define DBG_BUS_VEC_J_REG REG_MM(0x0240)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
208#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
209#define GFX2D0_CC_REG REG_MM(0x0060)
210#define GFX2D0_MD0_REG REG_MM(0x0064)
211#define GFX2D0_MD1_REG REG_MM(0x0068)
212#define GFX2D0_NS_REG REG_MM(0x0070)
213#define GFX2D1_CC_REG REG_MM(0x0074)
214#define GFX2D1_MD0_REG REG_MM(0x0078)
215#define GFX2D1_MD1_REG REG_MM(0x006C)
216#define GFX2D1_NS_REG REG_MM(0x007C)
217#define GFX3D_CC_REG REG_MM(0x0080)
218#define GFX3D_MD0_REG REG_MM(0x0084)
219#define GFX3D_MD1_REG REG_MM(0x0088)
220#define GFX3D_NS_REG REG_MM(0x008C)
221#define IJPEG_CC_REG REG_MM(0x0098)
222#define IJPEG_MD_REG REG_MM(0x009C)
223#define IJPEG_NS_REG REG_MM(0x00A0)
224#define JPEGD_CC_REG REG_MM(0x00A4)
225#define JPEGD_NS_REG REG_MM(0x00AC)
Tianyi Gou41515e22011-09-01 19:37:43 -0700226#define VCAP_CC_REG REG_MM(0x0178)
227#define VCAP_NS_REG REG_MM(0x021C)
228#define VCAP_MD0_REG REG_MM(0x01EC)
229#define VCAP_MD1_REG REG_MM(0x0218)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700230#define MAXI_EN_REG REG_MM(0x0018)
231#define MAXI_EN2_REG REG_MM(0x0020)
232#define MAXI_EN3_REG REG_MM(0x002C)
233#define MAXI_EN4_REG REG_MM(0x0114)
Tianyi Gou41515e22011-09-01 19:37:43 -0700234#define MAXI_EN5_REG REG_MM(0x0244)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700235#define MDP_CC_REG REG_MM(0x00C0)
236#define MDP_LUT_CC_REG REG_MM(0x016C)
237#define MDP_MD0_REG REG_MM(0x00C4)
238#define MDP_MD1_REG REG_MM(0x00C8)
239#define MDP_NS_REG REG_MM(0x00D0)
240#define MISC_CC_REG REG_MM(0x0058)
241#define MISC_CC2_REG REG_MM(0x005C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700242#define MISC_CC3_REG REG_MM(0x0238)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700243#define MM_PLL1_MODE_REG REG_MM(0x031C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700244#define MM_PLL1_L_VAL_REG REG_MM(0x0320)
245#define MM_PLL1_M_VAL_REG REG_MM(0x0324)
246#define MM_PLL1_N_VAL_REG REG_MM(0x0328)
247#define MM_PLL1_CONFIG_REG REG_MM(0x032C)
248#define MM_PLL1_TEST_CTL_REG REG_MM(0x0330)
249#define MM_PLL1_STATUS_REG REG_MM(0x0334)
250#define MM_PLL3_MODE_REG REG_MM(0x0338)
Tianyi Gou621f8742011-09-01 21:45:01 -0700251#define MM_PLL3_L_VAL_REG REG_MM(0x033C)
252#define MM_PLL3_M_VAL_REG REG_MM(0x0340)
253#define MM_PLL3_N_VAL_REG REG_MM(0x0344)
254#define MM_PLL3_CONFIG_REG REG_MM(0x0348)
255#define MM_PLL3_TEST_CTL_REG REG_MM(0x034C)
256#define MM_PLL3_STATUS_REG REG_MM(0x0350)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700257#define ROT_CC_REG REG_MM(0x00E0)
258#define ROT_NS_REG REG_MM(0x00E8)
259#define SAXI_EN_REG REG_MM(0x0030)
260#define SW_RESET_AHB_REG REG_MM(0x020C)
261#define SW_RESET_AHB2_REG REG_MM(0x0200)
262#define SW_RESET_ALL_REG REG_MM(0x0204)
263#define SW_RESET_AXI_REG REG_MM(0x0208)
264#define SW_RESET_CORE_REG REG_MM(0x0210)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700265#define SW_RESET_CORE2_REG REG_MM(0x0214)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700266#define TV_CC_REG REG_MM(0x00EC)
267#define TV_CC2_REG REG_MM(0x0124)
268#define TV_MD_REG REG_MM(0x00F0)
269#define TV_NS_REG REG_MM(0x00F4)
270#define VCODEC_CC_REG REG_MM(0x00F8)
271#define VCODEC_MD0_REG REG_MM(0x00FC)
272#define VCODEC_MD1_REG REG_MM(0x0128)
273#define VCODEC_NS_REG REG_MM(0x0100)
274#define VFE_CC_REG REG_MM(0x0104)
275#define VFE_MD_REG REG_MM(0x0108)
276#define VFE_NS_REG REG_MM(0x010C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700277#define VFE_CC2_REG REG_MM(0x023C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700278#define VPE_CC_REG REG_MM(0x0110)
279#define VPE_NS_REG REG_MM(0x0118)
280
281/* Low-power Audio clock registers. */
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700282#define LCC_CLK_HS_DEBUG_CFG_REG REG_LPA(0x00A4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700283#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
284#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
285#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
286#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
287#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
288#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
289#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
290#define LCC_MI2S_MD_REG REG_LPA(0x004C)
291#define LCC_MI2S_NS_REG REG_LPA(0x0048)
292#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
293#define LCC_PCM_MD_REG REG_LPA(0x0058)
294#define LCC_PCM_NS_REG REG_LPA(0x0054)
295#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700296#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
297#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
298#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
299#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
300#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700301#define LCC_PLL0_STATUS_REG REG_LPA(0x0018)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700302#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
303#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
304#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
305#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
306#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
307#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
308#define LCC_SLIMBUS_NS_REG REG_LPA(0x00CC)
309#define LCC_SLIMBUS_MD_REG REG_LPA(0x00D0)
310#define LCC_SLIMBUS_STATUS_REG REG_LPA(0x00D4)
311#define LCC_AHBEX_BRANCH_CTL_REG REG_LPA(0x00E4)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700312#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700313
Matt Wagantall8b38f942011-08-02 18:23:18 -0700314#define GCC_APCS_CLK_DIAG REG_GCC(0x001C)
315
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700316/* MUX source input identifiers. */
317#define pxo_to_bb_mux 0
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700318#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700319#define pll0_to_bb_mux 2
320#define pll8_to_bb_mux 3
321#define pll6_to_bb_mux 4
322#define gnd_to_bb_mux 5
Stephen Boyd94625ef2011-07-12 17:06:01 -0700323#define pll3_to_bb_mux 6
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700324#define pxo_to_mm_mux 0
325#define pll1_to_mm_mux 1
Tianyi Gou41515e22011-09-01 19:37:43 -0700326#define pll2_to_mm_mux 1 /* or MMCC_PLL1 */
327#define pll8_to_mm_mux 2 /* or GCC_PERF */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700328#define pll0_to_mm_mux 3
Tianyi Gou41515e22011-09-01 19:37:43 -0700329#define pll15_to_mm_mux 3 /* or MM_PLL3 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700330#define gnd_to_mm_mux 4
Stephen Boyd7a776cd2011-10-20 12:46:04 -0700331#define pll3_to_mm_mux 3 /* or MMCC_PLL2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700332#define hdmi_pll_to_mm_mux 3
333#define cxo_to_xo_mux 0
334#define pxo_to_xo_mux 1
335#define gnd_to_xo_mux 3
336#define pxo_to_lpa_mux 0
337#define cxo_to_lpa_mux 1
338#define pll4_to_lpa_mux 2
339#define gnd_to_lpa_mux 6
Tianyi Gou41515e22011-09-01 19:37:43 -0700340#define pxo_to_pcie_mux 0
341#define pll3_to_pcie_mux 1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700342
343/* Test Vector Macros */
344#define TEST_TYPE_PER_LS 1
345#define TEST_TYPE_PER_HS 2
346#define TEST_TYPE_MM_LS 3
347#define TEST_TYPE_MM_HS 4
348#define TEST_TYPE_LPA 5
Matt Wagantall8b38f942011-08-02 18:23:18 -0700349#define TEST_TYPE_CPUL2 6
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700350#define TEST_TYPE_LPA_HS 7
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700351#define TEST_TYPE_SHIFT 24
352#define TEST_CLK_SEL_MASK BM(23, 0)
353#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
354#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
355#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
356#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
357#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
358#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700359#define TEST_LPA_HS(s) TEST_VECTOR((s), TEST_TYPE_LPA_HS)
Matt Wagantall8b38f942011-08-02 18:23:18 -0700360#define TEST_CPUL2(s) TEST_VECTOR((s), TEST_TYPE_CPUL2)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700361
362#define MN_MODE_DUAL_EDGE 0x2
363
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700364struct pll_rate {
365 const uint32_t l_val;
366 const uint32_t m_val;
367 const uint32_t n_val;
368 const uint32_t vco;
369 const uint32_t post_div;
370 const uint32_t i_bits;
371};
372#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
373
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700374enum vdd_dig_levels {
375 VDD_DIG_NONE,
376 VDD_DIG_LOW,
377 VDD_DIG_NOMINAL,
378 VDD_DIG_HIGH
379};
380
Saravana Kannan298ec392012-02-08 19:21:47 -0800381static int set_vdd_dig_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700382{
383 static const int vdd_uv[] = {
384 [VDD_DIG_NONE] = 0,
385 [VDD_DIG_LOW] = 945000,
386 [VDD_DIG_NOMINAL] = 1050000,
387 [VDD_DIG_HIGH] = 1150000
388 };
Saravana Kannan298ec392012-02-08 19:21:47 -0800389 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S3, RPM_VREG_VOTER3,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700390 vdd_uv[level], 1150000, 1);
391}
392
Saravana Kannan298ec392012-02-08 19:21:47 -0800393static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig_8960);
394
395static int set_vdd_dig_8930(struct clk_vdd_class *vdd_class, int level)
396{
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800397 static const int vdd_corner[] = {
398 [VDD_DIG_NONE] = RPM_VREG_CORNER_NONE,
399 [VDD_DIG_LOW] = RPM_VREG_CORNER_LOW,
400 [VDD_DIG_NOMINAL] = RPM_VREG_CORNER_NOMINAL,
401 [VDD_DIG_HIGH] = RPM_VREG_CORNER_HIGH,
Saravana Kannan298ec392012-02-08 19:21:47 -0800402 };
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800403 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_VDD_DIG_CORNER,
404 RPM_VREG_VOTER3,
405 vdd_corner[level],
406 RPM_VREG_CORNER_HIGH, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800407}
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700408
409#define VDD_DIG_FMAX_MAP1(l1, f1) \
410 .vdd_class = &vdd_dig, \
411 .fmax[VDD_DIG_##l1] = (f1)
412#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
413 .vdd_class = &vdd_dig, \
414 .fmax[VDD_DIG_##l1] = (f1), \
415 .fmax[VDD_DIG_##l2] = (f2)
416#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
417 .vdd_class = &vdd_dig, \
418 .fmax[VDD_DIG_##l1] = (f1), \
419 .fmax[VDD_DIG_##l2] = (f2), \
420 .fmax[VDD_DIG_##l3] = (f3)
421
Tianyi Goue1faaf22012-01-24 16:07:19 -0800422enum vdd_sr2_pll_levels {
423 VDD_SR2_PLL_OFF,
424 VDD_SR2_PLL_ON
Matt Wagantallc57577d2011-10-06 17:06:53 -0700425};
426
Saravana Kannan298ec392012-02-08 19:21:47 -0800427static int set_vdd_sr2_pll_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantallc57577d2011-10-06 17:06:53 -0700428{
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800429 int rc = 0;
Saravana Kannan298ec392012-02-08 19:21:47 -0800430
431 if (level == VDD_SR2_PLL_OFF) {
432 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
433 RPM_VREG_VOTER3, 0, 0, 1);
434 if (rc)
435 return rc;
436 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
437 RPM_VREG_VOTER3, 0, 0, 1);
438 if (rc)
439 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
440 RPM_VREG_VOTER3, 1800000, 1800000, 1);
Tianyi Goue1faaf22012-01-24 16:07:19 -0800441 } else {
Saravana Kannan298ec392012-02-08 19:21:47 -0800442 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
David Collins9a81d6c2012-03-29 15:11:33 -0700443 RPM_VREG_VOTER3, 2050000, 2100000, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800444 if (rc)
445 return rc;
446 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
447 RPM_VREG_VOTER3, 1800000, 1800000, 1);
448 if (rc)
449 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800450 RPM_VREG_VOTER3, 0, 0, 1);
Matt Wagantallc57577d2011-10-06 17:06:53 -0700451 }
452
453 return rc;
454}
455
Saravana Kannan298ec392012-02-08 19:21:47 -0800456static DEFINE_VDD_CLASS(vdd_sr2_pll, set_vdd_sr2_pll_8960);
457
458static int sr2_lreg_uv[] = {
459 [VDD_SR2_PLL_OFF] = 0,
460 [VDD_SR2_PLL_ON] = 1800000,
461};
462
463static int set_vdd_sr2_pll_8064(struct clk_vdd_class *vdd_class, int level)
464{
465 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_LVS7, RPM_VREG_VOTER3,
466 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
467}
468
469static int set_vdd_sr2_pll_8930(struct clk_vdd_class *vdd_class, int level)
470{
471 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_L23, RPM_VREG_VOTER3,
472 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
473}
Matt Wagantallc57577d2011-10-06 17:06:53 -0700474
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700475/*
476 * Clock Descriptions
477 */
478
Stephen Boyd72a80352012-01-26 15:57:38 -0800479DEFINE_CLK_RPM_BRANCH(pxo_clk, pxo_a_clk, PXO, 27000000);
480DEFINE_CLK_RPM_BRANCH(cxo_clk, cxo_a_clk, CXO, 19200000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700481
482static struct pll_clk pll2_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700483 .mode_reg = MM_PLL1_MODE_REG,
484 .parent = &pxo_clk.c,
485 .c = {
486 .dbg_name = "pll2_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800487 .rate = 800000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800488 .ops = &clk_ops_local_pll,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700489 CLK_INIT(pll2_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800490 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700491 },
492};
493
Stephen Boyd94625ef2011-07-12 17:06:01 -0700494static struct pll_clk pll3_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700495 .mode_reg = BB_MMCC_PLL2_MODE_REG,
496 .parent = &pxo_clk.c,
497 .c = {
498 .dbg_name = "pll3_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800499 .rate = 1200000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800500 .ops = &clk_ops_local_pll,
Tianyi Goue1faaf22012-01-24 16:07:19 -0800501 .vdd_class = &vdd_sr2_pll,
502 .fmax[VDD_SR2_PLL_ON] = ULONG_MAX,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700503 CLK_INIT(pll3_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800504 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700505 },
506};
507
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700508static struct pll_vote_clk pll4_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509 .en_reg = BB_PLL_ENA_SC0_REG,
510 .en_mask = BIT(4),
511 .status_reg = LCC_PLL0_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800512 .status_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700513 .parent = &pxo_clk.c,
514 .c = {
515 .dbg_name = "pll4_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800516 .rate = 393216000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700517 .ops = &clk_ops_pll_vote,
518 CLK_INIT(pll4_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800519 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700520 },
521};
522
523static struct pll_vote_clk pll8_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700524 .en_reg = BB_PLL_ENA_SC0_REG,
525 .en_mask = BIT(8),
526 .status_reg = BB_PLL8_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800527 .status_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700528 .parent = &pxo_clk.c,
529 .c = {
530 .dbg_name = "pll8_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800531 .rate = 384000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700532 .ops = &clk_ops_pll_vote,
533 CLK_INIT(pll8_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800534 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700535 },
536};
537
Stephen Boyd94625ef2011-07-12 17:06:01 -0700538static struct pll_vote_clk pll14_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700539 .en_reg = BB_PLL_ENA_SC0_REG,
540 .en_mask = BIT(14),
541 .status_reg = BB_PLL14_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800542 .status_mask = BIT(16),
Stephen Boyd94625ef2011-07-12 17:06:01 -0700543 .parent = &pxo_clk.c,
544 .c = {
545 .dbg_name = "pll14_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800546 .rate = 480000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700547 .ops = &clk_ops_pll_vote,
548 CLK_INIT(pll14_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800549 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700550 },
551};
552
Tianyi Gou41515e22011-09-01 19:37:43 -0700553static struct pll_clk pll15_clk = {
Tianyi Gou41515e22011-09-01 19:37:43 -0700554 .mode_reg = MM_PLL3_MODE_REG,
555 .parent = &pxo_clk.c,
556 .c = {
557 .dbg_name = "pll15_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800558 .rate = 975000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800559 .ops = &clk_ops_local_pll,
Tianyi Gou41515e22011-09-01 19:37:43 -0700560 CLK_INIT(pll15_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800561 .warned = true,
Tianyi Gou41515e22011-09-01 19:37:43 -0700562 },
563};
564
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700565/* AXI Interfaces */
566static struct branch_clk gmem_axi_clk = {
567 .b = {
568 .ctl_reg = MAXI_EN_REG,
569 .en_mask = BIT(24),
570 .halt_reg = DBG_BUS_VEC_E_REG,
571 .halt_bit = 6,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800572 .retain_reg = MAXI_EN2_REG,
573 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700574 },
575 .c = {
576 .dbg_name = "gmem_axi_clk",
577 .ops = &clk_ops_branch,
578 CLK_INIT(gmem_axi_clk.c),
579 },
580};
581
582static struct branch_clk ijpeg_axi_clk = {
583 .b = {
584 .ctl_reg = MAXI_EN_REG,
585 .en_mask = BIT(21),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800586 .hwcg_reg = MAXI_EN_REG,
587 .hwcg_mask = BIT(11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700588 .reset_reg = SW_RESET_AXI_REG,
589 .reset_mask = BIT(14),
590 .halt_reg = DBG_BUS_VEC_E_REG,
591 .halt_bit = 4,
592 },
593 .c = {
594 .dbg_name = "ijpeg_axi_clk",
595 .ops = &clk_ops_branch,
596 CLK_INIT(ijpeg_axi_clk.c),
597 },
598};
599
600static struct branch_clk imem_axi_clk = {
601 .b = {
602 .ctl_reg = MAXI_EN_REG,
603 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800604 .hwcg_reg = MAXI_EN_REG,
605 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700606 .reset_reg = SW_RESET_CORE_REG,
607 .reset_mask = BIT(10),
608 .halt_reg = DBG_BUS_VEC_E_REG,
609 .halt_bit = 7,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800610 .retain_reg = MAXI_EN2_REG,
611 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700612 },
613 .c = {
614 .dbg_name = "imem_axi_clk",
615 .ops = &clk_ops_branch,
616 CLK_INIT(imem_axi_clk.c),
617 },
618};
619
620static struct branch_clk jpegd_axi_clk = {
621 .b = {
622 .ctl_reg = MAXI_EN_REG,
623 .en_mask = BIT(25),
624 .halt_reg = DBG_BUS_VEC_E_REG,
625 .halt_bit = 5,
626 },
627 .c = {
628 .dbg_name = "jpegd_axi_clk",
629 .ops = &clk_ops_branch,
630 CLK_INIT(jpegd_axi_clk.c),
631 },
632};
633
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700634static struct branch_clk vcodec_axi_b_clk = {
635 .b = {
636 .ctl_reg = MAXI_EN4_REG,
637 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800638 .hwcg_reg = MAXI_EN4_REG,
639 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700640 .halt_reg = DBG_BUS_VEC_I_REG,
641 .halt_bit = 25,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800642 .retain_reg = MAXI_EN4_REG,
643 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700644 },
645 .c = {
646 .dbg_name = "vcodec_axi_b_clk",
647 .ops = &clk_ops_branch,
648 CLK_INIT(vcodec_axi_b_clk.c),
649 },
650};
651
Matt Wagantall91f42702011-07-14 12:01:15 -0700652static struct branch_clk vcodec_axi_a_clk = {
653 .b = {
654 .ctl_reg = MAXI_EN4_REG,
655 .en_mask = BIT(25),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800656 .hwcg_reg = MAXI_EN4_REG,
657 .hwcg_mask = BIT(24),
Matt Wagantall91f42702011-07-14 12:01:15 -0700658 .halt_reg = DBG_BUS_VEC_I_REG,
659 .halt_bit = 26,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800660 .retain_reg = MAXI_EN4_REG,
661 .retain_mask = BIT(10),
Matt Wagantall91f42702011-07-14 12:01:15 -0700662 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700663 .c = {
664 .dbg_name = "vcodec_axi_a_clk",
665 .ops = &clk_ops_branch,
666 CLK_INIT(vcodec_axi_a_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700667 .depends = &vcodec_axi_b_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700668 },
669};
670
671static struct branch_clk vcodec_axi_clk = {
672 .b = {
673 .ctl_reg = MAXI_EN_REG,
674 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800675 .hwcg_reg = MAXI_EN_REG,
676 .hwcg_mask = BIT(13),
Matt Wagantall91f42702011-07-14 12:01:15 -0700677 .reset_reg = SW_RESET_AXI_REG,
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -0800678 .reset_mask = BIT(4)|BIT(5)|BIT(7),
Matt Wagantall91f42702011-07-14 12:01:15 -0700679 .halt_reg = DBG_BUS_VEC_E_REG,
680 .halt_bit = 3,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800681 .retain_reg = MAXI_EN2_REG,
682 .retain_mask = BIT(28),
Matt Wagantall91f42702011-07-14 12:01:15 -0700683 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700684 .c = {
685 .dbg_name = "vcodec_axi_clk",
686 .ops = &clk_ops_branch,
687 CLK_INIT(vcodec_axi_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700688 .depends = &vcodec_axi_a_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700689 },
690};
691
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700692static struct branch_clk vfe_axi_clk = {
693 .b = {
694 .ctl_reg = MAXI_EN_REG,
695 .en_mask = BIT(18),
696 .reset_reg = SW_RESET_AXI_REG,
697 .reset_mask = BIT(9),
698 .halt_reg = DBG_BUS_VEC_E_REG,
699 .halt_bit = 0,
700 },
701 .c = {
702 .dbg_name = "vfe_axi_clk",
703 .ops = &clk_ops_branch,
704 CLK_INIT(vfe_axi_clk.c),
705 },
706};
707
708static struct branch_clk mdp_axi_clk = {
709 .b = {
710 .ctl_reg = MAXI_EN_REG,
711 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800712 .hwcg_reg = MAXI_EN_REG,
713 .hwcg_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700714 .reset_reg = SW_RESET_AXI_REG,
715 .reset_mask = BIT(13),
716 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700717 .halt_bit = 8,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800718 .retain_reg = MAXI_EN_REG,
719 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700720 },
721 .c = {
722 .dbg_name = "mdp_axi_clk",
723 .ops = &clk_ops_branch,
724 CLK_INIT(mdp_axi_clk.c),
725 },
726};
727
728static struct branch_clk rot_axi_clk = {
729 .b = {
730 .ctl_reg = MAXI_EN2_REG,
731 .en_mask = BIT(24),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800732 .hwcg_reg = MAXI_EN2_REG,
733 .hwcg_mask = BIT(25),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700734 .reset_reg = SW_RESET_AXI_REG,
735 .reset_mask = BIT(6),
736 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700737 .halt_bit = 2,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800738 .retain_reg = MAXI_EN3_REG,
739 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700740 },
741 .c = {
742 .dbg_name = "rot_axi_clk",
743 .ops = &clk_ops_branch,
744 CLK_INIT(rot_axi_clk.c),
745 },
746};
747
748static struct branch_clk vpe_axi_clk = {
749 .b = {
750 .ctl_reg = MAXI_EN2_REG,
751 .en_mask = BIT(26),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800752 .hwcg_reg = MAXI_EN2_REG,
753 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700754 .reset_reg = SW_RESET_AXI_REG,
755 .reset_mask = BIT(15),
756 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700757 .halt_bit = 1,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800758 .retain_reg = MAXI_EN3_REG,
759 .retain_mask = BIT(21),
760
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700761 },
762 .c = {
763 .dbg_name = "vpe_axi_clk",
764 .ops = &clk_ops_branch,
765 CLK_INIT(vpe_axi_clk.c),
766 },
767};
768
Tianyi Gou41515e22011-09-01 19:37:43 -0700769static struct branch_clk vcap_axi_clk = {
770 .b = {
771 .ctl_reg = MAXI_EN5_REG,
772 .en_mask = BIT(12),
Tianyi Gouf3095ea2012-05-22 14:16:06 -0700773 .hwcg_reg = MAXI_EN5_REG,
774 .hwcg_mask = BIT(11),
Tianyi Gou41515e22011-09-01 19:37:43 -0700775 .reset_reg = SW_RESET_AXI_REG,
776 .reset_mask = BIT(16),
777 .halt_reg = DBG_BUS_VEC_J_REG,
778 .halt_bit = 20,
779 },
780 .c = {
781 .dbg_name = "vcap_axi_clk",
782 .ops = &clk_ops_branch,
783 CLK_INIT(vcap_axi_clk.c),
784 },
785};
786
Tianyi Goue3d4f542012-03-15 17:06:45 -0700787/* gfx3d_axi_clk is set as a dependency of gmem_axi_clk at runtime */
788static struct branch_clk gfx3d_axi_clk_8064 = {
Tianyi Gou621f8742011-09-01 21:45:01 -0700789 .b = {
790 .ctl_reg = MAXI_EN5_REG,
791 .en_mask = BIT(25),
Tianyi Gouf3095ea2012-05-22 14:16:06 -0700792 .hwcg_reg = MAXI_EN5_REG,
793 .hwcg_mask = BIT(24),
Tianyi Gou621f8742011-09-01 21:45:01 -0700794 .reset_reg = SW_RESET_AXI_REG,
795 .reset_mask = BIT(17),
796 .halt_reg = DBG_BUS_VEC_J_REG,
797 .halt_bit = 30,
798 },
799 .c = {
800 .dbg_name = "gfx3d_axi_clk",
801 .ops = &clk_ops_branch,
Tianyi Goue3d4f542012-03-15 17:06:45 -0700802 CLK_INIT(gfx3d_axi_clk_8064.c),
803 },
804};
805
806static struct branch_clk gfx3d_axi_clk_8930 = {
807 .b = {
808 .ctl_reg = MAXI_EN5_REG,
809 .en_mask = BIT(12),
810 .reset_reg = SW_RESET_AXI_REG,
811 .reset_mask = BIT(16),
812 .halt_reg = DBG_BUS_VEC_J_REG,
813 .halt_bit = 12,
814 },
815 .c = {
816 .dbg_name = "gfx3d_axi_clk",
817 .ops = &clk_ops_branch,
818 CLK_INIT(gfx3d_axi_clk_8930.c),
Tianyi Gou621f8742011-09-01 21:45:01 -0700819 },
820};
821
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700822/* AHB Interfaces */
823static struct branch_clk amp_p_clk = {
824 .b = {
825 .ctl_reg = AHB_EN_REG,
826 .en_mask = BIT(24),
Matt Wagantalld40857a2012-04-10 19:15:43 -0700827 .reset_reg = SW_RESET_CORE_REG,
828 .reset_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700829 .halt_reg = DBG_BUS_VEC_F_REG,
830 .halt_bit = 18,
831 },
832 .c = {
833 .dbg_name = "amp_p_clk",
834 .ops = &clk_ops_branch,
835 CLK_INIT(amp_p_clk.c),
836 },
837};
838
Matt Wagantallc23eee92011-08-16 23:06:52 -0700839static struct branch_clk csi_p_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700840 .b = {
841 .ctl_reg = AHB_EN_REG,
842 .en_mask = BIT(7),
843 .reset_reg = SW_RESET_AHB_REG,
844 .reset_mask = BIT(17),
845 .halt_reg = DBG_BUS_VEC_F_REG,
846 .halt_bit = 16,
847 },
848 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -0700849 .dbg_name = "csi_p_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700850 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -0700851 CLK_INIT(csi_p_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700852 },
853};
854
855static struct branch_clk dsi1_m_p_clk = {
856 .b = {
857 .ctl_reg = AHB_EN_REG,
858 .en_mask = BIT(9),
859 .reset_reg = SW_RESET_AHB_REG,
860 .reset_mask = BIT(6),
861 .halt_reg = DBG_BUS_VEC_F_REG,
862 .halt_bit = 19,
863 },
864 .c = {
865 .dbg_name = "dsi1_m_p_clk",
866 .ops = &clk_ops_branch,
867 CLK_INIT(dsi1_m_p_clk.c),
868 },
869};
870
871static struct branch_clk dsi1_s_p_clk = {
872 .b = {
873 .ctl_reg = AHB_EN_REG,
874 .en_mask = BIT(18),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800875 .hwcg_reg = AHB_EN2_REG,
876 .hwcg_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700877 .reset_reg = SW_RESET_AHB_REG,
878 .reset_mask = BIT(5),
879 .halt_reg = DBG_BUS_VEC_F_REG,
880 .halt_bit = 21,
881 },
882 .c = {
883 .dbg_name = "dsi1_s_p_clk",
884 .ops = &clk_ops_branch,
885 CLK_INIT(dsi1_s_p_clk.c),
886 },
887};
888
889static struct branch_clk dsi2_m_p_clk = {
890 .b = {
891 .ctl_reg = AHB_EN_REG,
892 .en_mask = BIT(17),
893 .reset_reg = SW_RESET_AHB2_REG,
894 .reset_mask = BIT(1),
895 .halt_reg = DBG_BUS_VEC_E_REG,
896 .halt_bit = 18,
897 },
898 .c = {
899 .dbg_name = "dsi2_m_p_clk",
900 .ops = &clk_ops_branch,
901 CLK_INIT(dsi2_m_p_clk.c),
902 },
903};
904
905static struct branch_clk dsi2_s_p_clk = {
906 .b = {
907 .ctl_reg = AHB_EN_REG,
908 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800909 .hwcg_reg = AHB_EN2_REG,
910 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700911 .reset_reg = SW_RESET_AHB2_REG,
912 .reset_mask = BIT(0),
913 .halt_reg = DBG_BUS_VEC_F_REG,
914 .halt_bit = 20,
915 },
916 .c = {
917 .dbg_name = "dsi2_s_p_clk",
918 .ops = &clk_ops_branch,
919 CLK_INIT(dsi2_s_p_clk.c),
920 },
921};
922
923static struct branch_clk gfx2d0_p_clk = {
924 .b = {
925 .ctl_reg = AHB_EN_REG,
926 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800927 .hwcg_reg = AHB_EN2_REG,
928 .hwcg_mask = BIT(28),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700929 .reset_reg = SW_RESET_AHB_REG,
930 .reset_mask = BIT(12),
931 .halt_reg = DBG_BUS_VEC_F_REG,
932 .halt_bit = 2,
933 },
934 .c = {
935 .dbg_name = "gfx2d0_p_clk",
936 .ops = &clk_ops_branch,
937 CLK_INIT(gfx2d0_p_clk.c),
938 },
939};
940
941static struct branch_clk gfx2d1_p_clk = {
942 .b = {
943 .ctl_reg = AHB_EN_REG,
944 .en_mask = BIT(2),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800945 .hwcg_reg = AHB_EN2_REG,
946 .hwcg_mask = BIT(29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700947 .reset_reg = SW_RESET_AHB_REG,
948 .reset_mask = BIT(11),
949 .halt_reg = DBG_BUS_VEC_F_REG,
950 .halt_bit = 3,
951 },
952 .c = {
953 .dbg_name = "gfx2d1_p_clk",
954 .ops = &clk_ops_branch,
955 CLK_INIT(gfx2d1_p_clk.c),
956 },
957};
958
959static struct branch_clk gfx3d_p_clk = {
960 .b = {
961 .ctl_reg = AHB_EN_REG,
962 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800963 .hwcg_reg = AHB_EN2_REG,
964 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700965 .reset_reg = SW_RESET_AHB_REG,
966 .reset_mask = BIT(10),
967 .halt_reg = DBG_BUS_VEC_F_REG,
968 .halt_bit = 4,
969 },
970 .c = {
971 .dbg_name = "gfx3d_p_clk",
972 .ops = &clk_ops_branch,
973 CLK_INIT(gfx3d_p_clk.c),
974 },
975};
976
977static struct branch_clk hdmi_m_p_clk = {
978 .b = {
979 .ctl_reg = AHB_EN_REG,
980 .en_mask = BIT(14),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800981 .hwcg_reg = AHB_EN2_REG,
982 .hwcg_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700983 .reset_reg = SW_RESET_AHB_REG,
984 .reset_mask = BIT(9),
985 .halt_reg = DBG_BUS_VEC_F_REG,
986 .halt_bit = 5,
987 },
988 .c = {
989 .dbg_name = "hdmi_m_p_clk",
990 .ops = &clk_ops_branch,
991 CLK_INIT(hdmi_m_p_clk.c),
992 },
993};
994
995static struct branch_clk hdmi_s_p_clk = {
996 .b = {
997 .ctl_reg = AHB_EN_REG,
998 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800999 .hwcg_reg = AHB_EN2_REG,
1000 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001001 .reset_reg = SW_RESET_AHB_REG,
1002 .reset_mask = BIT(9),
1003 .halt_reg = DBG_BUS_VEC_F_REG,
1004 .halt_bit = 6,
1005 },
1006 .c = {
1007 .dbg_name = "hdmi_s_p_clk",
1008 .ops = &clk_ops_branch,
1009 CLK_INIT(hdmi_s_p_clk.c),
1010 },
1011};
1012
1013static struct branch_clk ijpeg_p_clk = {
1014 .b = {
1015 .ctl_reg = AHB_EN_REG,
1016 .en_mask = BIT(5),
1017 .reset_reg = SW_RESET_AHB_REG,
1018 .reset_mask = BIT(7),
1019 .halt_reg = DBG_BUS_VEC_F_REG,
1020 .halt_bit = 9,
1021 },
1022 .c = {
1023 .dbg_name = "ijpeg_p_clk",
1024 .ops = &clk_ops_branch,
1025 CLK_INIT(ijpeg_p_clk.c),
1026 },
1027};
1028
1029static struct branch_clk imem_p_clk = {
1030 .b = {
1031 .ctl_reg = AHB_EN_REG,
1032 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001033 .hwcg_reg = AHB_EN2_REG,
1034 .hwcg_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001035 .reset_reg = SW_RESET_AHB_REG,
1036 .reset_mask = BIT(8),
1037 .halt_reg = DBG_BUS_VEC_F_REG,
1038 .halt_bit = 10,
1039 },
1040 .c = {
1041 .dbg_name = "imem_p_clk",
1042 .ops = &clk_ops_branch,
1043 CLK_INIT(imem_p_clk.c),
1044 },
1045};
1046
1047static struct branch_clk jpegd_p_clk = {
1048 .b = {
1049 .ctl_reg = AHB_EN_REG,
1050 .en_mask = BIT(21),
1051 .reset_reg = SW_RESET_AHB_REG,
1052 .reset_mask = BIT(4),
1053 .halt_reg = DBG_BUS_VEC_F_REG,
1054 .halt_bit = 7,
1055 },
1056 .c = {
1057 .dbg_name = "jpegd_p_clk",
1058 .ops = &clk_ops_branch,
1059 CLK_INIT(jpegd_p_clk.c),
1060 },
1061};
1062
1063static struct branch_clk mdp_p_clk = {
1064 .b = {
1065 .ctl_reg = AHB_EN_REG,
1066 .en_mask = BIT(10),
1067 .reset_reg = SW_RESET_AHB_REG,
1068 .reset_mask = BIT(3),
1069 .halt_reg = DBG_BUS_VEC_F_REG,
1070 .halt_bit = 11,
1071 },
1072 .c = {
1073 .dbg_name = "mdp_p_clk",
1074 .ops = &clk_ops_branch,
1075 CLK_INIT(mdp_p_clk.c),
1076 },
1077};
1078
1079static struct branch_clk rot_p_clk = {
1080 .b = {
1081 .ctl_reg = AHB_EN_REG,
1082 .en_mask = BIT(12),
1083 .reset_reg = SW_RESET_AHB_REG,
1084 .reset_mask = BIT(2),
1085 .halt_reg = DBG_BUS_VEC_F_REG,
1086 .halt_bit = 13,
1087 },
1088 .c = {
1089 .dbg_name = "rot_p_clk",
1090 .ops = &clk_ops_branch,
1091 CLK_INIT(rot_p_clk.c),
1092 },
1093};
1094
1095static struct branch_clk smmu_p_clk = {
1096 .b = {
1097 .ctl_reg = AHB_EN_REG,
1098 .en_mask = BIT(15),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001099 .hwcg_reg = AHB_EN_REG,
1100 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001101 .halt_reg = DBG_BUS_VEC_F_REG,
1102 .halt_bit = 22,
1103 },
1104 .c = {
1105 .dbg_name = "smmu_p_clk",
1106 .ops = &clk_ops_branch,
1107 CLK_INIT(smmu_p_clk.c),
1108 },
1109};
1110
1111static struct branch_clk tv_enc_p_clk = {
1112 .b = {
1113 .ctl_reg = AHB_EN_REG,
1114 .en_mask = BIT(25),
1115 .reset_reg = SW_RESET_AHB_REG,
1116 .reset_mask = BIT(15),
1117 .halt_reg = DBG_BUS_VEC_F_REG,
1118 .halt_bit = 23,
1119 },
1120 .c = {
1121 .dbg_name = "tv_enc_p_clk",
1122 .ops = &clk_ops_branch,
1123 CLK_INIT(tv_enc_p_clk.c),
1124 },
1125};
1126
1127static struct branch_clk vcodec_p_clk = {
1128 .b = {
1129 .ctl_reg = AHB_EN_REG,
1130 .en_mask = BIT(11),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001131 .hwcg_reg = AHB_EN2_REG,
1132 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001133 .reset_reg = SW_RESET_AHB_REG,
1134 .reset_mask = BIT(1),
1135 .halt_reg = DBG_BUS_VEC_F_REG,
1136 .halt_bit = 12,
1137 },
1138 .c = {
1139 .dbg_name = "vcodec_p_clk",
1140 .ops = &clk_ops_branch,
1141 CLK_INIT(vcodec_p_clk.c),
1142 },
1143};
1144
1145static struct branch_clk vfe_p_clk = {
1146 .b = {
1147 .ctl_reg = AHB_EN_REG,
1148 .en_mask = BIT(13),
1149 .reset_reg = SW_RESET_AHB_REG,
1150 .reset_mask = BIT(0),
1151 .halt_reg = DBG_BUS_VEC_F_REG,
1152 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08001153 .retain_reg = AHB_EN2_REG,
1154 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001155 },
1156 .c = {
1157 .dbg_name = "vfe_p_clk",
1158 .ops = &clk_ops_branch,
1159 CLK_INIT(vfe_p_clk.c),
1160 },
1161};
1162
1163static struct branch_clk vpe_p_clk = {
1164 .b = {
1165 .ctl_reg = AHB_EN_REG,
1166 .en_mask = BIT(16),
1167 .reset_reg = SW_RESET_AHB_REG,
1168 .reset_mask = BIT(14),
1169 .halt_reg = DBG_BUS_VEC_F_REG,
1170 .halt_bit = 15,
1171 },
1172 .c = {
1173 .dbg_name = "vpe_p_clk",
1174 .ops = &clk_ops_branch,
1175 CLK_INIT(vpe_p_clk.c),
1176 },
1177};
1178
Tianyi Gou41515e22011-09-01 19:37:43 -07001179static struct branch_clk vcap_p_clk = {
1180 .b = {
1181 .ctl_reg = AHB_EN3_REG,
1182 .en_mask = BIT(1),
Tianyi Gouf3095ea2012-05-22 14:16:06 -07001183 .hwcg_reg = AHB_EN3_REG,
1184 .hwcg_mask = BIT(0),
Tianyi Gou41515e22011-09-01 19:37:43 -07001185 .reset_reg = SW_RESET_AHB2_REG,
1186 .reset_mask = BIT(2),
1187 .halt_reg = DBG_BUS_VEC_J_REG,
1188 .halt_bit = 23,
1189 },
1190 .c = {
1191 .dbg_name = "vcap_p_clk",
1192 .ops = &clk_ops_branch,
1193 CLK_INIT(vcap_p_clk.c),
1194 },
1195};
1196
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001197/*
1198 * Peripheral Clocks
1199 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001200#define CLK_GP(i, n, h_r, h_b) \
1201 struct rcg_clk i##_clk = { \
1202 .b = { \
1203 .ctl_reg = GPn_NS_REG(n), \
1204 .en_mask = BIT(9), \
1205 .halt_reg = h_r, \
1206 .halt_bit = h_b, \
1207 }, \
1208 .ns_reg = GPn_NS_REG(n), \
1209 .md_reg = GPn_MD_REG(n), \
1210 .root_en_mask = BIT(11), \
1211 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001212 .mnd_en_mask = BIT(8), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001213 .set_rate = set_rate_mnd, \
1214 .freq_tbl = clk_tbl_gp, \
1215 .current_freq = &rcg_dummy_freq, \
1216 .c = { \
1217 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001218 .ops = &clk_ops_rcg, \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001219 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), \
1220 CLK_INIT(i##_clk.c), \
1221 }, \
1222 }
1223#define F_GP(f, s, d, m, n) \
1224 { \
1225 .freq_hz = f, \
1226 .src_clk = &s##_clk.c, \
1227 .md_val = MD8(16, m, 0, n), \
1228 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001229 }
1230static struct clk_freq_tbl clk_tbl_gp[] = {
1231 F_GP( 0, gnd, 1, 0, 0),
1232 F_GP( 9600000, cxo, 2, 0, 0),
1233 F_GP( 13500000, pxo, 2, 0, 0),
1234 F_GP( 19200000, cxo, 1, 0, 0),
1235 F_GP( 27000000, pxo, 1, 0, 0),
1236 F_GP( 64000000, pll8, 2, 1, 3),
1237 F_GP( 76800000, pll8, 1, 1, 5),
1238 F_GP( 96000000, pll8, 4, 0, 0),
1239 F_GP(128000000, pll8, 3, 0, 0),
1240 F_GP(192000000, pll8, 2, 0, 0),
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001241 F_END
1242};
1243
1244static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1245static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1246static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1247
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001248#define CLK_GSBI_UART(i, n, h_r, h_b) \
1249 struct rcg_clk i##_clk = { \
1250 .b = { \
1251 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1252 .en_mask = BIT(9), \
1253 .reset_reg = GSBIn_RESET_REG(n), \
1254 .reset_mask = BIT(0), \
1255 .halt_reg = h_r, \
1256 .halt_bit = h_b, \
1257 }, \
1258 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1259 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1260 .root_en_mask = BIT(11), \
1261 .ns_mask = (BM(31, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001262 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001263 .set_rate = set_rate_mnd, \
1264 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001265 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001266 .c = { \
1267 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001268 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001269 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001270 CLK_INIT(i##_clk.c), \
1271 }, \
1272 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001273#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001274 { \
1275 .freq_hz = f, \
1276 .src_clk = &s##_clk.c, \
1277 .md_val = MD16(m, n), \
1278 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001279 }
1280static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001281 F_GSBI_UART( 0, gnd, 1, 0, 0),
Matt Wagantall9a561f72012-01-19 16:13:12 -08001282 F_GSBI_UART( 1843200, pll8, 2, 6, 625),
1283 F_GSBI_UART( 3686400, pll8, 2, 12, 625),
1284 F_GSBI_UART( 7372800, pll8, 2, 24, 625),
1285 F_GSBI_UART(14745600, pll8, 2, 48, 625),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001286 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1287 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1288 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1289 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1290 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1291 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1292 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1293 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1294 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1295 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001296 F_END
1297};
1298
1299static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1300static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1301static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1302static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1303static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1304static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1305static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1306static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1307static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1308static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1309static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1310static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1311
1312#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1313 struct rcg_clk i##_clk = { \
1314 .b = { \
1315 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1316 .en_mask = BIT(9), \
1317 .reset_reg = GSBIn_RESET_REG(n), \
1318 .reset_mask = BIT(0), \
1319 .halt_reg = h_r, \
1320 .halt_bit = h_b, \
1321 }, \
1322 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1323 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1324 .root_en_mask = BIT(11), \
1325 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001326 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001327 .set_rate = set_rate_mnd, \
1328 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001329 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001330 .c = { \
1331 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001332 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001333 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001334 CLK_INIT(i##_clk.c), \
1335 }, \
1336 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001337#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001338 { \
1339 .freq_hz = f, \
1340 .src_clk = &s##_clk.c, \
1341 .md_val = MD8(16, m, 0, n), \
1342 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001343 }
1344static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001345 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1346 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1347 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1348 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1349 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1350 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1351 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1352 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1353 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1354 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001355 F_END
1356};
1357
1358static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1359static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1360static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1361static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1362static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1363static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1364static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1365static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1366static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1367static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1368static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1369static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1370
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001371#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001372 { \
1373 .freq_hz = f, \
1374 .src_clk = &s##_clk.c, \
1375 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001376 }
1377static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001378 F_PDM( 0, gnd, 1),
1379 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001380 F_END
1381};
1382
1383static struct rcg_clk pdm_clk = {
1384 .b = {
1385 .ctl_reg = PDM_CLK_NS_REG,
1386 .en_mask = BIT(9),
1387 .reset_reg = PDM_CLK_NS_REG,
1388 .reset_mask = BIT(12),
1389 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1390 .halt_bit = 3,
1391 },
1392 .ns_reg = PDM_CLK_NS_REG,
1393 .root_en_mask = BIT(11),
1394 .ns_mask = BM(1, 0),
1395 .set_rate = set_rate_nop,
1396 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001397 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001398 .c = {
1399 .dbg_name = "pdm_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001400 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001401 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001402 CLK_INIT(pdm_clk.c),
1403 },
1404};
1405
1406static struct branch_clk pmem_clk = {
1407 .b = {
1408 .ctl_reg = PMEM_ACLK_CTL_REG,
1409 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001410 .hwcg_reg = PMEM_ACLK_CTL_REG,
1411 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001412 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1413 .halt_bit = 20,
1414 },
1415 .c = {
1416 .dbg_name = "pmem_clk",
1417 .ops = &clk_ops_branch,
1418 CLK_INIT(pmem_clk.c),
1419 },
1420};
1421
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001422#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001423 { \
1424 .freq_hz = f, \
1425 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001426 }
Stephen Boyd842a1f62012-04-26 19:07:38 -07001427static struct clk_freq_tbl clk_tbl_prng_32[] = {
1428 F_PRNG(32000000, pll8),
1429 F_END
1430};
1431
1432static struct clk_freq_tbl clk_tbl_prng_64[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001433 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001434 F_END
1435};
1436
1437static struct rcg_clk prng_clk = {
1438 .b = {
1439 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1440 .en_mask = BIT(10),
1441 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1442 .halt_check = HALT_VOTED,
1443 .halt_bit = 10,
1444 },
1445 .set_rate = set_rate_nop,
Stephen Boyd842a1f62012-04-26 19:07:38 -07001446 .freq_tbl = clk_tbl_prng_32,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001447 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001448 .c = {
1449 .dbg_name = "prng_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001450 .ops = &clk_ops_rcg,
Stephen Boyd842a1f62012-04-26 19:07:38 -07001451 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001452 CLK_INIT(prng_clk.c),
1453 },
1454};
1455
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001456#define CLK_SDC(name, n, h_b, fmax_low, fmax_nom) \
Stephen Boyda78a7402011-08-02 11:23:39 -07001457 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001458 .b = { \
1459 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1460 .en_mask = BIT(9), \
1461 .reset_reg = SDCn_RESET_REG(n), \
1462 .reset_mask = BIT(0), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001463 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001464 .halt_bit = h_b, \
1465 }, \
1466 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1467 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1468 .root_en_mask = BIT(11), \
1469 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001470 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001471 .set_rate = set_rate_mnd, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001472 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001473 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001474 .c = { \
Stephen Boyda78a7402011-08-02 11:23:39 -07001475 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001476 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001477 VDD_DIG_FMAX_MAP2(LOW, fmax_low, NOMINAL, fmax_nom), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001478 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001479 }, \
1480 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001481#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001482 { \
1483 .freq_hz = f, \
1484 .src_clk = &s##_clk.c, \
1485 .md_val = MD8(16, m, 0, n), \
1486 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001487 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001488static struct clk_freq_tbl clk_tbl_sdc[] = {
1489 F_SDC( 0, gnd, 1, 0, 0),
1490 F_SDC( 144000, pxo, 3, 2, 125),
1491 F_SDC( 400000, pll8, 4, 1, 240),
1492 F_SDC( 16000000, pll8, 4, 1, 6),
1493 F_SDC( 17070000, pll8, 1, 2, 45),
1494 F_SDC( 20210000, pll8, 1, 1, 19),
1495 F_SDC( 24000000, pll8, 4, 1, 4),
1496 F_SDC( 48000000, pll8, 4, 1, 2),
1497 F_SDC( 64000000, pll8, 3, 1, 2),
1498 F_SDC( 96000000, pll8, 4, 0, 0),
Subhash Jadavanibd238ba2011-11-24 15:12:39 +05301499 F_SDC(192000000, pll8, 2, 0, 0),
Stephen Boyda78a7402011-08-02 11:23:39 -07001500 F_END
1501};
1502
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001503static CLK_SDC(sdc1_clk, 1, 6, 52000000, 104000000);
1504static CLK_SDC(sdc2_clk, 2, 5, 52000000, 104000000);
1505static CLK_SDC(sdc3_clk, 3, 4, 104000000, 208000000);
1506static CLK_SDC(sdc4_clk, 4, 3, 33000000, 67000000);
1507static CLK_SDC(sdc5_clk, 5, 2, 33000000, 67000000);
Stephen Boyda78a7402011-08-02 11:23:39 -07001508
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001509#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001510 { \
1511 .freq_hz = f, \
1512 .src_clk = &s##_clk.c, \
1513 .md_val = MD16(m, n), \
1514 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001515 }
1516static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001517 F_TSIF_REF( 0, gnd, 1, 0, 0),
1518 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001519 F_END
1520};
1521
1522static struct rcg_clk tsif_ref_clk = {
1523 .b = {
1524 .ctl_reg = TSIF_REF_CLK_NS_REG,
1525 .en_mask = BIT(9),
1526 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1527 .halt_bit = 5,
1528 },
1529 .ns_reg = TSIF_REF_CLK_NS_REG,
1530 .md_reg = TSIF_REF_CLK_MD_REG,
1531 .root_en_mask = BIT(11),
1532 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001533 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001534 .set_rate = set_rate_mnd,
1535 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001536 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001537 .c = {
1538 .dbg_name = "tsif_ref_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001539 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001540 VDD_DIG_FMAX_MAP2(LOW, 27000000, NOMINAL, 54000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001541 CLK_INIT(tsif_ref_clk.c),
1542 },
1543};
1544
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001545#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001546 { \
1547 .freq_hz = f, \
1548 .src_clk = &s##_clk.c, \
1549 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001550 }
1551static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001552 F_TSSC( 0, gnd),
1553 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001554 F_END
1555};
1556
1557static struct rcg_clk tssc_clk = {
1558 .b = {
1559 .ctl_reg = TSSC_CLK_CTL_REG,
1560 .en_mask = BIT(4),
1561 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1562 .halt_bit = 4,
1563 },
1564 .ns_reg = TSSC_CLK_CTL_REG,
1565 .ns_mask = BM(1, 0),
1566 .set_rate = set_rate_nop,
1567 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001568 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001569 .c = {
1570 .dbg_name = "tssc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001571 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001572 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001573 CLK_INIT(tssc_clk.c),
1574 },
1575};
1576
Tianyi Gou41515e22011-09-01 19:37:43 -07001577#define CLK_USB_HS(name, n, h_b) \
1578 static struct rcg_clk name = { \
1579 .b = { \
1580 .ctl_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1581 .en_mask = BIT(9), \
1582 .reset_reg = USB_HS##n##_RESET_REG, \
1583 .reset_mask = BIT(0), \
1584 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
1585 .halt_bit = h_b, \
1586 }, \
1587 .ns_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1588 .md_reg = USB_HS##n##_XCVR_FS_CLK_MD_REG, \
1589 .root_en_mask = BIT(11), \
1590 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001591 .mnd_en_mask = BIT(8), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001592 .set_rate = set_rate_mnd, \
1593 .freq_tbl = clk_tbl_usb, \
1594 .current_freq = &rcg_dummy_freq, \
1595 .c = { \
1596 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001597 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001598 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001599 CLK_INIT(name.c), \
1600 }, \
1601}
1602
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001603#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001604 { \
1605 .freq_hz = f, \
1606 .src_clk = &s##_clk.c, \
1607 .md_val = MD8(16, m, 0, n), \
1608 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001609 }
1610static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001611 F_USB( 0, gnd, 1, 0, 0),
1612 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001613 F_END
1614};
1615
Tianyi Gou41515e22011-09-01 19:37:43 -07001616CLK_USB_HS(usb_hs1_xcvr_clk, 1, 0);
1617CLK_USB_HS(usb_hs3_xcvr_clk, 3, 30);
1618CLK_USB_HS(usb_hs4_xcvr_clk, 4, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001619
Stephen Boyd94625ef2011-07-12 17:06:01 -07001620static struct clk_freq_tbl clk_tbl_usb_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001621 F_USB( 0, gnd, 1, 0, 0),
1622 F_USB(60000000, pll8, 1, 5, 32),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001623 F_END
1624};
1625
1626static struct rcg_clk usb_hsic_xcvr_fs_clk = {
1627 .b = {
1628 .ctl_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1629 .en_mask = BIT(9),
1630 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1631 .halt_bit = 26,
1632 },
1633 .ns_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1634 .md_reg = USB_HSIC_XCVR_FS_CLK_MD_REG,
1635 .root_en_mask = BIT(11),
1636 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001637 .mnd_en_mask = BIT(8),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001638 .set_rate = set_rate_mnd,
1639 .freq_tbl = clk_tbl_usb_hsic,
1640 .current_freq = &rcg_dummy_freq,
1641 .c = {
1642 .dbg_name = "usb_hsic_xcvr_fs_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001643 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001644 VDD_DIG_FMAX_MAP1(LOW, 60000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001645 CLK_INIT(usb_hsic_xcvr_fs_clk.c),
1646 },
1647};
1648
1649static struct branch_clk usb_hsic_system_clk = {
1650 .b = {
1651 .ctl_reg = USB_HSIC_SYSTEM_CLK_CTL_REG,
1652 .en_mask = BIT(4),
1653 .reset_reg = USB_HSIC_RESET_REG,
1654 .reset_mask = BIT(0),
1655 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1656 .halt_bit = 24,
1657 },
1658 .parent = &usb_hsic_xcvr_fs_clk.c,
1659 .c = {
1660 .dbg_name = "usb_hsic_system_clk",
1661 .ops = &clk_ops_branch,
1662 CLK_INIT(usb_hsic_system_clk.c),
1663 },
1664};
1665
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001666#define F_USB_HSIC(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001667 { \
1668 .freq_hz = f, \
1669 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001670 }
1671static struct clk_freq_tbl clk_tbl_usb2_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001672 F_USB_HSIC(480000000, pll14),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001673 F_END
1674};
1675
1676static struct rcg_clk usb_hsic_hsic_src_clk = {
1677 .b = {
1678 .ctl_reg = USB_HSIC_HSIC_CLK_SRC_CTL_REG,
1679 .halt_check = NOCHECK,
1680 },
1681 .root_en_mask = BIT(0),
1682 .set_rate = set_rate_nop,
1683 .freq_tbl = clk_tbl_usb2_hsic,
1684 .current_freq = &rcg_dummy_freq,
1685 .c = {
1686 .dbg_name = "usb_hsic_hsic_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001687 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001688 VDD_DIG_FMAX_MAP1(LOW, 480000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001689 CLK_INIT(usb_hsic_hsic_src_clk.c),
1690 },
1691};
1692
1693static struct branch_clk usb_hsic_hsic_clk = {
1694 .b = {
1695 .ctl_reg = USB_HSIC_HSIC_CLK_CTL_REG,
1696 .en_mask = BIT(0),
1697 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1698 .halt_bit = 19,
1699 },
1700 .parent = &usb_hsic_hsic_src_clk.c,
1701 .c = {
1702 .dbg_name = "usb_hsic_hsic_clk",
1703 .ops = &clk_ops_branch,
1704 CLK_INIT(usb_hsic_hsic_clk.c),
1705 },
1706};
1707
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001708#define F_USB_HSIO_CAL(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001709 { \
1710 .freq_hz = f, \
1711 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001712 }
1713static struct clk_freq_tbl clk_tbl_usb_hsio_cal[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001714 F_USB_HSIO_CAL(9000000, pxo),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001715 F_END
1716};
1717
1718static struct rcg_clk usb_hsic_hsio_cal_clk = {
1719 .b = {
1720 .ctl_reg = USB_HSIC_HSIO_CAL_CLK_CTL_REG,
1721 .en_mask = BIT(0),
1722 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1723 .halt_bit = 23,
1724 },
1725 .set_rate = set_rate_nop,
1726 .freq_tbl = clk_tbl_usb_hsio_cal,
1727 .current_freq = &rcg_dummy_freq,
1728 .c = {
1729 .dbg_name = "usb_hsic_hsio_cal_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001730 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001731 VDD_DIG_FMAX_MAP1(LOW, 10000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001732 CLK_INIT(usb_hsic_hsio_cal_clk.c),
1733 },
1734};
1735
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001736static struct branch_clk usb_phy0_clk = {
1737 .b = {
1738 .reset_reg = USB_PHY0_RESET_REG,
1739 .reset_mask = BIT(0),
1740 },
1741 .c = {
1742 .dbg_name = "usb_phy0_clk",
1743 .ops = &clk_ops_reset,
1744 CLK_INIT(usb_phy0_clk.c),
1745 },
1746};
1747
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001748#define CLK_USB_FS(i, n, fmax_nom) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001749 struct rcg_clk i##_clk = { \
1750 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1751 .b = { \
1752 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1753 .halt_check = NOCHECK, \
1754 }, \
1755 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1756 .root_en_mask = BIT(11), \
1757 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001758 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001759 .set_rate = set_rate_mnd, \
1760 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001761 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001762 .c = { \
1763 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001764 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001765 VDD_DIG_FMAX_MAP1(NOMINAL, fmax_nom), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001766 CLK_INIT(i##_clk.c), \
1767 }, \
1768 }
1769
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001770static CLK_USB_FS(usb_fs1_src, 1, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001771static struct branch_clk usb_fs1_xcvr_clk = {
1772 .b = {
1773 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1774 .en_mask = BIT(9),
1775 .reset_reg = USB_FSn_RESET_REG(1),
1776 .reset_mask = BIT(1),
1777 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1778 .halt_bit = 15,
1779 },
1780 .parent = &usb_fs1_src_clk.c,
1781 .c = {
1782 .dbg_name = "usb_fs1_xcvr_clk",
1783 .ops = &clk_ops_branch,
1784 CLK_INIT(usb_fs1_xcvr_clk.c),
1785 },
1786};
1787
1788static struct branch_clk usb_fs1_sys_clk = {
1789 .b = {
1790 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1791 .en_mask = BIT(4),
1792 .reset_reg = USB_FSn_RESET_REG(1),
1793 .reset_mask = BIT(0),
1794 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1795 .halt_bit = 16,
1796 },
1797 .parent = &usb_fs1_src_clk.c,
1798 .c = {
1799 .dbg_name = "usb_fs1_sys_clk",
1800 .ops = &clk_ops_branch,
1801 CLK_INIT(usb_fs1_sys_clk.c),
1802 },
1803};
1804
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001805static CLK_USB_FS(usb_fs2_src, 2, 60000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001806static struct branch_clk usb_fs2_xcvr_clk = {
1807 .b = {
1808 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1809 .en_mask = BIT(9),
1810 .reset_reg = USB_FSn_RESET_REG(2),
1811 .reset_mask = BIT(1),
1812 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1813 .halt_bit = 12,
1814 },
1815 .parent = &usb_fs2_src_clk.c,
1816 .c = {
1817 .dbg_name = "usb_fs2_xcvr_clk",
1818 .ops = &clk_ops_branch,
1819 CLK_INIT(usb_fs2_xcvr_clk.c),
1820 },
1821};
1822
1823static struct branch_clk usb_fs2_sys_clk = {
1824 .b = {
1825 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1826 .en_mask = BIT(4),
1827 .reset_reg = USB_FSn_RESET_REG(2),
1828 .reset_mask = BIT(0),
1829 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1830 .halt_bit = 13,
1831 },
1832 .parent = &usb_fs2_src_clk.c,
1833 .c = {
1834 .dbg_name = "usb_fs2_sys_clk",
1835 .ops = &clk_ops_branch,
1836 CLK_INIT(usb_fs2_sys_clk.c),
1837 },
1838};
1839
1840/* Fast Peripheral Bus Clocks */
1841static struct branch_clk ce1_core_clk = {
1842 .b = {
1843 .ctl_reg = CE1_CORE_CLK_CTL_REG,
1844 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001845 .hwcg_reg = CE1_CORE_CLK_CTL_REG,
1846 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001847 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1848 .halt_bit = 27,
1849 },
1850 .c = {
1851 .dbg_name = "ce1_core_clk",
1852 .ops = &clk_ops_branch,
1853 CLK_INIT(ce1_core_clk.c),
1854 },
1855};
Tianyi Gou41515e22011-09-01 19:37:43 -07001856
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001857static struct branch_clk ce1_p_clk = {
1858 .b = {
1859 .ctl_reg = CE1_HCLK_CTL_REG,
1860 .en_mask = BIT(4),
1861 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1862 .halt_bit = 1,
1863 },
1864 .c = {
1865 .dbg_name = "ce1_p_clk",
1866 .ops = &clk_ops_branch,
1867 CLK_INIT(ce1_p_clk.c),
1868 },
1869};
1870
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001871#define F_CE3(f, s, d) \
Tianyi Gou41515e22011-09-01 19:37:43 -07001872 { \
1873 .freq_hz = f, \
1874 .src_clk = &s##_clk.c, \
1875 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001876 }
1877
1878static struct clk_freq_tbl clk_tbl_ce3[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001879 F_CE3( 0, gnd, 1),
1880 F_CE3( 48000000, pll8, 8),
1881 F_CE3(100000000, pll3, 12),
Tianyi Gou41515e22011-09-01 19:37:43 -07001882 F_END
1883};
1884
1885static struct rcg_clk ce3_src_clk = {
1886 .b = {
1887 .ctl_reg = CE3_CLK_SRC_NS_REG,
1888 .halt_check = NOCHECK,
1889 },
1890 .ns_reg = CE3_CLK_SRC_NS_REG,
1891 .root_en_mask = BIT(7),
1892 .ns_mask = BM(6, 0),
1893 .set_rate = set_rate_nop,
1894 .freq_tbl = clk_tbl_ce3,
1895 .current_freq = &rcg_dummy_freq,
1896 .c = {
1897 .dbg_name = "ce3_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001898 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001899 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
Tianyi Gou41515e22011-09-01 19:37:43 -07001900 CLK_INIT(ce3_src_clk.c),
1901 },
1902};
1903
1904static struct branch_clk ce3_core_clk = {
1905 .b = {
1906 .ctl_reg = CE3_CORE_CLK_CTL_REG,
1907 .en_mask = BIT(4),
1908 .reset_reg = CE3_CORE_CLK_CTL_REG,
1909 .reset_mask = BIT(7),
1910 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1911 .halt_bit = 5,
1912 },
1913 .parent = &ce3_src_clk.c,
1914 .c = {
1915 .dbg_name = "ce3_core_clk",
1916 .ops = &clk_ops_branch,
1917 CLK_INIT(ce3_core_clk.c),
1918 }
1919};
1920
1921static struct branch_clk ce3_p_clk = {
1922 .b = {
1923 .ctl_reg = CE3_HCLK_CTL_REG,
1924 .en_mask = BIT(4),
1925 .reset_reg = CE3_HCLK_CTL_REG,
1926 .reset_mask = BIT(7),
1927 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
1928 .halt_bit = 16,
1929 },
1930 .parent = &ce3_src_clk.c,
1931 .c = {
1932 .dbg_name = "ce3_p_clk",
1933 .ops = &clk_ops_branch,
1934 CLK_INIT(ce3_p_clk.c),
1935 }
1936};
1937
Tianyi Gou352955d2012-05-18 19:44:01 -07001938#define F_SATA(f, s, d) \
1939 { \
1940 .freq_hz = f, \
1941 .src_clk = &s##_clk.c, \
1942 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
1943 }
1944
1945static struct clk_freq_tbl clk_tbl_sata[] = {
1946 F_SATA( 0, gnd, 1),
1947 F_SATA( 48000000, pll8, 8),
1948 F_SATA(100000000, pll3, 12),
1949 F_END
1950};
1951
1952static struct rcg_clk sata_src_clk = {
1953 .b = {
1954 .ctl_reg = SATA_CLK_SRC_NS_REG,
1955 .halt_check = NOCHECK,
1956 },
1957 .ns_reg = SATA_CLK_SRC_NS_REG,
1958 .root_en_mask = BIT(7),
1959 .ns_mask = BM(6, 0),
1960 .set_rate = set_rate_nop,
1961 .freq_tbl = clk_tbl_sata,
1962 .current_freq = &rcg_dummy_freq,
1963 .c = {
1964 .dbg_name = "sata_src_clk",
1965 .ops = &clk_ops_rcg,
1966 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1967 CLK_INIT(sata_src_clk.c),
1968 },
1969};
1970
1971static struct branch_clk sata_rxoob_clk = {
1972 .b = {
1973 .ctl_reg = SATA_RXOOB_CLK_CTL_REG,
1974 .en_mask = BIT(4),
1975 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1976 .halt_bit = 26,
1977 },
1978 .parent = &sata_src_clk.c,
1979 .c = {
1980 .dbg_name = "sata_rxoob_clk",
1981 .ops = &clk_ops_branch,
1982 CLK_INIT(sata_rxoob_clk.c),
1983 },
1984};
1985
1986static struct branch_clk sata_pmalive_clk = {
1987 .b = {
1988 .ctl_reg = SATA_PMALIVE_CLK_CTL_REG,
1989 .en_mask = BIT(4),
1990 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1991 .halt_bit = 25,
1992 },
1993 .parent = &sata_src_clk.c,
1994 .c = {
1995 .dbg_name = "sata_pmalive_clk",
1996 .ops = &clk_ops_branch,
1997 CLK_INIT(sata_pmalive_clk.c),
1998 },
1999};
2000
Tianyi Gou41515e22011-09-01 19:37:43 -07002001static struct branch_clk sata_phy_ref_clk = {
2002 .b = {
2003 .ctl_reg = SATA_PHY_REF_CLK_CTL_REG,
2004 .en_mask = BIT(4),
2005 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2006 .halt_bit = 24,
2007 },
2008 .parent = &pxo_clk.c,
2009 .c = {
2010 .dbg_name = "sata_phy_ref_clk",
2011 .ops = &clk_ops_branch,
2012 CLK_INIT(sata_phy_ref_clk.c),
2013 },
2014};
2015
Tianyi Gou352955d2012-05-18 19:44:01 -07002016static struct branch_clk sata_a_clk = {
2017 .b = {
2018 .ctl_reg = SATA_ACLK_CTL_REG,
2019 .en_mask = BIT(4),
2020 .halt_reg = CLK_HALT_AFAB_SFAB_STATEA_REG,
2021 .halt_bit = 12,
2022 },
2023 .c = {
2024 .dbg_name = "sata_a_clk",
2025 .ops = &clk_ops_branch,
2026 CLK_INIT(sata_a_clk.c),
2027 },
2028};
2029
2030static struct branch_clk sata_p_clk = {
2031 .b = {
2032 .ctl_reg = SATA_HCLK_CTL_REG,
2033 .en_mask = BIT(4),
2034 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2035 .halt_bit = 27,
2036 },
2037 .c = {
2038 .dbg_name = "sata_p_clk",
2039 .ops = &clk_ops_branch,
2040 CLK_INIT(sata_p_clk.c),
2041 },
2042};
2043
2044static struct branch_clk sfab_sata_s_p_clk = {
2045 .b = {
2046 .ctl_reg = SFAB_SATA_S_HCLK_CTL_REG,
2047 .en_mask = BIT(4),
2048 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
2049 .halt_bit = 14,
2050 },
2051 .c = {
2052 .dbg_name = "sfab_sata_s_p_clk",
2053 .ops = &clk_ops_branch,
2054 CLK_INIT(sfab_sata_s_p_clk.c),
2055 },
2056};
Tianyi Gou41515e22011-09-01 19:37:43 -07002057static struct branch_clk pcie_p_clk = {
2058 .b = {
2059 .ctl_reg = PCIE_HCLK_CTL_REG,
2060 .en_mask = BIT(4),
2061 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2062 .halt_bit = 8,
2063 },
2064 .c = {
2065 .dbg_name = "pcie_p_clk",
2066 .ops = &clk_ops_branch,
2067 CLK_INIT(pcie_p_clk.c),
2068 },
2069};
2070
Tianyi Gou6613de52012-01-27 17:57:53 -08002071static struct branch_clk pcie_phy_ref_clk = {
2072 .b = {
2073 .ctl_reg = PCIE_PCLK_CTL_REG,
2074 .en_mask = BIT(4),
2075 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2076 .halt_bit = 29,
2077 },
2078 .c = {
2079 .dbg_name = "pcie_phy_ref_clk",
2080 .ops = &clk_ops_branch,
2081 CLK_INIT(pcie_phy_ref_clk.c),
2082 },
2083};
2084
2085static struct branch_clk pcie_a_clk = {
2086 .b = {
2087 .ctl_reg = PCIE_ACLK_CTL_REG,
2088 .en_mask = BIT(4),
2089 .halt_reg = CLK_HALT_AFAB_SFAB_STATEA_REG,
2090 .halt_bit = 13,
2091 },
2092 .c = {
2093 .dbg_name = "pcie_a_clk",
2094 .ops = &clk_ops_branch,
2095 CLK_INIT(pcie_a_clk.c),
2096 },
2097};
2098
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002099static struct branch_clk dma_bam_p_clk = {
2100 .b = {
2101 .ctl_reg = DMA_BAM_HCLK_CTL,
2102 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002103 .hwcg_reg = DMA_BAM_HCLK_CTL,
2104 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002105 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2106 .halt_bit = 12,
2107 },
2108 .c = {
2109 .dbg_name = "dma_bam_p_clk",
2110 .ops = &clk_ops_branch,
2111 CLK_INIT(dma_bam_p_clk.c),
2112 },
2113};
2114
2115static struct branch_clk gsbi1_p_clk = {
2116 .b = {
2117 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
2118 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002119 .hwcg_reg = GSBIn_HCLK_CTL_REG(1),
2120 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002121 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2122 .halt_bit = 11,
2123 },
2124 .c = {
2125 .dbg_name = "gsbi1_p_clk",
2126 .ops = &clk_ops_branch,
2127 CLK_INIT(gsbi1_p_clk.c),
2128 },
2129};
2130
2131static struct branch_clk gsbi2_p_clk = {
2132 .b = {
2133 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
2134 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002135 .hwcg_reg = GSBIn_HCLK_CTL_REG(2),
2136 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002137 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2138 .halt_bit = 7,
2139 },
2140 .c = {
2141 .dbg_name = "gsbi2_p_clk",
2142 .ops = &clk_ops_branch,
2143 CLK_INIT(gsbi2_p_clk.c),
2144 },
2145};
2146
2147static struct branch_clk gsbi3_p_clk = {
2148 .b = {
2149 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
2150 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002151 .hwcg_reg = GSBIn_HCLK_CTL_REG(3),
2152 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002153 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2154 .halt_bit = 3,
2155 },
2156 .c = {
2157 .dbg_name = "gsbi3_p_clk",
2158 .ops = &clk_ops_branch,
2159 CLK_INIT(gsbi3_p_clk.c),
2160 },
2161};
2162
2163static struct branch_clk gsbi4_p_clk = {
2164 .b = {
2165 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
2166 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002167 .hwcg_reg = GSBIn_HCLK_CTL_REG(4),
2168 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002169 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2170 .halt_bit = 27,
2171 },
2172 .c = {
2173 .dbg_name = "gsbi4_p_clk",
2174 .ops = &clk_ops_branch,
2175 CLK_INIT(gsbi4_p_clk.c),
2176 },
2177};
2178
2179static struct branch_clk gsbi5_p_clk = {
2180 .b = {
2181 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
2182 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002183 .hwcg_reg = GSBIn_HCLK_CTL_REG(5),
2184 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002185 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2186 .halt_bit = 23,
2187 },
2188 .c = {
2189 .dbg_name = "gsbi5_p_clk",
2190 .ops = &clk_ops_branch,
2191 CLK_INIT(gsbi5_p_clk.c),
2192 },
2193};
2194
2195static struct branch_clk gsbi6_p_clk = {
2196 .b = {
2197 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
2198 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002199 .hwcg_reg = GSBIn_HCLK_CTL_REG(6),
2200 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002201 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2202 .halt_bit = 19,
2203 },
2204 .c = {
2205 .dbg_name = "gsbi6_p_clk",
2206 .ops = &clk_ops_branch,
2207 CLK_INIT(gsbi6_p_clk.c),
2208 },
2209};
2210
2211static struct branch_clk gsbi7_p_clk = {
2212 .b = {
2213 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
2214 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002215 .hwcg_reg = GSBIn_HCLK_CTL_REG(7),
2216 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002217 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2218 .halt_bit = 15,
2219 },
2220 .c = {
2221 .dbg_name = "gsbi7_p_clk",
2222 .ops = &clk_ops_branch,
2223 CLK_INIT(gsbi7_p_clk.c),
2224 },
2225};
2226
2227static struct branch_clk gsbi8_p_clk = {
2228 .b = {
2229 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
2230 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002231 .hwcg_reg = GSBIn_HCLK_CTL_REG(8),
2232 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002233 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2234 .halt_bit = 11,
2235 },
2236 .c = {
2237 .dbg_name = "gsbi8_p_clk",
2238 .ops = &clk_ops_branch,
2239 CLK_INIT(gsbi8_p_clk.c),
2240 },
2241};
2242
2243static struct branch_clk gsbi9_p_clk = {
2244 .b = {
2245 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
2246 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002247 .hwcg_reg = GSBIn_HCLK_CTL_REG(9),
2248 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002249 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2250 .halt_bit = 7,
2251 },
2252 .c = {
2253 .dbg_name = "gsbi9_p_clk",
2254 .ops = &clk_ops_branch,
2255 CLK_INIT(gsbi9_p_clk.c),
2256 },
2257};
2258
2259static struct branch_clk gsbi10_p_clk = {
2260 .b = {
2261 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
2262 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002263 .hwcg_reg = GSBIn_HCLK_CTL_REG(10),
2264 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002265 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2266 .halt_bit = 3,
2267 },
2268 .c = {
2269 .dbg_name = "gsbi10_p_clk",
2270 .ops = &clk_ops_branch,
2271 CLK_INIT(gsbi10_p_clk.c),
2272 },
2273};
2274
2275static struct branch_clk gsbi11_p_clk = {
2276 .b = {
2277 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
2278 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002279 .hwcg_reg = GSBIn_HCLK_CTL_REG(11),
2280 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002281 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2282 .halt_bit = 18,
2283 },
2284 .c = {
2285 .dbg_name = "gsbi11_p_clk",
2286 .ops = &clk_ops_branch,
2287 CLK_INIT(gsbi11_p_clk.c),
2288 },
2289};
2290
2291static struct branch_clk gsbi12_p_clk = {
2292 .b = {
2293 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
2294 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002295 .hwcg_reg = GSBIn_HCLK_CTL_REG(12),
2296 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002297 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2298 .halt_bit = 14,
2299 },
2300 .c = {
2301 .dbg_name = "gsbi12_p_clk",
2302 .ops = &clk_ops_branch,
2303 CLK_INIT(gsbi12_p_clk.c),
2304 },
2305};
2306
Tianyi Gou41515e22011-09-01 19:37:43 -07002307static struct branch_clk sata_phy_cfg_clk = {
2308 .b = {
2309 .ctl_reg = SATA_PHY_CFG_CLK_CTL_REG,
2310 .en_mask = BIT(4),
2311 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2312 .halt_bit = 12,
2313 },
2314 .c = {
2315 .dbg_name = "sata_phy_cfg_clk",
2316 .ops = &clk_ops_branch,
2317 CLK_INIT(sata_phy_cfg_clk.c),
Stephen Boyd973e4ba2011-07-12 17:06:01 -07002318 },
2319};
2320
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002321static struct branch_clk tsif_p_clk = {
2322 .b = {
2323 .ctl_reg = TSIF_HCLK_CTL_REG,
2324 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002325 .hwcg_reg = TSIF_HCLK_CTL_REG,
2326 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002327 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2328 .halt_bit = 7,
2329 },
2330 .c = {
2331 .dbg_name = "tsif_p_clk",
2332 .ops = &clk_ops_branch,
2333 CLK_INIT(tsif_p_clk.c),
2334 },
2335};
2336
2337static struct branch_clk usb_fs1_p_clk = {
2338 .b = {
2339 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
2340 .en_mask = BIT(4),
2341 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2342 .halt_bit = 17,
2343 },
2344 .c = {
2345 .dbg_name = "usb_fs1_p_clk",
2346 .ops = &clk_ops_branch,
2347 CLK_INIT(usb_fs1_p_clk.c),
2348 },
2349};
2350
2351static struct branch_clk usb_fs2_p_clk = {
2352 .b = {
2353 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
2354 .en_mask = BIT(4),
2355 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2356 .halt_bit = 14,
2357 },
2358 .c = {
2359 .dbg_name = "usb_fs2_p_clk",
2360 .ops = &clk_ops_branch,
2361 CLK_INIT(usb_fs2_p_clk.c),
2362 },
2363};
2364
2365static struct branch_clk usb_hs1_p_clk = {
2366 .b = {
2367 .ctl_reg = USB_HS1_HCLK_CTL_REG,
2368 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002369 .hwcg_reg = USB_HS1_HCLK_CTL_REG,
2370 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002371 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2372 .halt_bit = 1,
2373 },
2374 .c = {
2375 .dbg_name = "usb_hs1_p_clk",
2376 .ops = &clk_ops_branch,
2377 CLK_INIT(usb_hs1_p_clk.c),
2378 },
2379};
2380
Tianyi Gou41515e22011-09-01 19:37:43 -07002381static struct branch_clk usb_hs3_p_clk = {
2382 .b = {
2383 .ctl_reg = USB_HS3_HCLK_CTL_REG,
2384 .en_mask = BIT(4),
2385 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2386 .halt_bit = 31,
2387 },
2388 .c = {
2389 .dbg_name = "usb_hs3_p_clk",
2390 .ops = &clk_ops_branch,
2391 CLK_INIT(usb_hs3_p_clk.c),
2392 },
2393};
2394
2395static struct branch_clk usb_hs4_p_clk = {
2396 .b = {
2397 .ctl_reg = USB_HS4_HCLK_CTL_REG,
2398 .en_mask = BIT(4),
2399 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2400 .halt_bit = 7,
2401 },
2402 .c = {
2403 .dbg_name = "usb_hs4_p_clk",
2404 .ops = &clk_ops_branch,
2405 CLK_INIT(usb_hs4_p_clk.c),
2406 },
2407};
2408
Stephen Boyd94625ef2011-07-12 17:06:01 -07002409static struct branch_clk usb_hsic_p_clk = {
2410 .b = {
2411 .ctl_reg = USB_HSIC_HCLK_CTL_REG,
2412 .en_mask = BIT(4),
2413 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2414 .halt_bit = 28,
2415 },
2416 .c = {
2417 .dbg_name = "usb_hsic_p_clk",
2418 .ops = &clk_ops_branch,
2419 CLK_INIT(usb_hsic_p_clk.c),
2420 },
2421};
2422
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002423static struct branch_clk sdc1_p_clk = {
2424 .b = {
2425 .ctl_reg = SDCn_HCLK_CTL_REG(1),
2426 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002427 .hwcg_reg = SDCn_HCLK_CTL_REG(1),
2428 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002429 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2430 .halt_bit = 11,
2431 },
2432 .c = {
2433 .dbg_name = "sdc1_p_clk",
2434 .ops = &clk_ops_branch,
2435 CLK_INIT(sdc1_p_clk.c),
2436 },
2437};
2438
2439static struct branch_clk sdc2_p_clk = {
2440 .b = {
2441 .ctl_reg = SDCn_HCLK_CTL_REG(2),
2442 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002443 .hwcg_reg = SDCn_HCLK_CTL_REG(2),
2444 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002445 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2446 .halt_bit = 10,
2447 },
2448 .c = {
2449 .dbg_name = "sdc2_p_clk",
2450 .ops = &clk_ops_branch,
2451 CLK_INIT(sdc2_p_clk.c),
2452 },
2453};
2454
2455static struct branch_clk sdc3_p_clk = {
2456 .b = {
2457 .ctl_reg = SDCn_HCLK_CTL_REG(3),
2458 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002459 .hwcg_reg = SDCn_HCLK_CTL_REG(3),
2460 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002461 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2462 .halt_bit = 9,
2463 },
2464 .c = {
2465 .dbg_name = "sdc3_p_clk",
2466 .ops = &clk_ops_branch,
2467 CLK_INIT(sdc3_p_clk.c),
2468 },
2469};
2470
2471static struct branch_clk sdc4_p_clk = {
2472 .b = {
2473 .ctl_reg = SDCn_HCLK_CTL_REG(4),
2474 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002475 .hwcg_reg = SDCn_HCLK_CTL_REG(4),
2476 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002477 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2478 .halt_bit = 8,
2479 },
2480 .c = {
2481 .dbg_name = "sdc4_p_clk",
2482 .ops = &clk_ops_branch,
2483 CLK_INIT(sdc4_p_clk.c),
2484 },
2485};
2486
2487static struct branch_clk sdc5_p_clk = {
2488 .b = {
2489 .ctl_reg = SDCn_HCLK_CTL_REG(5),
2490 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002491 .hwcg_reg = SDCn_HCLK_CTL_REG(5),
2492 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002493 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2494 .halt_bit = 7,
2495 },
2496 .c = {
2497 .dbg_name = "sdc5_p_clk",
2498 .ops = &clk_ops_branch,
2499 CLK_INIT(sdc5_p_clk.c),
2500 },
2501};
2502
2503/* HW-Voteable Clocks */
2504static struct branch_clk adm0_clk = {
2505 .b = {
2506 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2507 .en_mask = BIT(2),
2508 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2509 .halt_check = HALT_VOTED,
2510 .halt_bit = 14,
2511 },
2512 .c = {
2513 .dbg_name = "adm0_clk",
2514 .ops = &clk_ops_branch,
2515 CLK_INIT(adm0_clk.c),
2516 },
2517};
2518
2519static struct branch_clk adm0_p_clk = {
2520 .b = {
2521 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2522 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002523 .hwcg_reg = ADM0_PBUS_CLK_CTL_REG,
2524 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002525 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2526 .halt_check = HALT_VOTED,
2527 .halt_bit = 13,
2528 },
2529 .c = {
2530 .dbg_name = "adm0_p_clk",
2531 .ops = &clk_ops_branch,
2532 CLK_INIT(adm0_p_clk.c),
2533 },
2534};
2535
2536static struct branch_clk pmic_arb0_p_clk = {
2537 .b = {
2538 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2539 .en_mask = BIT(8),
2540 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2541 .halt_check = HALT_VOTED,
2542 .halt_bit = 22,
2543 },
2544 .c = {
2545 .dbg_name = "pmic_arb0_p_clk",
2546 .ops = &clk_ops_branch,
2547 CLK_INIT(pmic_arb0_p_clk.c),
2548 },
2549};
2550
2551static struct branch_clk pmic_arb1_p_clk = {
2552 .b = {
2553 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2554 .en_mask = BIT(9),
2555 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2556 .halt_check = HALT_VOTED,
2557 .halt_bit = 21,
2558 },
2559 .c = {
2560 .dbg_name = "pmic_arb1_p_clk",
2561 .ops = &clk_ops_branch,
2562 CLK_INIT(pmic_arb1_p_clk.c),
2563 },
2564};
2565
2566static struct branch_clk pmic_ssbi2_clk = {
2567 .b = {
2568 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2569 .en_mask = BIT(7),
2570 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2571 .halt_check = HALT_VOTED,
2572 .halt_bit = 23,
2573 },
2574 .c = {
2575 .dbg_name = "pmic_ssbi2_clk",
2576 .ops = &clk_ops_branch,
2577 CLK_INIT(pmic_ssbi2_clk.c),
2578 },
2579};
2580
2581static struct branch_clk rpm_msg_ram_p_clk = {
2582 .b = {
2583 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2584 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002585 .hwcg_reg = RPM_MSG_RAM_HCLK_CTL_REG,
2586 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002587 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2588 .halt_check = HALT_VOTED,
2589 .halt_bit = 12,
2590 },
2591 .c = {
2592 .dbg_name = "rpm_msg_ram_p_clk",
2593 .ops = &clk_ops_branch,
2594 CLK_INIT(rpm_msg_ram_p_clk.c),
2595 },
2596};
2597
2598/*
2599 * Multimedia Clocks
2600 */
2601
Stephen Boyd94625ef2011-07-12 17:06:01 -07002602#define CLK_CAM(name, n, hb) \
2603 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002604 .b = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002605 .ctl_reg = CAMCLK##n##_CC_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002606 .en_mask = BIT(0), \
2607 .halt_reg = DBG_BUS_VEC_I_REG, \
2608 .halt_bit = hb, \
2609 }, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002610 .ns_reg = CAMCLK##n##_NS_REG, \
2611 .md_reg = CAMCLK##n##_MD_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002612 .root_en_mask = BIT(2), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002613 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0), \
Matt Wagantall07c45472012-02-10 23:27:24 -08002614 .mnd_en_mask = BIT(5), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002615 .ctl_mask = BM(7, 6), \
2616 .set_rate = set_rate_mnd_8, \
2617 .freq_tbl = clk_tbl_cam, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002618 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002619 .c = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002620 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07002621 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002622 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002623 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002624 }, \
2625 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002626#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002627 { \
2628 .freq_hz = f, \
2629 .src_clk = &s##_clk.c, \
2630 .md_val = MD8(8, m, 0, n), \
2631 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2632 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002633 }
2634static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002635 F_CAM( 0, gnd, 1, 0, 0),
2636 F_CAM( 6000000, pll8, 4, 1, 16),
2637 F_CAM( 8000000, pll8, 4, 1, 12),
2638 F_CAM( 12000000, pll8, 4, 1, 8),
2639 F_CAM( 16000000, pll8, 4, 1, 6),
2640 F_CAM( 19200000, pll8, 4, 1, 5),
2641 F_CAM( 24000000, pll8, 4, 1, 4),
2642 F_CAM( 32000000, pll8, 4, 1, 3),
2643 F_CAM( 48000000, pll8, 4, 1, 2),
2644 F_CAM( 64000000, pll8, 3, 1, 2),
2645 F_CAM( 96000000, pll8, 4, 0, 0),
2646 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002647 F_END
2648};
2649
Stephen Boyd94625ef2011-07-12 17:06:01 -07002650static CLK_CAM(cam0_clk, 0, 15);
2651static CLK_CAM(cam1_clk, 1, 16);
2652static CLK_CAM(cam2_clk, 2, 31);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002653
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002654#define F_CSI(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002655 { \
2656 .freq_hz = f, \
2657 .src_clk = &s##_clk.c, \
2658 .md_val = MD8(8, m, 0, n), \
2659 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2660 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002661 }
2662static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002663 F_CSI( 0, gnd, 1, 0, 0),
Stephen Boyd092fd182011-10-21 15:56:30 -07002664 F_CSI( 27000000, pxo, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002665 F_CSI( 85330000, pll8, 1, 2, 9),
2666 F_CSI(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002667 F_END
2668};
2669
2670static struct rcg_clk csi0_src_clk = {
2671 .ns_reg = CSI0_NS_REG,
2672 .b = {
2673 .ctl_reg = CSI0_CC_REG,
2674 .halt_check = NOCHECK,
2675 },
2676 .md_reg = CSI0_MD_REG,
2677 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002678 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002679 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002680 .ctl_mask = BM(7, 6),
2681 .set_rate = set_rate_mnd,
2682 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002683 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002684 .c = {
2685 .dbg_name = "csi0_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002686 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002687 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002688 CLK_INIT(csi0_src_clk.c),
2689 },
2690};
2691
2692static struct branch_clk csi0_clk = {
2693 .b = {
2694 .ctl_reg = CSI0_CC_REG,
2695 .en_mask = BIT(0),
2696 .reset_reg = SW_RESET_CORE_REG,
2697 .reset_mask = BIT(8),
2698 .halt_reg = DBG_BUS_VEC_B_REG,
2699 .halt_bit = 13,
2700 },
2701 .parent = &csi0_src_clk.c,
2702 .c = {
2703 .dbg_name = "csi0_clk",
2704 .ops = &clk_ops_branch,
2705 CLK_INIT(csi0_clk.c),
2706 },
2707};
2708
2709static struct branch_clk csi0_phy_clk = {
2710 .b = {
2711 .ctl_reg = CSI0_CC_REG,
2712 .en_mask = BIT(8),
2713 .reset_reg = SW_RESET_CORE_REG,
2714 .reset_mask = BIT(29),
2715 .halt_reg = DBG_BUS_VEC_I_REG,
2716 .halt_bit = 9,
2717 },
2718 .parent = &csi0_src_clk.c,
2719 .c = {
2720 .dbg_name = "csi0_phy_clk",
2721 .ops = &clk_ops_branch,
2722 CLK_INIT(csi0_phy_clk.c),
2723 },
2724};
2725
2726static struct rcg_clk csi1_src_clk = {
2727 .ns_reg = CSI1_NS_REG,
2728 .b = {
2729 .ctl_reg = CSI1_CC_REG,
2730 .halt_check = NOCHECK,
2731 },
2732 .md_reg = CSI1_MD_REG,
2733 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002734 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002735 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002736 .ctl_mask = BM(7, 6),
2737 .set_rate = set_rate_mnd,
2738 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002739 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002740 .c = {
2741 .dbg_name = "csi1_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002742 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002743 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002744 CLK_INIT(csi1_src_clk.c),
2745 },
2746};
2747
2748static struct branch_clk csi1_clk = {
2749 .b = {
2750 .ctl_reg = CSI1_CC_REG,
2751 .en_mask = BIT(0),
2752 .reset_reg = SW_RESET_CORE_REG,
2753 .reset_mask = BIT(18),
2754 .halt_reg = DBG_BUS_VEC_B_REG,
2755 .halt_bit = 14,
2756 },
2757 .parent = &csi1_src_clk.c,
2758 .c = {
2759 .dbg_name = "csi1_clk",
2760 .ops = &clk_ops_branch,
2761 CLK_INIT(csi1_clk.c),
2762 },
2763};
2764
2765static struct branch_clk csi1_phy_clk = {
2766 .b = {
2767 .ctl_reg = CSI1_CC_REG,
2768 .en_mask = BIT(8),
2769 .reset_reg = SW_RESET_CORE_REG,
2770 .reset_mask = BIT(28),
2771 .halt_reg = DBG_BUS_VEC_I_REG,
2772 .halt_bit = 10,
2773 },
2774 .parent = &csi1_src_clk.c,
2775 .c = {
2776 .dbg_name = "csi1_phy_clk",
2777 .ops = &clk_ops_branch,
2778 CLK_INIT(csi1_phy_clk.c),
2779 },
2780};
2781
Stephen Boyd94625ef2011-07-12 17:06:01 -07002782static struct rcg_clk csi2_src_clk = {
2783 .ns_reg = CSI2_NS_REG,
2784 .b = {
2785 .ctl_reg = CSI2_CC_REG,
2786 .halt_check = NOCHECK,
2787 },
2788 .md_reg = CSI2_MD_REG,
2789 .root_en_mask = BIT(2),
2790 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002791 .mnd_en_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002792 .ctl_mask = BM(7, 6),
2793 .set_rate = set_rate_mnd,
2794 .freq_tbl = clk_tbl_csi,
2795 .current_freq = &rcg_dummy_freq,
2796 .c = {
2797 .dbg_name = "csi2_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002798 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002799 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002800 CLK_INIT(csi2_src_clk.c),
2801 },
2802};
2803
2804static struct branch_clk csi2_clk = {
2805 .b = {
2806 .ctl_reg = CSI2_CC_REG,
2807 .en_mask = BIT(0),
2808 .reset_reg = SW_RESET_CORE2_REG,
2809 .reset_mask = BIT(2),
2810 .halt_reg = DBG_BUS_VEC_B_REG,
2811 .halt_bit = 29,
2812 },
2813 .parent = &csi2_src_clk.c,
2814 .c = {
2815 .dbg_name = "csi2_clk",
2816 .ops = &clk_ops_branch,
2817 CLK_INIT(csi2_clk.c),
2818 },
2819};
2820
2821static struct branch_clk csi2_phy_clk = {
2822 .b = {
2823 .ctl_reg = CSI2_CC_REG,
2824 .en_mask = BIT(8),
2825 .reset_reg = SW_RESET_CORE_REG,
2826 .reset_mask = BIT(31),
2827 .halt_reg = DBG_BUS_VEC_I_REG,
2828 .halt_bit = 29,
2829 },
2830 .parent = &csi2_src_clk.c,
2831 .c = {
2832 .dbg_name = "csi2_phy_clk",
2833 .ops = &clk_ops_branch,
2834 CLK_INIT(csi2_phy_clk.c),
2835 },
2836};
2837
Stephen Boyd092fd182011-10-21 15:56:30 -07002838static struct clk *pix_rdi_mux_map[] = {
2839 [0] = &csi0_clk.c,
2840 [1] = &csi1_clk.c,
2841 [2] = &csi2_clk.c,
2842 NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002843};
2844
Stephen Boyd092fd182011-10-21 15:56:30 -07002845struct pix_rdi_clk {
2846 bool enabled;
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002847 unsigned long cur_rate;
Stephen Boyd092fd182011-10-21 15:56:30 -07002848
2849 void __iomem *const s_reg;
2850 u32 s_mask;
2851
2852 void __iomem *const s2_reg;
2853 u32 s2_mask;
2854
2855 struct branch b;
2856 struct clk c;
2857};
2858
2859static inline struct pix_rdi_clk *to_pix_rdi_clk(struct clk *clk)
2860{
2861 return container_of(clk, struct pix_rdi_clk, c);
2862}
2863
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002864static int pix_rdi_clk_set_rate(struct clk *c, unsigned long rate)
Stephen Boyd092fd182011-10-21 15:56:30 -07002865{
2866 int ret, i;
2867 u32 reg;
2868 unsigned long flags;
2869 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2870 struct clk **mux_map = pix_rdi_mux_map;
2871
2872 /*
2873 * These clocks select three inputs via two muxes. One mux selects
2874 * between csi0 and csi1 and the second mux selects between that mux's
2875 * output and csi2. The source and destination selections for each
2876 * mux must be clocking for the switch to succeed so just turn on
2877 * all three sources because it's easier than figuring out what source
2878 * needs to be on at what time.
2879 */
2880 for (i = 0; mux_map[i]; i++) {
2881 ret = clk_enable(mux_map[i]);
2882 if (ret)
2883 goto err;
2884 }
2885 if (rate >= i) {
2886 ret = -EINVAL;
2887 goto err;
2888 }
2889 /* Keep the new source on when switching inputs of an enabled clock */
2890 if (clk->enabled) {
2891 clk_disable(mux_map[clk->cur_rate]);
2892 clk_enable(mux_map[rate]);
2893 }
2894 spin_lock_irqsave(&local_clock_reg_lock, flags);
2895 reg = readl_relaxed(clk->s2_reg);
2896 reg &= ~clk->s2_mask;
2897 reg |= rate == 2 ? clk->s2_mask : 0;
2898 writel_relaxed(reg, clk->s2_reg);
2899 /*
2900 * Wait at least 6 cycles of slowest clock
2901 * for the glitch-free MUX to fully switch sources.
2902 */
2903 mb();
2904 udelay(1);
2905 reg = readl_relaxed(clk->s_reg);
2906 reg &= ~clk->s_mask;
2907 reg |= rate == 1 ? clk->s_mask : 0;
2908 writel_relaxed(reg, clk->s_reg);
2909 /*
2910 * Wait at least 6 cycles of slowest clock
2911 * for the glitch-free MUX to fully switch sources.
2912 */
2913 mb();
2914 udelay(1);
2915 clk->cur_rate = rate;
2916 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2917err:
2918 for (i--; i >= 0; i--)
2919 clk_disable(mux_map[i]);
2920
2921 return 0;
2922}
2923
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002924static unsigned long pix_rdi_clk_get_rate(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002925{
2926 return to_pix_rdi_clk(c)->cur_rate;
2927}
2928
2929static int pix_rdi_clk_enable(struct clk *c)
2930{
2931 unsigned long flags;
2932 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2933
2934 spin_lock_irqsave(&local_clock_reg_lock, flags);
2935 __branch_clk_enable_reg(&clk->b, clk->c.dbg_name);
2936 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2937 clk->enabled = true;
2938
2939 return 0;
2940}
2941
2942static void pix_rdi_clk_disable(struct clk *c)
2943{
2944 unsigned long flags;
2945 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2946
2947 spin_lock_irqsave(&local_clock_reg_lock, flags);
2948 __branch_clk_disable_reg(&clk->b, clk->c.dbg_name);
2949 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2950 clk->enabled = false;
2951}
2952
2953static int pix_rdi_clk_reset(struct clk *clk, enum clk_reset_action action)
2954{
2955 return branch_reset(&to_pix_rdi_clk(clk)->b, action);
2956}
2957
2958static struct clk *pix_rdi_clk_get_parent(struct clk *c)
2959{
2960 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2961
2962 return pix_rdi_mux_map[clk->cur_rate];
2963}
2964
2965static int pix_rdi_clk_list_rate(struct clk *c, unsigned n)
2966{
2967 if (pix_rdi_mux_map[n])
2968 return n;
2969 return -ENXIO;
2970}
2971
Matt Wagantalla15833b2012-04-03 11:00:56 -07002972static enum handoff pix_rdi_clk_handoff(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002973{
2974 u32 reg;
2975 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
Matt Wagantalla15833b2012-04-03 11:00:56 -07002976 enum handoff ret;
2977
2978 ret = branch_handoff(&clk->b, &clk->c);
2979 if (ret == HANDOFF_DISABLED_CLK)
2980 return ret;
Stephen Boyd092fd182011-10-21 15:56:30 -07002981
2982 reg = readl_relaxed(clk->s_reg);
2983 clk->cur_rate = reg & clk->s_mask ? 1 : 0;
2984 reg = readl_relaxed(clk->s2_reg);
2985 clk->cur_rate = reg & clk->s2_mask ? 2 : clk->cur_rate;
Matt Wagantalla15833b2012-04-03 11:00:56 -07002986
2987 return HANDOFF_ENABLED_CLK;
Stephen Boyd092fd182011-10-21 15:56:30 -07002988}
2989
2990static struct clk_ops clk_ops_pix_rdi_8960 = {
2991 .enable = pix_rdi_clk_enable,
2992 .disable = pix_rdi_clk_disable,
2993 .auto_off = pix_rdi_clk_disable,
2994 .handoff = pix_rdi_clk_handoff,
2995 .set_rate = pix_rdi_clk_set_rate,
2996 .get_rate = pix_rdi_clk_get_rate,
2997 .list_rate = pix_rdi_clk_list_rate,
2998 .reset = pix_rdi_clk_reset,
Stephen Boyd092fd182011-10-21 15:56:30 -07002999 .get_parent = pix_rdi_clk_get_parent,
3000};
3001
3002static struct pix_rdi_clk csi_pix_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003003 .b = {
3004 .ctl_reg = MISC_CC_REG,
3005 .en_mask = BIT(26),
3006 .halt_check = DELAY,
3007 .reset_reg = SW_RESET_CORE_REG,
3008 .reset_mask = BIT(26),
3009 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003010 .s_reg = MISC_CC_REG,
3011 .s_mask = BIT(25),
3012 .s2_reg = MISC_CC3_REG,
3013 .s2_mask = BIT(13),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003014 .c = {
3015 .dbg_name = "csi_pix_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003016 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003017 CLK_INIT(csi_pix_clk.c),
3018 },
3019};
3020
Stephen Boyd092fd182011-10-21 15:56:30 -07003021static struct pix_rdi_clk csi_pix1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003022 .b = {
3023 .ctl_reg = MISC_CC3_REG,
3024 .en_mask = BIT(10),
3025 .halt_check = DELAY,
3026 .reset_reg = SW_RESET_CORE_REG,
3027 .reset_mask = BIT(30),
3028 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003029 .s_reg = MISC_CC3_REG,
3030 .s_mask = BIT(8),
3031 .s2_reg = MISC_CC3_REG,
3032 .s2_mask = BIT(9),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003033 .c = {
3034 .dbg_name = "csi_pix1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003035 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003036 CLK_INIT(csi_pix1_clk.c),
3037 },
3038};
3039
Stephen Boyd092fd182011-10-21 15:56:30 -07003040static struct pix_rdi_clk csi_rdi_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003041 .b = {
3042 .ctl_reg = MISC_CC_REG,
3043 .en_mask = BIT(13),
3044 .halt_check = DELAY,
3045 .reset_reg = SW_RESET_CORE_REG,
3046 .reset_mask = BIT(27),
3047 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003048 .s_reg = MISC_CC_REG,
3049 .s_mask = BIT(12),
3050 .s2_reg = MISC_CC3_REG,
3051 .s2_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003052 .c = {
3053 .dbg_name = "csi_rdi_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003054 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003055 CLK_INIT(csi_rdi_clk.c),
3056 },
3057};
3058
Stephen Boyd092fd182011-10-21 15:56:30 -07003059static struct pix_rdi_clk csi_rdi1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003060 .b = {
3061 .ctl_reg = MISC_CC3_REG,
3062 .en_mask = BIT(2),
3063 .halt_check = DELAY,
3064 .reset_reg = SW_RESET_CORE2_REG,
3065 .reset_mask = BIT(1),
3066 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003067 .s_reg = MISC_CC3_REG,
3068 .s_mask = BIT(0),
3069 .s2_reg = MISC_CC3_REG,
3070 .s2_mask = BIT(1),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003071 .c = {
3072 .dbg_name = "csi_rdi1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003073 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003074 CLK_INIT(csi_rdi1_clk.c),
3075 },
3076};
3077
Stephen Boyd092fd182011-10-21 15:56:30 -07003078static struct pix_rdi_clk csi_rdi2_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003079 .b = {
3080 .ctl_reg = MISC_CC3_REG,
3081 .en_mask = BIT(6),
3082 .halt_check = DELAY,
3083 .reset_reg = SW_RESET_CORE2_REG,
3084 .reset_mask = BIT(0),
3085 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003086 .s_reg = MISC_CC3_REG,
3087 .s_mask = BIT(4),
3088 .s2_reg = MISC_CC3_REG,
3089 .s2_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003090 .c = {
3091 .dbg_name = "csi_rdi2_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003092 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003093 CLK_INIT(csi_rdi2_clk.c),
3094 },
3095};
3096
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003097#define F_CSI_PHYTIMER(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003098 { \
3099 .freq_hz = f, \
3100 .src_clk = &s##_clk.c, \
3101 .md_val = MD8(8, m, 0, n), \
3102 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3103 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003104 }
3105static struct clk_freq_tbl clk_tbl_csi_phytimer[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003106 F_CSI_PHYTIMER( 0, gnd, 1, 0, 0),
3107 F_CSI_PHYTIMER( 85330000, pll8, 1, 2, 9),
3108 F_CSI_PHYTIMER(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003109 F_END
3110};
3111
3112static struct rcg_clk csiphy_timer_src_clk = {
3113 .ns_reg = CSIPHYTIMER_NS_REG,
3114 .b = {
3115 .ctl_reg = CSIPHYTIMER_CC_REG,
3116 .halt_check = NOCHECK,
3117 },
3118 .md_reg = CSIPHYTIMER_MD_REG,
3119 .root_en_mask = BIT(2),
3120 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003121 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003122 .ctl_mask = BM(7, 6),
3123 .set_rate = set_rate_mnd_8,
3124 .freq_tbl = clk_tbl_csi_phytimer,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003125 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003126 .c = {
3127 .dbg_name = "csiphy_timer_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003128 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003129 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003130 CLK_INIT(csiphy_timer_src_clk.c),
3131 },
3132};
3133
3134static struct branch_clk csi0phy_timer_clk = {
3135 .b = {
3136 .ctl_reg = CSIPHYTIMER_CC_REG,
3137 .en_mask = BIT(0),
3138 .halt_reg = DBG_BUS_VEC_I_REG,
3139 .halt_bit = 17,
3140 },
3141 .parent = &csiphy_timer_src_clk.c,
3142 .c = {
3143 .dbg_name = "csi0phy_timer_clk",
3144 .ops = &clk_ops_branch,
3145 CLK_INIT(csi0phy_timer_clk.c),
3146 },
3147};
3148
3149static struct branch_clk csi1phy_timer_clk = {
3150 .b = {
3151 .ctl_reg = CSIPHYTIMER_CC_REG,
3152 .en_mask = BIT(9),
3153 .halt_reg = DBG_BUS_VEC_I_REG,
3154 .halt_bit = 18,
3155 },
3156 .parent = &csiphy_timer_src_clk.c,
3157 .c = {
3158 .dbg_name = "csi1phy_timer_clk",
3159 .ops = &clk_ops_branch,
3160 CLK_INIT(csi1phy_timer_clk.c),
3161 },
3162};
3163
Stephen Boyd94625ef2011-07-12 17:06:01 -07003164static struct branch_clk csi2phy_timer_clk = {
3165 .b = {
3166 .ctl_reg = CSIPHYTIMER_CC_REG,
3167 .en_mask = BIT(11),
3168 .halt_reg = DBG_BUS_VEC_I_REG,
3169 .halt_bit = 30,
3170 },
3171 .parent = &csiphy_timer_src_clk.c,
3172 .c = {
3173 .dbg_name = "csi2phy_timer_clk",
3174 .ops = &clk_ops_branch,
3175 CLK_INIT(csi2phy_timer_clk.c),
3176 },
3177};
3178
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003179#define F_DSI(d) \
3180 { \
3181 .freq_hz = d, \
3182 .ns_val = BVAL(15, 12, (d-1)), \
3183 }
3184/*
3185 * The DSI_BYTE/ESC clock is sourced from the DSI PHY PLL, which may change rate
3186 * without this clock driver knowing. So, overload the clk_set_rate() to set
3187 * the divider (1 to 16) of the clock with respect to the PLL rate.
3188 */
3189static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
3190 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
3191 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
3192 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
3193 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
3194 F_END
3195};
3196
3197static struct rcg_clk dsi1_byte_clk = {
3198 .b = {
3199 .ctl_reg = DSI1_BYTE_CC_REG,
3200 .en_mask = BIT(0),
3201 .reset_reg = SW_RESET_CORE_REG,
3202 .reset_mask = BIT(7),
3203 .halt_reg = DBG_BUS_VEC_B_REG,
3204 .halt_bit = 21,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003205 .retain_reg = DSI1_BYTE_CC_REG,
3206 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003207 },
3208 .ns_reg = DSI1_BYTE_NS_REG,
3209 .root_en_mask = BIT(2),
3210 .ns_mask = BM(15, 12),
3211 .set_rate = set_rate_nop,
3212 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003213 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003214 .c = {
3215 .dbg_name = "dsi1_byte_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003216 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003217 CLK_INIT(dsi1_byte_clk.c),
3218 },
3219};
3220
3221static struct rcg_clk dsi2_byte_clk = {
3222 .b = {
3223 .ctl_reg = DSI2_BYTE_CC_REG,
3224 .en_mask = BIT(0),
3225 .reset_reg = SW_RESET_CORE_REG,
3226 .reset_mask = BIT(25),
3227 .halt_reg = DBG_BUS_VEC_B_REG,
3228 .halt_bit = 20,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003229 .retain_reg = DSI2_BYTE_CC_REG,
3230 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003231 },
3232 .ns_reg = DSI2_BYTE_NS_REG,
3233 .root_en_mask = BIT(2),
3234 .ns_mask = BM(15, 12),
3235 .set_rate = set_rate_nop,
3236 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003237 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003238 .c = {
3239 .dbg_name = "dsi2_byte_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003240 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003241 CLK_INIT(dsi2_byte_clk.c),
3242 },
3243};
3244
3245static struct rcg_clk dsi1_esc_clk = {
3246 .b = {
3247 .ctl_reg = DSI1_ESC_CC_REG,
3248 .en_mask = BIT(0),
3249 .reset_reg = SW_RESET_CORE_REG,
3250 .halt_reg = DBG_BUS_VEC_I_REG,
3251 .halt_bit = 1,
3252 },
3253 .ns_reg = DSI1_ESC_NS_REG,
3254 .root_en_mask = BIT(2),
3255 .ns_mask = BM(15, 12),
3256 .set_rate = set_rate_nop,
3257 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003258 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003259 .c = {
3260 .dbg_name = "dsi1_esc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003261 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003262 CLK_INIT(dsi1_esc_clk.c),
3263 },
3264};
3265
3266static struct rcg_clk dsi2_esc_clk = {
3267 .b = {
3268 .ctl_reg = DSI2_ESC_CC_REG,
3269 .en_mask = BIT(0),
3270 .halt_reg = DBG_BUS_VEC_I_REG,
3271 .halt_bit = 3,
3272 },
3273 .ns_reg = DSI2_ESC_NS_REG,
3274 .root_en_mask = BIT(2),
3275 .ns_mask = BM(15, 12),
3276 .set_rate = set_rate_nop,
3277 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003278 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003279 .c = {
3280 .dbg_name = "dsi2_esc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003281 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003282 CLK_INIT(dsi2_esc_clk.c),
3283 },
3284};
3285
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003286#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003287 { \
3288 .freq_hz = f, \
3289 .src_clk = &s##_clk.c, \
3290 .md_val = MD4(4, m, 0, n), \
3291 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
3292 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003293 }
3294static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003295 F_GFX2D( 0, gnd, 0, 0),
3296 F_GFX2D( 27000000, pxo, 0, 0),
3297 F_GFX2D( 48000000, pll8, 1, 8),
3298 F_GFX2D( 54857000, pll8, 1, 7),
3299 F_GFX2D( 64000000, pll8, 1, 6),
3300 F_GFX2D( 76800000, pll8, 1, 5),
3301 F_GFX2D( 96000000, pll8, 1, 4),
3302 F_GFX2D(128000000, pll8, 1, 3),
3303 F_GFX2D(145455000, pll2, 2, 11),
3304 F_GFX2D(160000000, pll2, 1, 5),
3305 F_GFX2D(177778000, pll2, 2, 9),
3306 F_GFX2D(200000000, pll2, 1, 4),
3307 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003308 F_END
3309};
3310
3311static struct bank_masks bmnd_info_gfx2d0 = {
3312 .bank_sel_mask = BIT(11),
3313 .bank0_mask = {
3314 .md_reg = GFX2D0_MD0_REG,
3315 .ns_mask = BM(23, 20) | BM(5, 3),
3316 .rst_mask = BIT(25),
3317 .mnd_en_mask = BIT(8),
3318 .mode_mask = BM(10, 9),
3319 },
3320 .bank1_mask = {
3321 .md_reg = GFX2D0_MD1_REG,
3322 .ns_mask = BM(19, 16) | BM(2, 0),
3323 .rst_mask = BIT(24),
3324 .mnd_en_mask = BIT(5),
3325 .mode_mask = BM(7, 6),
3326 },
3327};
3328
3329static struct rcg_clk gfx2d0_clk = {
3330 .b = {
3331 .ctl_reg = GFX2D0_CC_REG,
3332 .en_mask = BIT(0),
3333 .reset_reg = SW_RESET_CORE_REG,
3334 .reset_mask = BIT(14),
3335 .halt_reg = DBG_BUS_VEC_A_REG,
3336 .halt_bit = 9,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003337 .retain_reg = GFX2D0_CC_REG,
3338 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003339 },
3340 .ns_reg = GFX2D0_NS_REG,
3341 .root_en_mask = BIT(2),
3342 .set_rate = set_rate_mnd_banked,
3343 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003344 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003345 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003346 .c = {
3347 .dbg_name = "gfx2d0_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003348 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003349 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3350 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003351 CLK_INIT(gfx2d0_clk.c),
3352 },
3353};
3354
3355static struct bank_masks bmnd_info_gfx2d1 = {
3356 .bank_sel_mask = BIT(11),
3357 .bank0_mask = {
3358 .md_reg = GFX2D1_MD0_REG,
3359 .ns_mask = BM(23, 20) | BM(5, 3),
3360 .rst_mask = BIT(25),
3361 .mnd_en_mask = BIT(8),
3362 .mode_mask = BM(10, 9),
3363 },
3364 .bank1_mask = {
3365 .md_reg = GFX2D1_MD1_REG,
3366 .ns_mask = BM(19, 16) | BM(2, 0),
3367 .rst_mask = BIT(24),
3368 .mnd_en_mask = BIT(5),
3369 .mode_mask = BM(7, 6),
3370 },
3371};
3372
3373static struct rcg_clk gfx2d1_clk = {
3374 .b = {
3375 .ctl_reg = GFX2D1_CC_REG,
3376 .en_mask = BIT(0),
3377 .reset_reg = SW_RESET_CORE_REG,
3378 .reset_mask = BIT(13),
3379 .halt_reg = DBG_BUS_VEC_A_REG,
3380 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003381 .retain_reg = GFX2D1_CC_REG,
3382 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003383 },
3384 .ns_reg = GFX2D1_NS_REG,
3385 .root_en_mask = BIT(2),
3386 .set_rate = set_rate_mnd_banked,
3387 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003388 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003389 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003390 .c = {
3391 .dbg_name = "gfx2d1_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003392 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003393 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3394 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003395 CLK_INIT(gfx2d1_clk.c),
3396 },
3397};
3398
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003399#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003400 { \
3401 .freq_hz = f, \
3402 .src_clk = &s##_clk.c, \
3403 .md_val = MD4(4, m, 0, n), \
3404 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3405 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003406 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003407
3408static struct clk_freq_tbl clk_tbl_gfx3d_8960[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003409 F_GFX3D( 0, gnd, 0, 0),
3410 F_GFX3D( 27000000, pxo, 0, 0),
3411 F_GFX3D( 48000000, pll8, 1, 8),
3412 F_GFX3D( 54857000, pll8, 1, 7),
3413 F_GFX3D( 64000000, pll8, 1, 6),
3414 F_GFX3D( 76800000, pll8, 1, 5),
3415 F_GFX3D( 96000000, pll8, 1, 4),
3416 F_GFX3D(128000000, pll8, 1, 3),
3417 F_GFX3D(145455000, pll2, 2, 11),
3418 F_GFX3D(160000000, pll2, 1, 5),
3419 F_GFX3D(177778000, pll2, 2, 9),
3420 F_GFX3D(200000000, pll2, 1, 4),
3421 F_GFX3D(228571000, pll2, 2, 7),
3422 F_GFX3D(266667000, pll2, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003423 F_GFX3D(300000000, pll3, 1, 4),
3424 F_GFX3D(320000000, pll2, 2, 5),
3425 F_GFX3D(400000000, pll2, 1, 2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003426 F_END
3427};
3428
Tianyi Gou41515e22011-09-01 19:37:43 -07003429static struct clk_freq_tbl clk_tbl_gfx3d_8064[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003430 F_GFX3D( 0, gnd, 0, 0),
3431 F_GFX3D( 27000000, pxo, 0, 0),
3432 F_GFX3D( 48000000, pll8, 1, 8),
3433 F_GFX3D( 54857000, pll8, 1, 7),
3434 F_GFX3D( 64000000, pll8, 1, 6),
3435 F_GFX3D( 76800000, pll8, 1, 5),
3436 F_GFX3D( 96000000, pll8, 1, 4),
3437 F_GFX3D(128000000, pll8, 1, 3),
3438 F_GFX3D(145455000, pll2, 2, 11),
3439 F_GFX3D(160000000, pll2, 1, 5),
3440 F_GFX3D(177778000, pll2, 2, 9),
3441 F_GFX3D(200000000, pll2, 1, 4),
3442 F_GFX3D(228571000, pll2, 2, 7),
3443 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Gou0c50fe32011-10-19 15:50:35 -07003444 F_GFX3D(325000000, pll15, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003445 F_GFX3D(400000000, pll2, 1, 2),
Tianyi Gou41515e22011-09-01 19:37:43 -07003446 F_END
3447};
3448
Tianyi Goue3d4f542012-03-15 17:06:45 -07003449static struct clk_freq_tbl clk_tbl_gfx3d_8930[] = {
3450 F_GFX3D( 0, gnd, 0, 0),
3451 F_GFX3D( 27000000, pxo, 0, 0),
3452 F_GFX3D( 48000000, pll8, 1, 8),
3453 F_GFX3D( 54857000, pll8, 1, 7),
3454 F_GFX3D( 64000000, pll8, 1, 6),
3455 F_GFX3D( 76800000, pll8, 1, 5),
3456 F_GFX3D( 96000000, pll8, 1, 4),
3457 F_GFX3D(128000000, pll8, 1, 3),
3458 F_GFX3D(145455000, pll2, 2, 11),
3459 F_GFX3D(160000000, pll2, 1, 5),
3460 F_GFX3D(177778000, pll2, 2, 9),
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003461 F_GFX3D(192000000, pll8, 1, 2),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003462 F_GFX3D(200000000, pll2, 1, 4),
3463 F_GFX3D(228571000, pll2, 2, 7),
3464 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003465 F_GFX3D(320000000, pll2, 2, 5),
3466 F_GFX3D(400000000, pll2, 1, 2),
3467 F_GFX3D(450000000, pll15, 1, 2),
3468 F_END
3469};
3470
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003471static unsigned long fmax_gfx3d_8064[MAX_VDD_LEVELS] __initdata = {
3472 [VDD_DIG_LOW] = 128000000,
3473 [VDD_DIG_NOMINAL] = 325000000,
3474 [VDD_DIG_HIGH] = 400000000
3475};
3476
Tianyi Goue3d4f542012-03-15 17:06:45 -07003477static unsigned long fmax_gfx3d_8930[MAX_VDD_LEVELS] __initdata = {
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003478 [VDD_DIG_LOW] = 192000000,
Tianyi Goue3d4f542012-03-15 17:06:45 -07003479 [VDD_DIG_NOMINAL] = 320000000,
3480 [VDD_DIG_HIGH] = 450000000
3481};
3482
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003483static struct bank_masks bmnd_info_gfx3d = {
3484 .bank_sel_mask = BIT(11),
3485 .bank0_mask = {
3486 .md_reg = GFX3D_MD0_REG,
3487 .ns_mask = BM(21, 18) | BM(5, 3),
3488 .rst_mask = BIT(23),
3489 .mnd_en_mask = BIT(8),
3490 .mode_mask = BM(10, 9),
3491 },
3492 .bank1_mask = {
3493 .md_reg = GFX3D_MD1_REG,
3494 .ns_mask = BM(17, 14) | BM(2, 0),
3495 .rst_mask = BIT(22),
3496 .mnd_en_mask = BIT(5),
3497 .mode_mask = BM(7, 6),
3498 },
3499};
3500
3501static struct rcg_clk gfx3d_clk = {
3502 .b = {
3503 .ctl_reg = GFX3D_CC_REG,
3504 .en_mask = BIT(0),
3505 .reset_reg = SW_RESET_CORE_REG,
3506 .reset_mask = BIT(12),
3507 .halt_reg = DBG_BUS_VEC_A_REG,
3508 .halt_bit = 4,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003509 .retain_reg = GFX3D_CC_REG,
3510 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003511 },
3512 .ns_reg = GFX3D_NS_REG,
3513 .root_en_mask = BIT(2),
3514 .set_rate = set_rate_mnd_banked,
Tianyi Gou41515e22011-09-01 19:37:43 -07003515 .freq_tbl = clk_tbl_gfx3d_8960,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003516 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003517 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003518 .c = {
3519 .dbg_name = "gfx3d_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003520 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003521 VDD_DIG_FMAX_MAP3(LOW, 128000000, NOMINAL, 300000000,
3522 HIGH, 400000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003523 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003524 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003525 },
3526};
3527
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003528#define F_VCAP(f, s, m, n) \
Tianyi Gou621f8742011-09-01 21:45:01 -07003529 { \
3530 .freq_hz = f, \
3531 .src_clk = &s##_clk.c, \
3532 .md_val = MD4(4, m, 0, n), \
3533 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3534 .ctl_val = CC_BANKED(9, 6, n), \
Tianyi Gou621f8742011-09-01 21:45:01 -07003535 }
3536
3537static struct clk_freq_tbl clk_tbl_vcap[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003538 F_VCAP( 0, gnd, 0, 0),
3539 F_VCAP( 27000000, pxo, 0, 0),
3540 F_VCAP( 54860000, pll8, 1, 7),
3541 F_VCAP( 64000000, pll8, 1, 6),
3542 F_VCAP( 76800000, pll8, 1, 5),
3543 F_VCAP(128000000, pll8, 1, 3),
3544 F_VCAP(160000000, pll2, 1, 5),
3545 F_VCAP(200000000, pll2, 1, 4),
Tianyi Gou621f8742011-09-01 21:45:01 -07003546 F_END
3547};
3548
3549static struct bank_masks bmnd_info_vcap = {
3550 .bank_sel_mask = BIT(11),
3551 .bank0_mask = {
3552 .md_reg = VCAP_MD0_REG,
3553 .ns_mask = BM(21, 18) | BM(5, 3),
3554 .rst_mask = BIT(23),
3555 .mnd_en_mask = BIT(8),
3556 .mode_mask = BM(10, 9),
3557 },
3558 .bank1_mask = {
3559 .md_reg = VCAP_MD1_REG,
3560 .ns_mask = BM(17, 14) | BM(2, 0),
3561 .rst_mask = BIT(22),
3562 .mnd_en_mask = BIT(5),
3563 .mode_mask = BM(7, 6),
3564 },
3565};
3566
3567static struct rcg_clk vcap_clk = {
3568 .b = {
3569 .ctl_reg = VCAP_CC_REG,
3570 .en_mask = BIT(0),
3571 .halt_reg = DBG_BUS_VEC_J_REG,
3572 .halt_bit = 15,
3573 },
3574 .ns_reg = VCAP_NS_REG,
3575 .root_en_mask = BIT(2),
3576 .set_rate = set_rate_mnd_banked,
3577 .freq_tbl = clk_tbl_vcap,
3578 .bank_info = &bmnd_info_vcap,
3579 .current_freq = &rcg_dummy_freq,
3580 .c = {
3581 .dbg_name = "vcap_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003582 .ops = &clk_ops_rcg,
Tianyi Gou621f8742011-09-01 21:45:01 -07003583 .depends = &vcap_axi_clk.c,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003584 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
Tianyi Gou621f8742011-09-01 21:45:01 -07003585 CLK_INIT(vcap_clk.c),
3586 },
3587};
3588
3589static struct branch_clk vcap_npl_clk = {
3590 .b = {
3591 .ctl_reg = VCAP_CC_REG,
3592 .en_mask = BIT(13),
3593 .halt_reg = DBG_BUS_VEC_J_REG,
3594 .halt_bit = 25,
3595 },
3596 .parent = &vcap_clk.c,
3597 .c = {
3598 .dbg_name = "vcap_npl_clk",
3599 .ops = &clk_ops_branch,
3600 CLK_INIT(vcap_npl_clk.c),
3601 },
3602};
3603
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003604#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003605 { \
3606 .freq_hz = f, \
3607 .src_clk = &s##_clk.c, \
3608 .md_val = MD8(8, m, 0, n), \
3609 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
3610 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003611 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003612
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003613static struct clk_freq_tbl clk_tbl_ijpeg[] = {
3614 F_IJPEG( 0, gnd, 1, 0, 0),
3615 F_IJPEG( 27000000, pxo, 1, 0, 0),
3616 F_IJPEG( 36570000, pll8, 1, 2, 21),
3617 F_IJPEG( 54860000, pll8, 7, 0, 0),
3618 F_IJPEG( 96000000, pll8, 4, 0, 0),
3619 F_IJPEG(109710000, pll8, 1, 2, 7),
3620 F_IJPEG(128000000, pll8, 3, 0, 0),
3621 F_IJPEG(153600000, pll8, 1, 2, 5),
3622 F_IJPEG(200000000, pll2, 4, 0, 0),
3623 F_IJPEG(228571000, pll2, 1, 2, 7),
3624 F_IJPEG(266667000, pll2, 1, 1, 3),
3625 F_IJPEG(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003626 F_END
3627};
3628
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003629static unsigned long fmax_ijpeg_8064[MAX_VDD_LEVELS] __initdata = {
3630 [VDD_DIG_LOW] = 128000000,
3631 [VDD_DIG_NOMINAL] = 266667000,
3632 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07003633};
3634
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003635static struct rcg_clk ijpeg_clk = {
3636 .b = {
3637 .ctl_reg = IJPEG_CC_REG,
3638 .en_mask = BIT(0),
3639 .reset_reg = SW_RESET_CORE_REG,
3640 .reset_mask = BIT(9),
3641 .halt_reg = DBG_BUS_VEC_A_REG,
3642 .halt_bit = 24,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003643 .retain_reg = IJPEG_CC_REG,
3644 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003645 },
3646 .ns_reg = IJPEG_NS_REG,
3647 .md_reg = IJPEG_MD_REG,
3648 .root_en_mask = BIT(2),
3649 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003650 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003651 .ctl_mask = BM(7, 6),
3652 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003653 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003654 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003655 .c = {
3656 .dbg_name = "ijpeg_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003657 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003658 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
3659 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003660 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003661 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003662 },
3663};
3664
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003665#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003666 { \
3667 .freq_hz = f, \
3668 .src_clk = &s##_clk.c, \
3669 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003670 }
3671static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003672 F_JPEGD( 0, gnd, 1),
3673 F_JPEGD( 64000000, pll8, 6),
3674 F_JPEGD( 76800000, pll8, 5),
3675 F_JPEGD( 96000000, pll8, 4),
3676 F_JPEGD(160000000, pll2, 5),
3677 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003678 F_END
3679};
3680
3681static struct rcg_clk jpegd_clk = {
3682 .b = {
3683 .ctl_reg = JPEGD_CC_REG,
3684 .en_mask = BIT(0),
3685 .reset_reg = SW_RESET_CORE_REG,
3686 .reset_mask = BIT(19),
3687 .halt_reg = DBG_BUS_VEC_A_REG,
3688 .halt_bit = 19,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003689 .retain_reg = JPEGD_CC_REG,
3690 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003691 },
3692 .ns_reg = JPEGD_NS_REG,
3693 .root_en_mask = BIT(2),
3694 .ns_mask = (BM(15, 12) | BM(2, 0)),
3695 .set_rate = set_rate_nop,
3696 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003697 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003698 .c = {
3699 .dbg_name = "jpegd_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003700 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003701 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003702 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003703 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003704 },
3705};
3706
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003707#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003708 { \
3709 .freq_hz = f, \
3710 .src_clk = &s##_clk.c, \
3711 .md_val = MD8(8, m, 0, n), \
3712 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
3713 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003714 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003715static struct clk_freq_tbl clk_tbl_mdp[] = {
3716 F_MDP( 0, gnd, 0, 0),
3717 F_MDP( 9600000, pll8, 1, 40),
3718 F_MDP( 13710000, pll8, 1, 28),
3719 F_MDP( 27000000, pxo, 0, 0),
3720 F_MDP( 29540000, pll8, 1, 13),
3721 F_MDP( 34910000, pll8, 1, 11),
3722 F_MDP( 38400000, pll8, 1, 10),
3723 F_MDP( 59080000, pll8, 2, 13),
3724 F_MDP( 76800000, pll8, 1, 5),
3725 F_MDP( 85330000, pll8, 2, 9),
3726 F_MDP( 96000000, pll8, 1, 4),
3727 F_MDP(128000000, pll8, 1, 3),
3728 F_MDP(160000000, pll2, 1, 5),
3729 F_MDP(177780000, pll2, 2, 9),
3730 F_MDP(200000000, pll2, 1, 4),
3731 F_MDP(266667000, pll2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003732 F_END
3733};
3734
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003735static unsigned long fmax_mdp_8064[MAX_VDD_LEVELS] __initdata = {
3736 [VDD_DIG_LOW] = 128000000,
3737 [VDD_DIG_NOMINAL] = 266667000
Tianyi Gou621f8742011-09-01 21:45:01 -07003738};
3739
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003740static struct bank_masks bmnd_info_mdp = {
3741 .bank_sel_mask = BIT(11),
3742 .bank0_mask = {
3743 .md_reg = MDP_MD0_REG,
3744 .ns_mask = BM(29, 22) | BM(5, 3),
3745 .rst_mask = BIT(31),
3746 .mnd_en_mask = BIT(8),
3747 .mode_mask = BM(10, 9),
3748 },
3749 .bank1_mask = {
3750 .md_reg = MDP_MD1_REG,
3751 .ns_mask = BM(21, 14) | BM(2, 0),
3752 .rst_mask = BIT(30),
3753 .mnd_en_mask = BIT(5),
3754 .mode_mask = BM(7, 6),
3755 },
3756};
3757
3758static struct rcg_clk mdp_clk = {
3759 .b = {
3760 .ctl_reg = MDP_CC_REG,
3761 .en_mask = BIT(0),
3762 .reset_reg = SW_RESET_CORE_REG,
3763 .reset_mask = BIT(21),
3764 .halt_reg = DBG_BUS_VEC_C_REG,
3765 .halt_bit = 10,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003766 .retain_reg = MDP_CC_REG,
3767 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003768 },
3769 .ns_reg = MDP_NS_REG,
3770 .root_en_mask = BIT(2),
3771 .set_rate = set_rate_mnd_banked,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003772 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003773 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003774 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003775 .c = {
3776 .dbg_name = "mdp_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003777 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003778 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003779 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003780 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003781 },
3782};
3783
3784static struct branch_clk lut_mdp_clk = {
3785 .b = {
3786 .ctl_reg = MDP_LUT_CC_REG,
3787 .en_mask = BIT(0),
3788 .halt_reg = DBG_BUS_VEC_I_REG,
3789 .halt_bit = 13,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003790 .retain_reg = MDP_LUT_CC_REG,
3791 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003792 },
3793 .parent = &mdp_clk.c,
3794 .c = {
3795 .dbg_name = "lut_mdp_clk",
3796 .ops = &clk_ops_branch,
3797 CLK_INIT(lut_mdp_clk.c),
3798 },
3799};
3800
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003801#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003802 { \
3803 .freq_hz = f, \
3804 .src_clk = &s##_clk.c, \
3805 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003806 }
3807static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003808 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003809 F_END
3810};
3811
3812static struct rcg_clk mdp_vsync_clk = {
3813 .b = {
3814 .ctl_reg = MISC_CC_REG,
3815 .en_mask = BIT(6),
3816 .reset_reg = SW_RESET_CORE_REG,
3817 .reset_mask = BIT(3),
3818 .halt_reg = DBG_BUS_VEC_B_REG,
3819 .halt_bit = 22,
3820 },
3821 .ns_reg = MISC_CC2_REG,
3822 .ns_mask = BIT(13),
3823 .set_rate = set_rate_nop,
3824 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003825 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003826 .c = {
3827 .dbg_name = "mdp_vsync_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003828 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003829 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003830 CLK_INIT(mdp_vsync_clk.c),
3831 },
3832};
3833
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003834#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003835 { \
3836 .freq_hz = f, \
3837 .src_clk = &s##_clk.c, \
3838 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
3839 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003840 }
3841static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003842 F_ROT( 0, gnd, 1),
3843 F_ROT( 27000000, pxo, 1),
3844 F_ROT( 29540000, pll8, 13),
3845 F_ROT( 32000000, pll8, 12),
3846 F_ROT( 38400000, pll8, 10),
3847 F_ROT( 48000000, pll8, 8),
3848 F_ROT( 54860000, pll8, 7),
3849 F_ROT( 64000000, pll8, 6),
3850 F_ROT( 76800000, pll8, 5),
3851 F_ROT( 96000000, pll8, 4),
3852 F_ROT(100000000, pll2, 8),
3853 F_ROT(114290000, pll2, 7),
3854 F_ROT(133330000, pll2, 6),
3855 F_ROT(160000000, pll2, 5),
3856 F_ROT(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003857 F_END
3858};
3859
3860static struct bank_masks bdiv_info_rot = {
3861 .bank_sel_mask = BIT(30),
3862 .bank0_mask = {
3863 .ns_mask = BM(25, 22) | BM(18, 16),
3864 },
3865 .bank1_mask = {
3866 .ns_mask = BM(29, 26) | BM(21, 19),
3867 },
3868};
3869
3870static struct rcg_clk rot_clk = {
3871 .b = {
3872 .ctl_reg = ROT_CC_REG,
3873 .en_mask = BIT(0),
3874 .reset_reg = SW_RESET_CORE_REG,
3875 .reset_mask = BIT(2),
3876 .halt_reg = DBG_BUS_VEC_C_REG,
3877 .halt_bit = 15,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003878 .retain_reg = ROT_CC_REG,
3879 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003880 },
3881 .ns_reg = ROT_NS_REG,
3882 .root_en_mask = BIT(2),
3883 .set_rate = set_rate_div_banked,
3884 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003885 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003886 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003887 .c = {
3888 .dbg_name = "rot_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003889 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003890 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003891 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003892 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003893 },
3894};
3895
3896static int hdmi_pll_clk_enable(struct clk *clk)
3897{
3898 int ret;
3899 unsigned long flags;
3900 spin_lock_irqsave(&local_clock_reg_lock, flags);
3901 ret = hdmi_pll_enable();
3902 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3903 return ret;
3904}
3905
3906static void hdmi_pll_clk_disable(struct clk *clk)
3907{
3908 unsigned long flags;
3909 spin_lock_irqsave(&local_clock_reg_lock, flags);
3910 hdmi_pll_disable();
3911 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3912}
3913
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003914static unsigned long hdmi_pll_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003915{
3916 return hdmi_pll_get_rate();
3917}
3918
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003919static struct clk *hdmi_pll_clk_get_parent(struct clk *clk)
3920{
3921 return &pxo_clk.c;
3922}
3923
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003924static struct clk_ops clk_ops_hdmi_pll = {
3925 .enable = hdmi_pll_clk_enable,
3926 .disable = hdmi_pll_clk_disable,
3927 .get_rate = hdmi_pll_clk_get_rate,
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003928 .get_parent = hdmi_pll_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003929};
3930
3931static struct clk hdmi_pll_clk = {
3932 .dbg_name = "hdmi_pll_clk",
3933 .ops = &clk_ops_hdmi_pll,
3934 CLK_INIT(hdmi_pll_clk),
3935};
3936
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003937#define F_TV_GND(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003938 { \
3939 .freq_hz = f, \
3940 .src_clk = &s##_clk.c, \
3941 .md_val = MD8(8, m, 0, n), \
3942 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3943 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003944 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003945#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003946 { \
3947 .freq_hz = f, \
3948 .src_clk = &s##_clk, \
3949 .md_val = MD8(8, m, 0, n), \
3950 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3951 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003952 .extra_freq_data = (void *)p_r, \
3953 }
3954/* Switching TV freqs requires PLL reconfiguration. */
3955static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003956 F_TV_GND( 0, gnd, 0, 1, 0, 0),
3957 F_TV( 25200000, hdmi_pll, 25200000, 1, 0, 0),
3958 F_TV( 27000000, hdmi_pll, 27000000, 1, 0, 0),
3959 F_TV( 27030000, hdmi_pll, 27030000, 1, 0, 0),
3960 F_TV( 74250000, hdmi_pll, 74250000, 1, 0, 0),
3961 F_TV(148500000, hdmi_pll, 148500000, 1, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003962 F_END
3963};
3964
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003965static unsigned long fmax_tv_src_8064[MAX_VDD_LEVELS] __initdata = {
3966 [VDD_DIG_LOW] = 74250000,
3967 [VDD_DIG_NOMINAL] = 149000000
3968};
3969
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003970/*
3971 * Unlike other clocks, the TV rate is adjusted through PLL
3972 * re-programming. It is also routed through an MND divider.
3973 */
3974void set_rate_tv(struct rcg_clk *clk, struct clk_freq_tbl *nf)
3975{
3976 unsigned long pll_rate = (unsigned long)nf->extra_freq_data;
3977 if (pll_rate)
3978 hdmi_pll_set_rate(pll_rate);
3979 set_rate_mnd(clk, nf);
3980}
3981
3982static struct rcg_clk tv_src_clk = {
3983 .ns_reg = TV_NS_REG,
3984 .b = {
3985 .ctl_reg = TV_CC_REG,
3986 .halt_check = NOCHECK,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003987 .retain_reg = TV_CC_REG,
3988 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003989 },
3990 .md_reg = TV_MD_REG,
3991 .root_en_mask = BIT(2),
3992 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003993 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003994 .ctl_mask = BM(7, 6),
3995 .set_rate = set_rate_tv,
3996 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003997 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003998 .c = {
3999 .dbg_name = "tv_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004000 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004001 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004002 CLK_INIT(tv_src_clk.c),
4003 },
4004};
4005
Tianyi Gou51918802012-01-26 14:05:43 -08004006static struct cdiv_clk tv_src_div_clk = {
4007 .b = {
4008 .ctl_reg = TV_NS_REG,
4009 .halt_check = NOCHECK,
4010 },
4011 .ns_reg = TV_NS_REG,
4012 .div_offset = 6,
4013 .max_div = 2,
4014 .c = {
4015 .dbg_name = "tv_src_div_clk",
4016 .ops = &clk_ops_cdiv,
4017 CLK_INIT(tv_src_div_clk.c),
4018 },
4019};
4020
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004021static struct branch_clk tv_enc_clk = {
4022 .b = {
4023 .ctl_reg = TV_CC_REG,
4024 .en_mask = BIT(8),
4025 .reset_reg = SW_RESET_CORE_REG,
4026 .reset_mask = BIT(0),
4027 .halt_reg = DBG_BUS_VEC_D_REG,
4028 .halt_bit = 9,
4029 },
4030 .parent = &tv_src_clk.c,
4031 .c = {
4032 .dbg_name = "tv_enc_clk",
4033 .ops = &clk_ops_branch,
4034 CLK_INIT(tv_enc_clk.c),
4035 },
4036};
4037
4038static struct branch_clk tv_dac_clk = {
4039 .b = {
4040 .ctl_reg = TV_CC_REG,
4041 .en_mask = BIT(10),
4042 .halt_reg = DBG_BUS_VEC_D_REG,
4043 .halt_bit = 10,
4044 },
4045 .parent = &tv_src_clk.c,
4046 .c = {
4047 .dbg_name = "tv_dac_clk",
4048 .ops = &clk_ops_branch,
4049 CLK_INIT(tv_dac_clk.c),
4050 },
4051};
4052
4053static struct branch_clk mdp_tv_clk = {
4054 .b = {
4055 .ctl_reg = TV_CC_REG,
4056 .en_mask = BIT(0),
4057 .reset_reg = SW_RESET_CORE_REG,
4058 .reset_mask = BIT(4),
4059 .halt_reg = DBG_BUS_VEC_D_REG,
4060 .halt_bit = 12,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004061 .retain_reg = TV_CC2_REG,
4062 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004063 },
4064 .parent = &tv_src_clk.c,
4065 .c = {
4066 .dbg_name = "mdp_tv_clk",
4067 .ops = &clk_ops_branch,
4068 CLK_INIT(mdp_tv_clk.c),
4069 },
4070};
4071
4072static struct branch_clk hdmi_tv_clk = {
4073 .b = {
4074 .ctl_reg = TV_CC_REG,
4075 .en_mask = BIT(12),
4076 .reset_reg = SW_RESET_CORE_REG,
4077 .reset_mask = BIT(1),
4078 .halt_reg = DBG_BUS_VEC_D_REG,
4079 .halt_bit = 11,
4080 },
4081 .parent = &tv_src_clk.c,
4082 .c = {
4083 .dbg_name = "hdmi_tv_clk",
4084 .ops = &clk_ops_branch,
4085 CLK_INIT(hdmi_tv_clk.c),
4086 },
4087};
4088
Tianyi Gou51918802012-01-26 14:05:43 -08004089static struct branch_clk rgb_tv_clk = {
4090 .b = {
4091 .ctl_reg = TV_CC2_REG,
4092 .en_mask = BIT(14),
4093 .halt_reg = DBG_BUS_VEC_J_REG,
4094 .halt_bit = 27,
4095 },
4096 .parent = &tv_src_clk.c,
4097 .c = {
4098 .dbg_name = "rgb_tv_clk",
4099 .ops = &clk_ops_branch,
4100 CLK_INIT(rgb_tv_clk.c),
4101 },
4102};
4103
4104static struct branch_clk npl_tv_clk = {
4105 .b = {
4106 .ctl_reg = TV_CC2_REG,
4107 .en_mask = BIT(16),
4108 .halt_reg = DBG_BUS_VEC_J_REG,
4109 .halt_bit = 26,
4110 },
4111 .parent = &tv_src_clk.c,
4112 .c = {
4113 .dbg_name = "npl_tv_clk",
4114 .ops = &clk_ops_branch,
4115 CLK_INIT(npl_tv_clk.c),
4116 },
4117};
4118
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004119static struct branch_clk hdmi_app_clk = {
4120 .b = {
4121 .ctl_reg = MISC_CC2_REG,
4122 .en_mask = BIT(11),
4123 .reset_reg = SW_RESET_CORE_REG,
4124 .reset_mask = BIT(11),
4125 .halt_reg = DBG_BUS_VEC_B_REG,
4126 .halt_bit = 25,
4127 },
4128 .c = {
4129 .dbg_name = "hdmi_app_clk",
4130 .ops = &clk_ops_branch,
4131 CLK_INIT(hdmi_app_clk.c),
4132 },
4133};
4134
4135static struct bank_masks bmnd_info_vcodec = {
4136 .bank_sel_mask = BIT(13),
4137 .bank0_mask = {
4138 .md_reg = VCODEC_MD0_REG,
4139 .ns_mask = BM(18, 11) | BM(2, 0),
4140 .rst_mask = BIT(31),
4141 .mnd_en_mask = BIT(5),
4142 .mode_mask = BM(7, 6),
4143 },
4144 .bank1_mask = {
4145 .md_reg = VCODEC_MD1_REG,
4146 .ns_mask = BM(26, 19) | BM(29, 27),
4147 .rst_mask = BIT(30),
4148 .mnd_en_mask = BIT(10),
4149 .mode_mask = BM(12, 11),
4150 },
4151};
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004152#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004153 { \
4154 .freq_hz = f, \
4155 .src_clk = &s##_clk.c, \
4156 .md_val = MD8(8, m, 0, n), \
4157 .ns_val = NS_MND_BANKED8(11, 19, n, m, 0, 27, s##_to_mm_mux), \
4158 .ctl_val = CC_BANKED(6, 11, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004159 }
4160static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004161 F_VCODEC( 0, gnd, 0, 0),
4162 F_VCODEC( 27000000, pxo, 0, 0),
4163 F_VCODEC( 32000000, pll8, 1, 12),
4164 F_VCODEC( 48000000, pll8, 1, 8),
4165 F_VCODEC( 54860000, pll8, 1, 7),
4166 F_VCODEC( 96000000, pll8, 1, 4),
4167 F_VCODEC(133330000, pll2, 1, 6),
4168 F_VCODEC(200000000, pll2, 1, 4),
4169 F_VCODEC(228570000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004170 F_END
4171};
4172
4173static struct rcg_clk vcodec_clk = {
4174 .b = {
4175 .ctl_reg = VCODEC_CC_REG,
4176 .en_mask = BIT(0),
4177 .reset_reg = SW_RESET_CORE_REG,
4178 .reset_mask = BIT(6),
4179 .halt_reg = DBG_BUS_VEC_C_REG,
4180 .halt_bit = 29,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004181 .retain_reg = VCODEC_CC_REG,
4182 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004183 },
4184 .ns_reg = VCODEC_NS_REG,
4185 .root_en_mask = BIT(2),
4186 .set_rate = set_rate_mnd_banked,
Stephen Boydc78d9a72011-07-20 00:46:24 -07004187 .bank_info = &bmnd_info_vcodec,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004188 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004189 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004190 .c = {
4191 .dbg_name = "vcodec_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004192 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004193 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
4194 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004195 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004196 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004197 },
4198};
4199
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004200#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004201 { \
4202 .freq_hz = f, \
4203 .src_clk = &s##_clk.c, \
4204 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004205 }
4206static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004207 F_VPE( 0, gnd, 1),
4208 F_VPE( 27000000, pxo, 1),
4209 F_VPE( 34909000, pll8, 11),
4210 F_VPE( 38400000, pll8, 10),
4211 F_VPE( 64000000, pll8, 6),
4212 F_VPE( 76800000, pll8, 5),
4213 F_VPE( 96000000, pll8, 4),
4214 F_VPE(100000000, pll2, 8),
4215 F_VPE(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004216 F_END
4217};
4218
4219static struct rcg_clk vpe_clk = {
4220 .b = {
4221 .ctl_reg = VPE_CC_REG,
4222 .en_mask = BIT(0),
4223 .reset_reg = SW_RESET_CORE_REG,
4224 .reset_mask = BIT(17),
4225 .halt_reg = DBG_BUS_VEC_A_REG,
4226 .halt_bit = 28,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004227 .retain_reg = VPE_CC_REG,
4228 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004229 },
4230 .ns_reg = VPE_NS_REG,
4231 .root_en_mask = BIT(2),
4232 .ns_mask = (BM(15, 12) | BM(2, 0)),
4233 .set_rate = set_rate_nop,
4234 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004235 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004236 .c = {
4237 .dbg_name = "vpe_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004238 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004239 VDD_DIG_FMAX_MAP2(LOW, 76800000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004240 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004241 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004242 },
4243};
4244
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004245#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004246 { \
4247 .freq_hz = f, \
4248 .src_clk = &s##_clk.c, \
4249 .md_val = MD8(8, m, 0, n), \
4250 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
4251 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004252 }
Tianyi Gou41515e22011-09-01 19:37:43 -07004253
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004254static struct clk_freq_tbl clk_tbl_vfe[] = {
4255 F_VFE( 0, gnd, 1, 0, 0),
4256 F_VFE( 13960000, pll8, 1, 2, 55),
4257 F_VFE( 27000000, pxo, 1, 0, 0),
4258 F_VFE( 36570000, pll8, 1, 2, 21),
4259 F_VFE( 38400000, pll8, 2, 1, 5),
4260 F_VFE( 45180000, pll8, 1, 2, 17),
4261 F_VFE( 48000000, pll8, 2, 1, 4),
4262 F_VFE( 54860000, pll8, 1, 1, 7),
4263 F_VFE( 64000000, pll8, 2, 1, 3),
4264 F_VFE( 76800000, pll8, 1, 1, 5),
4265 F_VFE( 96000000, pll8, 2, 1, 2),
4266 F_VFE(109710000, pll8, 1, 2, 7),
4267 F_VFE(128000000, pll8, 1, 1, 3),
4268 F_VFE(153600000, pll8, 1, 2, 5),
4269 F_VFE(200000000, pll2, 2, 1, 2),
4270 F_VFE(228570000, pll2, 1, 2, 7),
4271 F_VFE(266667000, pll2, 1, 1, 3),
4272 F_VFE(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004273 F_END
4274};
4275
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004276static unsigned long fmax_vfe_8064[MAX_VDD_LEVELS] __initdata = {
4277 [VDD_DIG_LOW] = 128000000,
4278 [VDD_DIG_NOMINAL] = 266667000,
4279 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07004280};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004281
4282static struct rcg_clk vfe_clk = {
4283 .b = {
4284 .ctl_reg = VFE_CC_REG,
4285 .reset_reg = SW_RESET_CORE_REG,
4286 .reset_mask = BIT(15),
4287 .halt_reg = DBG_BUS_VEC_B_REG,
4288 .halt_bit = 6,
4289 .en_mask = BIT(0),
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004290 .retain_reg = VFE_CC2_REG,
4291 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004292 },
4293 .ns_reg = VFE_NS_REG,
4294 .md_reg = VFE_MD_REG,
4295 .root_en_mask = BIT(2),
4296 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004297 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004298 .ctl_mask = BM(7, 6),
4299 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004300 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004301 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004302 .c = {
4303 .dbg_name = "vfe_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004304 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08004305 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
4306 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004307 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004308 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004309 },
4310};
4311
Matt Wagantallc23eee92011-08-16 23:06:52 -07004312static struct branch_clk csi_vfe_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004313 .b = {
4314 .ctl_reg = VFE_CC_REG,
4315 .en_mask = BIT(12),
4316 .reset_reg = SW_RESET_CORE_REG,
4317 .reset_mask = BIT(24),
4318 .halt_reg = DBG_BUS_VEC_B_REG,
4319 .halt_bit = 8,
4320 },
4321 .parent = &vfe_clk.c,
4322 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -07004323 .dbg_name = "csi_vfe_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004324 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -07004325 CLK_INIT(csi_vfe_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004326 },
4327};
4328
4329/*
4330 * Low Power Audio Clocks
4331 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004332#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004333 { \
4334 .freq_hz = f, \
4335 .src_clk = &s##_clk.c, \
4336 .md_val = MD8(8, m, 0, n), \
4337 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004338 }
4339static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004340 F_AIF_OSR( 0, gnd, 1, 0, 0),
4341 F_AIF_OSR( 512000, pll4, 4, 1, 192),
4342 F_AIF_OSR( 768000, pll4, 4, 1, 128),
4343 F_AIF_OSR( 1024000, pll4, 4, 1, 96),
4344 F_AIF_OSR( 1536000, pll4, 4, 1, 64),
4345 F_AIF_OSR( 2048000, pll4, 4, 1, 48),
4346 F_AIF_OSR( 3072000, pll4, 4, 1, 32),
4347 F_AIF_OSR( 4096000, pll4, 4, 1, 24),
4348 F_AIF_OSR( 6144000, pll4, 4, 1, 16),
4349 F_AIF_OSR( 8192000, pll4, 4, 1, 12),
4350 F_AIF_OSR(12288000, pll4, 4, 1, 8),
4351 F_AIF_OSR(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004352 F_END
4353};
4354
4355#define CLK_AIF_OSR(i, ns, md, h_r) \
4356 struct rcg_clk i##_clk = { \
4357 .b = { \
4358 .ctl_reg = ns, \
4359 .en_mask = BIT(17), \
4360 .reset_reg = ns, \
4361 .reset_mask = BIT(19), \
4362 .halt_reg = h_r, \
4363 .halt_check = ENABLE, \
4364 .halt_bit = 1, \
4365 }, \
4366 .ns_reg = ns, \
4367 .md_reg = md, \
4368 .root_en_mask = BIT(9), \
4369 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004370 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004371 .set_rate = set_rate_mnd, \
4372 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004373 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004374 .c = { \
4375 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07004376 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004377 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004378 CLK_INIT(i##_clk.c), \
4379 }, \
4380 }
4381#define CLK_AIF_OSR_DIV(i, ns, md, h_r) \
4382 struct rcg_clk i##_clk = { \
4383 .b = { \
4384 .ctl_reg = ns, \
4385 .en_mask = BIT(21), \
4386 .reset_reg = ns, \
4387 .reset_mask = BIT(23), \
4388 .halt_reg = h_r, \
4389 .halt_check = ENABLE, \
4390 .halt_bit = 1, \
4391 }, \
4392 .ns_reg = ns, \
4393 .md_reg = md, \
4394 .root_en_mask = BIT(9), \
4395 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004396 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004397 .set_rate = set_rate_mnd, \
4398 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004399 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004400 .c = { \
4401 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07004402 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004403 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004404 CLK_INIT(i##_clk.c), \
4405 }, \
4406 }
4407
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004408#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004409 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004410 .b = { \
4411 .ctl_reg = ns, \
4412 .en_mask = BIT(15), \
4413 .halt_reg = h_r, \
4414 .halt_check = DELAY, \
4415 }, \
4416 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004417 .ext_mask = BIT(14), \
4418 .div_offset = 10, \
4419 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004420 .c = { \
4421 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004422 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004423 CLK_INIT(i##_clk.c), \
4424 }, \
4425 }
4426
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004427#define CLK_AIF_BIT_DIV(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004428 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004429 .b = { \
4430 .ctl_reg = ns, \
4431 .en_mask = BIT(19), \
4432 .halt_reg = h_r, \
Stephen Boyd7bb9cf82012-01-25 18:09:01 -08004433 .halt_check = DELAY, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004434 }, \
4435 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004436 .ext_mask = BIT(18), \
4437 .div_offset = 10, \
4438 .max_div = 256, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004439 .c = { \
4440 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004441 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004442 CLK_INIT(i##_clk.c), \
4443 }, \
4444 }
4445
4446static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
4447 LCC_MI2S_STATUS_REG);
4448static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
4449
4450static CLK_AIF_OSR_DIV(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
4451 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
4452static CLK_AIF_BIT_DIV(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
4453 LCC_CODEC_I2S_MIC_STATUS_REG);
4454
4455static CLK_AIF_OSR_DIV(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
4456 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
4457static CLK_AIF_BIT_DIV(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
4458 LCC_SPARE_I2S_MIC_STATUS_REG);
4459
4460static CLK_AIF_OSR_DIV(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
4461 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
4462static CLK_AIF_BIT_DIV(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
4463 LCC_CODEC_I2S_SPKR_STATUS_REG);
4464
4465static CLK_AIF_OSR_DIV(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
4466 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
4467static CLK_AIF_BIT_DIV(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
4468 LCC_SPARE_I2S_SPKR_STATUS_REG);
4469
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004470#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004471 { \
4472 .freq_hz = f, \
4473 .src_clk = &s##_clk.c, \
4474 .md_val = MD16(m, n), \
4475 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004476 }
4477static struct clk_freq_tbl clk_tbl_pcm[] = {
Stephen Boyd630f3252012-01-31 00:10:08 -08004478 { .ns_val = BIT(10) /* external input */ },
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004479 F_PCM( 512000, pll4, 4, 1, 192),
4480 F_PCM( 768000, pll4, 4, 1, 128),
4481 F_PCM( 1024000, pll4, 4, 1, 96),
4482 F_PCM( 1536000, pll4, 4, 1, 64),
4483 F_PCM( 2048000, pll4, 4, 1, 48),
4484 F_PCM( 3072000, pll4, 4, 1, 32),
4485 F_PCM( 4096000, pll4, 4, 1, 24),
4486 F_PCM( 6144000, pll4, 4, 1, 16),
4487 F_PCM( 8192000, pll4, 4, 1, 12),
4488 F_PCM(12288000, pll4, 4, 1, 8),
4489 F_PCM(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004490 F_END
4491};
4492
4493static struct rcg_clk pcm_clk = {
4494 .b = {
4495 .ctl_reg = LCC_PCM_NS_REG,
4496 .en_mask = BIT(11),
4497 .reset_reg = LCC_PCM_NS_REG,
4498 .reset_mask = BIT(13),
4499 .halt_reg = LCC_PCM_STATUS_REG,
4500 .halt_check = ENABLE,
4501 .halt_bit = 0,
4502 },
4503 .ns_reg = LCC_PCM_NS_REG,
4504 .md_reg = LCC_PCM_MD_REG,
4505 .root_en_mask = BIT(9),
Stephen Boyd630f3252012-01-31 00:10:08 -08004506 .ns_mask = BM(31, 16) | BIT(10) | BM(6, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08004507 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004508 .set_rate = set_rate_mnd,
4509 .freq_tbl = clk_tbl_pcm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004510 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004511 .c = {
4512 .dbg_name = "pcm_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004513 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004514 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004515 CLK_INIT(pcm_clk.c),
4516 },
4517};
4518
4519static struct rcg_clk audio_slimbus_clk = {
4520 .b = {
4521 .ctl_reg = LCC_SLIMBUS_NS_REG,
4522 .en_mask = BIT(10),
4523 .reset_reg = LCC_AHBEX_BRANCH_CTL_REG,
4524 .reset_mask = BIT(5),
4525 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4526 .halt_check = ENABLE,
4527 .halt_bit = 0,
4528 },
4529 .ns_reg = LCC_SLIMBUS_NS_REG,
4530 .md_reg = LCC_SLIMBUS_MD_REG,
4531 .root_en_mask = BIT(9),
4532 .ns_mask = (BM(31, 24) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004533 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004534 .set_rate = set_rate_mnd,
4535 .freq_tbl = clk_tbl_aif_osr,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004536 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004537 .c = {
4538 .dbg_name = "audio_slimbus_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004539 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004540 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004541 CLK_INIT(audio_slimbus_clk.c),
4542 },
4543};
4544
4545static struct branch_clk sps_slimbus_clk = {
4546 .b = {
4547 .ctl_reg = LCC_SLIMBUS_NS_REG,
4548 .en_mask = BIT(12),
4549 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4550 .halt_check = ENABLE,
4551 .halt_bit = 1,
4552 },
4553 .parent = &audio_slimbus_clk.c,
4554 .c = {
4555 .dbg_name = "sps_slimbus_clk",
4556 .ops = &clk_ops_branch,
4557 CLK_INIT(sps_slimbus_clk.c),
4558 },
4559};
4560
4561static struct branch_clk slimbus_xo_src_clk = {
4562 .b = {
4563 .ctl_reg = SLIMBUS_XO_SRC_CLK_CTL_REG,
4564 .en_mask = BIT(2),
4565 .halt_reg = CLK_HALT_DFAB_STATE_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004566 .halt_bit = 28,
4567 },
4568 .parent = &sps_slimbus_clk.c,
4569 .c = {
4570 .dbg_name = "slimbus_xo_src_clk",
4571 .ops = &clk_ops_branch,
4572 CLK_INIT(slimbus_xo_src_clk.c),
4573 },
4574};
4575
Matt Wagantall735f01a2011-08-12 12:40:28 -07004576DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
4577DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
4578DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
4579DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
4580DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
4581DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
4582DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
4583DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004584
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004585static DEFINE_CLK_VOTER(sfab_msmbus_a_clk, &sfab_a_clk.c, 0);
4586static DEFINE_CLK_VOTER(sfab_tmr_a_clk, &sfab_a_clk.c, 0);
Stephen Boydd7a143a2012-02-16 17:59:26 -08004587
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004588static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c, 0);
4589static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c, 0);
4590static DEFINE_CLK_VOTER(dfab_usb_hs3_clk, &dfab_clk.c, 0);
4591static DEFINE_CLK_VOTER(dfab_usb_hs4_clk, &dfab_clk.c, 0);
4592static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c, 0);
4593static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c, 0);
4594static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c, 0);
4595static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c, 0);
4596static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c, 0);
4597static DEFINE_CLK_VOTER(dfab_sps_clk, &dfab_clk.c, 0);
4598static DEFINE_CLK_VOTER(dfab_bam_dmux_clk, &dfab_clk.c, 0);
4599static DEFINE_CLK_VOTER(dfab_scm_clk, &dfab_clk.c, 0);
4600static DEFINE_CLK_VOTER(dfab_qseecom_clk, &dfab_clk.c, 0);
4601static DEFINE_CLK_VOTER(dfab_tzcom_clk, &dfab_clk.c, 0);
4602static DEFINE_CLK_VOTER(dfab_msmbus_clk, &dfab_clk.c, 0);
4603static DEFINE_CLK_VOTER(dfab_msmbus_a_clk, &dfab_a_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004604
Matt Wagantall42cd12a2012-03-30 18:02:40 -07004605static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c, LONG_MAX);
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004606static DEFINE_CLK_VOTER(ebi1_adm_clk, &ebi1_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004607
Matt Wagantall33bac7e2012-05-22 14:59:05 -07004608static DEFINE_CLK_VOTER(ebi1_acpu_a_clk, &ebi1_a_clk.c, LONG_MAX);
4609static DEFINE_CLK_VOTER(ebi1_msmbus_a_clk, &ebi1_a_clk.c, LONG_MAX);
4610static DEFINE_CLK_VOTER(afab_acpu_a_clk, &afab_a_clk.c, LONG_MAX);
4611static DEFINE_CLK_VOTER(afab_msmbus_a_clk, &afab_a_clk.c, LONG_MAX);
4612
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004613#ifdef CONFIG_DEBUG_FS
4614struct measure_sel {
4615 u32 test_vector;
4616 struct clk *clk;
4617};
4618
Matt Wagantall8b38f942011-08-02 18:23:18 -07004619static DEFINE_CLK_MEASURE(l2_m_clk);
4620static DEFINE_CLK_MEASURE(krait0_m_clk);
4621static DEFINE_CLK_MEASURE(krait1_m_clk);
Tianyi Gou455c13c2012-02-02 16:33:24 -08004622static DEFINE_CLK_MEASURE(krait2_m_clk);
4623static DEFINE_CLK_MEASURE(krait3_m_clk);
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004624static DEFINE_CLK_MEASURE(q6sw_clk);
4625static DEFINE_CLK_MEASURE(q6fw_clk);
4626static DEFINE_CLK_MEASURE(q6_func_clk);
Matt Wagantall8b38f942011-08-02 18:23:18 -07004627
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004628static struct measure_sel measure_mux[] = {
4629 { TEST_PER_LS(0x08), &slimbus_xo_src_clk.c },
4630 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
4631 { TEST_PER_LS(0x13), &sdc1_clk.c },
4632 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
4633 { TEST_PER_LS(0x15), &sdc2_clk.c },
4634 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
4635 { TEST_PER_LS(0x17), &sdc3_clk.c },
4636 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
4637 { TEST_PER_LS(0x19), &sdc4_clk.c },
4638 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
4639 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07004640 { TEST_PER_LS(0x1F), &gp0_clk.c },
4641 { TEST_PER_LS(0x20), &gp1_clk.c },
4642 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004643 { TEST_PER_LS(0x25), &dfab_clk.c },
4644 { TEST_PER_LS(0x25), &dfab_a_clk.c },
4645 { TEST_PER_LS(0x26), &pmem_clk.c },
4646 { TEST_PER_LS(0x32), &dma_bam_p_clk.c },
4647 { TEST_PER_LS(0x33), &cfpb_clk.c },
4648 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
4649 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
4650 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
4651 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
4652 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
4653 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
4654 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
4655 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
4656 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
4657 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
4658 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
4659 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
4660 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
4661 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
4662 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
4663 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
4664 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
4665 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
4666 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
4667 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
4668 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
4669 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
4670 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004671 { TEST_PER_LS(0x59), &sfab_sata_s_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004672 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004673 { TEST_PER_LS(0x5A), &sata_p_clk.c },
4674 { TEST_PER_LS(0x5B), &sata_rxoob_clk.c },
4675 { TEST_PER_LS(0x5C), &sata_pmalive_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004676 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
4677 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
4678 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
4679 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
4680 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
4681 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
4682 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
4683 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
4684 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
4685 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
4686 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
4687 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
4688 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004689 { TEST_PER_LS(0x5E), &pcie_p_clk.c },
4690 { TEST_PER_LS(0x5F), &ce3_p_clk.c },
4691 { TEST_PER_LS(0x60), &ce3_core_clk.c },
4692 { TEST_PER_LS(0x63), &usb_hs3_p_clk.c },
4693 { TEST_PER_LS(0x64), &usb_hs3_xcvr_clk.c },
4694 { TEST_PER_LS(0x65), &usb_hs4_p_clk.c },
4695 { TEST_PER_LS(0x66), &usb_hs4_xcvr_clk.c },
4696 { TEST_PER_LS(0x6B), &sata_phy_ref_clk.c },
4697 { TEST_PER_LS(0x6C), &sata_phy_cfg_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004698 { TEST_PER_LS(0x78), &sfpb_clk.c },
4699 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
4700 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
4701 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
4702 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
4703 { TEST_PER_LS(0x7D), &prng_clk.c },
4704 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
4705 { TEST_PER_LS(0x80), &adm0_p_clk.c },
4706 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
4707 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004708 { TEST_PER_LS(0x86), &usb_hsic_p_clk.c },
4709 { TEST_PER_LS(0x87), &usb_hsic_system_clk.c },
4710 { TEST_PER_LS(0x88), &usb_hsic_xcvr_fs_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004711 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
4712 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
4713 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
4714 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
4715 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
4716 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
4717 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
4718 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
4719 { TEST_PER_LS(0x92), &ce1_p_clk.c },
4720 { TEST_PER_LS(0x94), &tssc_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004721 { TEST_PER_LS(0x9D), &usb_hsic_hsio_cal_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004722 { TEST_PER_LS(0xA4), &ce1_core_clk.c },
4723
4724 { TEST_PER_HS(0x07), &afab_clk.c },
4725 { TEST_PER_HS(0x07), &afab_a_clk.c },
4726 { TEST_PER_HS(0x18), &sfab_clk.c },
4727 { TEST_PER_HS(0x18), &sfab_a_clk.c },
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004728 { TEST_PER_HS(0x26), &q6sw_clk },
4729 { TEST_PER_HS(0x27), &q6fw_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004730 { TEST_PER_HS(0x2A), &adm0_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004731 { TEST_PER_HS(0x31), &sata_a_clk.c },
Tianyi Gou6613de52012-01-27 17:57:53 -08004732 { TEST_PER_HS(0x2D), &pcie_phy_ref_clk.c },
4733 { TEST_PER_HS(0x32), &pcie_a_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004734 { TEST_PER_HS(0x34), &ebi1_clk.c },
4735 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004736 { TEST_PER_HS(0x50), &usb_hsic_hsic_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004737
4738 { TEST_MM_LS(0x00), &dsi1_byte_clk.c },
4739 { TEST_MM_LS(0x01), &dsi2_byte_clk.c },
4740 { TEST_MM_LS(0x02), &cam1_clk.c },
4741 { TEST_MM_LS(0x06), &amp_p_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004742 { TEST_MM_LS(0x07), &csi_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004743 { TEST_MM_LS(0x08), &dsi2_s_p_clk.c },
4744 { TEST_MM_LS(0x09), &dsi1_m_p_clk.c },
4745 { TEST_MM_LS(0x0A), &dsi1_s_p_clk.c },
4746 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
4747 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
4748 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
4749 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
4750 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
4751 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
4752 { TEST_MM_LS(0x12), &imem_p_clk.c },
4753 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
4754 { TEST_MM_LS(0x14), &mdp_p_clk.c },
4755 { TEST_MM_LS(0x16), &rot_p_clk.c },
4756 { TEST_MM_LS(0x17), &dsi1_esc_clk.c },
4757 { TEST_MM_LS(0x18), &smmu_p_clk.c },
4758 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
4759 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
4760 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
4761 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
4762 { TEST_MM_LS(0x1D), &cam0_clk.c },
4763 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
4764 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
4765 { TEST_MM_LS(0x21), &tv_dac_clk.c },
4766 { TEST_MM_LS(0x22), &tv_enc_clk.c },
4767 { TEST_MM_LS(0x23), &dsi2_esc_clk.c },
4768 { TEST_MM_LS(0x25), &mmfpb_clk.c },
4769 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
4770 { TEST_MM_LS(0x26), &dsi2_m_p_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004771 { TEST_MM_LS(0x27), &cam2_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004772 { TEST_MM_LS(0x28), &vcap_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004773
4774 { TEST_MM_HS(0x00), &csi0_clk.c },
4775 { TEST_MM_HS(0x01), &csi1_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004776 { TEST_MM_HS(0x04), &csi_vfe_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004777 { TEST_MM_HS(0x05), &ijpeg_clk.c },
4778 { TEST_MM_HS(0x06), &vfe_clk.c },
4779 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
4780 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
4781 { TEST_MM_HS(0x09), &gfx3d_clk.c },
4782 { TEST_MM_HS(0x0A), &jpegd_clk.c },
4783 { TEST_MM_HS(0x0B), &vcodec_clk.c },
4784 { TEST_MM_HS(0x0F), &mmfab_clk.c },
4785 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
4786 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
4787 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
4788 { TEST_MM_HS(0x13), &imem_axi_clk.c },
4789 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
4790 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
4791 { TEST_MM_HS(0x16), &rot_axi_clk.c },
4792 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
4793 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
4794 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
4795 { TEST_MM_HS(0x1A), &mdp_clk.c },
4796 { TEST_MM_HS(0x1B), &rot_clk.c },
4797 { TEST_MM_HS(0x1C), &vpe_clk.c },
4798 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
4799 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
4800 { TEST_MM_HS(0x24), &csi0_phy_clk.c },
4801 { TEST_MM_HS(0x25), &csi1_phy_clk.c },
4802 { TEST_MM_HS(0x26), &csi_pix_clk.c },
4803 { TEST_MM_HS(0x27), &csi_rdi_clk.c },
4804 { TEST_MM_HS(0x28), &lut_mdp_clk.c },
4805 { TEST_MM_HS(0x29), &vcodec_axi_a_clk.c },
4806 { TEST_MM_HS(0x2A), &vcodec_axi_b_clk.c },
4807 { TEST_MM_HS(0x2B), &csi1phy_timer_clk.c },
4808 { TEST_MM_HS(0x2C), &csi0phy_timer_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004809 { TEST_MM_HS(0x2D), &csi2_clk.c },
4810 { TEST_MM_HS(0x2E), &csi2_phy_clk.c },
4811 { TEST_MM_HS(0x2F), &csi2phy_timer_clk.c },
4812 { TEST_MM_HS(0x30), &csi_pix1_clk.c },
4813 { TEST_MM_HS(0x31), &csi_rdi1_clk.c },
4814 { TEST_MM_HS(0x32), &csi_rdi2_clk.c },
Tianyi Gou621f8742011-09-01 21:45:01 -07004815 { TEST_MM_HS(0x33), &vcap_clk.c },
4816 { TEST_MM_HS(0x34), &vcap_npl_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004817 { TEST_MM_HS(0x34), &gfx3d_axi_clk_8930.c },
Tianyi Gou7747a962012-02-03 15:03:55 -08004818 { TEST_MM_HS(0x35), &vcap_axi_clk.c },
Tianyi Gou51918802012-01-26 14:05:43 -08004819 { TEST_MM_HS(0x36), &rgb_tv_clk.c },
4820 { TEST_MM_HS(0x37), &npl_tv_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004821 { TEST_MM_HS(0x38), &gfx3d_axi_clk_8064.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004822
4823 { TEST_LPA(0x0F), &mi2s_bit_clk.c },
4824 { TEST_LPA(0x10), &codec_i2s_mic_bit_clk.c },
4825 { TEST_LPA(0x11), &codec_i2s_spkr_bit_clk.c },
4826 { TEST_LPA(0x12), &spare_i2s_mic_bit_clk.c },
4827 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
4828 { TEST_LPA(0x14), &pcm_clk.c },
4829 { TEST_LPA(0x1D), &audio_slimbus_clk.c },
Matt Wagantall8b38f942011-08-02 18:23:18 -07004830
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004831 { TEST_LPA_HS(0x00), &q6_func_clk },
4832
Stephen Boyd46fdf0d2011-11-22 12:25:09 -08004833 { TEST_CPUL2(0x2), &l2_m_clk },
4834 { TEST_CPUL2(0x0), &krait0_m_clk },
4835 { TEST_CPUL2(0x1), &krait1_m_clk },
Tianyi Gou455c13c2012-02-02 16:33:24 -08004836 { TEST_CPUL2(0x4), &krait2_m_clk },
4837 { TEST_CPUL2(0x5), &krait3_m_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004838};
4839
4840static struct measure_sel *find_measure_sel(struct clk *clk)
4841{
4842 int i;
4843
4844 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
4845 if (measure_mux[i].clk == clk)
4846 return &measure_mux[i];
4847 return NULL;
4848}
4849
Matt Wagantall8b38f942011-08-02 18:23:18 -07004850static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004851{
4852 int ret = 0;
4853 u32 clk_sel;
4854 struct measure_sel *p;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004855 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004856 unsigned long flags;
4857
4858 if (!parent)
4859 return -EINVAL;
4860
4861 p = find_measure_sel(parent);
4862 if (!p)
4863 return -EINVAL;
4864
4865 spin_lock_irqsave(&local_clock_reg_lock, flags);
4866
Matt Wagantall8b38f942011-08-02 18:23:18 -07004867 /*
4868 * Program the test vector, measurement period (sample_ticks)
4869 * and scaling multiplier.
4870 */
4871 clk->sample_ticks = 0x10000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004872 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004873 clk->multiplier = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004874 switch (p->test_vector >> TEST_TYPE_SHIFT) {
4875 case TEST_TYPE_PER_LS:
4876 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
4877 break;
4878 case TEST_TYPE_PER_HS:
4879 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
4880 break;
4881 case TEST_TYPE_MM_LS:
4882 writel_relaxed(0x4030D97, CLK_TEST_REG);
4883 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
4884 break;
4885 case TEST_TYPE_MM_HS:
4886 writel_relaxed(0x402B800, CLK_TEST_REG);
4887 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
4888 break;
4889 case TEST_TYPE_LPA:
4890 writel_relaxed(0x4030D98, CLK_TEST_REG);
4891 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
4892 LCC_CLK_LS_DEBUG_CFG_REG);
4893 break;
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004894 case TEST_TYPE_LPA_HS:
4895 writel_relaxed(0x402BC00, CLK_TEST_REG);
4896 writel_relaxed(BVAL(2, 1, clk_sel)|BIT(0),
4897 LCC_CLK_HS_DEBUG_CFG_REG);
4898 break;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004899 case TEST_TYPE_CPUL2:
4900 writel_relaxed(0x4030400, CLK_TEST_REG);
4901 writel_relaxed(0x80|BVAL(5, 3, clk_sel), GCC_APCS_CLK_DIAG);
4902 clk->sample_ticks = 0x4000;
4903 clk->multiplier = 2;
4904 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004905 default:
4906 ret = -EPERM;
4907 }
4908 /* Make sure test vector is set before starting measurements. */
4909 mb();
4910
4911 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4912
4913 return ret;
4914}
4915
4916/* Sample clock for 'ticks' reference clock ticks. */
4917static u32 run_measurement(unsigned ticks)
4918{
4919 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004920 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
4921
4922 /* Wait for timer to become ready. */
4923 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
4924 cpu_relax();
4925
4926 /* Run measurement and wait for completion. */
4927 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
4928 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
4929 cpu_relax();
4930
4931 /* Stop counters. */
4932 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
4933
4934 /* Return measured ticks. */
4935 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
4936}
4937
4938
4939/* Perform a hardware rate measurement for a given clock.
4940 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004941static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004942{
4943 unsigned long flags;
4944 u32 pdm_reg_backup, ringosc_reg_backup;
4945 u64 raw_count_short, raw_count_full;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004946 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004947 unsigned ret;
4948
Stephen Boyde334aeb2012-01-24 12:17:29 -08004949 ret = clk_prepare_enable(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004950 if (ret) {
4951 pr_warning("CXO clock failed to enable. Can't measure\n");
4952 return 0;
4953 }
4954
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004955 spin_lock_irqsave(&local_clock_reg_lock, flags);
4956
4957 /* Enable CXO/4 and RINGOSC branch and root. */
4958 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
4959 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
4960 writel_relaxed(0x2898, PDM_CLK_NS_REG);
4961 writel_relaxed(0xA00, RINGOSC_NS_REG);
4962
4963 /*
4964 * The ring oscillator counter will not reset if the measured clock
4965 * is not running. To detect this, run a short measurement before
4966 * the full measurement. If the raw results of the two are the same
4967 * then the clock must be off.
4968 */
4969
4970 /* Run a short measurement. (~1 ms) */
4971 raw_count_short = run_measurement(0x1000);
4972 /* Run a full measurement. (~14 ms) */
Matt Wagantall8b38f942011-08-02 18:23:18 -07004973 raw_count_full = run_measurement(clk->sample_ticks);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004974
4975 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
4976 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
4977
4978 /* Return 0 if the clock is off. */
4979 if (raw_count_full == raw_count_short)
4980 ret = 0;
4981 else {
4982 /* Compute rate in Hz. */
4983 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004984 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4985 ret = (raw_count_full * clk->multiplier);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004986 }
4987
4988 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
Stephen Boyd69da8402011-07-14 17:45:31 -07004989 writel_relaxed(0x38F8, PLLTEST_PAD_CFG_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004990 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4991
Stephen Boyde334aeb2012-01-24 12:17:29 -08004992 clk_disable_unprepare(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004993
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004994 return ret;
4995}
4996#else /* !CONFIG_DEBUG_FS */
4997static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4998{
4999 return -EINVAL;
5000}
5001
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07005002static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005003{
5004 return 0;
5005}
5006#endif /* CONFIG_DEBUG_FS */
5007
Matt Wagantallae053222012-05-14 19:42:07 -07005008static struct clk_ops clk_ops_measure = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005009 .set_parent = measure_clk_set_parent,
5010 .get_rate = measure_clk_get_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005011};
5012
Matt Wagantall8b38f942011-08-02 18:23:18 -07005013static struct measure_clk measure_clk = {
5014 .c = {
5015 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07005016 .ops = &clk_ops_measure,
Matt Wagantall8b38f942011-08-02 18:23:18 -07005017 CLK_INIT(measure_clk.c),
5018 },
5019 .multiplier = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005020};
5021
Tianyi Goua8b3cce2011-11-08 14:37:26 -08005022static struct clk_lookup msm_clocks_8064[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005023 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5024 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08005025 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5026 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5027 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5028 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5029 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Matt Wagantall292aace2012-01-26 19:12:34 -08005030 CLK_LOOKUP("xo", cxo_clk.c, "pil_gss"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005031 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005032 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08005033 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5034 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5035 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5036 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005037
Matt Wagantalld75f1312012-05-23 16:17:35 -07005038 CLK_LOOKUP("bus_clk", afab_clk.c, ""),
5039 CLK_LOOKUP("bus_clk", afab_a_clk.c, ""),
5040 CLK_LOOKUP("bus_clk", cfpb_clk.c, ""),
5041 CLK_LOOKUP("bus_clk", cfpb_a_clk.c, ""),
5042 CLK_LOOKUP("bus_clk", dfab_clk.c, ""),
5043 CLK_LOOKUP("bus_clk", dfab_a_clk.c, ""),
5044 CLK_LOOKUP("mem_clk", ebi1_clk.c, ""),
5045 CLK_LOOKUP("mem_clk", ebi1_a_clk.c, ""),
5046 CLK_LOOKUP("bus_clk", mmfab_clk.c, ""),
5047 CLK_LOOKUP("bus_clk", mmfab_a_clk.c, ""),
5048 CLK_LOOKUP("bus_clk", mmfpb_clk.c, ""),
5049 CLK_LOOKUP("bus_clk", mmfpb_a_clk.c, ""),
5050 CLK_LOOKUP("bus_clk", sfab_clk.c, ""),
5051 CLK_LOOKUP("bus_clk", sfab_a_clk.c, ""),
5052 CLK_LOOKUP("bus_clk", sfpb_clk.c, ""),
5053 CLK_LOOKUP("bus_clk", sfpb_a_clk.c, ""),
5054
Tianyi Gou21a0e802012-02-04 22:34:10 -08005055 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005056 CLK_LOOKUP("bus_a_clk", afab_msmbus_a_clk.c, "msm_apps_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005057 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5058 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5059 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005060 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005061 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5062 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5063 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5064 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5065 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005066 CLK_LOOKUP("mem_a_clk", ebi1_msmbus_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005067 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5068 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005069
Tianyi Gou21a0e802012-02-04 22:34:10 -08005070 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005071 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, ""),
5072 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5073 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005074
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005075 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5076 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5077 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08005078 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, "msm_serial_hsl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005079 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5080 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5081 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5082 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, ""),
5083 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08005084 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, "msm_serial_hsl.0"),
David Keitel3c40fc52012-02-09 17:53:52 -08005085 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005086 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08005087 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08005088 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08005089 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07005090 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005091 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5092 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5093 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Tianyi Gou50f23812012-02-06 16:04:19 -08005094 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Tianyi Gou05e01102012-02-08 22:15:49 -08005095 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Tianyi Gou43208a02011-09-27 15:35:13 -07005096 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5097 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5098 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5099 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005100 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5101 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005102 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5103 CLK_LOOKUP("alt_core_clk", usb_hs3_xcvr_clk.c, "msm_ehci_host.0"),
5104 CLK_LOOKUP("alt_core_clk", usb_hs4_xcvr_clk.c, "msm_ehci_host.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005105 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5106 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5107 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005108 CLK_LOOKUP("ref_clk", sata_phy_ref_clk.c, ""),
5109 CLK_LOOKUP("cfg_clk", sata_phy_cfg_clk.c, ""),
Tianyi Gou352955d2012-05-18 19:44:01 -07005110 CLK_LOOKUP("src_clk", sata_src_clk.c, ""),
5111 CLK_LOOKUP("core_rxoob_clk", sata_rxoob_clk.c, ""),
5112 CLK_LOOKUP("core_pmalive_clk", sata_pmalive_clk.c, ""),
5113 CLK_LOOKUP("bus_clk", sata_a_clk.c, ""),
5114 CLK_LOOKUP("iface_clk", sata_p_clk.c, ""),
5115 CLK_LOOKUP("slave_iface_clk", sfab_sata_s_p_clk.c, ""),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07005116 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qce.0"),
5117 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qcrypto.0"),
5118 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qce.0"),
5119 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qcrypto.0"),
5120 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qce.0"),
5121 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qcrypto.0"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005122 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Jin Hong4bbbfba2012-02-02 21:48:07 -08005123 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "msm_serial_hsl.1"),
David Keitel3c40fc52012-02-09 17:53:52 -08005124 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005125 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08005126 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08005127 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08005128 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07005129 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005130 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08005131 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "msm_serial_hsl.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005132 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5133 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005134 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Manu Gautam7483f172011-11-08 15:22:26 +05305135 CLK_LOOKUP("iface_clk", usb_hs3_p_clk.c, "msm_ehci_host.0"),
5136 CLK_LOOKUP("iface_clk", usb_hs4_p_clk.c, "msm_ehci_host.1"),
Tianyi Gou43208a02011-09-27 15:35:13 -07005137 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5138 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5139 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5140 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06005141 CLK_LOOKUP("iface_clk", pcie_p_clk.c, "msm_pcie"),
5142 CLK_LOOKUP("ref_clk", pcie_phy_ref_clk.c, "msm_pcie"),
5143 CLK_LOOKUP("bus_clk", pcie_a_clk.c, "msm_pcie"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005144 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5145 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005146 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5147 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5148 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5149 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chand07220e2012-02-13 15:52:22 -08005150 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005151 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Sreesudhan Ramakrish Ramkumar8002a792012-04-09 17:42:58 -07005152 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar6c6f57c2012-02-21 15:12:44 -08005153 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Kevin Chand07220e2012-02-13 15:52:22 -08005154 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
5155 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5156 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5157 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5158 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5159 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5160 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5161 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5162 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5163 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5164 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5165 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5166 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5167 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5168 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5169 CLK_LOOKUP("csiphy_timer_src_clk",
5170 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5171 CLK_LOOKUP("csiphy_timer_src_clk",
5172 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5173 CLK_LOOKUP("csiphy_timer_src_clk",
5174 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5175 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5176 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5177 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005178 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5179 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5180 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5181 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Tianyi Gou51918802012-01-26 14:05:43 -08005182 CLK_LOOKUP("rgb_clk", rgb_tv_clk.c, ""),
5183 CLK_LOOKUP("npl_clk", npl_tv_clk.c, ""),
5184
Pu Chen86b4be92011-11-03 17:27:57 -07005185 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005186 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005187 CLK_LOOKUP("bus_clk",
5188 gfx3d_axi_clk_8064.c, "footswitch-8x60.2"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005189 CLK_LOOKUP("iface_clk", vcap_p_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005190 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005191 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "footswitch-8x60.10"),
5192 CLK_LOOKUP("bus_clk", vcap_axi_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005193 CLK_LOOKUP("core_clk", vcap_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005194 CLK_LOOKUP("core_clk", vcap_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005195 CLK_LOOKUP("core_clk", vcap_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005196 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005197 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005198 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005199 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
5200 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005201 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005202 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005203 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005204 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005205 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005206 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005207 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005208 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005209 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005210 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Matt Wagantall61286312012-02-22 15:55:09 -08005211 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005212 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5213 CLK_LOOKUP("div_clk", tv_src_div_clk.c, ""),
Greg Griscofa47b532011-11-11 10:32:06 -08005214 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005215 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005216 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
Tianyi Gou51918802012-01-26 14:05:43 -08005217 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005218 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005219 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Ujwal Pateld041f982012-03-27 19:51:44 -07005220 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005221 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chand07220e2012-02-13 15:52:22 -08005222 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005223 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chand07220e2012-02-13 15:52:22 -08005224 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005225 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5226 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5227 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5228 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5229 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5230 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5231 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005232 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5233 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chand07220e2012-02-13 15:52:22 -08005234 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5235 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5236 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005237 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5238 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5239 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5240 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Pu Chen86b4be92011-11-03 17:27:57 -07005241 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005242 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005243 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5244 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005245 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005246 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005247 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005248 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005249 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005250 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005251 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005252 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005253 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Greg Griscofa47b532011-11-11 10:32:06 -08005254 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005255 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chand07220e2012-02-13 15:52:22 -08005256 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005257 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chanb20742b2012-02-27 15:47:35 -08005258 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall61286312012-02-22 15:55:09 -08005259 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005260
Patrick Lai04baee942012-05-01 14:38:47 -07005261 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c,
5262 "msm-dai-q6-mi2s"),
5263 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c,
5264 "msm-dai-q6-mi2s"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005265 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5266 "msm-dai-q6.1"),
5267 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5268 "msm-dai-q6.1"),
5269 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5270 "msm-dai-q6.5"),
5271 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5272 "msm-dai-q6.5"),
5273 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5274 "msm-dai-q6.16384"),
5275 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5276 "msm-dai-q6.16384"),
5277 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5278 "msm-dai-q6.4"),
5279 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5280 "msm-dai-q6.4"),
5281 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005282 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005283 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, ""),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005284 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005285 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, ""),
5286 CLK_LOOKUP("core_clk", vpe_axi_clk.c, ""),
5287 CLK_LOOKUP("core_clk", mdp_axi_clk.c, ""),
5288 CLK_LOOKUP("core_clk", vcap_axi_clk.c, ""),
5289 CLK_LOOKUP("core_clk", rot_axi_clk.c, ""),
5290 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, ""),
5291 CLK_LOOKUP("core_clk", vfe_axi_clk.c, ""),
5292 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, ""),
5293 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005294 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005295
5296 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5297 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5298 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.0"),
5299 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.1"),
5300 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5301 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5302 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5303 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5304 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5305 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5306 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005307 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005308 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005309
Manu Gautam5143b252012-01-05 19:25:23 -08005310 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5311 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5312 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5313 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5314 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005315
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005316 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5317 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5318 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5319 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5320 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5321 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5322 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5323 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5324 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005325 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.9"),
5326 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.10"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005327 CLK_LOOKUP("core_clk", vcap_axi_clk.c, "msm_iommu.11"),
5328
Deepak Kotur954b1782012-04-24 17:58:19 -07005329 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5330 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5331 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5332 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5333 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005334 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5335 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
5336
Jeff Ohlstein8c116c72011-10-27 17:34:48 -07005337 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005338 CLK_LOOKUP("mem_clk", ebi1_acpu_a_clk.c, ""),
5339 CLK_LOOKUP("bus_clk", afab_acpu_a_clk.c, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005340
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005341 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5342 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5343 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
Tianyi Gou455c13c2012-02-02 16:33:24 -08005344 CLK_LOOKUP("krait2_mclk", krait2_m_clk, ""),
5345 CLK_LOOKUP("krait3_mclk", krait3_m_clk, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005346};
5347
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005348static struct clk_lookup msm_clocks_8960[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005349 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5350 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08005351 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5352 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5353 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5354 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5355 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005356 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005357 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08005358 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5359 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5360 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5361 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005362
Matt Wagantalld75f1312012-05-23 16:17:35 -07005363 CLK_LOOKUP("bus_clk", afab_clk.c, ""),
5364 CLK_LOOKUP("bus_clk", afab_a_clk.c, ""),
5365 CLK_LOOKUP("bus_clk", cfpb_clk.c, ""),
5366 CLK_LOOKUP("bus_clk", cfpb_a_clk.c, ""),
5367 CLK_LOOKUP("bus_clk", dfab_clk.c, ""),
5368 CLK_LOOKUP("bus_clk", dfab_a_clk.c, ""),
5369 CLK_LOOKUP("mem_clk", ebi1_clk.c, ""),
5370 CLK_LOOKUP("mem_clk", ebi1_a_clk.c, ""),
5371 CLK_LOOKUP("bus_clk", mmfab_clk.c, ""),
5372 CLK_LOOKUP("bus_clk", mmfab_a_clk.c, ""),
5373 CLK_LOOKUP("bus_clk", mmfpb_clk.c, ""),
5374 CLK_LOOKUP("bus_clk", mmfpb_a_clk.c, ""),
5375 CLK_LOOKUP("bus_clk", sfab_clk.c, ""),
5376 CLK_LOOKUP("bus_clk", sfab_a_clk.c, ""),
5377 CLK_LOOKUP("bus_clk", sfpb_clk.c, ""),
5378 CLK_LOOKUP("bus_clk", sfpb_a_clk.c, ""),
5379
Matt Wagantallb2710b82011-11-16 19:55:17 -08005380 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005381 CLK_LOOKUP("bus_a_clk", afab_msmbus_a_clk.c, "msm_apps_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005382 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5383 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5384 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005385 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005386 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5387 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5388 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5389 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5390 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005391 CLK_LOOKUP("mem_a_clk", ebi1_msmbus_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005392 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5393 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005394
5395 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005396 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5397 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5398 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005399
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005400 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5401 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5402 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5403 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5404 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5405 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5406 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07005407 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5408 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005409 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005410 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, "msm_serial_hsl.1"),
Mayank Ranae009c922012-03-22 03:02:06 +05305411 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, "msm_serial_hs.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005412 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5413 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5414 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005415 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005416 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005417 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5418 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005419 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5420 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5421 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5422 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005423 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005424 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005425 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005426 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005427 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Vikram Mulukutladd0a2372011-09-19 15:58:21 -07005428 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07005429 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005430 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5431 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5432 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5433 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5434 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005435 CLK_LOOKUP("slimbus_xo_src_clk", slimbus_xo_src_clk.c, NULL),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005436 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5437 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005438 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5439 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005440 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5441 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5442 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5443 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5444 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5445 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005446 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5447 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5448 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5449 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5450 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005451 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005452 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005453 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005454 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005455 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07005456 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005457 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005458 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5459 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Matt Wagantalle2522372011-08-17 14:52:21 -07005460 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5461 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005462 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005463 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "msm_serial_hsl.1"),
Mayank Ranae009c922012-03-22 03:02:06 +05305464 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "msm_serial_hs.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07005465 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005466 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005467 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005468 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5469 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5470 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005471 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005472 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5473 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5474 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5475 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5476 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07005477 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5478 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005479 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5480 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5481 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5482 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chan09f4e662011-12-16 08:17:02 -08005483 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5484 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5485 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005486 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
Sreesudhan Ramakrish Ramkumar8f11b8b2012-01-04 17:09:05 -08005487 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005488 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005489 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5490 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005491 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005492 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5493 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005494 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005495 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5496 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005497 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
Kevin Chane12c6672011-10-26 11:55:26 -07005498 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5499 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005500 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5501 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5502 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5503 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5504 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5505 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5506 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
Kevin Chanf6216f22011-10-25 18:40:11 -07005507 CLK_LOOKUP("csiphy_timer_src_clk",
5508 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5509 CLK_LOOKUP("csiphy_timer_src_clk",
5510 csiphy_timer_src_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005511 CLK_LOOKUP("csiphy_timer_src_clk",
5512 csiphy_timer_src_clk.c, "msm_csiphy.2"),
Kevin Chanf6216f22011-10-25 18:40:11 -07005513 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5514 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005515 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005516 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5517 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5518 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5519 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005520 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005521 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005522 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005523 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005524 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005525 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5526 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005527 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
5528 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005529 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005530 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005531 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005532 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005533 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005534 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005535 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005536 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005537 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005538 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005539 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5540 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005541 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005542 CLK_LOOKUP("enc_clk", tv_enc_clk.c, "tvenc.0"),
5543 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005544 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005545 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005546 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5547 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005548 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005549 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005550 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Kevin Chana0853122011-11-07 19:48:44 -08005551 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005552 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chan5827c552011-10-28 18:36:32 -07005553 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005554 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chan5827c552011-10-28 18:36:32 -07005555 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005556 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5557 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5558 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5559 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5560 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5561 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5562 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005563 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5564 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005565 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5566 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005567 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005568 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5569 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5570 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5571 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005572 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005573 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005574 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005575 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005576 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005577 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005578 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5579 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005580 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005581 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005582 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005583 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005584 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005585 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005586 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005587 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005588 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005589 CLK_LOOKUP("iface_clk", tv_enc_p_clk.c, "tvenc.0"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005590 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005591 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chan5827c552011-10-28 18:36:32 -07005592 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005593 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chana0853122011-11-07 19:48:44 -08005594 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005595 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Patrick Lai04baee942012-05-01 14:38:47 -07005596 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c,
5597 "msm-dai-q6-mi2s"),
5598 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c,
5599 "msm-dai-q6-mi2s"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005600 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5601 "msm-dai-q6.1"),
5602 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5603 "msm-dai-q6.1"),
5604 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5605 "msm-dai-q6.5"),
5606 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5607 "msm-dai-q6.5"),
5608 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5609 "msm-dai-q6.16384"),
5610 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5611 "msm-dai-q6.16384"),
5612 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5613 "msm-dai-q6.4"),
5614 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5615 "msm-dai-q6.4"),
5616 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005617 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005618 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005619 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005620 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5621 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5622 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5623 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5624 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5625 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5626 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5627 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5628 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5629 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
5630 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
5631 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005632
5633 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5634 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5635 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5636 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5637 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005638 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5639 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005640
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005641 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
Manu Gautam5143b252012-01-05 19:25:23 -08005642 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005643 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5644 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5645 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5646 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5647 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Yan He160633e2011-06-30 12:18:56 -07005648 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
Stephen Boyd1c51a492011-10-26 12:11:47 -07005649 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
Stephen Boydef5d1c42011-12-15 20:47:14 -08005650 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005651 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005652 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005653
Matt Wagantalle1a86062011-08-18 17:46:10 -07005654 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005655 CLK_LOOKUP("mem_clk", ebi1_acpu_a_clk.c, ""),
5656 CLK_LOOKUP("bus_clk", afab_acpu_a_clk.c, ""),
Matt Wagantall8b38f942011-08-02 18:23:18 -07005657
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005658 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5659 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5660 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5661 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5662 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5663 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005664};
5665
Tianyi Goue3d4f542012-03-15 17:06:45 -07005666static struct clk_lookup msm_clocks_8930[] = {
Stephen Boydbe1a7392012-04-02 20:17:11 -07005667 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005668 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5669 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5670 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5671 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5672 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
5673 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
5674 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5675 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5676 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5677 CLK_LOOKUP("measure", measure_clk.c, "debug"),
5678
Matt Wagantalld75f1312012-05-23 16:17:35 -07005679 CLK_LOOKUP("bus_clk", afab_clk.c, ""),
5680 CLK_LOOKUP("bus_clk", afab_a_clk.c, ""),
5681 CLK_LOOKUP("bus_clk", cfpb_clk.c, ""),
5682 CLK_LOOKUP("bus_clk", cfpb_a_clk.c, ""),
5683 CLK_LOOKUP("bus_clk", dfab_clk.c, ""),
5684 CLK_LOOKUP("bus_clk", dfab_a_clk.c, ""),
5685 CLK_LOOKUP("mem_clk", ebi1_clk.c, ""),
5686 CLK_LOOKUP("mem_clk", ebi1_a_clk.c, ""),
5687 CLK_LOOKUP("bus_clk", mmfab_clk.c, ""),
5688 CLK_LOOKUP("bus_clk", mmfab_a_clk.c, ""),
5689 CLK_LOOKUP("bus_clk", mmfpb_clk.c, ""),
5690 CLK_LOOKUP("bus_clk", mmfpb_a_clk.c, ""),
5691 CLK_LOOKUP("bus_clk", sfab_clk.c, ""),
5692 CLK_LOOKUP("bus_clk", sfab_a_clk.c, ""),
5693 CLK_LOOKUP("bus_clk", sfpb_clk.c, ""),
5694 CLK_LOOKUP("bus_clk", sfpb_a_clk.c, ""),
5695
Tianyi Goue3d4f542012-03-15 17:06:45 -07005696 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005697 CLK_LOOKUP("bus_a_clk", afab_msmbus_a_clk.c, "msm_apps_fab"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005698 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5699 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5700 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
5701 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
5702 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5703 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5704 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5705 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5706 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005707 CLK_LOOKUP("mem_a_clk", ebi1_msmbus_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005708 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5709 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005710
5711 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005712 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5713 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5714 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
5715
5716 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5717 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5718 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5719 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5720 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5721 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5722 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5723 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5724 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
5725 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
5726 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, ""),
5727 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, ""),
5728 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5729 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5730 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
5731 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
5732 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
5733 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5734 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
5735 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5736 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5737 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5738 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
5739 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.0"),
5740 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
5741 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
5742 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
5743 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
5744 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
5745 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
5746 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5747 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5748 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5749 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5750 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
5751 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5752 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
5753 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5754 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
5755 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5756 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5757 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5758 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5759 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5760 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
5761 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5762 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5763 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5764 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5765 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
5766 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
5767 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
5768 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
5769 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
5770 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
5771 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
5772 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
5773 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5774 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
5775 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5776 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
5777 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
5778 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, ""),
5779 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.0"),
5780 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
5781 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
5782 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
5783 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5784 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5785 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
5786 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
5787 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5788 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5789 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5790 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5791 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
5792 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5793 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
5794 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5795 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5796 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5797 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005798 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Hody Hung994f4622012-04-24 10:27:45 -07005799 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
Sreesudhan Ramakrish Ramkumar981c82c2012-04-30 17:31:37 -07005800 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005801 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
5802 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
5803 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5804 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5805 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5806 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5807 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5808 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5809 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5810 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5811 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5812 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5813 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5814 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5815 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5816 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5817 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5818 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5819 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5820 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
5821 CLK_LOOKUP("csiphy_timer_src_clk",
5822 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5823 CLK_LOOKUP("csiphy_timer_src_clk",
5824 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5825 CLK_LOOKUP("csiphy_timer_src_clk",
5826 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5827 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5828 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5829 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005830 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5831 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005832 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
5833 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5834 CLK_LOOKUP("bus_clk",
5835 gfx3d_axi_clk_8930.c, "footswitch-8x60.2"),
5836 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005837 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
5838 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005839 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005840 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005841 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005842 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005843 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005844 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005845 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
5846 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
5847 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005848 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5849 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005850 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005851 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005852 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
5853 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005854 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5855 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005856 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005857 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005858 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
5859 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
5860 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
5861 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
5862 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
5863 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
5864 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5865 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5866 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5867 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5868 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5869 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5870 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005871 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005872 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5873 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5874 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005875 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5876 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005877 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
5878 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
5879 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5880 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005881 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005882 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
5883 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005884 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005885 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
5886 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
5887 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
5888 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
5889 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
5890 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
5891 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
5892 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
5893 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
5894 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
5895 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5896 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5897 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5898 "msm-dai-q6.1"),
5899 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5900 "msm-dai-q6.1"),
5901 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5902 "msm-dai-q6.5"),
5903 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5904 "msm-dai-q6.5"),
5905 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5906 "msm-dai-q6.16384"),
5907 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5908 "msm-dai-q6.16384"),
5909 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5910 "msm-dai-q6.4"),
5911 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5912 "msm-dai-q6.4"),
5913 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
5914 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
5915 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
5916 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5917 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5918 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5919 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5920 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5921 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5922 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5923 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5924 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.9"),
5925 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.10"),
5926
5927 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5928 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5929 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5930 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5931 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005932 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5933 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005934
5935 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5936 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5937 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5938 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5939 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5940 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5941 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
5942 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5943 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5944 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
5945 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
5946
5947 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005948 CLK_LOOKUP("mem_clk", ebi1_acpu_a_clk.c, ""),
5949 CLK_LOOKUP("bus_clk", afab_acpu_a_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005950
5951 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5952 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5953 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5954 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5955 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5956 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
5957};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005958/*
5959 * Miscellaneous clock register initializations
5960 */
5961
5962/* Read, modify, then write-back a register. */
5963static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
5964{
5965 uint32_t regval = readl_relaxed(reg);
5966 regval &= ~mask;
5967 regval |= val;
5968 writel_relaxed(regval, reg);
5969}
5970
Vikram Mulukutla5b146722012-04-23 18:17:50 -07005971static struct pll_config_regs pll4_regs __initdata = {
5972 .l_reg = LCC_PLL0_L_VAL_REG,
5973 .m_reg = LCC_PLL0_M_VAL_REG,
5974 .n_reg = LCC_PLL0_N_VAL_REG,
5975 .config_reg = LCC_PLL0_CONFIG_REG,
5976 .mode_reg = LCC_PLL0_MODE_REG,
5977};
Tianyi Gou41515e22011-09-01 19:37:43 -07005978
Vikram Mulukutla5b146722012-04-23 18:17:50 -07005979static struct pll_config pll4_config __initdata = {
5980 .l = 0xE,
5981 .m = 0x27A,
5982 .n = 0x465,
5983 .vco_val = 0x0,
5984 .vco_mask = BM(17, 16),
5985 .pre_div_val = 0x0,
5986 .pre_div_mask = BIT(19),
5987 .post_div_val = 0x0,
5988 .post_div_mask = BM(21, 20),
5989 .mn_ena_val = BIT(22),
5990 .mn_ena_mask = BIT(22),
5991 .main_output_val = BIT(23),
5992 .main_output_mask = BIT(23),
5993};
Tianyi Gou41515e22011-09-01 19:37:43 -07005994
Vikram Mulukutla5b146722012-04-23 18:17:50 -07005995static struct pll_config_regs pll15_regs __initdata = {
5996 .l_reg = MM_PLL3_L_VAL_REG,
5997 .m_reg = MM_PLL3_M_VAL_REG,
5998 .n_reg = MM_PLL3_N_VAL_REG,
5999 .config_reg = MM_PLL3_CONFIG_REG,
6000 .mode_reg = MM_PLL3_MODE_REG,
6001};
Tianyi Gou358c3862011-10-18 17:03:41 -07006002
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006003static struct pll_config pll15_config __initdata = {
6004 .l = (0x24 | BVAL(31, 7, 0x620)),
6005 .m = 0x1,
6006 .n = 0x9,
6007 .vco_val = BVAL(17, 16, 0x2),
6008 .vco_mask = BM(17, 16),
6009 .pre_div_val = 0x0,
6010 .pre_div_mask = BIT(19),
6011 .post_div_val = 0x0,
6012 .post_div_mask = BM(21, 20),
6013 .mn_ena_val = BIT(22),
6014 .mn_ena_mask = BIT(22),
6015 .main_output_val = BIT(23),
6016 .main_output_mask = BIT(23),
6017};
Tianyi Gou41515e22011-09-01 19:37:43 -07006018
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006019static struct pll_config_regs pll14_regs __initdata = {
6020 .l_reg = BB_PLL14_L_VAL_REG,
6021 .m_reg = BB_PLL14_M_VAL_REG,
6022 .n_reg = BB_PLL14_N_VAL_REG,
6023 .config_reg = BB_PLL14_CONFIG_REG,
6024 .mode_reg = BB_PLL14_MODE_REG,
6025};
6026
6027static struct pll_config pll14_config __initdata = {
6028 .l = (0x11 | BVAL(31, 7, 0x620)),
6029 .m = 0x7,
6030 .n = 0x9,
6031 .vco_val = 0x0,
6032 .vco_mask = BM(17, 16),
6033 .pre_div_val = 0x0,
6034 .pre_div_mask = BIT(19),
6035 .post_div_val = 0x0,
6036 .post_div_mask = BM(21, 20),
6037 .mn_ena_val = BIT(22),
6038 .mn_ena_mask = BIT(22),
6039 .main_output_val = BIT(23),
6040 .main_output_mask = BIT(23),
6041};
Tianyi Gou41515e22011-09-01 19:37:43 -07006042
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006043static void __init reg_init(void)
6044{
Stephen Boydd471e7a2011-11-19 01:37:39 -08006045 void __iomem *imem_reg;
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006046
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006047 /* Deassert MM SW_RESET_ALL signal. */
6048 writel_relaxed(0, SW_RESET_ALL_REG);
6049
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006050 /*
Tianyi Goue3d4f542012-03-15 17:06:45 -07006051 * Some bits are only used on 8960 or 8064 or 8930 and are marked as
6052 * reserved bits on the other SoCs. Writing to these reserved bits
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006053 * should have no effect.
6054 */
Stephen Boydd471e7a2011-11-19 01:37:39 -08006055 /*
6056 * Initialize MM AHB registers: Enable the FPB clock and disable HW
Tianyi Gou3022dfd2012-01-25 15:50:05 -08006057 * gating on non-8960 for all clocks. Also set VFE_AHB's
Stephen Boydd471e7a2011-11-19 01:37:39 -08006058 * FORCE_CORE_ON bit to prevent its memory from being collapsed when
6059 * the clock is halted. The sleep and wake-up delays are set to safe
6060 * values.
6061 */
Tianyi Gouf3095ea2012-05-22 14:16:06 -07006062 if (cpu_is_msm8960() || cpu_is_apq8064()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08006063 rmwreg(0x44000000, AHB_EN_REG, 0x6C000103);
6064 writel_relaxed(0x3C7097F9, AHB_EN2_REG);
6065 } else {
6066 rmwreg(0x00000003, AHB_EN_REG, 0x6C000103);
6067 writel_relaxed(0x000007F9, AHB_EN2_REG);
6068 }
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006069 if (cpu_is_apq8064())
Tianyi Gouf3095ea2012-05-22 14:16:06 -07006070 rmwreg(0x00000001, AHB_EN3_REG, 0x00000001);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006071
6072 /* Deassert all locally-owned MM AHB resets. */
6073 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
Tianyi Gou41515e22011-09-01 19:37:43 -07006074 rmwreg(0, SW_RESET_AHB2_REG, 0x0000000F);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006075
6076 /* Initialize MM AXI registers: Enable HW gating for all clocks that
6077 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
6078 * delays to safe values. */
Tianyi Gouf3095ea2012-05-22 14:16:06 -07006079 if ((cpu_is_msm8960() &&
6080 SOCINFO_VERSION_MAJOR(socinfo_get_version()) >= 3) ||
6081 cpu_is_apq8064()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08006082 rmwreg(0x0003AFF9, MAXI_EN_REG, 0x0803FFFF);
6083 rmwreg(0x3A27FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -08006084 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
Stephen Boydd471e7a2011-11-19 01:37:39 -08006085 } else {
6086 rmwreg(0x000007F9, MAXI_EN_REG, 0x0803FFFF);
6087 rmwreg(0x3027FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
6088 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
6089 }
Matt Wagantall53d968f2011-07-19 13:22:53 -07006090 rmwreg(0x0027FCFF, MAXI_EN3_REG, 0x003FFFFF);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006091 if (cpu_is_apq8064())
Tianyi Gouf3095ea2012-05-22 14:16:06 -07006092 rmwreg(0x019FECFF, MAXI_EN5_REG, 0x01FFEFFF);
Tianyi Goue3d4f542012-03-15 17:06:45 -07006093 if (cpu_is_msm8930())
6094 rmwreg(0x000004FF, MAXI_EN5_REG, 0x00000FFF);
Tianyi Gouf3095ea2012-05-22 14:16:06 -07006095 if (cpu_is_msm8960() || cpu_is_apq8064())
Stephen Boydd471e7a2011-11-19 01:37:39 -08006096 rmwreg(0x00003C38, SAXI_EN_REG, 0x00003FFF);
6097 else
6098 rmwreg(0x000003C7, SAXI_EN_REG, 0x00003FFF);
6099
6100 /* Enable IMEM's clk_on signal */
6101 imem_reg = ioremap(0x04b00040, 4);
6102 if (imem_reg) {
6103 writel_relaxed(0x3, imem_reg);
6104 iounmap(imem_reg);
6105 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006106
6107 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
6108 * memories retain state even when not clocked. Also, set sleep and
6109 * wake-up delays to safe values. */
Matt Wagantall53d968f2011-07-19 13:22:53 -07006110 rmwreg(0x00000000, CSI0_CC_REG, 0x00000410);
6111 rmwreg(0x00000000, CSI1_CC_REG, 0x00000410);
6112 rmwreg(0x80FF0000, DSI1_BYTE_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006113 rmwreg(0x80FF0000, DSI_PIXEL_CC_REG, 0xE0FF0010);
Tarun Karra6fbc00a2011-12-13 09:23:47 -07006114 rmwreg(0xC0FF0000, GFX3D_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006115 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006116 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
6117 rmwreg(0x80FF0000, MDP_LUT_CC_REG, 0xE0FF0010);
6118 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006119 rmwreg(0x000004FF, TV_CC2_REG, 0x000007FF);
6120 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
6121 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FF4010);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006122 rmwreg(0x800000FF, VFE_CC2_REG, 0xE00000FF);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006123 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Tianyi Goue3d4f542012-03-15 17:06:45 -07006124 if (cpu_is_msm8960() || cpu_is_apq8064()) {
6125 rmwreg(0x80FF0000, DSI2_BYTE_CC_REG, 0xE0FF0010);
6126 rmwreg(0x80FF0000, DSI2_PIXEL_CC_REG, 0xE0FF0010);
6127 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0010);
6128 }
6129 if (cpu_is_msm8960() || cpu_is_msm8930())
6130 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
6131
6132 if (cpu_is_msm8960()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006133 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
6134 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006135 }
6136 if (cpu_is_apq8064()) {
6137 rmwreg(0x00000000, TV_CC_REG, 0x00004010);
Tianyi Gou621f8742011-09-01 21:45:01 -07006138 rmwreg(0x80FF0000, VCAP_CC_REG, 0xE0FF1010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006139 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006140
Tianyi Gou41515e22011-09-01 19:37:43 -07006141 /*
6142 * Initialize USB_HS_HCLK_FS registers: Set FORCE_C_ON bits so that
6143 * core remain active during halt state of the clk. Also, set sleep
6144 * and wake-up value to max.
6145 */
6146 rmwreg(0x0000004F, USB_HS1_HCLK_FS_REG, 0x0000007F);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006147 if (cpu_is_apq8064()) {
6148 rmwreg(0x0000004F, USB_HS3_HCLK_FS_REG, 0x0000007F);
6149 rmwreg(0x0000004F, USB_HS4_HCLK_FS_REG, 0x0000007F);
6150 }
Tianyi Gou41515e22011-09-01 19:37:43 -07006151
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006152 /* De-assert MM AXI resets to all hardware blocks. */
6153 writel_relaxed(0, SW_RESET_AXI_REG);
6154
6155 /* Deassert all MM core resets. */
6156 writel_relaxed(0, SW_RESET_CORE_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07006157 writel_relaxed(0, SW_RESET_CORE2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006158
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006159 /* Enable TSSC and PDM PXO sources. */
6160 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
6161 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
6162
6163 /* Source SLIMBus xo src from slimbus reference clock */
Tianyi Goue3d4f542012-03-15 17:06:45 -07006164 if (cpu_is_msm8960())
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006165 writel_relaxed(0x3, SLIMBUS_XO_SRC_CLK_CTL_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006166
6167 /* Source the dsi_byte_clks from the DSI PHY PLLs */
6168 rmwreg(0x1, DSI1_BYTE_NS_REG, 0x7);
Tianyi Goue3d4f542012-03-15 17:06:45 -07006169 if (cpu_is_msm8960() || cpu_is_apq8064())
6170 rmwreg(0x2, DSI2_BYTE_NS_REG, 0x7);
Tianyi Gou41515e22011-09-01 19:37:43 -07006171
Siddhartha Agrawal482459c2012-05-24 15:28:53 -07006172 /* Source the dsi1_esc_clk from the DSI1 PHY PLLs */
6173 rmwreg(0x1, DSI1_ESC_NS_REG, 0x7);
6174
Tianyi Gou352955d2012-05-18 19:44:01 -07006175 /*
6176 * Source the sata_phy_ref_clk from PXO and set predivider of
6177 * sata_pmalive_clk to 1.
6178 */
6179 if (cpu_is_apq8064()) {
Tianyi Gou41515e22011-09-01 19:37:43 -07006180 rmwreg(0, SATA_PHY_REF_CLK_CTL_REG, 0x1);
Tianyi Gou352955d2012-05-18 19:44:01 -07006181 rmwreg(0, SATA_PMALIVE_CLK_CTL_REG, 0x3);
6182 }
Tianyi Gou41515e22011-09-01 19:37:43 -07006183
6184 /*
Tianyi Gou05e01102012-02-08 22:15:49 -08006185 * TODO: Programming below PLLs and prng_clk is temporary and
6186 * needs to be removed after bootloaders program them.
Tianyi Gou41515e22011-09-01 19:37:43 -07006187 */
6188 if (cpu_is_apq8064()) {
Tianyi Gou317aa862012-02-06 14:31:07 -08006189 u32 is_pll_enabled;
Tianyi Gou41515e22011-09-01 19:37:43 -07006190
6191 /* Program pxo_src_clk to source from PXO */
6192 rmwreg(0x1, PXO_SRC_CLK_CTL_REG, 0x7);
6193
Tianyi Gou41515e22011-09-01 19:37:43 -07006194 /* Check if PLL14 is active */
6195 is_pll_enabled = readl_relaxed(BB_PLL14_STATUS_REG) & BIT(16);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006196 if (!is_pll_enabled)
Tianyi Goudf71f2e2011-10-24 22:25:04 -07006197 /* Ref clk = 27MHz and program pll14 to 480MHz */
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006198 configure_pll(&pll14_config, &pll14_regs, 1);
Tianyi Gou621f8742011-09-01 21:45:01 -07006199
Tianyi Gou621f8742011-09-01 21:45:01 -07006200 /* Program PLL15 to 975MHz with ref clk = 27MHz */
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006201 configure_pll(&pll15_config, &pll15_regs, 0);
Tianyi Gouc29c3242011-10-12 21:02:15 -07006202
6203 /* Check if PLL4 is active */
6204 is_pll_enabled = readl_relaxed(LCC_PLL0_STATUS_REG) & BIT(16);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006205 if (!is_pll_enabled)
Tianyi Goudf71f2e2011-10-24 22:25:04 -07006206 /* Ref clk = 27MHz and program pll4 to 393.2160MHz */
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006207 configure_pll(&pll4_config, &pll4_regs, 1);
Tianyi Gouc29c3242011-10-12 21:02:15 -07006208
6209 /* Enable PLL4 source on the LPASS Primary PLL Mux */
6210 writel_relaxed(0x1, LCC_PRI_PLL_CLK_CTL_REG);
Tianyi Gou05e01102012-02-08 22:15:49 -08006211
6212 /* Program prng_clk to 64MHz if it isn't configured */
6213 if (!readl_relaxed(PRNG_CLK_NS_REG))
6214 writel_relaxed(0x2B, PRNG_CLK_NS_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07006215 }
Tianyi Gou65c536a2012-03-20 23:20:29 -07006216
6217 /*
6218 * Program PLL15 to 900MHz with ref clk = 27MHz and
6219 * only enable PLL main output.
6220 */
6221 if (cpu_is_msm8930()) {
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006222 pll15_config.l = 0x21 | BVAL(31, 7, 0x600);
6223 pll15_config.m = 0x1;
6224 pll15_config.n = 0x3;
6225 configure_pll(&pll15_config, &pll15_regs, 0);
6226 /* Disable AUX and BIST outputs */
6227 writel_relaxed(0, MM_PLL3_TEST_CTL_REG);
Tianyi Gou65c536a2012-03-20 23:20:29 -07006228 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006229}
6230
Matt Wagantallb64888f2012-04-02 21:35:07 -07006231static void __init msm8960_clock_pre_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006232{
Saravana Kannan298ec392012-02-08 19:21:47 -08006233 if (cpu_is_apq8064()) {
6234 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8064;
Tianyi Goue1faaf22012-01-24 16:07:19 -08006235 } else if (cpu_is_msm8930() || cpu_is_msm8627()) {
Saravana Kannan298ec392012-02-08 19:21:47 -08006236 vdd_dig.set_vdd = set_vdd_dig_8930;
6237 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8930;
Tianyi Goue1faaf22012-01-24 16:07:19 -08006238 }
Tianyi Goubf3d0b12012-01-23 14:37:28 -08006239
Tianyi Gou41515e22011-09-01 19:37:43 -07006240 /*
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006241 * Change the freq tables for and voltage requirements for
6242 * clocks which differ between 8960 and 8064.
Tianyi Gou41515e22011-09-01 19:37:43 -07006243 */
6244 if (cpu_is_apq8064()) {
6245 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8064;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006246
6247 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8064,
6248 sizeof(gfx3d_clk.c.fmax));
6249 memcpy(ijpeg_clk.c.fmax, fmax_ijpeg_8064,
6250 sizeof(ijpeg_clk.c.fmax));
6251 memcpy(mdp_clk.c.fmax, fmax_mdp_8064,
6252 sizeof(ijpeg_clk.c.fmax));
6253 memcpy(tv_src_clk.c.fmax, fmax_tv_src_8064,
6254 sizeof(tv_src_clk.c.fmax));
6255 memcpy(vfe_clk.c.fmax, fmax_vfe_8064,
6256 sizeof(vfe_clk.c.fmax));
6257
Tianyi Goue3d4f542012-03-15 17:06:45 -07006258 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8064.c;
6259 }
6260
6261 /*
6262 * Change the freq tables and voltage requirements for
6263 * clocks which differ between 8960 and 8930.
6264 */
6265 if (cpu_is_msm8930()) {
6266 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8930;
6267
6268 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8930,
6269 sizeof(gfx3d_clk.c.fmax));
6270
6271 pll15_clk.c.rate = 900000000;
6272 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8930.c;
Tianyi Gou41515e22011-09-01 19:37:43 -07006273 }
Stephen Boyd842a1f62012-04-26 19:07:38 -07006274 if ((readl_relaxed(PRNG_CLK_NS_REG) & 0x7F) == 0x2B)
6275 prng_clk.freq_tbl = clk_tbl_prng_64;
Stephen Boyd94625ef2011-07-12 17:06:01 -07006276
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006277 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006278
Vikram Mulukutla681d8682012-03-09 23:56:20 -08006279 clk_ops_local_pll.enable = sr_pll_clk_enable;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006280
6281 /* Initialize clock registers. */
6282 reg_init();
Matt Wagantallb64888f2012-04-02 21:35:07 -07006283}
6284
6285static void __init msm8960_clock_post_init(void)
6286{
6287 /* Keep PXO on whenever APPS cpu is active */
6288 clk_prepare_enable(&pxo_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006289
Matt Wagantalle655cd72012-04-09 10:15:03 -07006290 /* Reset 3D core while clocked to ensure it resets completely. */
6291 clk_set_rate(&gfx3d_clk.c, 27000000);
6292 clk_prepare_enable(&gfx3d_clk.c);
6293 clk_reset(&gfx3d_clk.c, CLK_RESET_ASSERT);
6294 udelay(5);
6295 clk_reset(&gfx3d_clk.c, CLK_RESET_DEASSERT);
6296 clk_disable_unprepare(&gfx3d_clk.c);
6297
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006298 /* Initialize rates for clocks that only support one. */
6299 clk_set_rate(&pdm_clk.c, 27000000);
Stephen Boyd842a1f62012-04-26 19:07:38 -07006300 clk_set_rate(&prng_clk.c, prng_clk.freq_tbl->freq_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006301 clk_set_rate(&mdp_vsync_clk.c, 27000000);
6302 clk_set_rate(&tsif_ref_clk.c, 105000);
6303 clk_set_rate(&tssc_clk.c, 27000000);
6304 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
Tianyi Gou41515e22011-09-01 19:37:43 -07006305 if (cpu_is_apq8064()) {
6306 clk_set_rate(&usb_hs3_xcvr_clk.c, 60000000);
6307 clk_set_rate(&usb_hs4_xcvr_clk.c, 60000000);
6308 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006309 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
Stepan Moskovchenko2429f152011-10-25 14:42:35 -07006310 if (cpu_is_msm8960() || cpu_is_msm8930())
Tianyi Gou41515e22011-09-01 19:37:43 -07006311 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006312 clk_set_rate(&usb_hsic_xcvr_fs_clk.c, 60000000);
6313 clk_set_rate(&usb_hsic_hsic_src_clk.c, 480000000);
6314 clk_set_rate(&usb_hsic_hsio_cal_clk.c, 9000000);
Lena Salman127823f2012-02-14 17:13:53 +02006315 clk_set_rate(&usb_hsic_system_clk.c, 60000000);
Stephen Boyd092fd182011-10-21 15:56:30 -07006316 /*
6317 * Set the CSI rates to a safe default to avoid warnings when
6318 * switching csi pix and rdi clocks.
6319 */
6320 clk_set_rate(&csi0_src_clk.c, 27000000);
6321 clk_set_rate(&csi1_src_clk.c, 27000000);
6322 clk_set_rate(&csi2_src_clk.c, 27000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006323
6324 /*
Stephen Boyd60496bb2011-10-17 13:51:37 -07006325 * The halt status bits for these clocks may be incorrect at boot.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006326 * Toggle these clocks on and off to refresh them.
6327 */
Stephen Boyd409b8b42012-04-10 12:12:56 -07006328 clk_prepare_enable(&pdm_clk.c);
6329 clk_disable_unprepare(&pdm_clk.c);
6330 clk_prepare_enable(&tssc_clk.c);
6331 clk_disable_unprepare(&tssc_clk.c);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006332 clk_prepare_enable(&usb_hsic_hsic_clk.c);
6333 clk_disable_unprepare(&usb_hsic_hsic_clk.c);
Stephen Boydd7a143a2012-02-16 17:59:26 -08006334
6335 /*
6336 * Keep sfab floor @ 54MHz so that Krait AHB is at least 27MHz at all
6337 * times when Apps CPU is active. This ensures the timer's requirement
6338 * of Krait AHB running 4 times as fast as the timer itself.
6339 */
6340 clk_set_rate(&sfab_tmr_a_clk.c, 54000000);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006341 clk_prepare_enable(&sfab_tmr_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006342}
6343
Stephen Boydbb600ae2011-08-02 20:11:40 -07006344static int __init msm8960_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006345{
Stephen Boyda3787f32011-09-16 18:55:13 -07006346 int rc;
6347 struct clk *mmfpb_a_clk = clk_get_sys("clock-8960", "mmfpb_a_clk");
Stephen Boyd85436132011-09-16 18:55:13 -07006348 struct clk *cfpb_a_clk = clk_get_sys("clock-8960", "cfpb_a_clk");
Stephen Boyda3787f32011-09-16 18:55:13 -07006349
6350 /* Vote for MMFPB to be at least 76.8MHz when an Apps CPU is active. */
6351 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
6352 PTR_ERR(mmfpb_a_clk)))
6353 return PTR_ERR(mmfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006354 rc = clk_set_rate(mmfpb_a_clk, 76800000);
Stephen Boyda3787f32011-09-16 18:55:13 -07006355 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
6356 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006357 rc = clk_prepare_enable(mmfpb_a_clk);
Stephen Boyda3787f32011-09-16 18:55:13 -07006358 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
6359 return rc;
6360
Stephen Boyd85436132011-09-16 18:55:13 -07006361 /* Vote for CFPB to be at least 64MHz when an Apps CPU is active. */
6362 if (WARN(IS_ERR(cfpb_a_clk), "cfpb_a_clk not found (%ld)\n",
6363 PTR_ERR(cfpb_a_clk)))
6364 return PTR_ERR(cfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006365 rc = clk_set_rate(cfpb_a_clk, 64000000);
Stephen Boyd85436132011-09-16 18:55:13 -07006366 if (WARN(rc, "cfpb_a_clk rate was not set (%d)\n", rc))
6367 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006368 rc = clk_prepare_enable(cfpb_a_clk);
Stephen Boyd85436132011-09-16 18:55:13 -07006369 if (WARN(rc, "cfpb_a_clk not enabled (%d)\n", rc))
6370 return rc;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006371
6372 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006373}
Stephen Boydbb600ae2011-08-02 20:11:40 -07006374
6375struct clock_init_data msm8960_clock_init_data __initdata = {
6376 .table = msm_clocks_8960,
6377 .size = ARRAY_SIZE(msm_clocks_8960),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006378 .pre_init = msm8960_clock_pre_init,
6379 .post_init = msm8960_clock_post_init,
Stephen Boydbb600ae2011-08-02 20:11:40 -07006380 .late_init = msm8960_clock_late_init,
6381};
Tianyi Gou41515e22011-09-01 19:37:43 -07006382
6383struct clock_init_data apq8064_clock_init_data __initdata = {
6384 .table = msm_clocks_8064,
6385 .size = ARRAY_SIZE(msm_clocks_8064),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006386 .pre_init = msm8960_clock_pre_init,
6387 .post_init = msm8960_clock_post_init,
Tianyi Gou41515e22011-09-01 19:37:43 -07006388 .late_init = msm8960_clock_late_init,
6389};
Tianyi Goue3d4f542012-03-15 17:06:45 -07006390
6391struct clock_init_data msm8930_clock_init_data __initdata = {
6392 .table = msm_clocks_8930,
6393 .size = ARRAY_SIZE(msm_clocks_8930),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006394 .pre_init = msm8960_clock_pre_init,
6395 .post_init = msm8960_clock_post_init,
Tianyi Goue3d4f542012-03-15 17:06:45 -07006396 .late_init = msm8960_clock_late_init,
6397};