blob: eb087ddb3125e9ef187a90494a11584909e2d0e9 [file] [log] [blame]
Changhwan Younc8bef142010-07-27 17:52:39 +09001/* linux/arch/arm/mach-s5pv310/clock.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV310 - Clock support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23
24#include <mach/map.h>
25#include <mach/regs-clock.h>
26
27static struct clk clk_sclk_hdmi27m = {
28 .name = "sclk_hdmi27m",
29 .id = -1,
30 .rate = 27000000,
31};
32
Jongpill Leeb99380e2010-08-18 22:16:45 +090033static struct clk clk_sclk_hdmiphy = {
34 .name = "sclk_hdmiphy",
35 .id = -1,
36};
37
38static struct clk clk_sclk_usbphy0 = {
39 .name = "sclk_usbphy0",
40 .id = -1,
41 .rate = 27000000,
42};
43
44static struct clk clk_sclk_usbphy1 = {
45 .name = "sclk_usbphy1",
46 .id = -1,
47};
48
Jongpill Lee37e01722010-08-18 22:33:43 +090049static int s5pv310_clksrc_mask_top_ctrl(struct clk *clk, int enable)
50{
51 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
52}
53
Jongpill Lee340ea1e2010-08-18 22:39:26 +090054static int s5pv310_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
55{
56 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
57}
58
Jongpill Lee3297c2e2010-08-27 17:53:26 +090059static int s5pv310_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
60{
61 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
62}
63
Jongpill Lee340ea1e2010-08-18 22:39:26 +090064static int s5pv310_clk_ip_fsys_ctrl(struct clk *clk, int enable)
65{
66 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
67}
68
Jongpill Lee5a847b42010-08-27 16:50:47 +090069static int s5pv310_clk_ip_peril_ctrl(struct clk *clk, int enable)
70{
71 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
72}
73
Changhwan Younc8bef142010-07-27 17:52:39 +090074/* Core list of CMU_CPU side */
75
76static struct clksrc_clk clk_mout_apll = {
77 .clk = {
78 .name = "mout_apll",
79 .id = -1,
80 },
81 .sources = &clk_src_apll,
82 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +090083};
84
85static struct clksrc_clk clk_sclk_apll = {
86 .clk = {
87 .name = "sclk_apll",
88 .id = -1,
89 .parent = &clk_mout_apll.clk,
90 },
Changhwan Younc8bef142010-07-27 17:52:39 +090091 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
92};
93
94static struct clksrc_clk clk_mout_epll = {
95 .clk = {
96 .name = "mout_epll",
97 .id = -1,
98 },
99 .sources = &clk_src_epll,
100 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
101};
102
103static struct clksrc_clk clk_mout_mpll = {
104 .clk = {
105 .name = "mout_mpll",
106 .id = -1,
107 },
108 .sources = &clk_src_mpll,
109 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
110};
111
112static struct clk *clkset_moutcore_list[] = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900113 [0] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900114 [1] = &clk_mout_mpll.clk,
115};
116
117static struct clksrc_sources clkset_moutcore = {
118 .sources = clkset_moutcore_list,
119 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
120};
121
122static struct clksrc_clk clk_moutcore = {
123 .clk = {
124 .name = "moutcore",
125 .id = -1,
126 },
127 .sources = &clkset_moutcore,
128 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
129};
130
131static struct clksrc_clk clk_coreclk = {
132 .clk = {
133 .name = "core_clk",
134 .id = -1,
135 .parent = &clk_moutcore.clk,
136 },
137 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
138};
139
140static struct clksrc_clk clk_armclk = {
141 .clk = {
142 .name = "armclk",
143 .id = -1,
144 .parent = &clk_coreclk.clk,
145 },
146};
147
148static struct clksrc_clk clk_aclk_corem0 = {
149 .clk = {
150 .name = "aclk_corem0",
151 .id = -1,
152 .parent = &clk_coreclk.clk,
153 },
154 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
155};
156
157static struct clksrc_clk clk_aclk_cores = {
158 .clk = {
159 .name = "aclk_cores",
160 .id = -1,
161 .parent = &clk_coreclk.clk,
162 },
163 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
164};
165
166static struct clksrc_clk clk_aclk_corem1 = {
167 .clk = {
168 .name = "aclk_corem1",
169 .id = -1,
170 .parent = &clk_coreclk.clk,
171 },
172 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
173};
174
175static struct clksrc_clk clk_periphclk = {
176 .clk = {
177 .name = "periphclk",
178 .id = -1,
179 .parent = &clk_coreclk.clk,
180 },
181 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
182};
183
Changhwan Younc8bef142010-07-27 17:52:39 +0900184/* Core list of CMU_CORE side */
185
186static struct clk *clkset_corebus_list[] = {
187 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900188 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900189};
190
191static struct clksrc_sources clkset_mout_corebus = {
192 .sources = clkset_corebus_list,
193 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
194};
195
196static struct clksrc_clk clk_mout_corebus = {
197 .clk = {
198 .name = "mout_corebus",
199 .id = -1,
200 },
201 .sources = &clkset_mout_corebus,
202 .reg_src = { .reg = S5P_CLKSRC_CORE, .shift = 4, .size = 1 },
203};
204
205static struct clksrc_clk clk_sclk_dmc = {
206 .clk = {
207 .name = "sclk_dmc",
208 .id = -1,
209 .parent = &clk_mout_corebus.clk,
210 },
211 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 12, .size = 3 },
212};
213
214static struct clksrc_clk clk_aclk_cored = {
215 .clk = {
216 .name = "aclk_cored",
217 .id = -1,
218 .parent = &clk_sclk_dmc.clk,
219 },
220 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 16, .size = 3 },
221};
222
223static struct clksrc_clk clk_aclk_corep = {
224 .clk = {
225 .name = "aclk_corep",
226 .id = -1,
227 .parent = &clk_aclk_cored.clk,
228 },
229 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 20, .size = 3 },
230};
231
232static struct clksrc_clk clk_aclk_acp = {
233 .clk = {
234 .name = "aclk_acp",
235 .id = -1,
236 .parent = &clk_mout_corebus.clk,
237 },
238 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 0, .size = 3 },
239};
240
241static struct clksrc_clk clk_pclk_acp = {
242 .clk = {
243 .name = "pclk_acp",
244 .id = -1,
245 .parent = &clk_aclk_acp.clk,
246 },
247 .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 4, .size = 3 },
248};
249
250/* Core list of CMU_TOP side */
251
252static struct clk *clkset_aclk_top_list[] = {
253 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900254 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900255};
256
Kukjin Kim9e235522010-08-18 22:06:02 +0900257static struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900258 .sources = clkset_aclk_top_list,
259 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
260};
261
262static struct clksrc_clk clk_aclk_200 = {
263 .clk = {
264 .name = "aclk_200",
265 .id = -1,
266 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900267 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900268 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
269 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
270};
271
Changhwan Younc8bef142010-07-27 17:52:39 +0900272static struct clksrc_clk clk_aclk_100 = {
273 .clk = {
274 .name = "aclk_100",
275 .id = -1,
276 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900277 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900278 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
279 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
280};
281
Changhwan Younc8bef142010-07-27 17:52:39 +0900282static struct clksrc_clk clk_aclk_160 = {
283 .clk = {
284 .name = "aclk_160",
285 .id = -1,
286 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900287 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900288 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
289 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
290};
291
Changhwan Younc8bef142010-07-27 17:52:39 +0900292static struct clksrc_clk clk_aclk_133 = {
293 .clk = {
294 .name = "aclk_133",
295 .id = -1,
296 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900297 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900298 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
299 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
300};
301
302static struct clk *clkset_vpllsrc_list[] = {
303 [0] = &clk_fin_vpll,
304 [1] = &clk_sclk_hdmi27m,
305};
306
307static struct clksrc_sources clkset_vpllsrc = {
308 .sources = clkset_vpllsrc_list,
309 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
310};
311
312static struct clksrc_clk clk_vpllsrc = {
313 .clk = {
314 .name = "vpll_src",
315 .id = -1,
Jongpill Lee37e01722010-08-18 22:33:43 +0900316 .enable = s5pv310_clksrc_mask_top_ctrl,
317 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900318 },
319 .sources = &clkset_vpllsrc,
320 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
321};
322
323static struct clk *clkset_sclk_vpll_list[] = {
324 [0] = &clk_vpllsrc.clk,
325 [1] = &clk_fout_vpll,
326};
327
328static struct clksrc_sources clkset_sclk_vpll = {
329 .sources = clkset_sclk_vpll_list,
330 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
331};
332
333static struct clksrc_clk clk_sclk_vpll = {
334 .clk = {
335 .name = "sclk_vpll",
336 .id = -1,
337 },
338 .sources = &clkset_sclk_vpll,
339 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
340};
341
Changhwan Younc8bef142010-07-27 17:52:39 +0900342static struct clk init_clocks_disable[] = {
343 {
344 .name = "timers",
345 .id = -1,
346 .parent = &clk_aclk_100.clk,
347 .enable = s5pv310_clk_ip_peril_ctrl,
348 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900349 }, {
350 .name = "hsmmc",
351 .id = 0,
352 .parent = &clk_aclk_133.clk,
353 .enable = s5pv310_clk_ip_fsys_ctrl,
354 .ctrlbit = (1 << 5),
355 }, {
356 .name = "hsmmc",
357 .id = 1,
358 .parent = &clk_aclk_133.clk,
359 .enable = s5pv310_clk_ip_fsys_ctrl,
360 .ctrlbit = (1 << 6),
361 }, {
362 .name = "hsmmc",
363 .id = 2,
364 .parent = &clk_aclk_133.clk,
365 .enable = s5pv310_clk_ip_fsys_ctrl,
366 .ctrlbit = (1 << 7),
367 }, {
368 .name = "hsmmc",
369 .id = 3,
370 .parent = &clk_aclk_133.clk,
371 .enable = s5pv310_clk_ip_fsys_ctrl,
372 .ctrlbit = (1 << 8),
373 }, {
374 .name = "hsmmc",
375 .id = 4,
376 .parent = &clk_aclk_133.clk,
377 .enable = s5pv310_clk_ip_fsys_ctrl,
378 .ctrlbit = (1 << 9),
Changhwan Younc8bef142010-07-27 17:52:39 +0900379 }
380};
381
382static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900383 {
384 .name = "uart",
385 .id = 0,
386 .enable = s5pv310_clk_ip_peril_ctrl,
387 .ctrlbit = (1 << 0),
388 }, {
389 .name = "uart",
390 .id = 1,
391 .enable = s5pv310_clk_ip_peril_ctrl,
392 .ctrlbit = (1 << 1),
393 }, {
394 .name = "uart",
395 .id = 2,
396 .enable = s5pv310_clk_ip_peril_ctrl,
397 .ctrlbit = (1 << 2),
398 }, {
399 .name = "uart",
400 .id = 3,
401 .enable = s5pv310_clk_ip_peril_ctrl,
402 .ctrlbit = (1 << 3),
403 }, {
404 .name = "uart",
405 .id = 4,
406 .enable = s5pv310_clk_ip_peril_ctrl,
407 .ctrlbit = (1 << 4),
408 }, {
409 .name = "uart",
410 .id = 5,
411 .enable = s5pv310_clk_ip_peril_ctrl,
412 .ctrlbit = (1 << 5),
413 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900414};
415
416static struct clk *clkset_group_list[] = {
417 [0] = &clk_ext_xtal_mux,
418 [1] = &clk_xusbxti,
419 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900420 [3] = &clk_sclk_usbphy0,
421 [4] = &clk_sclk_usbphy1,
422 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900423 [6] = &clk_mout_mpll.clk,
424 [7] = &clk_mout_epll.clk,
425 [8] = &clk_sclk_vpll.clk,
426};
427
428static struct clksrc_sources clkset_group = {
429 .sources = clkset_group_list,
430 .nr_sources = ARRAY_SIZE(clkset_group_list),
431};
432
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900433static struct clksrc_clk clk_dout_mmc0 = {
434 .clk = {
435 .name = "dout_mmc0",
436 .id = -1,
437 },
438 .sources = &clkset_group,
439 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
440 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
441};
442
443static struct clksrc_clk clk_dout_mmc1 = {
444 .clk = {
445 .name = "dout_mmc1",
446 .id = -1,
447 },
448 .sources = &clkset_group,
449 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
450 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
451};
452
453static struct clksrc_clk clk_dout_mmc2 = {
454 .clk = {
455 .name = "dout_mmc2",
456 .id = -1,
457 },
458 .sources = &clkset_group,
459 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
460 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
461};
462
463static struct clksrc_clk clk_dout_mmc3 = {
464 .clk = {
465 .name = "dout_mmc3",
466 .id = -1,
467 },
468 .sources = &clkset_group,
469 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
470 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
471};
472
473static struct clksrc_clk clk_dout_mmc4 = {
474 .clk = {
475 .name = "dout_mmc4",
476 .id = -1,
477 },
478 .sources = &clkset_group,
479 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
480 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
481};
482
Changhwan Younc8bef142010-07-27 17:52:39 +0900483static struct clksrc_clk clksrcs[] = {
484 {
485 .clk = {
486 .name = "uclk1",
487 .id = 0,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900488 .enable = s5pv310_clksrc_mask_peril0_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900489 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900490 },
491 .sources = &clkset_group,
492 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
493 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
494 }, {
495 .clk = {
496 .name = "uclk1",
497 .id = 1,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900498 .enable = s5pv310_clksrc_mask_peril0_ctrl,
499 .ctrlbit = (1 << 4),
Changhwan Younc8bef142010-07-27 17:52:39 +0900500 },
501 .sources = &clkset_group,
502 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
503 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
504 }, {
505 .clk = {
506 .name = "uclk1",
507 .id = 2,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900508 .enable = s5pv310_clksrc_mask_peril0_ctrl,
509 .ctrlbit = (1 << 8),
Changhwan Younc8bef142010-07-27 17:52:39 +0900510 },
511 .sources = &clkset_group,
512 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
513 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
514 }, {
515 .clk = {
516 .name = "uclk1",
517 .id = 3,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900518 .enable = s5pv310_clksrc_mask_peril0_ctrl,
519 .ctrlbit = (1 << 12),
Changhwan Younc8bef142010-07-27 17:52:39 +0900520 },
521 .sources = &clkset_group,
522 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
523 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
524 }, {
525 .clk = {
526 .name = "sclk_pwm",
527 .id = -1,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900528 .enable = s5pv310_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900529 .ctrlbit = (1 << 24),
530 },
531 .sources = &clkset_group,
532 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
533 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900534 }, {
535 .clk = {
536 .name = "sclk_mmc",
537 .id = 0,
538 .parent = &clk_dout_mmc0.clk,
539 .enable = s5pv310_clksrc_mask_fsys_ctrl,
540 .ctrlbit = (1 << 0),
541 },
542 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
543 }, {
544 .clk = {
545 .name = "sclk_mmc",
546 .id = 1,
547 .parent = &clk_dout_mmc1.clk,
548 .enable = s5pv310_clksrc_mask_fsys_ctrl,
549 .ctrlbit = (1 << 4),
550 },
551 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
552 }, {
553 .clk = {
554 .name = "sclk_mmc",
555 .id = 2,
556 .parent = &clk_dout_mmc2.clk,
557 .enable = s5pv310_clksrc_mask_fsys_ctrl,
558 .ctrlbit = (1 << 8),
559 },
560 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
561 }, {
562 .clk = {
563 .name = "sclk_mmc",
564 .id = 3,
565 .parent = &clk_dout_mmc3.clk,
566 .enable = s5pv310_clksrc_mask_fsys_ctrl,
567 .ctrlbit = (1 << 12),
568 },
569 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
570 }, {
571 .clk = {
572 .name = "sclk_mmc",
573 .id = 4,
574 .parent = &clk_dout_mmc4.clk,
575 .enable = s5pv310_clksrc_mask_fsys_ctrl,
576 .ctrlbit = (1 << 16),
577 },
578 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
579 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900580};
581
582/* Clock initialization code */
583static struct clksrc_clk *sysclks[] = {
584 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900585 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +0900586 &clk_mout_epll,
587 &clk_mout_mpll,
588 &clk_moutcore,
589 &clk_coreclk,
590 &clk_armclk,
591 &clk_aclk_corem0,
592 &clk_aclk_cores,
593 &clk_aclk_corem1,
594 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900595 &clk_mout_corebus,
596 &clk_sclk_dmc,
597 &clk_aclk_cored,
598 &clk_aclk_corep,
599 &clk_aclk_acp,
600 &clk_pclk_acp,
601 &clk_vpllsrc,
602 &clk_sclk_vpll,
603 &clk_aclk_200,
604 &clk_aclk_100,
605 &clk_aclk_160,
606 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900607 &clk_dout_mmc0,
608 &clk_dout_mmc1,
609 &clk_dout_mmc2,
610 &clk_dout_mmc3,
611 &clk_dout_mmc4,
Changhwan Younc8bef142010-07-27 17:52:39 +0900612};
613
614void __init_or_cpufreq s5pv310_setup_clocks(void)
615{
616 struct clk *xtal_clk;
617 unsigned long apll;
618 unsigned long mpll;
619 unsigned long epll;
620 unsigned long vpll;
621 unsigned long vpllsrc;
622 unsigned long xtal;
623 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +0900624 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +0900625 unsigned long aclk_200;
626 unsigned long aclk_100;
627 unsigned long aclk_160;
628 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +0900629 unsigned int ptr;
630
631 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
632
633 xtal_clk = clk_get(NULL, "xtal");
634 BUG_ON(IS_ERR(xtal_clk));
635
636 xtal = clk_get_rate(xtal_clk);
637 clk_put(xtal_clk);
638
639 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
640
641 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
642 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
643 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +0900644 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +0900645
646 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
647 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +0900648 __raw_readl(S5P_VPLL_CON1), pll_4650);
Changhwan Younc8bef142010-07-27 17:52:39 +0900649
650 clk_fout_apll.rate = apll;
651 clk_fout_mpll.rate = mpll;
652 clk_fout_epll.rate = epll;
653 clk_fout_vpll.rate = vpll;
654
655 printk(KERN_INFO "S5PV310: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
656 apll, mpll, epll, vpll);
657
658 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +0900659 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +0900660
Jongpill Lee228ef982010-08-18 22:24:53 +0900661 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
662 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
663 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
664 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
665
666 printk(KERN_INFO "S5PV310: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
667 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
668 armclk, sclk_dmc, aclk_200,
669 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +0900670
671 clk_f.rate = armclk;
672 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +0900673 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +0900674
675 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
676 s3c_set_clksrc(&clksrcs[ptr], true);
677}
678
679static struct clk *clks[] __initdata = {
680 /* Nothing here yet */
681};
682
683void __init s5pv310_register_clocks(void)
684{
685 struct clk *clkp;
686 int ret;
687 int ptr;
688
689 ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
690 if (ret > 0)
691 printk(KERN_ERR "Failed to register %u clocks\n", ret);
692
693 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
694 s3c_register_clksrc(sysclks[ptr], 1);
695
696 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
697 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
698
699 clkp = init_clocks_disable;
700 for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
701 ret = s3c24xx_register_clock(clkp);
702 if (ret < 0) {
703 printk(KERN_ERR "Failed to register clock %s (%d)\n",
704 clkp->name, ret);
705 }
706 (clkp->enable)(clkp, 0);
707 }
708
709 s3c_pwmclk_init();
710}