blob: 885e306420acd55076f4ee886a8b1ffd6351061e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18
19#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
Zwane Mwaikambof3705132005-06-25 14:54:50 -070026#include <linux/cpu.h>
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080027#include <linux/clockchips.h>
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -080028#include <linux/acpi_pmtmr.h>
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +010029#include <linux/module.h>
Thomas Gleixnerad62ca22007-03-22 00:11:21 -080030#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include <asm/atomic.h>
33#include <asm/smp.h>
34#include <asm/mtrr.h>
35#include <asm/mpspec.h>
36#include <asm/desc.h>
37#include <asm/arch_hooks.h>
38#include <asm/hpet.h>
Ingo Molnar306e4402005-06-30 02:58:55 -070039#include <asm/i8253.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020040#include <asm/nmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42#include <mach_apic.h>
Jesper Juhl382dbd02006-03-23 02:59:49 -080043#include <mach_apicdef.h>
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +010044#include <mach_ipi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -080047 * Sanity check
48 */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +010049#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
Thomas Gleixnere05d7232007-02-16 01:27:58 -080050# error SPURIOUS_APIC_VECTOR definition error
51#endif
52
Alexey Starikovskiy8f6e2ca2008-03-27 23:54:38 +030053unsigned long mp_lapic_addr;
54
Thomas Gleixnere05d7232007-02-16 01:27:58 -080055/*
Eric W. Biederman9635b472005-06-25 14:57:41 -070056 * Knob to control our willingness to enable the local APIC.
Thomas Gleixnere05d7232007-02-16 01:27:58 -080057 *
Yinghai Lu914bebf2008-06-29 00:06:37 -070058 * +1=force-enable
Eric W. Biederman9635b472005-06-25 14:57:41 -070059 */
Yinghai Lu914bebf2008-06-29 00:06:37 -070060static int force_enable_local_apic;
61int disable_apic;
Eric W. Biederman9635b472005-06-25 14:57:41 -070062
Thomas Gleixneraa276e12008-06-09 19:15:00 +020063/* Disable local APIC timer from the kernel commandline or via dmi quirk */
Cyrill Gorcunov36fef092008-08-15 13:51:20 +020064static int disable_apic_timer __cpuinitdata;
Thomas Gleixnere585bef2007-03-23 16:08:01 +010065/* Local APIC timer works in C2 */
66int local_apic_timer_c2_ok;
67EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080068
Alan Mayerce178332008-04-16 15:17:20 -050069int first_system_vector = 0xfe;
70
71char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
72
Eric W. Biederman9635b472005-06-25 14:57:41 -070073/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -080074 * Debug level, exported for io_apic.c
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010076unsigned int apic_verbosity;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Alexey Starikovskiyf3918352008-05-23 01:54:51 +040078int pic_mode;
79
Alexey Starikovskiybab4b272008-05-19 19:47:03 +040080/* Have we found an MP table */
81int smp_found_config;
82
Cyrill Gorcunov746f2eb2008-07-01 21:43:52 +040083static struct resource lapic_resource = {
84 .name = "Local APIC",
85 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
86};
87
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080088static unsigned int calibration_result;
89
90static int lapic_next_event(unsigned long delta,
91 struct clock_event_device *evt);
92static void lapic_timer_setup(enum clock_event_mode mode,
93 struct clock_event_device *evt);
94static void lapic_timer_broadcast(cpumask_t mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095static void apic_pm_activate(void);
96
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080097/*
98 * The local apic timer can be used for any function which is CPU local.
99 */
100static struct clock_event_device lapic_clockevent = {
101 .name = "lapic",
102 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800103 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800104 .shift = 32,
105 .set_mode = lapic_timer_setup,
106 .set_next_event = lapic_next_event,
107 .broadcast = lapic_timer_broadcast,
108 .rating = 100,
109 .irq = -1,
110};
111static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800113/* Local APIC was disabled by the BIOS and enabled by the kernel */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114static int enabled_via_apicbase;
115
Andi Kleend3432892008-01-30 13:33:17 +0100116static unsigned long apic_phys;
Cyrill Gorcunovb6c80512008-08-18 20:45:49 +0400117unsigned int __cpuinitdata maxcpus = NR_CPUS;
118
Andi Kleend3432892008-01-30 13:33:17 +0100119
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800120/*
121 * Get the LAPIC version
122 */
123static inline int lapic_get_version(void)
124{
125 return GET_APIC_VERSION(apic_read(APIC_LVR));
126}
127
128/*
Joe Perchesab4a5742008-01-30 13:31:42 +0100129 * Check, if the APIC is integrated or a separate chip
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800130 */
131static inline int lapic_is_integrated(void)
132{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400133#ifdef CONFIG_X86_64
134 return 1;
135#else
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800136 return APIC_INTEGRATED(lapic_get_version());
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400137#endif
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800138}
139
140/*
141 * Check, whether this is a modern or a first generation APIC
142 */
143static int modern_apic(void)
144{
145 /* AMD systems use old APIC versions, so check the CPU */
146 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
147 boot_cpu_data.x86 >= 0xf)
148 return 1;
149 return lapic_get_version() >= 0x14;
150}
151
Suresh Siddha9a8f0e62008-07-18 09:59:40 -0700152/*
153 * Paravirt kernels also might be using these below ops. So we still
154 * use generic apic_read()/apic_write(), which might be pointing to different
155 * ops in PARAVIRT case.
156 */
Yinghai Luc535b6a2008-07-11 18:41:54 -0700157void xapic_wait_icr_idle(void)
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200158{
159 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
160 cpu_relax();
161}
162
Yinghai Luc535b6a2008-07-11 18:41:54 -0700163u32 safe_xapic_wait_icr_idle(void)
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200164{
Thomas Gleixner42e0a9a2008-01-30 13:30:15 +0100165 u32 send_status;
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200166 int timeout;
167
168 timeout = 0;
169 do {
170 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
171 if (!send_status)
172 break;
173 udelay(100);
174 } while (timeout++ < 1000);
175
176 return send_status;
177}
178
Yinghai Luc535b6a2008-07-11 18:41:54 -0700179void xapic_icr_write(u32 low, u32 id)
180{
Suresh Siddhaf586bf72008-07-18 15:58:35 -0700181 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
182 apic_write(APIC_ICR, low);
Yinghai Luc535b6a2008-07-11 18:41:54 -0700183}
184
185u64 xapic_icr_read(void)
186{
187 u32 icr1, icr2;
188
189 icr2 = apic_read(APIC_ICR2);
190 icr1 = apic_read(APIC_ICR);
191
192 return icr1 | ((u64)icr2 << 32);
193}
194
195static struct apic_ops xapic_ops = {
196 .read = native_apic_mem_read,
197 .write = native_apic_mem_write,
Yinghai Luc535b6a2008-07-11 18:41:54 -0700198 .icr_read = xapic_icr_read,
199 .icr_write = xapic_icr_write,
200 .wait_icr_idle = xapic_wait_icr_idle,
201 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
202};
203
204struct apic_ops __read_mostly *apic_ops = &xapic_ops;
205EXPORT_SYMBOL_GPL(apic_ops);
206
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800207/**
208 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
209 */
Jan Beuliche9427102008-01-30 13:31:24 +0100210void __cpuinit enable_NMI_through_LVT0(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211{
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200212 unsigned int v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200214 /* unmask and set to NMI */
215 v = APIC_DM_NMI;
216
217 /* Level triggered for 82489DX (32bit mode) */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800218 if (!lapic_is_integrated())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 v |= APIC_LVT_LEVEL_TRIGGER;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200220
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100221 apic_write(APIC_LVT0, v);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222}
223
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800224/**
225 * get_physical_broadcast - Get number of physical broadcast IDs
226 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227int get_physical_broadcast(void)
228{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800229 return modern_apic() ? 0xff : 0xf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230}
231
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800232/**
233 * lapic_get_maxlvt - get the maximum number of local vector table entries
234 */
235int lapic_get_maxlvt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200237 unsigned int v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200239 v = apic_read(APIC_LVR);
240 /*
241 * - we always have APIC integrated on 64bit mode
242 * - 82489DXs do not report # of LVT entries
243 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800244 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245}
246
247/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800248 * Local APIC timer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400251/* Clock divisor */
252#ifdef CONFG_X86_64
253#define APIC_DIVISOR 1
254#else
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800255#define APIC_DIVISOR 16
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400256#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
258/*
259 * This function sets up the local APIC timer, with a timeout of
260 * 'clocks' APIC bus clock. During calibration we actually call
261 * this function twice on the boot CPU, once with a bogus timeout
262 * value, second time for real. The other (noncalibrating) CPUs
263 * call this function only once, with the real, calibrated value.
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400264 *
265 * We do reads before writes even if unnecessary, to get around the
266 * P5 APIC double write bug.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800268static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800270 unsigned int lvtt_value, tmp_value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800272 lvtt_value = LOCAL_TIMER_VECTOR;
273 if (!oneshot)
274 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800275 if (!lapic_is_integrated())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +0100277
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800278 if (!irqen)
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +0100279 lvtt_value |= APIC_LVT_MASKED;
280
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100281 apic_write(APIC_LVTT, lvtt_value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
283 /*
284 * Divide PICLK by 16
285 */
286 tmp_value = apic_read(APIC_TDCR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100287 apic_write(APIC_TDCR,
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400288 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
289 APIC_TDR_DIV_16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800291 if (!oneshot)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100292 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293}
294
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800295/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400296 * Setup extended LVT, AMD specific (K8, family 10h)
297 *
298 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
299 * MCE interrupts are supported. Thus MCE offset must be set to 0.
300 */
301
302#define APIC_EILVT_LVTOFF_MCE 0
303#define APIC_EILVT_LVTOFF_IBS 1
304
305static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
306{
307 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
308 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
309
310 apic_write(reg, v);
311}
312
313u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
314{
315 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
316 return APIC_EILVT_LVTOFF_MCE;
317}
318
319u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
320{
321 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
322 return APIC_EILVT_LVTOFF_IBS;
323}
324
325/*
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800326 * Program the next event, relative to now
327 */
328static int lapic_next_event(unsigned long delta,
329 struct clock_event_device *evt)
330{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100331 apic_write(APIC_TMICT, delta);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800332 return 0;
333}
334
335/*
336 * Setup the lapic timer in periodic or oneshot mode
337 */
338static void lapic_timer_setup(enum clock_event_mode mode,
339 struct clock_event_device *evt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340{
341 unsigned long flags;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800342 unsigned int v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400344 /* Lapic used as dummy for broadcast ? */
Cyrill Gorcunov64e474d2008-08-15 13:51:22 +0200345 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800346 return;
347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 local_irq_save(flags);
349
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800350 switch (mode) {
351 case CLOCK_EVT_MODE_PERIODIC:
352 case CLOCK_EVT_MODE_ONESHOT:
353 __setup_APIC_LVTT(calibration_result,
354 mode != CLOCK_EVT_MODE_PERIODIC, 1);
355 break;
356 case CLOCK_EVT_MODE_UNUSED:
357 case CLOCK_EVT_MODE_SHUTDOWN:
358 v = apic_read(APIC_LVTT);
359 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100360 apic_write(APIC_LVTT, v);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800361 break;
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700362 case CLOCK_EVT_MODE_RESUME:
363 /* Nothing to do here */
364 break;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800365 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
367 local_irq_restore(flags);
368}
369
370/*
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800371 * Local APIC timer broadcast function
372 */
373static void lapic_timer_broadcast(cpumask_t mask)
374{
375#ifdef CONFIG_SMP
376 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
377#endif
378}
379
380/*
381 * Setup the local APIC timer for this CPU. Copy the initilized values
382 * of the boot CPU and register the clock event in the framework.
383 */
384static void __devinit setup_APIC_timer(void)
385{
386 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
387
388 memcpy(levt, &lapic_clockevent, sizeof(*levt));
389 levt->cpumask = cpumask_of_cpu(smp_processor_id());
390
391 clockevents_register_device(levt);
392}
393
394/*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800395 * In this functions we calibrate APIC bus clocks to the external timer.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800397 * We want to do the calibration only once since we want to have local timer
398 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
399 * frequency.
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800400 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800401 * This was previously done by reading the PIT/HPET and waiting for a wrap
402 * around to find out, that a tick has elapsed. I have a box, where the PIT
403 * readout is broken, so it never gets out of the wait loop again. This was
404 * also reported by others.
405 *
406 * Monitoring the jiffies value is inaccurate and the clockevents
407 * infrastructure allows us to do a simple substitution of the interrupt
408 * handler.
409 *
410 * The calibration routine also uses the pm_timer when possible, as the PIT
411 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
412 * back to normal later in the boot process).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 */
414
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800415#define LAPIC_CAL_LOOPS (HZ/10)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Thomas Gleixnerf5352fd2007-07-21 17:11:32 +0200417static __initdata int lapic_cal_loops = -1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800418static __initdata long lapic_cal_t1, lapic_cal_t2;
419static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
420static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
421static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
422
423/*
424 * Temporary interrupt handler.
425 */
426static void __init lapic_cal_handler(struct clock_event_device *dev)
427{
428 unsigned long long tsc = 0;
429 long tapic = apic_read(APIC_TMCCT);
430 unsigned long pm = acpi_pm_read_early();
431
432 if (cpu_has_tsc)
433 rdtscll(tsc);
434
435 switch (lapic_cal_loops++) {
436 case 0:
437 lapic_cal_t1 = tapic;
438 lapic_cal_tsc1 = tsc;
439 lapic_cal_pm1 = pm;
440 lapic_cal_j1 = jiffies;
441 break;
442
443 case LAPIC_CAL_LOOPS:
444 lapic_cal_t2 = tapic;
445 lapic_cal_tsc2 = tsc;
446 if (pm < lapic_cal_pm1)
447 pm += ACPI_PM_OVRRUN;
448 lapic_cal_pm2 = pm;
449 lapic_cal_j2 = jiffies;
450 break;
451 }
452}
453
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400454static int __init calibrate_APIC_clock(void)
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800455{
456 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
457 const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
458 const long pm_thresh = pm_100ms/100;
459 void (*real_handler)(struct clock_event_device *dev);
460 unsigned long deltaj;
461 long delta, deltapm;
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800462 int pm_referenced = 0;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800463
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800464 local_irq_disable();
465
466 /* Replace the global interrupt handler */
467 real_handler = global_clock_event->event_handler;
468 global_clock_event->event_handler = lapic_cal_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
470 /*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800471 * Setup the APIC counter to 1e9. There is no way the lapic
472 * can underflow in the 100ms detection time frame
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800474 __setup_APIC_LVTT(1000000000, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800476 /* Let the interrupts run */
477 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800479 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
480 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800482 local_irq_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800484 /* Restore the real event handler */
485 global_clock_event->event_handler = real_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800487 /* Build delta t1-t2 as apic timer counts down */
488 delta = lapic_cal_t1 - lapic_cal_t2;
489 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800491 /* Check, if the PM timer is available */
492 deltapm = lapic_cal_pm2 - lapic_cal_pm1;
493 apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800495 if (deltapm) {
496 unsigned long mult;
497 u64 res;
498
499 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
500
501 if (deltapm > (pm_100ms - pm_thresh) &&
502 deltapm < (pm_100ms + pm_thresh)) {
503 apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
504 } else {
505 res = (((u64) deltapm) * mult) >> 22;
506 do_div(res, 1000000);
507 printk(KERN_WARNING "APIC calibration not consistent "
508 "with PM Timer: %ldms instead of 100ms\n",
509 (long)res);
510 /* Correct the lapic counter value */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +0100511 res = (((u64) delta) * pm_100ms);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800512 do_div(res, deltapm);
513 printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
514 "%lu (%ld)\n", (unsigned long) res, delta);
515 delta = (long) res;
516 }
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800517 pm_referenced = 1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800518 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800520 /* Calculate the scaled math multiplication factor */
Akinobu Mita877084f2008-04-19 23:55:16 +0900521 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
522 lapic_clockevent.shift);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800523 lapic_clockevent.max_delta_ns =
524 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
525 lapic_clockevent.min_delta_ns =
526 clockevent_delta2ns(0xF, &lapic_clockevent);
527
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800528 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800529
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800530 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
531 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
532 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
533 calibration_result);
534
535 if (cpu_has_tsc) {
536 delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800538 "%ld.%04ld MHz.\n",
539 (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
540 (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
541 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
543 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800544 "%u.%04u MHz.\n",
545 calibration_result / (1000000 / HZ),
546 calibration_result % (1000000 / HZ));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100548 /*
549 * Do a sanity check on the APIC calibration result
550 */
551 if (calibration_result < (1000000 / HZ)) {
552 local_irq_enable();
553 printk(KERN_WARNING
554 "APIC frequency too slow, disabling apic timer\n");
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400555 return -1;
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100556 }
557
Cyrill Gorcunov64e474d2008-08-15 13:51:22 +0200558 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400559
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800560 /* We trust the pm timer based calibration */
561 if (!pm_referenced) {
562 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800563
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800564 /*
565 * Setup the apic timer manually
566 */
567 levt->event_handler = lapic_cal_handler;
568 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
569 lapic_cal_loops = -1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800570
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800571 /* Let the interrupts run */
572 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800573
Thomas Gleixnerf5352fd2007-07-21 17:11:32 +0200574 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800575 cpu_relax();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800576
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800577 local_irq_disable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800578
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800579 /* Stop the lapic timer */
580 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800581
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800582 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800583
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800584 /* Jiffies delta */
585 deltaj = lapic_cal_j2 - lapic_cal_j1;
586 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800587
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800588 /* Check, if the jiffies result is consistent */
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800589 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800590 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800591 else
Cyrill Gorcunov64e474d2008-08-15 13:51:22 +0200592 levt->features |= CLOCK_EVT_FEAT_DUMMY;
Ingo Molnar4edc5db2007-03-22 10:31:19 +0100593 } else
594 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800595
Cyrill Gorcunov64e474d2008-08-15 13:51:22 +0200596 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800597 printk(KERN_WARNING
598 "APIC timer disabled due to verification failure.\n");
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400599 return -1;
Thomas Gleixnera5f5e432007-03-05 00:30:45 -0800600 }
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800601
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400602 return 0;
603}
604
605/*
606 * Setup the boot APIC
607 *
608 * Calibrate and verify the result.
609 */
610void __init setup_boot_APIC_clock(void)
611{
612 /*
613 * The local apic timer can be disabled via the kernel
614 * commandline or from the CPU detection code. Register the lapic
615 * timer as a dummy clock event source on SMP systems, so the
616 * broadcast mechanism is used. On UP systems simply ignore it.
617 */
Cyrill Gorcunov36fef092008-08-15 13:51:20 +0200618 if (disable_apic_timer) {
Cyrill Gorcunovf1ee3782008-08-18 20:45:50 +0400619 printk(KERN_INFO "Disabling APIC timer\n");
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400620 /* No broadcast on UP ! */
621 if (num_possible_cpus() > 1) {
622 lapic_clockevent.mult = 1;
623 setup_APIC_timer();
624 }
625 return;
626 }
627
628 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
629 "calibrating APIC timer ...\n");
630
631 if (calibrate_APIC_clock()) {
632 /* No broadcast on UP ! */
633 if (num_possible_cpus() > 1)
634 setup_APIC_timer();
635 return;
636 }
637
638 /*
639 * If nmi_watchdog is set to IO_APIC, we need the
640 * PIT/HPET going. Otherwise register lapic as a dummy
641 * device.
642 */
643 if (nmi_watchdog != NMI_IO_APIC)
644 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
645 else
646 printk(KERN_WARNING "APIC timer registered as dummy,"
647 " due to nmi_watchdog=%d!\n", nmi_watchdog);
648
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800649 /* Setup the lapic or request the broadcast */
650 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651}
652
Li Shaohua0bb31842005-06-25 14:54:55 -0700653void __devinit setup_secondary_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800655 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656}
657
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658/*
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800659 * The guts of the apic timer interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800661static void local_apic_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800663 int cpu = smp_processor_id();
664 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
666 /*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800667 * Normally we should not be here till LAPIC has been initialized but
668 * in some cases like kdump, its possible that there is a pending LAPIC
669 * timer interrupt from previous kernel's context and is delivered in
670 * new kernel the moment interrupts are enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800672 * Interrupts are enabled early and LAPIC is setup much later, hence
673 * its possible that when we get here evt->event_handler is NULL.
674 * Check for event_handler being NULL and discard the interrupt as
675 * spurious.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800677 if (!evt->event_handler) {
678 printk(KERN_WARNING
679 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
680 /* Switch it off */
681 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
682 return;
683 }
684
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100685 /*
686 * the NMI deadlock-detector uses this.
687 */
Cyrill Gorcunov0b23e8c2008-08-18 20:45:59 +0400688#ifdef CONFIG_X86_64
689 add_pda(apic_timer_irqs, 1);
690#else
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800691 per_cpu(irq_stat, cpu).apic_timer_irqs++;
Cyrill Gorcunov0b23e8c2008-08-18 20:45:59 +0400692#endif
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800693
694 evt->event_handler(evt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695}
696
697/*
698 * Local APIC timer interrupt. This is the most natural way for doing
699 * local interrupts, but local timer interrupts can be emulated by
700 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
701 *
702 * [ if a single-CPU system runs an SMP kernel then we call the local
703 * interrupt as well. Thus we cannot inline the local irq ... ]
704 */
Harvey Harrison75604d72008-01-30 13:31:17 +0100705void smp_apic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706{
David Howells7d12e782006-10-05 14:55:46 +0100707 struct pt_regs *old_regs = set_irq_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709 /*
710 * NOTE! We'd better ACK the irq immediately,
711 * because timer handling can be slow.
712 */
713 ack_APIC_irq();
714 /*
715 * update_process_times() expects us to have done irq_enter().
716 * Besides, if we don't timer interrupts ignore the global
717 * interrupt lock, which is the WrongThing (tm) to do.
718 */
719 irq_enter();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800720 local_apic_timer_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 irq_exit();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800722
David Howells7d12e782006-10-05 14:55:46 +0100723 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724}
725
Venkatesh Pallipadi5a07a302006-01-11 22:44:18 +0100726int setup_profiling_timer(unsigned int multiplier)
727{
728 return -EINVAL;
729}
730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800732 * Local APIC start and shutdown
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800734
735/**
736 * clear_local_APIC - shutdown the local APIC
737 *
738 * This is called, when a CPU is disabled and before rebooting, so the state of
739 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
740 * leftovers during boot.
741 */
742void clear_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743{
Andi Kleend3432892008-01-30 13:33:17 +0100744 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100745 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Andi Kleend3432892008-01-30 13:33:17 +0100747 /* APIC hasn't been mapped yet */
748 if (!apic_phys)
749 return;
750
751 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 /*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800753 * Masking an LVT entry can trigger a local APIC error
754 * if the vector is zero. Mask LVTERR first to prevent this.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800756 if (maxlvt >= 3) {
757 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100758 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800759 }
760 /*
761 * Careful: we have to set masks only first to deassert
762 * any level-triggered sources.
763 */
764 v = apic_read(APIC_LVTT);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100765 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800766 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100767 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800768 v = apic_read(APIC_LVT1);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100769 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800770 if (maxlvt >= 4) {
771 v = apic_read(APIC_LVTPC);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100772 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800773 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800775 /* lets not touch this if we didn't frob it */
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400776#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800777 if (maxlvt >= 5) {
778 v = apic_read(APIC_LVTTHMR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100779 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800780 }
781#endif
782 /*
783 * Clean APIC state for other OSs:
784 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100785 apic_write(APIC_LVTT, APIC_LVT_MASKED);
786 apic_write(APIC_LVT0, APIC_LVT_MASKED);
787 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800788 if (maxlvt >= 3)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100789 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800790 if (maxlvt >= 4)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100791 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800792
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800793 /* Integrated APIC (!82489DX) ? */
794 if (lapic_is_integrated()) {
795 if (maxlvt > 3)
796 /* Clear ESR due to Pentium errata 3AP and 11AP */
797 apic_write(APIC_ESR, 0);
798 apic_read(APIC_ESR);
799 }
800}
801
802/**
803 * disable_local_APIC - clear and disable the local APIC
804 */
805void disable_local_APIC(void)
806{
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400807 unsigned int value;
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800808
809 clear_local_APIC();
810
811 /*
812 * Disable APIC (implies clearing of registers
813 * for 82489DX!).
814 */
815 value = apic_read(APIC_SPIV);
816 value &= ~APIC_SPIV_APIC_ENABLED;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100817 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800818
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400819#ifdef CONFIG_X86_32
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800820 /*
821 * When LAPIC was disabled by the BIOS and enabled by the kernel,
822 * restore the disabled state.
823 */
824 if (enabled_via_apicbase) {
825 unsigned int l, h;
826
827 rdmsr(MSR_IA32_APICBASE, l, h);
828 l &= ~MSR_IA32_APICBASE_ENABLE;
829 wrmsr(MSR_IA32_APICBASE, l, h);
830 }
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400831#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832}
833
834/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800835 * If Linux enabled the LAPIC against the BIOS default disable it down before
836 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
837 * not power-off. Additionally clear all LVT entries before disable_local_APIC
838 * for the case where Linux didn't enable the LAPIC.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800840void lapic_shutdown(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800842 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800844 if (!cpu_has_apic)
845 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800847 local_irq_save(flags);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800848
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400849#ifdef CONFIG_X86_32
850 if (!enabled_via_apicbase)
Cyrill Gorcunov9ce122c2008-08-15 13:51:21 +0200851 clear_local_APIC();
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400852 else
853#endif
854 disable_local_APIC();
855
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800856
857 local_irq_restore(flags);
858}
859
860/*
861 * This is to verify that we're looking at a real local APIC.
862 * Check these against your board if the CPUs aren't getting
863 * started for no apparent reason.
864 */
865int __init verify_local_APIC(void)
866{
867 unsigned int reg0, reg1;
868
869 /*
870 * The version register is read-only in a real APIC.
871 */
872 reg0 = apic_read(APIC_LVR);
873 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
874 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
875 reg1 = apic_read(APIC_LVR);
876 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
877
878 /*
879 * The two version reads above should print the same
880 * numbers. If the second one is different, then we
881 * poke at a non-APIC.
882 */
883 if (reg1 != reg0)
884 return 0;
885
886 /*
887 * Check if the version looks reasonably.
888 */
889 reg1 = GET_APIC_VERSION(reg0);
890 if (reg1 == 0x00 || reg1 == 0xff)
891 return 0;
892 reg1 = lapic_get_maxlvt();
893 if (reg1 < 0x02 || reg1 == 0xff)
894 return 0;
895
896 /*
897 * The ID register is read/write in a real APIC.
898 */
899 reg0 = apic_read(APIC_ID);
900 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Cyrill Gorcunovc93baa12008-08-15 13:51:22 +0200901 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
902 reg1 = apic_read(APIC_ID);
903 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
904 apic_write(APIC_ID, reg0);
905 if (reg1 != (reg0 ^ APIC_ID_MASK))
906 return 0;
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800907
908 /*
909 * The next two are just to see if we have sane values.
910 * They're only really relevant if we're in Virtual Wire
911 * compatibility mode, but most boxes are anymore.
912 */
913 reg0 = apic_read(APIC_LVT0);
914 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
915 reg1 = apic_read(APIC_LVT1);
916 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
917
918 return 1;
919}
920
921/**
922 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
923 */
924void __init sync_Arb_IDs(void)
925{
926 /*
927 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
928 * needed on AMD.
929 */
Ingo Molnarf44d9ef2007-11-26 20:42:20 +0100930 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800931 return;
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +0400932
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800933 /*
934 * Wait for idle.
935 */
936 apic_wait_icr_idle();
937
938 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +0400939 apic_write(APIC_ICR, APIC_DEST_ALLINC |
940 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800941}
942
943/*
944 * An initial setup of the virtual wire mode.
945 */
946void __init init_bsp_APIC(void)
947{
Cyrill Gorcunov638c0412008-08-15 23:05:18 +0400948 unsigned int value;
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800949
950 /*
951 * Don't do the setup now if we have a SMP BIOS as the
952 * through-I/O-APIC virtual wire mode might be active.
953 */
954 if (smp_found_config || !cpu_has_apic)
955 return;
956
957 /*
958 * Do not trust the local APIC being empty at bootup.
959 */
960 clear_local_APIC();
961
962 /*
963 * Enable APIC.
964 */
965 value = apic_read(APIC_SPIV);
966 value &= ~APIC_VECTOR_MASK;
967 value |= APIC_SPIV_APIC_ENABLED;
968
Cyrill Gorcunov638c0412008-08-15 23:05:18 +0400969#ifdef CONFIG_X86_32
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800970 /* This bit is reserved on P4/Xeon and should be cleared */
971 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
972 (boot_cpu_data.x86 == 15))
973 value &= ~APIC_SPIV_FOCUS_DISABLED;
974 else
Cyrill Gorcunov638c0412008-08-15 23:05:18 +0400975#endif
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800976 value |= APIC_SPIV_FOCUS_DISABLED;
977 value |= SPURIOUS_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100978 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800979
980 /*
981 * Set up the virtual wire mode.
982 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100983 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800984 value = APIC_DM_NMI;
985 if (!lapic_is_integrated()) /* 82489DX */
986 value |= APIC_LVT_LEVEL_TRIGGER;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100987 apic_write(APIC_LVT1, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800988}
989
Ingo Molnara4928cf2008-04-23 13:20:56 +0200990static void __cpuinit lapic_setup_esr(void)
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -0300991{
992 unsigned long oldvalue, value, maxlvt;
993 if (lapic_is_integrated() && !esr_disable) {
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +0400994 if (esr_disable) {
995 /*
996 * Something untraceable is creating bad interrupts on
997 * secondary quads ... for the moment, just leave the
998 * ESR disabled - we can't do anything useful with the
999 * errors anyway - mbligh
1000 */
1001 printk(KERN_INFO "Leaving ESR disabled.\n");
1002 return;
1003 }
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -03001004 /* !82489DX */
1005 maxlvt = lapic_get_maxlvt();
1006 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1007 apic_write(APIC_ESR, 0);
1008 oldvalue = apic_read(APIC_ESR);
1009
1010 /* enables sending errors */
1011 value = ERROR_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001012 apic_write(APIC_LVTERR, value);
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -03001013 /*
1014 * spec says clear errors after enabling vector.
1015 */
1016 if (maxlvt > 3)
1017 apic_write(APIC_ESR, 0);
1018 value = apic_read(APIC_ESR);
1019 if (value != oldvalue)
1020 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1021 "vector: 0x%08lx after: 0x%08lx\n",
1022 oldvalue, value);
1023 } else {
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001024 printk(KERN_INFO "No ESR for 82489DX.\n");
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -03001025 }
1026}
1027
1028
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001029/**
1030 * setup_local_APIC - setup the local APIC
1031 */
Adrian Bunkd5337982007-12-19 23:20:18 +01001032void __cpuinit setup_local_APIC(void)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001033{
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -03001034 unsigned long value, integrated;
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001035 int i, j;
1036
1037 /* Pound the ESR really hard over the head with a big hammer - mbligh */
1038 if (esr_disable) {
1039 apic_write(APIC_ESR, 0);
1040 apic_write(APIC_ESR, 0);
1041 apic_write(APIC_ESR, 0);
1042 apic_write(APIC_ESR, 0);
1043 }
1044
1045 integrated = lapic_is_integrated();
1046
1047 /*
1048 * Double-check whether this APIC is really registered.
1049 */
1050 if (!apic_id_registered())
Ingo Molnar22d5c672008-07-10 16:29:28 +02001051 WARN_ON_ONCE(1);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001052
1053 /*
1054 * Intel recommends to set DFR, LDR and TPR before enabling
1055 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1056 * document number 292116). So here it goes...
1057 */
1058 init_apic_ldr();
1059
1060 /*
1061 * Set Task Priority to 'accept all'. We never change this
1062 * later on.
1063 */
1064 value = apic_read(APIC_TASKPRI);
1065 value &= ~APIC_TPRI_MASK;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001066 apic_write(APIC_TASKPRI, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001067
1068 /*
1069 * After a crash, we no longer service the interrupts and a pending
1070 * interrupt from previous kernel might still have ISR bit set.
1071 *
1072 * Most probably by now CPU has serviced that pending interrupt and
1073 * it might not have done the ack_APIC_irq() because it thought,
1074 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1075 * does not clear the ISR bit and cpu thinks it has already serivced
1076 * the interrupt. Hence a vector might get locked. It was noticed
1077 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1078 */
1079 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1080 value = apic_read(APIC_ISR + i*0x10);
1081 for (j = 31; j >= 0; j--) {
1082 if (value & (1<<j))
1083 ack_APIC_irq();
1084 }
1085 }
1086
1087 /*
1088 * Now that we are all set up, enable the APIC
1089 */
1090 value = apic_read(APIC_SPIV);
1091 value &= ~APIC_VECTOR_MASK;
1092 /*
1093 * Enable APIC
1094 */
1095 value |= APIC_SPIV_APIC_ENABLED;
1096
1097 /*
1098 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1099 * certain networking cards. If high frequency interrupts are
1100 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1101 * entry is masked/unmasked at a high rate as well then sooner or
1102 * later IOAPIC line gets 'stuck', no more interrupts are received
1103 * from the device. If focus CPU is disabled then the hang goes
1104 * away, oh well :-(
1105 *
1106 * [ This bug can be reproduced easily with a level-triggered
1107 * PCI Ne2000 networking cards and PII/PIII processors, dual
1108 * BX chipset. ]
1109 */
1110 /*
1111 * Actually disabling the focus CPU check just makes the hang less
1112 * frequent as it makes the interrupt distributon model be more
1113 * like LRU than MRU (the short-term load is more even across CPUs).
1114 * See also the comment in end_level_ioapic_irq(). --macro
1115 */
1116
1117 /* Enable focus processor (bit==0) */
1118 value &= ~APIC_SPIV_FOCUS_DISABLED;
1119
1120 /*
1121 * Set spurious IRQ vector
1122 */
1123 value |= SPURIOUS_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001124 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001125
1126 /*
1127 * Set up LVT0, LVT1:
1128 *
1129 * set up through-local-APIC on the BP's LINT0. This is not
Simon Arlott27b46d72007-10-20 01:13:56 +02001130 * strictly necessary in pure symmetric-IO mode, but sometimes
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001131 * we delegate interrupts to the 8259A.
1132 */
1133 /*
1134 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1135 */
1136 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1137 if (!smp_processor_id() && (pic_mode || !value)) {
1138 value = APIC_DM_EXTINT;
1139 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1140 smp_processor_id());
1141 } else {
1142 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1143 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1144 smp_processor_id());
1145 }
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001146 apic_write(APIC_LVT0, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001147
1148 /*
1149 * only the BP should see the LINT1 NMI signal, obviously.
1150 */
1151 if (!smp_processor_id())
1152 value = APIC_DM_NMI;
1153 else
1154 value = APIC_DM_NMI | APIC_LVT_MASKED;
1155 if (!integrated) /* 82489DX */
1156 value |= APIC_LVT_LEVEL_TRIGGER;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001157 apic_write(APIC_LVT1, value);
Glauber de Oliveira Costaac60aae2008-03-19 14:25:49 -03001158}
1159
1160void __cpuinit end_local_APIC_setup(void)
1161{
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -03001162 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001163
1164#ifdef CONFIG_X86_32
1165 unsigned int value;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001166 /* Disable the local apic timer */
1167 value = apic_read(APIC_LVTT);
1168 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001169 apic_write(APIC_LVTT, value);
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001170#endif
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001171
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001172 setup_apic_nmi_watchdog(NULL);
1173 apic_pm_activate();
1174}
1175
1176/*
1177 * Detect and initialize APIC
1178 */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001179static int __init detect_init_APIC(void)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001180{
1181 u32 h, l, features;
1182
1183 /* Disabled by kernel option? */
Yinghai Lu914bebf2008-06-29 00:06:37 -07001184 if (disable_apic)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001185 return -1;
1186
1187 switch (boot_cpu_data.x86_vendor) {
1188 case X86_VENDOR_AMD:
1189 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1190 (boot_cpu_data.x86 == 15))
1191 break;
1192 goto no_apic;
1193 case X86_VENDOR_INTEL:
1194 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1195 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1196 break;
1197 goto no_apic;
1198 default:
1199 goto no_apic;
1200 }
1201
1202 if (!cpu_has_apic) {
1203 /*
1204 * Over-ride BIOS and try to enable the local APIC only if
1205 * "lapic" specified.
1206 */
Yinghai Lu914bebf2008-06-29 00:06:37 -07001207 if (!force_enable_local_apic) {
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001208 printk(KERN_INFO "Local APIC disabled by BIOS -- "
1209 "you can enable it with \"lapic\"\n");
1210 return -1;
1211 }
1212 /*
1213 * Some BIOSes disable the local APIC in the APIC_BASE
1214 * MSR. This can only be done in software for Intel P6 or later
1215 * and AMD K7 (Model > 1) or later.
1216 */
1217 rdmsr(MSR_IA32_APICBASE, l, h);
1218 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1219 printk(KERN_INFO
1220 "Local APIC disabled by BIOS -- reenabling.\n");
1221 l &= ~MSR_IA32_APICBASE_BASE;
1222 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1223 wrmsr(MSR_IA32_APICBASE, l, h);
1224 enabled_via_apicbase = 1;
1225 }
1226 }
1227 /*
1228 * The APIC feature bit should now be enabled
1229 * in `cpuid'
1230 */
1231 features = cpuid_edx(1);
1232 if (!(features & (1 << X86_FEATURE_APIC))) {
1233 printk(KERN_WARNING "Could not enable APIC!\n");
1234 return -1;
1235 }
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001236 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001237 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1238
1239 /* The BIOS may have set up the APIC at some other address */
1240 rdmsr(MSR_IA32_APICBASE, l, h);
1241 if (l & MSR_IA32_APICBASE_ENABLE)
1242 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1243
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001244 printk(KERN_INFO "Found and enabled local APIC!\n");
1245
1246 apic_pm_activate();
1247
1248 return 0;
1249
1250no_apic:
1251 printk(KERN_INFO "No local APIC present or hardware disabled\n");
1252 return -1;
1253}
1254
1255/**
1256 * init_apic_mappings - initialize APIC mappings
1257 */
1258void __init init_apic_mappings(void)
1259{
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001260 /*
1261 * If no local APIC can be found then set up a fake all
1262 * zeroes page to simulate the local APIC and another
1263 * one for the IO-APIC.
1264 */
1265 if (!smp_found_config && detect_init_APIC()) {
1266 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1267 apic_phys = __pa(apic_phys);
1268 } else
1269 apic_phys = mp_lapic_addr;
1270
1271 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1272 printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
1273 apic_phys);
1274
1275 /*
1276 * Fetch the APIC ID of the BSP in case we have a
1277 * default configuration (or the MP table is broken).
1278 */
1279 if (boot_cpu_physical_apicid == -1U)
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001280 boot_cpu_physical_apicid = read_apic_id();
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282}
1283
1284/*
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001285 * This initializes the IO-APIC and APIC hardware if this is
1286 * a UP kernel.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 */
Alexey Starikovskiye81b2c62008-03-27 23:54:31 +03001288
1289int apic_version[MAX_APICS];
1290
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001291int __init APIC_init_uniprocessor(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292{
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001293 if (!smp_found_config && !cpu_has_apic)
Eric W. Biedermanf2b36db2005-10-30 14:59:41 -08001294 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
1296 /*
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001297 * Complain if the BIOS pretends there is one.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001299 if (!cpu_has_apic &&
1300 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001302 boot_cpu_physical_apicid);
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001303 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 return -1;
1305 }
1306
1307 verify_local_APIC();
1308
1309 connect_bsp_APIC();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001310
Vivek Goyalbe0d03f2006-05-20 15:00:21 -07001311 /*
1312 * Hack: In case of kdump, after a crash, kernel might be booting
1313 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1314 * might be zero if read from MP tables. Get it from LAPIC.
1315 */
1316#ifdef CONFIG_CRASH_DUMP
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001317 boot_cpu_physical_apicid = read_apic_id();
Vivek Goyalbe0d03f2006-05-20 15:00:21 -07001318#endif
Jack Steinerb6df1b82008-06-19 21:51:05 -05001319 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001320
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 setup_local_APIC();
1322
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001323#ifdef CONFIG_X86_IO_APIC
1324 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
1325#endif
1326 localise_nmi_watchdog();
Glauber de Oliveira Costaac60aae2008-03-19 14:25:49 -03001327 end_local_APIC_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001329 if (smp_found_config)
1330 if (!skip_ioapic_setup && nr_ioapics)
1331 setup_IO_APIC();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332#endif
Zachary Amsdenbbab4f32007-02-13 13:26:21 +01001333 setup_boot_clock();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001334
1335 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336}
Rusty Russell1a3f2392006-09-26 10:52:32 +02001337
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001338/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001339 * Local APIC interrupts
1340 */
1341
1342/*
1343 * This interrupt should _never_ happen with our APIC/SMP architecture
1344 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001345void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001346{
1347 unsigned long v;
1348
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001349 irq_enter();
1350 /*
1351 * Check if this really is a spurious interrupt and ACK it
1352 * if it is a vectored one. Just in case...
1353 * Spurious interrupts should not be ACKed.
1354 */
1355 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1356 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1357 ack_APIC_irq();
1358
1359 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1360 printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
1361 "should never happen.\n", smp_processor_id());
Joe Korty38e760a2007-10-17 18:04:40 +02001362 __get_cpu_var(irq_stat).irq_spurious_count++;
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001363 irq_exit();
1364}
1365
1366/*
1367 * This interrupt should never happen with our APIC/SMP architecture
1368 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001369void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001370{
1371 unsigned long v, v1;
1372
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001373 irq_enter();
1374 /* First tickle the hardware, only then report what went on. -- REW */
1375 v = apic_read(APIC_ESR);
1376 apic_write(APIC_ESR, 0);
1377 v1 = apic_read(APIC_ESR);
1378 ack_APIC_irq();
1379 atomic_inc(&irq_err_count);
1380
1381 /* Here is what the APIC error bits mean:
1382 0: Send CS error
1383 1: Receive CS error
1384 2: Send accept error
1385 3: Receive accept error
1386 4: Reserved
1387 5: Send illegal vector
1388 6: Received illegal vector
1389 7: Illegal register address
1390 */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +01001391 printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001392 smp_processor_id(), v , v1);
1393 irq_exit();
1394}
1395
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001396/**
1397 * connect_bsp_APIC - attach the APIC to the interrupt system
1398 */
1399void __init connect_bsp_APIC(void)
1400{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001401#ifdef CONFIG_X86_32
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001402 if (pic_mode) {
1403 /*
1404 * Do not trust the local APIC being empty at bootup.
1405 */
1406 clear_local_APIC();
1407 /*
1408 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1409 * local APIC to INT and NMI lines.
1410 */
1411 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1412 "enabling APIC mode.\n");
1413 outb(0x70, 0x22);
1414 outb(0x01, 0x23);
1415 }
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001416#endif
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001417 enable_apic_mode();
1418}
1419
1420/**
1421 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1422 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1423 *
1424 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1425 * APIC is disabled.
1426 */
1427void disconnect_bsp_APIC(int virt_wire_setup)
1428{
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001429#ifdef CONFIG_X86_32
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001430 if (pic_mode) {
1431 /*
1432 * Put the board back into PIC mode (has an effect only on
1433 * certain older boards). Note that APIC interrupts, including
1434 * IPIs, won't work beyond this point! The only exception are
1435 * INIT IPIs.
1436 */
1437 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1438 "entering PIC mode.\n");
1439 outb(0x70, 0x22);
1440 outb(0x00, 0x23);
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001441 return;
1442 }
1443#endif
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001444
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001445 /* Go back to Virtual Wire compatibility mode */
1446 unsigned int value;
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001447
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001448 /* For the spurious interrupt use vector F, and enable it */
1449 value = apic_read(APIC_SPIV);
1450 value &= ~APIC_VECTOR_MASK;
1451 value |= APIC_SPIV_APIC_ENABLED;
1452 value |= 0xf;
1453 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001454
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001455 if (!virt_wire_setup) {
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001456 /*
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001457 * For LVT0 make it edge triggered, active high,
1458 * external and enabled
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001459 */
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001460 value = apic_read(APIC_LVT0);
1461 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001462 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1463 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1464 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001465 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1466 apic_write(APIC_LVT0, value);
1467 } else {
1468 /* Disable LVT0 */
1469 apic_write(APIC_LVT0, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001470 }
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001471
1472 /*
1473 * For LVT1 make it edge triggered, active high,
1474 * nmi and enabled
1475 */
1476 value = apic_read(APIC_LVT1);
1477 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1478 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1479 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1480 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1481 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1482 apic_write(APIC_LVT1, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001483}
1484
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001485void __cpuinit generic_processor_info(int apicid, int version)
1486{
1487 int cpu;
1488 cpumask_t tmp_map;
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001489
1490 /*
1491 * Validate version
1492 */
1493 if (version == 0x0) {
1494 printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
1495 "fixing up to 0x10. (tell your hw vendor)\n",
1496 version);
1497 version = 0x10;
1498 }
1499 apic_version[apicid] = version;
1500
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001501 if (num_processors >= NR_CPUS) {
1502 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1503 " Processor ignored.\n", NR_CPUS);
1504 return;
1505 }
1506
1507 if (num_processors >= maxcpus) {
1508 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1509 " Processor ignored.\n", maxcpus);
1510 return;
1511 }
1512
1513 num_processors++;
1514 cpus_complement(tmp_map, cpu_present_map);
1515 cpu = first_cpu(tmp_map);
1516
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001517 physid_set(apicid, phys_cpu_present_map);
1518 if (apicid == boot_cpu_physical_apicid) {
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001519 /*
1520 * x86_bios_cpu_apicid is required to have processors listed
1521 * in same order as logical cpu numbers. Hence the first
1522 * entry is BSP, and so on.
1523 */
1524 cpu = 0;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001525 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001526 if (apicid > max_physical_apicid)
1527 max_physical_apicid = apicid;
1528
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001529#ifdef CONFIG_X86_32
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001530 /*
1531 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1532 * but we need to work other dependencies like SMP_SUSPEND etc
1533 * before this can be done without some confusion.
1534 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1535 * - Ashok Raj <ashok.raj@intel.com>
1536 */
Yinghai Lue0da3362008-06-08 18:29:22 -07001537 if (max_physical_apicid >= 8) {
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001538 switch (boot_cpu_data.x86_vendor) {
1539 case X86_VENDOR_INTEL:
1540 if (!APIC_XAPIC(version)) {
1541 def_to_bigsmp = 0;
1542 break;
1543 }
1544 /* If P4 and above fall through */
1545 case X86_VENDOR_AMD:
1546 def_to_bigsmp = 1;
1547 }
1548 }
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001549#endif
1550
1551#if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001552 /* are we being called early in kernel startup? */
Mike Travis23ca4bb2008-05-12 21:21:12 +02001553 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1554 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1555 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001556
1557 cpu_to_apicid[cpu] = apicid;
1558 bios_cpu_apicid[cpu] = apicid;
1559 } else {
1560 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1561 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1562 }
1563#endif
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001564
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001565 cpu_set(cpu, cpu_possible_map);
1566 cpu_set(cpu, cpu_present_map);
1567}
1568
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001569/*
1570 * Power management
1571 */
1572#ifdef CONFIG_PM
1573
1574static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001575 /*
1576 * 'active' is true if the local APIC was enabled by us and
1577 * not the BIOS; this signifies that we are also responsible
1578 * for disabling it before entering apm/acpi suspend
1579 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001580 int active;
1581 /* r/w apic fields */
1582 unsigned int apic_id;
1583 unsigned int apic_taskpri;
1584 unsigned int apic_ldr;
1585 unsigned int apic_dfr;
1586 unsigned int apic_spiv;
1587 unsigned int apic_lvtt;
1588 unsigned int apic_lvtpc;
1589 unsigned int apic_lvt0;
1590 unsigned int apic_lvt1;
1591 unsigned int apic_lvterr;
1592 unsigned int apic_tmict;
1593 unsigned int apic_tdcr;
1594 unsigned int apic_thmr;
1595} apic_pm_state;
1596
1597static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1598{
1599 unsigned long flags;
1600 int maxlvt;
1601
1602 if (!apic_pm_state.active)
1603 return 0;
1604
1605 maxlvt = lapic_get_maxlvt();
1606
1607 apic_pm_state.apic_id = apic_read(APIC_ID);
1608 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1609 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1610 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1611 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1612 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1613 if (maxlvt >= 4)
1614 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1615 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1616 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1617 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1618 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1619 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04001620#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001621 if (maxlvt >= 5)
1622 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1623#endif
1624
1625 local_irq_save(flags);
1626 disable_local_APIC();
1627 local_irq_restore(flags);
1628 return 0;
1629}
1630
1631static int lapic_resume(struct sys_device *dev)
1632{
1633 unsigned int l, h;
1634 unsigned long flags;
1635 int maxlvt;
1636
1637 if (!apic_pm_state.active)
1638 return 0;
1639
1640 maxlvt = lapic_get_maxlvt();
1641
1642 local_irq_save(flags);
1643
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001644#ifdef CONFIG_X86_64
1645 if (x2apic)
1646 enable_x2apic();
1647 else
1648#endif
1649 /*
1650 * Make sure the APICBASE points to the right address
1651 *
1652 * FIXME! This will be wrong if we ever support suspend on
1653 * SMP! We'll need to do this as part of the CPU restore!
1654 */
1655 rdmsr(MSR_IA32_APICBASE, l, h);
1656 l &= ~MSR_IA32_APICBASE_BASE;
1657 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1658 wrmsr(MSR_IA32_APICBASE, l, h);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001659
1660 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1661 apic_write(APIC_ID, apic_pm_state.apic_id);
1662 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1663 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1664 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1665 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1666 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1667 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001668#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001669 if (maxlvt >= 5)
1670 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1671#endif
1672 if (maxlvt >= 4)
1673 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
1674 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1675 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1676 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1677 apic_write(APIC_ESR, 0);
1678 apic_read(APIC_ESR);
1679 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1680 apic_write(APIC_ESR, 0);
1681 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001682
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001683 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04001684
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001685 return 0;
1686}
1687
1688/*
1689 * This device has no shutdown method - fully functioning local APICs
1690 * are needed on every CPU up until machine_halt/restart/poweroff.
1691 */
1692
1693static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001694 .name = "lapic",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001695 .resume = lapic_resume,
1696 .suspend = lapic_suspend,
1697};
1698
1699static struct sys_device device_lapic = {
1700 .id = 0,
1701 .cls = &lapic_sysclass,
1702};
1703
1704static void __devinit apic_pm_activate(void)
1705{
1706 apic_pm_state.active = 1;
1707}
1708
1709static int __init init_lapic_sysfs(void)
1710{
1711 int error;
1712
1713 if (!cpu_has_apic)
1714 return 0;
1715 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
1716
1717 error = sysdev_class_register(&lapic_sysclass);
1718 if (!error)
1719 error = sysdev_register(&device_lapic);
1720 return error;
1721}
1722device_initcall(init_lapic_sysfs);
1723
1724#else /* CONFIG_PM */
1725
1726static void apic_pm_activate(void) { }
1727
1728#endif /* CONFIG_PM */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001729
1730/*
1731 * APIC command line parameters
1732 */
1733static int __init parse_lapic(char *arg)
1734{
Yinghai Lu914bebf2008-06-29 00:06:37 -07001735 force_enable_local_apic = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001736 return 0;
1737}
1738early_param("lapic", parse_lapic);
1739
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04001740static int __init setup_disableapic(char *arg)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001741{
Yinghai Lu914bebf2008-06-29 00:06:37 -07001742 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07001743 setup_clear_cpu_cap(X86_FEATURE_APIC);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001744 return 0;
1745}
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04001746early_param("disableapic", setup_disableapic);
1747
1748/* same as disableapic, for compatibility */
1749static int __init setup_nolapic(char *arg)
1750{
1751 return setup_disableapic(arg);
1752}
1753early_param("nolapic", setup_nolapic);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001754
Cyrill Gorcunov34156102008-08-18 20:46:02 +04001755static int __init parse_lapic_timer_c2_ok(char *arg)
1756{
1757 local_apic_timer_c2_ok = 1;
1758 return 0;
1759}
1760early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1761
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02001762static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001763{
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02001764 disable_apic_timer = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001765 return 0;
1766}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02001767early_param("noapictimer", parse_disable_apic_timer);
1768
1769static int __init parse_nolapic_timer(char *arg)
1770{
1771 disable_apic_timer = 1;
1772 return 0;
1773}
1774early_param("nolapic_timer", parse_nolapic_timer);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001775
Rene Herman48d97cb2008-08-11 19:20:17 +02001776static int __init apic_set_verbosity(char *arg)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001777{
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04001778 if (!arg) {
1779#ifdef CONFIG_X86_64
1780 skip_ioapic_setup = 0;
1781 ioapic_force = 1;
1782 return 0;
1783#endif
Rene Herman48d97cb2008-08-11 19:20:17 +02001784 return -EINVAL;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04001785 }
Rene Herman48d97cb2008-08-11 19:20:17 +02001786
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04001787 if (strcmp("debug", arg) == 0)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001788 apic_verbosity = APIC_DEBUG;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04001789 else if (strcmp("verbose", arg) == 0)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001790 apic_verbosity = APIC_VERBOSE;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04001791 else {
1792 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
1793 " use apic=verbose or apic=debug\n", arg);
1794 return -EINVAL;
1795 }
Rene Herman48d97cb2008-08-11 19:20:17 +02001796
Rene Hermanfb6bef82008-08-11 17:45:53 +02001797 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001798}
Rene Hermanfb6bef82008-08-11 17:45:53 +02001799early_param("apic", apic_set_verbosity);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001800
Cyrill Gorcunov746f2eb2008-07-01 21:43:52 +04001801static int __init lapic_insert_resource(void)
1802{
1803 if (!apic_phys)
1804 return -1;
1805
1806 /* Put local APIC into the resource map. */
1807 lapic_resource.start = apic_phys;
1808 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1809 insert_resource(&iomem_resource, &lapic_resource);
1810
1811 return 0;
1812}
1813
1814/*
1815 * need call insert after e820_reserve_resources()
1816 * that is using request_resource
1817 */
1818late_initcall(lapic_insert_resource);