blob: 60662545cd14957d2b5ac9aca1da98784f011100 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbachd027bb32013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400109 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400116 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900117 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo441577e2010-03-29 10:32:39 +0900124 [board_ahci_nosntf] =
125 {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Tejun Heo5f173102010-07-24 16:53:48 +0200132 [board_ahci_yes_fbs] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo441577e2010-03-29 10:32:39 +0900140 /* by chipsets */
141 [board_ahci_mcp65] =
142 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
144 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100145 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 .pio_mask = ATA_PIO4,
147 .udma_mask = ATA_UDMA6,
148 .port_ops = &ahci_ops,
149 },
150 [board_ahci_mcp77] =
151 {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp89] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mv] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400175 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800176 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400185 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 {
Shane Huangbd172432008-06-10 15:52:04 +0800187 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800192 },
Tejun Heo441577e2010-03-29 10:32:39 +0900193 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900194 {
Tejun Heo441577e2010-03-29 10:32:39 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900198 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900199 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
202
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500203static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400204 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400205 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
206 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
207 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
208 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
209 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900210 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
213 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
214 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800216 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900217 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
218 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
219 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
220 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
224 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
225 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
229 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
230 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400232 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
233 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500235 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800236 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500237 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
238 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700242 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700243 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500244 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800245 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
246 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
247 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
249 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
250 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700251 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
252 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
253 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800254 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800255 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700256 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
257 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
258 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
260 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
261 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700262 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800263 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
264 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
265 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
269 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
270 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400271
Tejun Heoe34bb372007-02-26 20:24:03 +0900272 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
273 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
274 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400275
276 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800277 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800278 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
279 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
280 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
281 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
282 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
283 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400284
Shane Huange2dd90b2009-07-29 11:34:49 +0800285 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800286 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huang722804f2013-06-03 18:24:10 +0800287 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800288 /* AMD is using RAID class only for ahci controllers */
289 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
290 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
291
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400292 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400293 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900294 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400295
296 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900297 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
298 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
299 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
300 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
301 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
302 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
303 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
304 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900305 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
309 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
310 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
311 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
312 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
313 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
314 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
315 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
316 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
317 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
325 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
326 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
327 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
328 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
329 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
330 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
331 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
332 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
333 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
337 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
338 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
339 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
340 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
341 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
342 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
343 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
344 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
349 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
350 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
351 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
352 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
353 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
354 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
355 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
356 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
357 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
361 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
362 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
363 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
364 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
365 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
366 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
367 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
368 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
369 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
372 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
373 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
374 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
375 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
376 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
377 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
378 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
379 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
380 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400381
Jeff Garzik95916ed2006-07-29 04:10:14 -0400382 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900383 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
384 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
385 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400386
Alessandro Rubini318893e2012-01-06 13:33:39 +0100387 /* ST Microelectronics */
388 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
389
Jeff Garzikcd70c262007-07-08 02:29:42 -0400390 /* Marvell */
391 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100392 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200393 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500394 .class = PCI_CLASS_STORAGE_SATA_AHCI,
395 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200396 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100397 { PCI_DEVICE(0x1b4b, 0x9125),
398 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Matt Johnson642d8922012-04-27 01:42:30 -0500399 { PCI_DEVICE(0x1b4b, 0x917a),
400 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Alan Coxf0868b72012-09-04 16:07:18 +0100401 { PCI_DEVICE(0x1b4b, 0x9192),
402 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Tejun Heo50be5e32010-11-29 15:57:14 +0100403 { PCI_DEVICE(0x1b4b, 0x91a3),
404 .driver_data = board_ahci_yes_fbs },
Samir Benmendil34bf7632013-11-17 23:56:17 +0100405 { PCI_DEVICE(0x1b4b, 0x9230),
406 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400407
Mark Nelsonc77a0362008-10-23 14:08:16 +1100408 /* Promise */
409 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
410
Keng-Yu Linc9703762011-11-09 01:47:36 -0500411 /* Asmedia */
Alan Coxb7cd50f2012-09-04 16:25:25 +0100412 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
413 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
414 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
415 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500416
Hugh Daschbachd027bb32013-01-04 14:39:09 -0800417 /* Enmotus */
418 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
419
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500420 /* Generic, PCI class code for AHCI */
421 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500422 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 { } /* terminate list */
425};
426
427
428static struct pci_driver ahci_pci_driver = {
429 .name = DRV_NAME,
430 .id_table = ahci_pci_tbl,
431 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900432 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900433#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900434 .suspend = ahci_pci_device_suspend,
435 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900436#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437};
438
Alan Cox5b66c822008-09-03 14:48:34 +0100439#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
440static int marvell_enable;
441#else
442static int marvell_enable = 1;
443#endif
444module_param(marvell_enable, int, 0644);
445MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
446
447
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300448static void ahci_pci_save_initial_config(struct pci_dev *pdev,
449 struct ahci_host_priv *hpriv)
450{
451 unsigned int force_port_map = 0;
452 unsigned int mask_port_map = 0;
453
454 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
455 dev_info(&pdev->dev, "JMB361 has only one port\n");
456 force_port_map = 1;
457 }
458
459 /*
460 * Temporary Marvell 6145 hack: PATA port presence
461 * is asserted through the standard AHCI port
462 * presence register, as bit 4 (counting from 0)
463 */
464 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
465 if (pdev->device == 0x6121)
466 mask_port_map = 0x3;
467 else
468 mask_port_map = 0xf;
469 dev_info(&pdev->dev,
470 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
471 }
472
Anton Vorontsov1d513352010-03-03 20:17:37 +0300473 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
474 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300475}
476
Anton Vorontsov33030402010-03-03 20:17:39 +0300477static int ahci_pci_reset_controller(struct ata_host *host)
478{
479 struct pci_dev *pdev = to_pci_dev(host->dev);
480
481 ahci_reset_controller(host);
482
Tejun Heod91542c2006-07-26 15:59:26 +0900483 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300484 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900485 u16 tmp16;
486
487 /* configure PCS */
488 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900489 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
490 tmp16 |= hpriv->port_map;
491 pci_write_config_word(pdev, 0x92, tmp16);
492 }
Tejun Heod91542c2006-07-26 15:59:26 +0900493 }
494
495 return 0;
496}
497
Anton Vorontsov781d6552010-03-03 20:17:42 +0300498static void ahci_pci_init_controller(struct ata_host *host)
499{
500 struct ahci_host_priv *hpriv = host->private_data;
501 struct pci_dev *pdev = to_pci_dev(host->dev);
502 void __iomem *port_mmio;
503 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100504 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900505
Tejun Heo417a1a62007-09-23 13:19:55 +0900506 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100507 if (pdev->device == 0x6121)
508 mv = 2;
509 else
510 mv = 4;
511 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400512
513 writel(0, port_mmio + PORT_IRQ_MASK);
514
515 /* clear port IRQ */
516 tmp = readl(port_mmio + PORT_IRQ_STAT);
517 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
518 if (tmp)
519 writel(tmp, port_mmio + PORT_IRQ_STAT);
520 }
521
Anton Vorontsov781d6552010-03-03 20:17:42 +0300522 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900523}
524
Tejun Heocc0680a2007-08-06 18:36:23 +0900525static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900526 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900527{
Tejun Heocc0680a2007-08-06 18:36:23 +0900528 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900529 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900530 int rc;
531
532 DPRINTK("ENTER\n");
533
Tejun Heo4447d352007-04-17 23:44:08 +0900534 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900535
Tejun Heocc0680a2007-08-06 18:36:23 +0900536 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900537 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900538
Tejun Heo4447d352007-04-17 23:44:08 +0900539 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900540
541 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
542
543 /* vt8251 doesn't clear BSY on signature FIS reception,
544 * request follow-up softreset.
545 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900546 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900547}
548
Tejun Heoedc93052007-10-25 14:59:16 +0900549static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
550 unsigned long deadline)
551{
552 struct ata_port *ap = link->ap;
553 struct ahci_port_priv *pp = ap->private_data;
554 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
555 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900556 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900557 int rc;
558
559 ahci_stop_engine(ap);
560
561 /* clear D2H reception area to properly wait for D2H FIS */
562 ata_tf_init(link->device, &tf);
563 tf.command = 0x80;
564 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
565
566 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900567 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900568
569 ahci_start_engine(ap);
570
Tejun Heoedc93052007-10-25 14:59:16 +0900571 /* The pseudo configuration device on SIMG4726 attached to
572 * ASUS P5W-DH Deluxe doesn't send signature FIS after
573 * hardreset if no device is attached to the first downstream
574 * port && the pseudo device locks up on SRST w/ PMP==0. To
575 * work around this, wait for !BSY only briefly. If BSY isn't
576 * cleared, perform CLO and proceed to IDENTIFY (achieved by
577 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
578 *
579 * Wait for two seconds. Devices attached to downstream port
580 * which can't process the following IDENTIFY after this will
581 * have to be reset again. For most cases, this should
582 * suffice while making probing snappish enough.
583 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900584 if (online) {
585 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
586 ahci_check_ready);
587 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800588 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900589 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900590 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900591}
592
Tejun Heo438ac6d2007-03-02 17:31:26 +0900593#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900594static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
595{
Jeff Garzikcca39742006-08-24 03:19:22 -0400596 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900597 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300598 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900599 u32 ctl;
600
Tejun Heo9b10ae82009-05-30 20:50:12 +0900601 if (mesg.event & PM_EVENT_SUSPEND &&
602 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700603 dev_err(&pdev->dev,
604 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900605 return -EIO;
606 }
607
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100608 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900609 /* AHCI spec rev1.1 section 8.3.3:
610 * Software must disable interrupts prior to requesting a
611 * transition of the HBA to D3 state.
612 */
613 ctl = readl(mmio + HOST_CTL);
614 ctl &= ~HOST_IRQ_EN;
615 writel(ctl, mmio + HOST_CTL);
616 readl(mmio + HOST_CTL); /* flush */
617 }
618
619 return ata_pci_device_suspend(pdev, mesg);
620}
621
622static int ahci_pci_device_resume(struct pci_dev *pdev)
623{
Jeff Garzikcca39742006-08-24 03:19:22 -0400624 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900625 int rc;
626
Tejun Heo553c4aa2006-12-26 19:39:50 +0900627 rc = ata_pci_device_do_resume(pdev);
628 if (rc)
629 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900630
631 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300632 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900633 if (rc)
634 return rc;
635
Anton Vorontsov781d6552010-03-03 20:17:42 +0300636 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900637 }
638
Jeff Garzikcca39742006-08-24 03:19:22 -0400639 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900640
641 return 0;
642}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900643#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900644
Tejun Heo4447d352007-04-17 23:44:08 +0900645static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
Alessandro Rubini318893e2012-01-06 13:33:39 +0100649 /*
650 * If the device fixup already set the dma_mask to some non-standard
651 * value, don't extend it here. This happens on STA2X11, for example.
652 */
653 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
654 return 0;
655
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700657 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
658 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700660 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700662 dev_err(&pdev->dev,
663 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 return rc;
665 }
666 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700668 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700670 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 return rc;
672 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700673 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700675 dev_err(&pdev->dev,
676 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 return rc;
678 }
679 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 return 0;
681}
682
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300683static void ahci_pci_print_info(struct ata_host *host)
684{
685 struct pci_dev *pdev = to_pci_dev(host->dev);
686 u16 cc;
687 const char *scc_s;
688
689 pci_read_config_word(pdev, 0x0a, &cc);
690 if (cc == PCI_CLASS_STORAGE_IDE)
691 scc_s = "IDE";
692 else if (cc == PCI_CLASS_STORAGE_SATA)
693 scc_s = "SATA";
694 else if (cc == PCI_CLASS_STORAGE_RAID)
695 scc_s = "RAID";
696 else
697 scc_s = "unknown";
698
699 ahci_print_info(host, scc_s);
700}
701
Tejun Heoedc93052007-10-25 14:59:16 +0900702/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
703 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
704 * support PMP and the 4726 either directly exports the device
705 * attached to the first downstream port or acts as a hardware storage
706 * controller and emulate a single ATA device (can be RAID 0/1 or some
707 * other configuration).
708 *
709 * When there's no device attached to the first downstream port of the
710 * 4726, "Config Disk" appears, which is a pseudo ATA device to
711 * configure the 4726. However, ATA emulation of the device is very
712 * lame. It doesn't send signature D2H Reg FIS after the initial
713 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
714 *
715 * The following function works around the problem by always using
716 * hardreset on the port and not depending on receiving signature FIS
717 * afterward. If signature FIS isn't received soon, ATA class is
718 * assumed without follow-up softreset.
719 */
720static void ahci_p5wdh_workaround(struct ata_host *host)
721{
722 static struct dmi_system_id sysids[] = {
723 {
724 .ident = "P5W DH Deluxe",
725 .matches = {
726 DMI_MATCH(DMI_SYS_VENDOR,
727 "ASUSTEK COMPUTER INC"),
728 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
729 },
730 },
731 { }
732 };
733 struct pci_dev *pdev = to_pci_dev(host->dev);
734
735 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
736 dmi_check_system(sysids)) {
737 struct ata_port *ap = host->ports[1];
738
Joe Perchesa44fec12011-04-15 15:51:58 -0700739 dev_info(&pdev->dev,
740 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900741
742 ap->ops = &ahci_p5wdh_ops;
743 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
744 }
745}
746
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900747/* only some SB600 ahci controllers can do 64bit DMA */
748static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800749{
750 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900751 /*
752 * The oldest version known to be broken is 0901 and
753 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900754 * Enable 64bit DMA on 1501 and anything newer.
755 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900756 * Please read bko#9412 for more info.
757 */
Shane Huang58a09b32009-05-27 15:04:43 +0800758 {
759 .ident = "ASUS M2A-VM",
760 .matches = {
761 DMI_MATCH(DMI_BOARD_VENDOR,
762 "ASUSTeK Computer INC."),
763 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
764 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900765 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800766 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100767 /*
768 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
769 * support 64bit DMA.
770 *
771 * BIOS versions earlier than 1.5 had the Manufacturer DMI
772 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
773 * This spelling mistake was fixed in BIOS version 1.5, so
774 * 1.5 and later have the Manufacturer as
775 * "MICRO-STAR INTERNATIONAL CO.,LTD".
776 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
777 *
778 * BIOS versions earlier than 1.9 had a Board Product Name
779 * DMI field of "MS-7376". This was changed to be
780 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
781 * match on DMI_BOARD_NAME of "MS-7376".
782 */
783 {
784 .ident = "MSI K9A2 Platinum",
785 .matches = {
786 DMI_MATCH(DMI_BOARD_VENDOR,
787 "MICRO-STAR INTER"),
788 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
789 },
790 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000791 /*
792 * All BIOS versions for the Asus M3A support 64bit DMA.
793 * (all release versions from 0301 to 1206 were tested)
794 */
795 {
796 .ident = "ASUS M3A",
797 .matches = {
798 DMI_MATCH(DMI_BOARD_VENDOR,
799 "ASUSTeK Computer INC."),
800 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
801 },
802 },
Shane Huang58a09b32009-05-27 15:04:43 +0800803 { }
804 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900805 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900806 int year, month, date;
807 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800808
Tejun Heo03d783b2009-08-16 21:04:02 +0900809 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800810 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900811 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800812 return false;
813
Mark Nelsone65cc192009-11-03 20:06:48 +1100814 if (!match->driver_data)
815 goto enable_64bit;
816
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900817 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
818 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800819
Mark Nelsone65cc192009-11-03 20:06:48 +1100820 if (strcmp(buf, match->driver_data) >= 0)
821 goto enable_64bit;
822 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700823 dev_warn(&pdev->dev,
824 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
825 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900826 return false;
827 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100828
829enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700830 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100831 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800832}
833
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100834static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
835{
836 static const struct dmi_system_id broken_systems[] = {
837 {
838 .ident = "HP Compaq nx6310",
839 .matches = {
840 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
841 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
842 },
843 /* PCI slot number of the controller */
844 .driver_data = (void *)0x1FUL,
845 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100846 {
847 .ident = "HP Compaq 6720s",
848 .matches = {
849 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
850 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
851 },
852 /* PCI slot number of the controller */
853 .driver_data = (void *)0x1FUL,
854 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100855
856 { } /* terminate list */
857 };
858 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
859
860 if (dmi) {
861 unsigned long slot = (unsigned long)dmi->driver_data;
862 /* apply the quirk only to on-board controllers */
863 return slot == PCI_SLOT(pdev->devfn);
864 }
865
866 return false;
867}
868
Tejun Heo9b10ae82009-05-30 20:50:12 +0900869static bool ahci_broken_suspend(struct pci_dev *pdev)
870{
871 static const struct dmi_system_id sysids[] = {
872 /*
873 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
874 * to the harddisk doesn't become online after
875 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900876 *
877 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
878 *
879 * Use dates instead of versions to match as HP is
880 * apparently recycling both product and version
881 * strings.
882 *
883 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900884 */
885 {
886 .ident = "dv4",
887 .matches = {
888 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
889 DMI_MATCH(DMI_PRODUCT_NAME,
890 "HP Pavilion dv4 Notebook PC"),
891 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900892 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900893 },
894 {
895 .ident = "dv5",
896 .matches = {
897 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
898 DMI_MATCH(DMI_PRODUCT_NAME,
899 "HP Pavilion dv5 Notebook PC"),
900 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900901 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900902 },
903 {
904 .ident = "dv6",
905 .matches = {
906 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
907 DMI_MATCH(DMI_PRODUCT_NAME,
908 "HP Pavilion dv6 Notebook PC"),
909 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900910 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900911 },
912 {
913 .ident = "HDX18",
914 .matches = {
915 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
916 DMI_MATCH(DMI_PRODUCT_NAME,
917 "HP HDX18 Notebook PC"),
918 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900919 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900920 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900921 /*
922 * Acer eMachines G725 has the same problem. BIOS
923 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300924 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900925 * that we don't have much idea about. For now,
926 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900927 *
928 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900929 */
930 {
931 .ident = "G725",
932 .matches = {
933 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
934 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
935 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900936 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900937 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900938 { } /* terminate list */
939 };
940 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900941 int year, month, date;
942 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900943
944 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
945 return false;
946
Tejun Heo9deb3432010-03-16 09:50:26 +0900947 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
948 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900949
Tejun Heo9deb3432010-03-16 09:50:26 +0900950 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900951}
952
Tejun Heo55946392009-08-04 14:30:08 +0900953static bool ahci_broken_online(struct pci_dev *pdev)
954{
955#define ENCODE_BUSDEVFN(bus, slot, func) \
956 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
957 static const struct dmi_system_id sysids[] = {
958 /*
959 * There are several gigabyte boards which use
960 * SIMG5723s configured as hardware RAID. Certain
961 * 5723 firmware revisions shipped there keep the link
962 * online but fail to answer properly to SRST or
963 * IDENTIFY when no device is attached downstream
964 * causing libata to retry quite a few times leading
965 * to excessive detection delay.
966 *
967 * As these firmwares respond to the second reset try
968 * with invalid device signature, considering unknown
969 * sig as offline works around the problem acceptably.
970 */
971 {
972 .ident = "EP45-DQ6",
973 .matches = {
974 DMI_MATCH(DMI_BOARD_VENDOR,
975 "Gigabyte Technology Co., Ltd."),
976 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
977 },
978 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
979 },
980 {
981 .ident = "EP45-DS5",
982 .matches = {
983 DMI_MATCH(DMI_BOARD_VENDOR,
984 "Gigabyte Technology Co., Ltd."),
985 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
986 },
987 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
988 },
989 { } /* terminate list */
990 };
991#undef ENCODE_BUSDEVFN
992 const struct dmi_system_id *dmi = dmi_first_match(sysids);
993 unsigned int val;
994
995 if (!dmi)
996 return false;
997
998 val = (unsigned long)dmi->driver_data;
999
1000 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1001}
1002
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001003#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001004static void ahci_gtf_filter_workaround(struct ata_host *host)
1005{
1006 static const struct dmi_system_id sysids[] = {
1007 /*
1008 * Aspire 3810T issues a bunch of SATA enable commands
1009 * via _GTF including an invalid one and one which is
1010 * rejected by the device. Among the successful ones
1011 * is FPDMA non-zero offset enable which when enabled
1012 * only on the drive side leads to NCQ command
1013 * failures. Filter it out.
1014 */
1015 {
1016 .ident = "Aspire 3810T",
1017 .matches = {
1018 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1019 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1020 },
1021 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1022 },
1023 { }
1024 };
1025 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1026 unsigned int filter;
1027 int i;
1028
1029 if (!dmi)
1030 return;
1031
1032 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001033 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1034 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001035
1036 for (i = 0; i < host->n_ports; i++) {
1037 struct ata_port *ap = host->ports[i];
1038 struct ata_link *link;
1039 struct ata_device *dev;
1040
1041 ata_for_each_link(link, ap, EDGE)
1042 ata_for_each_dev(dev, link, ALL)
1043 dev->gtf_filter |= filter;
1044 }
1045}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001046#else
1047static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1048{}
1049#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001050
Tejun Heo24dc5f32007-01-20 16:00:28 +09001051static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052{
Tejun Heoe297d992008-06-10 00:13:04 +09001053 unsigned int board_id = ent->driver_data;
1054 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001055 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001056 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001058 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001059 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001060 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
1062 VPRINTK("ENTER\n");
1063
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001064 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001065
Joe Perches06296a12011-04-15 15:52:00 -07001066 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067
Alan Cox5b66c822008-09-03 14:48:34 +01001068 /* The AHCI driver can only drive the SATA ports, the PATA driver
1069 can drive them all so if both drivers are selected make sure
1070 AHCI stays out of the way */
1071 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1072 return -ENODEV;
1073
Tejun Heoc6353b42010-06-17 11:42:22 +02001074 /*
1075 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1076 * ahci, use ata_generic instead.
1077 */
1078 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1079 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1080 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1081 pdev->subsystem_device == 0xcb89)
1082 return -ENODEV;
1083
Mark Nelson7a022672009-11-22 12:07:41 +11001084 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1085 * At the moment, we can only use the AHCI mode. Let the users know
1086 * that for SAS drives they're out of luck.
1087 */
1088 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001089 dev_info(&pdev->dev,
1090 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001091
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001092 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001093 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1094 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001095 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1096 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001097
Tejun Heo4447d352007-04-17 23:44:08 +09001098 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001099 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 if (rc)
1101 return rc;
1102
Tejun Heodea55132008-03-11 19:52:31 +09001103 /* AHCI controllers often implement SFF compatible interface.
1104 * Grab all PCI BARs just in case.
1105 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001106 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001107 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001108 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001109 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001110 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
Tejun Heoc4f77922007-12-06 15:09:43 +09001112 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1113 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1114 u8 map;
1115
1116 /* ICH6s share the same PCI ID for both piix and ahci
1117 * modes. Enabling ahci mode while MAP indicates
1118 * combined mode is a bad idea. Yield to ata_piix.
1119 */
1120 pci_read_config_byte(pdev, ICH_MAP, &map);
1121 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001122 dev_info(&pdev->dev,
1123 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001124 return -ENODEV;
1125 }
1126 }
1127
Tejun Heo24dc5f32007-01-20 16:00:28 +09001128 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1129 if (!hpriv)
1130 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001131 hpriv->flags |= (unsigned long)pi.private_data;
1132
Tejun Heoe297d992008-06-10 00:13:04 +09001133 /* MCP65 revision A1 and A2 can't do MSI */
1134 if (board_id == board_ahci_mcp65 &&
1135 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1136 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1137
Shane Huange427fe02008-12-30 10:53:41 +08001138 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1139 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1140 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1141
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001142 /* only some SB600s can do 64bit DMA */
1143 if (ahci_sb600_enable_64bit(pdev))
1144 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001145
Tejun Heo31b239a2009-09-17 00:34:39 +09001146 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1147 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Alessandro Rubini318893e2012-01-06 13:33:39 +01001149 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001150
Tejun Heo4447d352007-04-17 23:44:08 +09001151 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001152 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
Tejun Heo4447d352007-04-17 23:44:08 +09001154 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001155 if (hpriv->cap & HOST_CAP_NCQ) {
1156 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001157 /*
1158 * Auto-activate optimization is supposed to be
1159 * supported on all AHCI controllers indicating NCQ
1160 * capability, but it seems to be broken on some
1161 * chipsets including NVIDIAs.
1162 */
1163 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001164 pi.flags |= ATA_FLAG_FPDMA_AA;
1165 }
Tejun Heo4447d352007-04-17 23:44:08 +09001166
Tejun Heo7d50b602007-09-23 13:19:54 +09001167 if (hpriv->cap & HOST_CAP_PMP)
1168 pi.flags |= ATA_FLAG_PMP;
1169
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001170 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001171
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001172 if (ahci_broken_system_poweroff(pdev)) {
1173 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1174 dev_info(&pdev->dev,
1175 "quirky BIOS, skipping spindown on poweroff\n");
1176 }
1177
Tejun Heo9b10ae82009-05-30 20:50:12 +09001178 if (ahci_broken_suspend(pdev)) {
1179 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001180 dev_warn(&pdev->dev,
1181 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001182 }
1183
Tejun Heo55946392009-08-04 14:30:08 +09001184 if (ahci_broken_online(pdev)) {
1185 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1186 dev_info(&pdev->dev,
1187 "online status unreliable, applying workaround\n");
1188 }
1189
Tejun Heo837f5f82008-02-06 15:13:51 +09001190 /* CAP.NP sometimes indicate the index of the last enabled
1191 * port, at other times, that of the last possible port, so
1192 * determining the maximum port number requires looking at
1193 * both CAP.NP and port_map.
1194 */
1195 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1196
1197 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001198 if (!host)
1199 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001200 host->private_data = hpriv;
1201
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001202 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001203 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001204 else
1205 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001206
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001207 if (pi.flags & ATA_FLAG_EM)
1208 ahci_reset_em(host);
1209
Tejun Heo4447d352007-04-17 23:44:08 +09001210 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001211 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001212
Alessandro Rubini318893e2012-01-06 13:33:39 +01001213 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1214 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001215 0x100 + ap->port_no * 0x80, "port");
1216
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001217 /* set enclosure management message type */
1218 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001219 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001220
1221
Jeff Garzikdab632e2007-05-28 08:33:01 -04001222 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001223 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001224 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001225 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
Tejun Heoedc93052007-10-25 14:59:16 +09001227 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1228 ahci_p5wdh_workaround(host);
1229
Tejun Heof80ae7e2009-09-16 04:18:03 +09001230 /* apply gtf filter quirk */
1231 ahci_gtf_filter_workaround(host);
1232
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001234 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001236 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Anton Vorontsov33030402010-03-03 20:17:39 +03001238 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001239 if (rc)
1240 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001241
Anton Vorontsov781d6552010-03-03 20:17:42 +03001242 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001243 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
Tejun Heo4447d352007-04-17 23:44:08 +09001245 pci_set_master(pdev);
1246 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1247 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001248}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
1250static int __init ahci_init(void)
1251{
Pavel Roskinb7887192006-08-10 18:13:18 +09001252 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253}
1254
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255static void __exit ahci_exit(void)
1256{
1257 pci_unregister_driver(&ahci_pci_driver);
1258}
1259
1260
1261MODULE_AUTHOR("Jeff Garzik");
1262MODULE_DESCRIPTION("AHCI SATA low-level driver");
1263MODULE_LICENSE("GPL");
1264MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001265MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266
1267module_init(ahci_init);
1268module_exit(ahci_exit);