| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * Carsten Langgaard, carstenl@mips.com | 
 | 3 |  * Copyright (C) 1999,2000 MIPS Technologies, Inc.  All rights reserved. | 
 | 4 |  * | 
 | 5 |  *  This program is free software; you can distribute it and/or modify it | 
 | 6 |  *  under the terms of the GNU General Public License (Version 2) as | 
 | 7 |  *  published by the Free Software Foundation. | 
 | 8 |  * | 
 | 9 |  *  This program is distributed in the hope it will be useful, but WITHOUT | 
 | 10 |  *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
 | 11 |  *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License | 
 | 12 |  *  for more details. | 
 | 13 |  * | 
 | 14 |  *  You should have received a copy of the GNU General Public License along | 
 | 15 |  *  with this program; if not, write to the Free Software Foundation, Inc., | 
 | 16 |  *  59 Temple Place - Suite 330, Boston MA 02111-1307, USA. | 
 | 17 |  * | 
 | 18 |  * Setting up the clock on the MIPS boards. | 
 | 19 |  */ | 
 | 20 |  | 
 | 21 | #include <linux/types.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <linux/init.h> | 
 | 23 | #include <linux/kernel_stat.h> | 
 | 24 | #include <linux/sched.h> | 
 | 25 | #include <linux/spinlock.h> | 
 | 26 | #include <linux/interrupt.h> | 
 | 27 | #include <linux/time.h> | 
 | 28 | #include <linux/timex.h> | 
 | 29 | #include <linux/mc146818rtc.h> | 
 | 30 |  | 
 | 31 | #include <asm/mipsregs.h> | 
| Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 32 | #include <asm/mipsmtregs.h> | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 33 | #include <asm/hardirq.h> | 
| Ralf Baechle | d865bea | 2007-10-11 23:46:10 +0100 | [diff] [blame] | 34 | #include <asm/i8253.h> | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 35 | #include <asm/irq.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <asm/div64.h> | 
 | 37 | #include <asm/cpu.h> | 
 | 38 | #include <asm/time.h> | 
 | 39 | #include <asm/mc146818-time.h> | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 40 | #include <asm/msc01_ic.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 |  | 
 | 42 | #include <asm/mips-boards/generic.h> | 
 | 43 | #include <asm/mips-boards/prom.h> | 
| Maciej W. Rozycki | fc095a9 | 2006-09-12 19:12:18 +0100 | [diff] [blame] | 44 |  | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 45 | #include <asm/mips-boards/maltaint.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 |  | 
 | 47 | unsigned long cpu_khz; | 
 | 48 |  | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 49 | static int mips_cpu_timer_irq; | 
| Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 50 | static int mips_cpu_perf_irq; | 
| Ralf Baechle | 3b1d4ed | 2007-06-20 22:27:10 +0100 | [diff] [blame] | 51 | extern int cp0_perfcount_irq; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 |  | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 53 | static void mips_timer_dispatch(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | { | 
| Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 55 | 	do_IRQ(mips_cpu_timer_irq); | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 56 | } | 
 | 57 |  | 
| Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 58 | static void mips_perf_dispatch(void) | 
 | 59 | { | 
| Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 60 | 	do_IRQ(mips_cpu_perf_irq); | 
| Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 61 | } | 
 | 62 |  | 
| Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 63 | /* | 
| Ralf Baechle | 224dc50 | 2006-10-21 02:05:20 +0100 | [diff] [blame] | 64 |  * Estimate CPU frequency.  Sets mips_hpt_frequency as a side-effect | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 |  */ | 
 | 66 | static unsigned int __init estimate_cpu_frequency(void) | 
 | 67 | { | 
 | 68 | 	unsigned int prid = read_c0_prid() & 0xffff00; | 
 | 69 | 	unsigned int count; | 
 | 70 |  | 
| Ralf Baechle | e79f55a | 2006-10-31 19:53:15 +0000 | [diff] [blame] | 71 | 	unsigned long flags; | 
| Ralf Baechle | 70e46f4 | 2006-10-31 18:33:09 +0000 | [diff] [blame] | 72 | 	unsigned int start; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 |  | 
 | 74 | 	local_irq_save(flags); | 
 | 75 |  | 
 | 76 | 	/* Start counter exactly on falling edge of update flag */ | 
 | 77 | 	while (CMOS_READ(RTC_REG_A) & RTC_UIP); | 
 | 78 | 	while (!(CMOS_READ(RTC_REG_A) & RTC_UIP)); | 
 | 79 |  | 
 | 80 | 	/* Start r4k counter. */ | 
| Ralf Baechle | 70e46f4 | 2006-10-31 18:33:09 +0000 | [diff] [blame] | 81 | 	start = read_c0_count(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 |  | 
 | 83 | 	/* Read counter exactly on falling edge of update flag */ | 
 | 84 | 	while (CMOS_READ(RTC_REG_A) & RTC_UIP); | 
 | 85 | 	while (!(CMOS_READ(RTC_REG_A) & RTC_UIP)); | 
 | 86 |  | 
| Ralf Baechle | 70e46f4 | 2006-10-31 18:33:09 +0000 | [diff] [blame] | 87 | 	count = read_c0_count() - start; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 |  | 
 | 89 | 	/* restore interrupts */ | 
 | 90 | 	local_irq_restore(flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 91 |  | 
 | 92 | 	mips_hpt_frequency = count; | 
 | 93 | 	if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) && | 
 | 94 | 	    (prid != (PRID_COMP_MIPS | PRID_IMP_25KF))) | 
 | 95 | 		count *= 2; | 
 | 96 |  | 
 | 97 | 	count += 5000;    /* round */ | 
 | 98 | 	count -= count%10000; | 
 | 99 |  | 
 | 100 | 	return count; | 
 | 101 | } | 
 | 102 |  | 
| Martin Schwidefsky | d4f587c | 2009-08-14 15:47:31 +0200 | [diff] [blame] | 103 | void read_persistent_clock(struct timespec *ts) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | { | 
| Martin Schwidefsky | d4f587c | 2009-08-14 15:47:31 +0200 | [diff] [blame] | 105 | 	ts->tv_sec = mc146818_get_cmos_time(); | 
 | 106 | 	ts->tv_nsec = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 107 | } | 
 | 108 |  | 
| Dmitri Vorobiev | b31dc3c | 2008-04-01 02:03:23 +0400 | [diff] [blame] | 109 | static void __init plat_perf_setup(void) | 
| Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 110 | { | 
| Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 111 | #ifdef MSC01E_INT_BASE | 
 | 112 | 	if (cpu_has_veic) { | 
| Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 113 | 		set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch); | 
| Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 114 | 		mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR; | 
| Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 115 | 	} else | 
 | 116 | #endif | 
| Ralf Baechle | 3b1d4ed | 2007-06-20 22:27:10 +0100 | [diff] [blame] | 117 | 	if (cp0_perfcount_irq >= 0) { | 
 | 118 | 		if (cpu_has_vint) | 
 | 119 | 			set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch); | 
| Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 120 | 		mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq; | 
| Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 121 | #ifdef CONFIG_SMP | 
| Thomas Gleixner | e4ec798 | 2011-03-27 15:19:28 +0200 | [diff] [blame] | 122 | 		irq_set_handler(mips_cpu_perf_irq, handle_percpu_irq); | 
| Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 123 | #endif | 
 | 124 | 	} | 
 | 125 | } | 
 | 126 |  | 
| Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 127 | unsigned int __cpuinit get_c0_compare_int(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 128 | { | 
| Chris Dearman | 7b4f4ec | 2007-05-24 22:46:25 +0100 | [diff] [blame] | 129 | #ifdef MSC01E_INT_BASE | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 130 | 	if (cpu_has_veic) { | 
| Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 131 | 		set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch); | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 132 | 		mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR; | 
| Ralf Baechle | 38760d4 | 2007-10-29 14:23:43 +0000 | [diff] [blame] | 133 | 	} else | 
| Chris Dearman | 7b4f4ec | 2007-05-24 22:46:25 +0100 | [diff] [blame] | 134 | #endif | 
 | 135 | 	{ | 
| Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 136 | 		if (cpu_has_vint) | 
| Ralf Baechle | 3b1d4ed | 2007-06-20 22:27:10 +0100 | [diff] [blame] | 137 | 			set_vi_handler(cp0_compare_irq, mips_timer_dispatch); | 
 | 138 | 		mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq; | 
| Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 139 | 	} | 
| Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 140 |  | 
| Ralf Baechle | 38760d4 | 2007-10-29 14:23:43 +0000 | [diff] [blame] | 141 | 	return mips_cpu_timer_irq; | 
 | 142 | } | 
 | 143 |  | 
 | 144 | void __init plat_time_init(void) | 
 | 145 | { | 
 | 146 | 	unsigned int est_freq; | 
 | 147 |  | 
 | 148 |         /* Set Data mode - binary. */ | 
 | 149 |         CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL); | 
 | 150 |  | 
 | 151 | 	est_freq = estimate_cpu_frequency(); | 
 | 152 |  | 
 | 153 | 	printk("CPU frequency %d.%02d MHz\n", est_freq/1000000, | 
 | 154 | 	       (est_freq%1000000)*100/1000000); | 
 | 155 |  | 
 | 156 |         cpu_khz = est_freq / 1000; | 
 | 157 |  | 
 | 158 | 	mips_scroll_message(); | 
 | 159 | #ifdef CONFIG_I8253		/* Only Malta has a PIT */ | 
 | 160 | 	setup_pit_timer(); | 
| Ralf Baechle | 340ee4b | 2005-08-17 17:44:08 +0000 | [diff] [blame] | 161 | #endif | 
| Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 162 |  | 
| Ralf Baechle | 91a2fcc | 2007-10-11 23:46:09 +0100 | [diff] [blame] | 163 | 	plat_perf_setup(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | } |