blob: 82ada01625b98c111a41fbecf72fdd026c08e5f1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Randy Dunlap5872fb92009-01-29 16:28:02 -08008 * See Documentation/PCI/PCI-DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040019#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/string.h>
21#include <linux/spinlock.h>
22#include <linux/pci.h>
23#include <linux/module.h>
24#include <linux/topology.h>
25#include <linux/interrupt.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070027#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020028#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080029#include <linux/iommu-helper.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010030#include <linux/syscore_ops.h>
Joerg Roedel237a6222008-09-25 12:13:53 +020031#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/mtrr.h>
35#include <asm/pgtable.h>
36#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090037#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020038#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010040#include <asm/swiotlb.h>
41#include <asm/dma.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020042#include <asm/amd_nb.h>
FUJITA Tomonori338bac52009-10-27 16:34:44 +090043#include <asm/x86_init.h>
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -040044#include <asm/iommu_table.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Joerg Roedel79da0872007-10-24 12:49:49 +020046static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010047static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070048static unsigned long iommu_pages; /* .. and in pages */
49
Ingo Molnar05fccb02008-01-30 13:30:12 +010050static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
FUJITA Tomonori42109192009-11-15 21:19:52 +090052static dma_addr_t bad_dma_addr;
53
Ingo Molnar05fccb02008-01-30 13:30:12 +010054/*
55 * If this is disabled the IOMMU will use an optimized flushing strategy
56 * of only flushing when an mapping is reused. With it true the GART is
57 * flushed for every mapping. Problem is that doing the lazy flush seems
58 * to trigger bugs with some popular PCI cards, in particular 3ware (but
59 * has been also also seen with Qlogic at least).
60 */
Jaswinder Singh Rajputc854c912008-12-29 20:38:09 +053061static int iommu_fullflush = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Ingo Molnar05fccb02008-01-30 13:30:12 +010063/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070064static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010065/* Guarded by iommu_bitmap_lock: */
66static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Ingo Molnar05fccb02008-01-30 13:30:12 +010068static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70#define GPTE_VALID 1
71#define GPTE_COHERENT 2
72#define GPTE_ENCODE(x) \
73 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
74#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
75
Ingo Molnar05fccb02008-01-30 13:30:12 +010076#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78#ifdef CONFIG_AGP
79#define AGPEXTERN extern
80#else
81#define AGPEXTERN
82#endif
83
84/* backdoor interface to AGP driver */
85AGPEXTERN int agp_memory_reserved;
86AGPEXTERN __u32 *agp_gatt_table;
87
88static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Joerg Roedel3610f212008-09-25 12:13:54 +020089static bool need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090091static unsigned long alloc_iommu(struct device *dev, int size,
92 unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +010093{
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080095 unsigned long boundary_size;
96 unsigned long base_index;
97
98 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
99 PAGE_SIZE) >> PAGE_SHIFT;
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900100 boundary_size = ALIGN((u64)dma_get_seg_boundary(dev) + 1,
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800101 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Ingo Molnar05fccb02008-01-30 13:30:12 +0100103 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800104 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900105 size, base_index, boundary_size, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 if (offset == -1) {
Joerg Roedel3610f212008-09-25 12:13:54 +0200107 need_flush = true;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800108 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900109 size, base_index, boundary_size,
110 align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100112 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100113 next_bit = offset+size;
114 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 next_bit = 0;
Joerg Roedel3610f212008-09-25 12:13:54 +0200116 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100117 }
118 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 if (iommu_fullflush)
Joerg Roedel3610f212008-09-25 12:13:54 +0200120 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100121 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100124}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100127{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Akinobu Mitaa66022c2009-12-15 16:48:28 -0800131 bitmap_clear(iommu_gart_bitmap, offset, size);
Joerg Roedel70d7d352008-12-02 20:16:03 +0100132 if (offset >= next_bit)
133 next_bit = offset + size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100135}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Ingo Molnar05fccb02008-01-30 13:30:12 +0100137/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 * Use global flush state to avoid races with multiple flushers.
139 */
Andi Kleena32073b2006-06-26 13:56:40 +0200140static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100141{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200145 if (need_flush) {
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200146 amd_flush_garts();
Joerg Roedel3610f212008-09-25 12:13:54 +0200147 need_flush = false;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100148 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100150}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152#ifdef CONFIG_IOMMU_LEAK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153/* Debugging aid for drivers that don't free their IOMMU tables */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200155static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100156
Joerg Roedel79da0872007-10-24 12:49:49 +0200157static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100159 static int dump;
160
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900161 if (dump)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100162 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100164
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900165 show_stack(NULL, NULL);
166 debug_dma_dump_mappings(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168#endif
169
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100170static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100172 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 * Ran out of IOMMU space for this operation. This is very bad.
174 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100175 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 * let the Northbridge deal with it. This will result in garbage
177 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100178 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100180 */
181
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200182 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100184 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
186 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100187 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
188 panic(KERN_ERR
189 "PCI-DMA: Random memory would be DMAed\n");
190 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100192 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
Ingo Molnar05fccb02008-01-30 13:30:12 +0100196static inline int
197need_iommu(struct device *dev, unsigned long addr, size_t size)
198{
FUJITA Tomonoria4c2baa2009-07-10 10:04:55 +0900199 return force_iommu || !dma_capable(dev, addr, size);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100200}
201
202static inline int
203nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
204{
FUJITA Tomonoria4c2baa2009-07-10 10:04:55 +0900205 return !dma_capable(dev, addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206}
207
208/* Map a single continuous physical area into the IOMMU.
209 * Caller needs to check if the iommu is needed and flush.
210 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100211static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900212 size_t size, int dir, unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100213{
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700214 unsigned long npages = iommu_num_pages(phys_mem, size, PAGE_SIZE);
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900215 unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 if (iommu_page == -1) {
219 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100220 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 if (panic_on_overflow)
222 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100223 iommu_full(dev, size, dir);
FUJITA Tomonori42109192009-11-15 21:19:52 +0900224 return bad_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 }
226
227 for (i = 0; i < npages; i++) {
228 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 phys_mem += PAGE_SIZE;
230 }
231 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
232}
233
234/* Map a single area into the IOMMU */
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900235static dma_addr_t gart_map_page(struct device *dev, struct page *page,
236 unsigned long offset, size_t size,
237 enum dma_data_direction dir,
238 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
Ingo Molnar2be62142008-04-19 19:19:56 +0200240 unsigned long bus;
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900241 phys_addr_t paddr = page_to_phys(page) + offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200244 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Ingo Molnar2be62142008-04-19 19:19:56 +0200246 if (!need_iommu(dev, paddr, size))
247 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900249 bus = dma_map_area(dev, paddr, size, dir, 0);
250 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100251
252 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100253}
254
255/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200256 * Free a DMA mapping.
257 */
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900258static void gart_unmap_page(struct device *dev, dma_addr_t dma_addr,
259 size_t size, enum dma_data_direction dir,
260 struct dma_attrs *attrs)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200261{
262 unsigned long iommu_page;
263 int npages;
264 int i;
265
266 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
267 dma_addr >= iommu_bus_base + iommu_size)
268 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100269
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200270 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700271 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200272 for (i = 0; i < npages; i++) {
273 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200274 }
275 free_iommu(iommu_page, npages);
276}
277
278/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100279 * Wrapper for pci_unmap_single working with scatterlists.
280 */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900281static void gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
282 enum dma_data_direction dir, struct dma_attrs *attrs)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100283{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200284 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100285 int i;
286
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200287 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100288 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100289 break;
FUJITA Tomonorid7dff842009-01-05 23:47:28 +0900290 gart_unmap_page(dev, s->dma_address, s->dma_length, dir, NULL);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100291 }
292}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
294/* Fallback for dma_map_sg in case of overflow */
295static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
296 int nents, int dir)
297{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200298 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 int i;
300
301#ifdef CONFIG_IOMMU_DEBUG
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900302 pr_debug("dma_map_sg overflow\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303#endif
304
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200305 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200306 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100307
308 if (nonforced_iommu(dev, addr, s->length)) {
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900309 addr = dma_map_area(dev, addr, s->length, dir, 0);
FUJITA Tomonori42109192009-11-15 21:19:52 +0900310 if (addr == bad_dma_addr) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100311 if (i > 0)
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900312 gart_unmap_sg(dev, sg, i, dir, NULL);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100313 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 sg[0].dma_length = 0;
315 break;
316 }
317 }
318 s->dma_address = addr;
319 s->dma_length = s->length;
320 }
Andi Kleena32073b2006-06-26 13:56:40 +0200321 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 return nents;
324}
325
326/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800327static int __dma_map_cont(struct device *dev, struct scatterlist *start,
328 int nelems, struct scatterlist *sout,
329 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330{
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900331 unsigned long iommu_start = alloc_iommu(dev, pages, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100332 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200333 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 int i;
335
336 if (iommu_start == -1)
337 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200338
339 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 unsigned long pages, addr;
341 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100342
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200343 BUG_ON(s != start && s->offset);
344 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 sout->dma_address = iommu_bus_base;
346 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
347 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100348 } else {
349 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 }
351
352 addr = phys_addr;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700353 pages = iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100354 while (pages--) {
355 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 addr += PAGE_SIZE;
357 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800358 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100359 }
360 BUG_ON(iommu_page - iommu_start != pages);
361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 return 0;
363}
364
Ingo Molnar05fccb02008-01-30 13:30:12 +0100365static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800366dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
367 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200369 if (!need) {
370 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200371 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200372 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200374 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800375 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100377
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378/*
379 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100380 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900382static int gart_map_sg(struct device *dev, struct scatterlist *sg, int nents,
383 enum dma_data_direction dir, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200385 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100386 int need = 0, nextneed, i, out, start;
387 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800388 unsigned int seg_size;
389 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Ingo Molnar05fccb02008-01-30 13:30:12 +0100391 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 return 0;
393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200395 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900397 out = 0;
398 start = 0;
399 start_sg = sg;
400 sgmap = sg;
401 seg_size = 0;
402 max_seg_size = dma_get_max_seg_size(dev);
403 ps = NULL; /* shut up gcc */
404
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200405 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200406 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Ingo Molnar05fccb02008-01-30 13:30:12 +0100408 s->dma_address = addr;
409 BUG_ON(s->length == 0);
410
411 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 /* Handle the previous not yet processed entries */
414 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100415 /*
416 * Can only merge when the last chunk ends on a
417 * page boundary and the new one doesn't have an
418 * offset.
419 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800421 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200422 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800423 if (dma_map_cont(dev, start_sg, i - start,
424 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 goto error;
426 out++;
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900427
428 seg_size = 0;
429 sgmap = sg_next(sgmap);
430 pages = 0;
431 start = i;
432 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
434 }
435
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800436 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 need = nextneed;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700438 pages += iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200439 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800441 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 goto error;
443 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200444 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200445 if (out < nents) {
446 sgmap = sg_next(sgmap);
447 sgmap->dma_length = 0;
448 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 return out;
450
451error:
Andi Kleena32073b2006-06-26 13:56:40 +0200452 flush_gart();
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900453 gart_unmap_sg(dev, sg, out, dir, NULL);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100454
Kevin VanMarena1002a42006-02-03 21:51:32 +0100455 /* When it was forced or merged try again in a dumb way */
456 if (force_iommu || iommu_merge) {
457 out = dma_map_sg_nonforce(dev, sg, nents, dir);
458 if (out > 0)
459 return out;
460 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 if (panic_on_overflow)
462 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100463
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100464 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200465 for_each_sg(sg, s, nents, i)
FUJITA Tomonori42109192009-11-15 21:19:52 +0900466 s->dma_address = bad_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100468}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Joerg Roedel94581092008-08-19 16:32:39 +0200470/* allocate and map a coherent mapping */
471static void *
472gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
473 gfp_t flag)
474{
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900475 dma_addr_t paddr;
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900476 unsigned long align_mask;
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900477 struct page *page;
Joerg Roedel94581092008-08-19 16:32:39 +0200478
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900479 if (force_iommu && !(flag & GFP_DMA)) {
480 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
481 page = alloc_pages(flag | __GFP_ZERO, get_order(size));
482 if (!page)
483 return NULL;
Joerg Roedel94581092008-08-19 16:32:39 +0200484
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900485 align_mask = (1UL << get_order(size)) - 1;
486 paddr = dma_map_area(dev, page_to_phys(page), size,
487 DMA_BIDIRECTIONAL, align_mask);
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900488
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900489 flush_gart();
FUJITA Tomonori42109192009-11-15 21:19:52 +0900490 if (paddr != bad_dma_addr) {
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900491 *dma_addr = paddr;
492 return page_address(page);
493 }
494 __free_pages(page, get_order(size));
495 } else
496 return dma_generic_alloc_coherent(dev, size, dma_addr, flag);
Joerg Roedel94581092008-08-19 16:32:39 +0200497
498 return NULL;
499}
500
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200501/* free a coherent mapping */
502static void
503gart_free_coherent(struct device *dev, size_t size, void *vaddr,
504 dma_addr_t dma_addr)
505{
FUJITA Tomonorid7dff842009-01-05 23:47:28 +0900506 gart_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL, NULL);
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200507 free_pages((unsigned long)vaddr, get_order(size));
508}
509
FUJITA Tomonori42109192009-11-15 21:19:52 +0900510static int gart_mapping_error(struct device *dev, dma_addr_t dma_addr)
511{
512 return (dma_addr == bad_dma_addr);
513}
514
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100515static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
517static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100518{
519 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Ingo Molnar05fccb02008-01-30 13:30:12 +0100521 if (!iommu_size) {
522 iommu_size = aper_size;
523 if (!no_agp)
524 iommu_size /= 2;
525 }
526
527 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100528 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Ingo Molnar05fccb02008-01-30 13:30:12 +0100530 if (iommu_size < 64*1024*1024) {
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900531 pr_warning(
Ingo Molnar05fccb02008-01-30 13:30:12 +0100532 "PCI-DMA: Warning: Small IOMMU %luMB."
533 " Consider increasing the AGP aperture in BIOS\n",
534 iommu_size >> 20);
535 }
536
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100538}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
Ingo Molnar05fccb02008-01-30 13:30:12 +0100540static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
541{
542 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200545 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
546 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100547 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Ingo Molnar05fccb02008-01-30 13:30:12 +0100549 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 aper_base <<= 25;
551
Ingo Molnar05fccb02008-01-30 13:30:12 +0100552 aper_size = (32 * 1024 * 1024) << aper_order;
553 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 aper_base = 0;
555
556 *size = aper_size;
557 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100558}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200560static void enable_gart_translations(void)
561{
562 int i;
563
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200564 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200565 return;
566
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200567 for (i = 0; i < amd_nb_num(); i++) {
568 struct pci_dev *dev = node_to_amd_nb(i)->misc;
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200569
570 enable_gart_translation(dev, __pa(agp_gatt_table));
571 }
Joerg Roedel4b838732010-04-07 12:57:35 +0200572
573 /* Flush the GART-TLB to remove stale entries */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200574 amd_flush_garts();
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200575}
576
577/*
578 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
579 * resume in the same way as they are handled in gart_iommu_hole_init().
580 */
581static bool fix_up_north_bridges;
582static u32 aperture_order;
583static u32 aperture_alloc;
584
585void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
586{
587 fix_up_north_bridges = true;
588 aperture_order = aper_order;
589 aperture_alloc = aper_alloc;
590}
591
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100592static void gart_fixup_northbridges(void)
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900593{
594 int i;
595
596 if (!fix_up_north_bridges)
597 return;
598
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200599 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200600 return;
601
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900602 pr_info("PCI-DMA: Restoring GART aperture settings\n");
603
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200604 for (i = 0; i < amd_nb_num(); i++) {
605 struct pci_dev *dev = node_to_amd_nb(i)->misc;
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900606
607 /*
608 * Don't enable translations just yet. That is the next
609 * step. Restore the pre-suspend aperture settings.
610 */
Borislav Petkov260133a2010-09-03 18:39:40 +0200611 gart_set_size_and_enable(dev, aperture_order);
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900612 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE, aperture_alloc >> 25);
613 }
614}
615
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100616static void gart_resume(void)
Pavel Machekcd763742008-05-29 00:30:21 -0700617{
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900618 pr_info("PCI-DMA: Resuming GART IOMMU\n");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200619
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100620 gart_fixup_northbridges();
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200621
622 enable_gart_translations();
Pavel Machekcd763742008-05-29 00:30:21 -0700623}
624
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100625static struct syscore_ops gart_syscore_ops = {
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900626 .resume = gart_resume,
Pavel Machekcd763742008-05-29 00:30:21 -0700627
628};
629
Ingo Molnar05fccb02008-01-30 13:30:12 +0100630/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100632 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200634static __init int init_amd_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100635{
636 unsigned aper_size, gatt_size, new_aper_size;
637 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 struct pci_dev *dev;
639 void *gatt;
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100640 int i;
Andi Kleena32073b2006-06-26 13:56:40 +0200641
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900642 pr_info("PCI-DMA: Disabling AGP.\n");
643
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200645 dev = NULL;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200646 for (i = 0; i < amd_nb_num(); i++) {
647 dev = node_to_amd_nb(i)->misc;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100648 new_aper_base = read_aperture(dev, &new_aper_size);
649 if (!new_aper_base)
650 goto nommu;
651
652 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 aper_size = new_aper_size;
654 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100655 }
656 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 goto nommu;
658 }
659 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100660 goto nommu;
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900661
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100663 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Ingo Molnar05fccb02008-01-30 13:30:12 +0100665 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
Joerg Roedel01142672008-09-25 12:42:12 +0200666 gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
667 get_order(gatt_size));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100668 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200669 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100670 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200671 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200672
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200674
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +0100675 register_syscore_ops(&gart_syscore_ops);
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200676
Andi Kleena32073b2006-06-26 13:56:40 +0200677 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100678
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900679 pr_info("PCI-DMA: aperture base @ %x size %u KB\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100680 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700681
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 return 0;
683
684 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100685 /* Should not happen anymore */
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900686 pr_warning("PCI-DMA: More than 4GB of RAM and no IOMMU\n"
Joe Perchesad361c92009-07-06 13:05:40 -0700687 "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100688 return -1;
689}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900691static struct dma_map_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100692 .map_sg = gart_map_sg,
693 .unmap_sg = gart_unmap_sg,
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900694 .map_page = gart_map_page,
695 .unmap_page = gart_unmap_page,
Joerg Roedel94581092008-08-19 16:32:39 +0200696 .alloc_coherent = gart_alloc_coherent,
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200697 .free_coherent = gart_free_coherent,
FUJITA Tomonori42109192009-11-15 21:19:52 +0900698 .mapping_error = gart_mapping_error,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100699};
700
FUJITA Tomonori338bac52009-10-27 16:34:44 +0900701static void gart_iommu_shutdown(void)
Yinghai Lubc2cea62007-07-21 17:11:28 +0200702{
703 struct pci_dev *dev;
704 int i;
705
Yinghai Luf3eee542009-12-14 11:52:15 +0900706 /* don't shutdown it if there is AGP installed */
707 if (!no_agp)
Yinghai Lubc2cea62007-07-21 17:11:28 +0200708 return;
709
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200710 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200711 return;
712
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200713 for (i = 0; i < amd_nb_num(); i++) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100714 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200715
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200716 dev = node_to_amd_nb(i)->misc;
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200717 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200718
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200719 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200720
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200721 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100722 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200723}
724
FUJITA Tomonoride957622009-11-10 19:46:14 +0900725int __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100726{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 unsigned long iommu_start;
Yinghai Lud99e9012008-10-04 15:55:12 -0700729 unsigned long aper_base, aper_size;
730 unsigned long start_pfn, end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 unsigned long scratch;
732 long i;
733
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200734 if (!amd_nb_has_feature(AMD_NB_GART))
FUJITA Tomonoride957622009-11-10 19:46:14 +0900735 return 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100738 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739#else
740 /* Makefile puts PCI initialization via subsys_initcall first. */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200741 /* Add other AMD AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100742 no_agp = no_agp ||
743 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100745#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700748 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200749 !gart_iommu_aperture ||
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200750 (no_agp && init_amd_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700751 if (max_pfn > MAX_DMA32_PFN) {
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900752 pr_warning("More than 4GB of memory but GART IOMMU not available.\n");
753 pr_warning("falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100754 }
FUJITA Tomonoride957622009-11-10 19:46:14 +0900755 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 }
757
Yinghai Lud99e9012008-10-04 15:55:12 -0700758 /* need to map that range */
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900759 aper_size = info.aper_size << 20;
760 aper_base = info.aper_base;
761 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
762
Yinghai Lud99e9012008-10-04 15:55:12 -0700763 if (end_pfn > max_low_pfn_mapped) {
764 start_pfn = (aper_base>>PAGE_SHIFT);
765 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
766 }
767
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900768 pr_info("PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100769 iommu_size = check_iommu_size(info.aper_base, aper_size);
770 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
Joerg Roedel01142672008-09-25 12:42:12 +0200772 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100773 get_order(iommu_pages/8));
774 if (!iommu_gart_bitmap)
775 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
777#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100778 if (leak_trace) {
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900779 int ret;
780
781 ret = dma_debug_resize_entries(iommu_pages);
782 if (ret)
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900783 pr_debug("PCI-DMA: Cannot trace all the entries\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100784 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785#endif
786
Ingo Molnar05fccb02008-01-30 13:30:12 +0100787 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100789 * Reserve some invalid pages at the beginning of the GART.
790 */
Akinobu Mitaa66022c2009-12-15 16:48:28 -0800791 bitmap_set(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900793 pr_info("PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100794 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900796 agp_memory_reserved = iommu_size;
797 iommu_start = aper_size - iommu_size;
798 iommu_bus_base = info.aper_base + iommu_start;
799 bad_dma_addr = iommu_bus_base;
800 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
Ingo Molnar05fccb02008-01-30 13:30:12 +0100802 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 * Unmap the IOMMU part of the GART. The alias of the page is
804 * always mapped with cache enabled and there is no full cache
805 * coherency across the GART remapping. The unmapping avoids
806 * automatic prefetches from the CPU allocating cache lines in
807 * there. All CPU accesses are done via the direct mapping to
808 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100809 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100811 set_memory_np((unsigned long)__va(iommu_bus_base),
812 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100813 /*
814 * Tricky. The GART table remaps the physical memory range,
815 * so the CPU wont notice potential aliases and if the memory
816 * is remapped to UC later on, we might surprise the PCI devices
817 * with a stray writeout of a cacheline. So play it sure and
818 * do an explicit, full-scale wbinvd() _after_ having marked all
819 * the pages as Not-Present:
820 */
821 wbinvd();
Ingo Molnar123bf0e2009-11-15 21:19:52 +0900822
Mark Langsdorffe2245c2009-07-05 15:50:52 -0500823 /*
824 * Now all caches are flushed and we can safely enable
825 * GART hardware. Doing it early leaves the possibility
826 * of stale cache entries that can lead to GART PTE
827 * errors.
828 */
829 enable_gart_translations();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Ingo Molnar05fccb02008-01-30 13:30:12 +0100831 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200832 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100833 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200835 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100837 scratch = get_zeroed_page(GFP_KERNEL);
838 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 panic("Cannot allocate iommu scratch page");
840 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100841 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 iommu_gatt_base[i] = gart_unmapped_entry;
843
Andi Kleena32073b2006-06-26 13:56:40 +0200844 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100845 dma_ops = &gart_dma_ops;
FUJITA Tomonori338bac52009-10-27 16:34:44 +0900846 x86_platform.iommu_shutdown = gart_iommu_shutdown;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +0900847 swiotlb = 0;
FUJITA Tomonoride957622009-11-10 19:46:14 +0900848
849 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100850}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
Sam Ravnborg43999d92007-03-16 21:07:36 +0100852void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100853{
854 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100857 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100858 leak_trace = 1;
859 p += 4;
Joerg Roedel237a6222008-09-25 12:13:53 +0200860 if (*p == '=')
861 ++p;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100862 if (isdigit(*p) && get_option(&p, &arg))
863 iommu_leak_pages = arg;
864 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100866 if (isdigit(*p) && get_option(&p, &arg))
867 iommu_size = arg;
Joe Perches41855b72009-11-09 17:58:50 -0800868 if (!strncmp(p, "fullflush", 9))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100869 iommu_fullflush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100870 if (!strncmp(p, "nofullflush", 11))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100871 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100872 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100873 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100874 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100875 fix_aperture = 0;
876 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100877 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200878 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100879 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200880 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100881 if (!strncmp(p, "memaper", 7)) {
882 fallback_aper_force = 1;
883 p += 7;
884 if (*p == '=') {
885 ++p;
886 if (get_option(&p, &arg))
887 fallback_aper_order = arg;
888 }
889 }
890}
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -0400891IOMMU_INIT_POST(gart_iommu_hole_init);