blob: c2748996de78a7e88cf59deb23a278f104e24da1 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/*
2 * Idle processing for ARMv7-based Qualcomm SoCs.
3 *
4 * Copyright (C) 2007 Google, Inc.
Pratik Patel17f3b822011-11-21 12:41:47 -08005 * Copyright (c) 2007-2009, 2011-2012 Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006 *
7 * This software is licensed under the terms of the GNU General Public
8 * License version 2, as published by the Free Software Foundation, and
9 * may be copied, distributed, and modified under those terms.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
18#include <linux/linkage.h>
19#include <linux/threads.h>
20#include <asm/assembler.h>
21
22#ifdef CONFIG_MSM_CPU_AVS
23/* 11 general purpose registers (r4-r14), 10 cp15 registers, 3 AVS registers */
24#define CPU_SAVED_STATE_SIZE (4 * 11 + 4 * 10 + 4 * 3)
25#else
26/* 11 general purpose registers (r4-r14), 10 cp15 registers */
27#define CPU_SAVED_STATE_SIZE (4 * 11 + 4 * 10)
28#endif
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -060029#ifdef CONFIG_ARCH_MSM_KRAIT
30#define SCM_SVC_BOOT 0x1
31#define SCM_CMD_TERMINATE_PC 0x2
32#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033
34ENTRY(msm_arch_idle)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070035 wfi
Pratik Patelcbcc1f02011-11-08 12:58:00 -080036#ifdef CONFIG_ARCH_MSM8X60
37 mrc p14, 1, r1, c1, c5, 4 /* read ETM PDSR to clear sticky bit */
38 mrc p14, 0, r1, c1, c5, 4 /* read DBG PRSR to clear sticky bit */
39 isb
40#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070041 bx lr
42
43ENTRY(msm_pm_collapse)
44#if defined(CONFIG_MSM_FIQ_SUPPORT)
45 cpsid f
46#endif
47
48 ldr r0, =saved_state
49#if (NR_CPUS >= 2)
50 mrc p15, 0, r1, c0, c0, 5 /* MPIDR */
51 ands r1, r1, #15 /* What CPU am I */
Mahesh Sivasubramanian0ff37e72011-12-15 14:12:31 -070052 mov r2, #CPU_SAVED_STATE_SIZE
53 mul r1, r1, r2
54 add r0, r0, r1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#endif
56
57 stmia r0!, {r4-r14}
58 mrc p15, 0, r1, c1, c0, 0 /* MMU control */
59 mrc p15, 0, r2, c2, c0, 0 /* TTBR0 */
60 mrc p15, 0, r3, c3, c0, 0 /* dacr */
61#ifdef CONFIG_ARCH_MSM_SCORPION
62 /* This instruction is not valid for non scorpion processors */
63 mrc p15, 3, r4, c15, c0, 3 /* L2CR1 is the L2 cache control reg 1 */
64#endif
65 mrc p15, 0, r5, c10, c2, 0 /* PRRR */
66 mrc p15, 0, r6, c10, c2, 1 /* NMRR */
67 mrc p15, 0, r7, c1, c0, 1 /* ACTLR */
68 mrc p15, 0, r8, c2, c0, 1 /* TTBR1 */
69 mrc p15, 0, r9, c13, c0, 3 /* TPIDRURO */
70 mrc p15, 0, ip, c13, c0, 1 /* context ID */
71 stmia r0!, {r1-r9, ip}
72#ifdef CONFIG_MSM_CPU_AVS
73 mrc p15, 7, r1, c15, c1, 7 /* AVSCSR is the Adaptive Voltage Scaling
74 * Control and Status Register */
75 mrc p15, 7, r2, c15, c0, 6 /* AVSDSCR is the Adaptive Voltage
76 * Scaling Delay Synthesizer Control
77 * Register */
78#ifndef CONFIG_ARCH_MSM_KRAIT
79 mrc p15, 7, r3, c15, c1, 0 /* TSCSR is the Temperature Status and
80 * Control Register
81 */
82#endif
83
84 stmia r0!, {r1-r3}
85#endif
86
Pratik Patel17f3b822011-11-21 12:41:47 -080087#ifdef CONFIG_MSM_JTAG
88 bl msm_jtag_save_state
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089#endif
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -060090
91 ldr r0, =msm_pm_flush_l2_flag
92 ldr r0, [r0]
93 mov r1, #0
94 mcr p15, 2, r1, c0, c0, 0 /*CCSELR*/
Maheshkumar Sivasubramanian1d2b69c2011-11-17 10:26:09 -070095 isb
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -060096 mrc p15, 1, r1, c0, c0, 0 /*CCSIDR*/
97 mov r2, #1
98 and r1, r2, r1, ASR #30 /* Check if the cache is write back */
99 orr r1, r0, r1
100 cmp r1, #1
101 bne skip
102 bl v7_flush_dcache_all
103
104skip: ldr r0, =saved_state
105 ldr r1, =saved_state_end
106 sub r1, r1, r0
107 bl v7_flush_kern_dcache_area
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600109#ifdef CONFIG_ARCH_MSM_KRAIT
110 ldr r0, =SCM_SVC_BOOT
111 ldr r1, =SCM_CMD_TERMINATE_PC
Maheshkumar Sivasubramanian16588412011-10-13 12:16:23 -0600112 ldr r2, =msm_pm_flush_l2_flag
113 ldr r2, [r2]
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600114 bl scm_call_atomic1
115#else
Stepan Moskovchenko34dc00f2012-01-28 19:31:41 -0800116 mrc p15, 0, r4, c1, c0, 0 /* read current CR */
117 bic r0, r4, #(1 << 2) /* clear dcache bit */
118 bic r0, r0, #(1 << 12) /* clear icache bit */
119 mcr p15, 0, r0, c1, c0, 0 /* disable d/i cache */
120 dsb
121
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700122 wfi
Stepan Moskovchenko34dc00f2012-01-28 19:31:41 -0800123
Maheshkumar Sivasubramanianfa1d0dd2011-07-26 16:02:55 -0600124 mcr p15, 0, r4, c1, c0, 0 /* restore d/i cache */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125 isb
Stepan Moskovchenko34dc00f2012-01-28 19:31:41 -0800126#endif
127
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700128
129#if defined(CONFIG_MSM_FIQ_SUPPORT)
130 cpsie f
131#endif
Pratik Patel17f3b822011-11-21 12:41:47 -0800132#ifdef CONFIG_MSM_JTAG
133 bl msm_jtag_restore_state
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700134#endif
135 ldr r0, =saved_state /* restore registers */
136#if (NR_CPUS >= 2)
137 mrc p15, 0, r1, c0, c0, 5 /* MPIDR */
138 ands r1, r1, #15 /* What CPU am I */
139 addne r0, r0, #CPU_SAVED_STATE_SIZE
140#endif
141
142 ldmfd r0, {r4-r14}
143 mov r0, #0 /* return power collapse failed */
144 bx lr
145
146ENTRY(msm_pm_collapse_exit)
147#if 0 /* serial debug */
148 mov r0, #0x80000016
149 mcr p15, 0, r0, c15, c2, 4
150 mov r0, #0xA9000000
151 add r0, r0, #0x00A00000 /* UART1 */
152 /*add r0, r0, #0x00C00000*/ /* UART3 */
153 mov r1, #'A'
154 str r1, [r0, #0x00C]
155#endif
Mahesh Sivasubramanian0ff37e72011-12-15 14:12:31 -0700156 ldr r1, =saved_state
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157 ldr r2, =msm_pm_collapse_exit
158 adr r3, msm_pm_collapse_exit
159 add r1, r1, r3
160 sub r1, r1, r2
Mahesh Sivasubramanian0ff37e72011-12-15 14:12:31 -0700161 add r1, r1, #CPU_SAVED_STATE_SIZE
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162#if (NR_CPUS >= 2)
163 mrc p15, 0, r2, c0, c0, 5 /* MPIDR */
164 ands r2, r2, #15 /* What CPU am I */
Mahesh Sivasubramanian0ff37e72011-12-15 14:12:31 -0700165 mov r3, #CPU_SAVED_STATE_SIZE
166 mul r2, r2, r3
167 add r1, r1, r2
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168#endif
169
170#ifdef CONFIG_MSM_CPU_AVS
171 ldmdb r1!, {r2-r4}
172#ifndef CONFIG_ARCH_MSM_KRAIT
173 mcr p15, 7, r4, c15, c1, 0 /* TSCSR */
174#endif
175 mcr p15, 7, r3, c15, c0, 6 /* AVSDSCR */
176 mcr p15, 7, r2, c15, c1, 7 /* AVSCSR */
177#endif
178 ldmdb r1!, {r2-r11}
179 mcr p15, 0, r4, c3, c0, 0 /* dacr */
180 mcr p15, 0, r3, c2, c0, 0 /* TTBR0 */
181#ifdef CONFIG_ARCH_MSM_SCORPION
182 /* This instruction is not valid for non scorpion processors */
183 mcr p15, 3, r5, c15, c0, 3 /* L2CR1 */
184#endif
185 mcr p15, 0, r6, c10, c2, 0 /* PRRR */
186 mcr p15, 0, r7, c10, c2, 1 /* NMRR */
187 mcr p15, 0, r8, c1, c0, 1 /* ACTLR */
188 mcr p15, 0, r9, c2, c0, 1 /* TTBR1 */
189 mcr p15, 0, r10, c13, c0, 3 /* TPIDRURO */
190 mcr p15, 0, r11, c13, c0, 1 /* context ID */
191 isb
192 ldmdb r1!, {r4-r14}
193 ldr r0, =msm_pm_pc_pgd
194 ldr r1, =msm_pm_collapse_exit
195 adr r3, msm_pm_collapse_exit
196 add r0, r0, r3
197 sub r0, r0, r1
198 ldr r0, [r0]
199 mrc p15, 0, r1, c2, c0, 0 /* save current TTBR0 */
200 and r3, r1, #0x7f /* mask to get TTB flags */
201 orr r0, r0, r3 /* add TTB flags to switch TTBR value */
202 mcr p15, 0, r0, c2, c0, 0 /* temporary switch TTBR0 */
203 isb
204 mcr p15, 0, r2, c1, c0, 0 /* MMU control */
205 isb
206msm_pm_mapped_pa:
207 /* Switch to virtual */
208 ldr r0, =msm_pm_pa_to_va
209 mov pc, r0
210msm_pm_pa_to_va:
211 mcr p15, 0, r1, c2, c0, 0 /* restore TTBR0 */
212 isb
213 mcr p15, 0, r3, c8, c7, 0 /* UTLBIALL */
214 mcr p15, 0, r3, c7, c5, 6 /* BPIALL */
215 dsb
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700216 isb
Stepan Moskovchenko6fd9c922011-12-08 18:15:05 -0800217#ifdef CONFIG_ARCH_MSM_KRAIT
218 mrc p15, 0, r1, c0, c0, 0
219 ldr r3, =0xff00fc00
220 and r3, r1, r3
221 ldr r1, =0x51000400
222 cmp r3, r1
223 mrceq p15, 7, r3, c15, c0, 2
224 biceq r3, r3, #0x400
225 mcreq p15, 7, r3, c15, c0, 2
226#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700227 stmfd sp!, {lr}
228 bl v7_flush_kern_cache_all
Pratik Patel17f3b822011-11-21 12:41:47 -0800229#ifdef CONFIG_MSM_JTAG
230 bl msm_jtag_restore_state
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700231#endif
232 ldmfd sp!, {lr}
233 mov r0, #1
234 bx lr
235 nop
236 nop
237 nop
238 nop
239 nop
2401: b 1b
241
242ENTRY(msm_pm_boot_entry)
243 mrc p15, 0, r0, c0, c0, 5 /* MPIDR */
244 and r0, r0, #15 /* what CPU am I */
245
246 ldr r1, =msm_pm_boot_vector
247 ldr r2, =msm_pm_boot_entry
248 adr r3, msm_pm_boot_entry
249 add r1, r1, r3 /* translate virt to phys addr */
250 sub r1, r1, r2
251
252 add r1, r1, r0, LSL #2 /* locate boot vector for our cpu */
253 ldr pc, [r1] /* jump */
254
255ENTRY(msm_pm_write_boot_vector)
256 ldr r2, =msm_pm_boot_vector
257 add r2, r2, r0, LSL #2 /* locate boot vector for our cpu */
258 str r1, [r2]
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600259 mov r0, r2
260 ldr r1, =4
261 stmfd sp!, {lr}
262 bl v7_flush_kern_dcache_area
263 ldmfd sp!, {lr}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700264 bx lr
265
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600266ENTRY(msm_pm_set_l2_flush_flag)
267 ldr r1, =msm_pm_flush_l2_flag
268 str r0, [r1]
269 bx lr
270
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700271 .data
272
273 .globl msm_pm_pc_pgd
274msm_pm_pc_pgd:
275 .long 0x0
276
277saved_state:
Mahesh Sivasubramanian0ff37e72011-12-15 14:12:31 -0700278 .space CPU_SAVED_STATE_SIZE * NR_CPUS
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700279saved_state_end:
280
281msm_pm_boot_vector:
282 .space 4 * NR_CPUS
Maheshkumar Sivasubramaniana012e092011-08-18 10:13:03 -0600283
284/*
285 * Default the l2 flush flag to 1 so that caches are flushed during power
286 * collapse unless the L2 driver decides to flush them only during L2
287 * Power collapse.
288 */
289msm_pm_flush_l2_flag:
290 .long 0x1