blob: 3ee59b1bc5cc050b2d6858f515e5665d79dcf4f9 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/bitops.h>
18#include <linux/io.h>
19#include <linux/spinlock.h>
20#include <linux/delay.h>
21#include <linux/clk.h>
22
23#include <asm/clkdev.h>
24#include <asm/mach-types.h>
25
26#include <mach/msm_iomap.h>
27#include <mach/clk.h>
28#include <mach/rpm-regulator.h>
Stephen Boyd94625ef2011-07-12 17:06:01 -070029#include <mach/socinfo.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030
31#include "clock-local.h"
32#include "clock-rpm.h"
33#include "clock-voter.h"
34#include "clock-dss-8960.h"
35#include "devices.h"
Vikram Mulukutla681d8682012-03-09 23:56:20 -080036#include "clock-pll.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38#define REG(off) (MSM_CLK_CTL_BASE + (off))
39#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
40#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
Matt Wagantall8b38f942011-08-02 18:23:18 -070041#define REG_GCC(off) (MSM_APCS_GCC_BASE + (off))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042
43/* Peripheral clock registers. */
Stephen Boyda52d7e32011-11-10 11:59:00 -080044#define ADM0_PBUS_CLK_CTL_REG REG(0x2208)
Tianyi Gou352955d2012-05-18 19:44:01 -070045#define SFAB_SATA_S_HCLK_CTL_REG REG(0x2480)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#define CE1_HCLK_CTL_REG REG(0x2720)
47#define CE1_CORE_CLK_CTL_REG REG(0x2724)
Tianyi Gou05e01102012-02-08 22:15:49 -080048#define PRNG_CLK_NS_REG REG(0x2E80)
Tianyi Gou41515e22011-09-01 19:37:43 -070049#define CE3_HCLK_CTL_REG REG(0x36C4)
50#define CE3_CORE_CLK_CTL_REG REG(0x36CC)
51#define CE3_CLK_SRC_NS_REG REG(0x36C0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define DMA_BAM_HCLK_CTL REG(0x25C0)
Tianyi Gou6613de52012-01-27 17:57:53 -080053#define CLK_HALT_AFAB_SFAB_STATEA_REG REG(0x2FC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070054#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
56#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
57#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
58#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
Tianyi Gou41515e22011-09-01 19:37:43 -070059/* 8064 name CLK_HALT_GSS_KPSS_MISC_STATE_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
61#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
Stephen Boyd973e4ba2011-07-12 17:06:01 -070062#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070064#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
65#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
67#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
68#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
69#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
70#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
71#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072#define PDM_CLK_NS_REG REG(0x2CC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070073/* 8064 name BB_PLL_ENA_APCS_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074#define BB_PLL_ENA_SC0_REG REG(0x34C0)
Tianyi Gou59608a72012-01-31 22:19:30 -080075#define BB_PLL_ENA_RPM_REG REG(0x34A0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070076#define BB_PLL0_STATUS_REG REG(0x30D8)
77#define BB_PLL5_STATUS_REG REG(0x30F8)
78#define BB_PLL6_STATUS_REG REG(0x3118)
79#define BB_PLL7_STATUS_REG REG(0x3138)
80#define BB_PLL8_L_VAL_REG REG(0x3144)
81#define BB_PLL8_M_VAL_REG REG(0x3148)
82#define BB_PLL8_MODE_REG REG(0x3140)
83#define BB_PLL8_N_VAL_REG REG(0x314C)
84#define BB_PLL8_STATUS_REG REG(0x3158)
85#define BB_PLL8_CONFIG_REG REG(0x3154)
86#define BB_PLL8_TEST_CTL_REG REG(0x3150)
Stephen Boyd94625ef2011-07-12 17:06:01 -070087#define BB_MMCC_PLL2_MODE_REG REG(0x3160)
88#define BB_MMCC_PLL2_TEST_CTL_REG REG(0x3170)
Tianyi Gou41515e22011-09-01 19:37:43 -070089#define BB_PLL14_MODE_REG REG(0x31C0)
90#define BB_PLL14_L_VAL_REG REG(0x31C4)
91#define BB_PLL14_M_VAL_REG REG(0x31C8)
92#define BB_PLL14_N_VAL_REG REG(0x31CC)
93#define BB_PLL14_TEST_CTL_REG REG(0x31D0)
94#define BB_PLL14_CONFIG_REG REG(0x31D4)
Stephen Boyd94625ef2011-07-12 17:06:01 -070095#define BB_PLL14_STATUS_REG REG(0x31D8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
97#define PMEM_ACLK_CTL_REG REG(0x25A0)
98#define RINGOSC_NS_REG REG(0x2DC0)
99#define RINGOSC_STATUS_REG REG(0x2DCC)
100#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
Stephen Boyda52d7e32011-11-10 11:59:00 -0800101#define RPM_MSG_RAM_HCLK_CTL_REG REG(0x27E0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
103#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
104#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
105#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
106#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
107#define SLIMBUS_XO_SRC_CLK_CTL_REG REG(0x2628)
108#define TSIF_HCLK_CTL_REG REG(0x2700)
109#define TSIF_REF_CLK_MD_REG REG(0x270C)
110#define TSIF_REF_CLK_NS_REG REG(0x2710)
111#define TSSC_CLK_CTL_REG REG(0x2CA0)
Tianyi Gou352955d2012-05-18 19:44:01 -0700112#define SATA_HCLK_CTL_REG REG(0x2C00)
Tianyi Gou41515e22011-09-01 19:37:43 -0700113#define SATA_CLK_SRC_NS_REG REG(0x2C08)
114#define SATA_RXOOB_CLK_CTL_REG REG(0x2C0C)
115#define SATA_PMALIVE_CLK_CTL_REG REG(0x2C10)
116#define SATA_PHY_REF_CLK_CTL_REG REG(0x2C14)
Tianyi Gou352955d2012-05-18 19:44:01 -0700117#define SATA_ACLK_CTL_REG REG(0x2C20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700118#define SATA_PHY_CFG_CLK_CTL_REG REG(0x2C40)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
120#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
121#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
122#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
123#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
124#define USB_HS1_HCLK_CTL_REG REG(0x2900)
Tianyi Gou41515e22011-09-01 19:37:43 -0700125#define USB_HS1_HCLK_FS_REG REG(0x2904)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700126#define USB_HS1_RESET_REG REG(0x2910)
127#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
128#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700129#define USB_HS3_HCLK_CTL_REG REG(0x3700)
130#define USB_HS3_HCLK_FS_REG REG(0x3704)
131#define USB_HS3_RESET_REG REG(0x3710)
132#define USB_HS3_XCVR_FS_CLK_MD_REG REG(0X3708)
133#define USB_HS3_XCVR_FS_CLK_NS_REG REG(0X370C)
134#define USB_HS4_HCLK_CTL_REG REG(0x3720)
135#define USB_HS4_HCLK_FS_REG REG(0x3724)
136#define USB_HS4_RESET_REG REG(0x3730)
137#define USB_HS4_XCVR_FS_CLK_MD_REG REG(0X3728)
138#define USB_HS4_XCVR_FS_CLK_NS_REG REG(0X372C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700139#define USB_HSIC_HCLK_CTL_REG REG(0x2920)
140#define USB_HSIC_HSIC_CLK_CTL_REG REG(0x2B44)
141#define USB_HSIC_HSIC_CLK_SRC_CTL_REG REG(0x2B40)
142#define USB_HSIC_HSIO_CAL_CLK_CTL_REG REG(0x2B48)
143#define USB_HSIC_RESET_REG REG(0x2934)
144#define USB_HSIC_SYSTEM_CLK_CTL_REG REG(0x292C)
145#define USB_HSIC_XCVR_FS_CLK_MD_REG REG(0x2924)
146#define USB_HSIC_XCVR_FS_CLK_NS_REG REG(0x2928)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700147#define USB_PHY0_RESET_REG REG(0x2E20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700148#define PCIE_ALT_REF_CLK_NS_REG REG(0x3860)
Tianyi Gou6613de52012-01-27 17:57:53 -0800149#define PCIE_ACLK_CTL_REG REG(0x22C0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700150#define PCIE_HCLK_CTL_REG REG(0x22CC)
Tianyi Gou6613de52012-01-27 17:57:53 -0800151#define PCIE_PCLK_CTL_REG REG(0x22D0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700152#define GPLL1_MODE_REG REG(0x3160)
153#define GPLL1_L_VAL_REG REG(0x3164)
154#define GPLL1_M_VAL_REG REG(0x3168)
155#define GPLL1_N_VAL_REG REG(0x316C)
156#define GPLL1_CONFIG_REG REG(0x3174)
157#define GPLL1_STATUS_REG REG(0x3178)
158#define PXO_SRC_CLK_CTL_REG REG(0x2EA0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159
160/* Multimedia clock registers. */
161#define AHB_EN_REG REG_MM(0x0008)
162#define AHB_EN2_REG REG_MM(0x0038)
Tianyi Gou41515e22011-09-01 19:37:43 -0700163#define AHB_EN3_REG REG_MM(0x0248)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164#define AHB_NS_REG REG_MM(0x0004)
165#define AXI_NS_REG REG_MM(0x0014)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700166#define CAMCLK0_NS_REG REG_MM(0x0148)
167#define CAMCLK0_CC_REG REG_MM(0x0140)
168#define CAMCLK0_MD_REG REG_MM(0x0144)
169#define CAMCLK1_NS_REG REG_MM(0x015C)
170#define CAMCLK1_CC_REG REG_MM(0x0154)
171#define CAMCLK1_MD_REG REG_MM(0x0158)
172#define CAMCLK2_NS_REG REG_MM(0x0228)
173#define CAMCLK2_CC_REG REG_MM(0x0220)
174#define CAMCLK2_MD_REG REG_MM(0x0224)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175#define CSI0_NS_REG REG_MM(0x0048)
176#define CSI0_CC_REG REG_MM(0x0040)
177#define CSI0_MD_REG REG_MM(0x0044)
178#define CSI1_NS_REG REG_MM(0x0010)
179#define CSI1_CC_REG REG_MM(0x0024)
180#define CSI1_MD_REG REG_MM(0x0028)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700181#define CSI2_NS_REG REG_MM(0x0234)
182#define CSI2_CC_REG REG_MM(0x022C)
183#define CSI2_MD_REG REG_MM(0x0230)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700184#define CSIPHYTIMER_CC_REG REG_MM(0x0160)
185#define CSIPHYTIMER_MD_REG REG_MM(0x0164)
186#define CSIPHYTIMER_NS_REG REG_MM(0x0168)
187#define DSI1_BYTE_NS_REG REG_MM(0x00B0)
188#define DSI1_BYTE_CC_REG REG_MM(0x0090)
189#define DSI2_BYTE_NS_REG REG_MM(0x00BC)
190#define DSI2_BYTE_CC_REG REG_MM(0x00B4)
191#define DSI1_ESC_NS_REG REG_MM(0x011C)
192#define DSI1_ESC_CC_REG REG_MM(0x00CC)
193#define DSI2_ESC_NS_REG REG_MM(0x0150)
194#define DSI2_ESC_CC_REG REG_MM(0x013C)
195#define DSI_PIXEL_CC_REG REG_MM(0x0130)
196#define DSI2_PIXEL_CC_REG REG_MM(0x0094)
197#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
198#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
199#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
200#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
201#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
202#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
203#define DBG_BUS_VEC_G_REG REG_MM(0x01E0)
204#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
205#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Tianyi Gou41515e22011-09-01 19:37:43 -0700206#define DBG_BUS_VEC_J_REG REG_MM(0x0240)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
208#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
209#define GFX2D0_CC_REG REG_MM(0x0060)
210#define GFX2D0_MD0_REG REG_MM(0x0064)
211#define GFX2D0_MD1_REG REG_MM(0x0068)
212#define GFX2D0_NS_REG REG_MM(0x0070)
213#define GFX2D1_CC_REG REG_MM(0x0074)
214#define GFX2D1_MD0_REG REG_MM(0x0078)
215#define GFX2D1_MD1_REG REG_MM(0x006C)
216#define GFX2D1_NS_REG REG_MM(0x007C)
217#define GFX3D_CC_REG REG_MM(0x0080)
218#define GFX3D_MD0_REG REG_MM(0x0084)
219#define GFX3D_MD1_REG REG_MM(0x0088)
220#define GFX3D_NS_REG REG_MM(0x008C)
221#define IJPEG_CC_REG REG_MM(0x0098)
222#define IJPEG_MD_REG REG_MM(0x009C)
223#define IJPEG_NS_REG REG_MM(0x00A0)
224#define JPEGD_CC_REG REG_MM(0x00A4)
225#define JPEGD_NS_REG REG_MM(0x00AC)
Tianyi Gou41515e22011-09-01 19:37:43 -0700226#define VCAP_CC_REG REG_MM(0x0178)
227#define VCAP_NS_REG REG_MM(0x021C)
228#define VCAP_MD0_REG REG_MM(0x01EC)
229#define VCAP_MD1_REG REG_MM(0x0218)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700230#define MAXI_EN_REG REG_MM(0x0018)
231#define MAXI_EN2_REG REG_MM(0x0020)
232#define MAXI_EN3_REG REG_MM(0x002C)
233#define MAXI_EN4_REG REG_MM(0x0114)
Tianyi Gou41515e22011-09-01 19:37:43 -0700234#define MAXI_EN5_REG REG_MM(0x0244)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700235#define MDP_CC_REG REG_MM(0x00C0)
236#define MDP_LUT_CC_REG REG_MM(0x016C)
237#define MDP_MD0_REG REG_MM(0x00C4)
238#define MDP_MD1_REG REG_MM(0x00C8)
239#define MDP_NS_REG REG_MM(0x00D0)
240#define MISC_CC_REG REG_MM(0x0058)
241#define MISC_CC2_REG REG_MM(0x005C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700242#define MISC_CC3_REG REG_MM(0x0238)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700243#define MM_PLL1_MODE_REG REG_MM(0x031C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700244#define MM_PLL1_L_VAL_REG REG_MM(0x0320)
245#define MM_PLL1_M_VAL_REG REG_MM(0x0324)
246#define MM_PLL1_N_VAL_REG REG_MM(0x0328)
247#define MM_PLL1_CONFIG_REG REG_MM(0x032C)
248#define MM_PLL1_TEST_CTL_REG REG_MM(0x0330)
249#define MM_PLL1_STATUS_REG REG_MM(0x0334)
250#define MM_PLL3_MODE_REG REG_MM(0x0338)
Tianyi Gou621f8742011-09-01 21:45:01 -0700251#define MM_PLL3_L_VAL_REG REG_MM(0x033C)
252#define MM_PLL3_M_VAL_REG REG_MM(0x0340)
253#define MM_PLL3_N_VAL_REG REG_MM(0x0344)
254#define MM_PLL3_CONFIG_REG REG_MM(0x0348)
255#define MM_PLL3_TEST_CTL_REG REG_MM(0x034C)
256#define MM_PLL3_STATUS_REG REG_MM(0x0350)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700257#define ROT_CC_REG REG_MM(0x00E0)
258#define ROT_NS_REG REG_MM(0x00E8)
259#define SAXI_EN_REG REG_MM(0x0030)
260#define SW_RESET_AHB_REG REG_MM(0x020C)
261#define SW_RESET_AHB2_REG REG_MM(0x0200)
262#define SW_RESET_ALL_REG REG_MM(0x0204)
263#define SW_RESET_AXI_REG REG_MM(0x0208)
264#define SW_RESET_CORE_REG REG_MM(0x0210)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700265#define SW_RESET_CORE2_REG REG_MM(0x0214)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700266#define TV_CC_REG REG_MM(0x00EC)
267#define TV_CC2_REG REG_MM(0x0124)
268#define TV_MD_REG REG_MM(0x00F0)
269#define TV_NS_REG REG_MM(0x00F4)
270#define VCODEC_CC_REG REG_MM(0x00F8)
271#define VCODEC_MD0_REG REG_MM(0x00FC)
272#define VCODEC_MD1_REG REG_MM(0x0128)
273#define VCODEC_NS_REG REG_MM(0x0100)
274#define VFE_CC_REG REG_MM(0x0104)
275#define VFE_MD_REG REG_MM(0x0108)
276#define VFE_NS_REG REG_MM(0x010C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700277#define VFE_CC2_REG REG_MM(0x023C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700278#define VPE_CC_REG REG_MM(0x0110)
279#define VPE_NS_REG REG_MM(0x0118)
280
281/* Low-power Audio clock registers. */
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700282#define LCC_CLK_HS_DEBUG_CFG_REG REG_LPA(0x00A4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700283#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
284#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
285#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
286#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
287#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
288#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
289#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
290#define LCC_MI2S_MD_REG REG_LPA(0x004C)
291#define LCC_MI2S_NS_REG REG_LPA(0x0048)
292#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
293#define LCC_PCM_MD_REG REG_LPA(0x0058)
294#define LCC_PCM_NS_REG REG_LPA(0x0054)
295#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700296#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
297#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
298#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
299#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
300#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700301#define LCC_PLL0_STATUS_REG REG_LPA(0x0018)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700302#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
303#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
304#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
305#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
306#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
307#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
308#define LCC_SLIMBUS_NS_REG REG_LPA(0x00CC)
309#define LCC_SLIMBUS_MD_REG REG_LPA(0x00D0)
310#define LCC_SLIMBUS_STATUS_REG REG_LPA(0x00D4)
311#define LCC_AHBEX_BRANCH_CTL_REG REG_LPA(0x00E4)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700312#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700313
Matt Wagantall8b38f942011-08-02 18:23:18 -0700314#define GCC_APCS_CLK_DIAG REG_GCC(0x001C)
315
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700316/* MUX source input identifiers. */
317#define pxo_to_bb_mux 0
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700318#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700319#define pll0_to_bb_mux 2
320#define pll8_to_bb_mux 3
321#define pll6_to_bb_mux 4
322#define gnd_to_bb_mux 5
Stephen Boyd94625ef2011-07-12 17:06:01 -0700323#define pll3_to_bb_mux 6
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700324#define pxo_to_mm_mux 0
325#define pll1_to_mm_mux 1
Tianyi Gou41515e22011-09-01 19:37:43 -0700326#define pll2_to_mm_mux 1 /* or MMCC_PLL1 */
327#define pll8_to_mm_mux 2 /* or GCC_PERF */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700328#define pll0_to_mm_mux 3
Tianyi Gou41515e22011-09-01 19:37:43 -0700329#define pll15_to_mm_mux 3 /* or MM_PLL3 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700330#define gnd_to_mm_mux 4
Stephen Boyd7a776cd2011-10-20 12:46:04 -0700331#define pll3_to_mm_mux 3 /* or MMCC_PLL2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700332#define hdmi_pll_to_mm_mux 3
333#define cxo_to_xo_mux 0
334#define pxo_to_xo_mux 1
335#define gnd_to_xo_mux 3
336#define pxo_to_lpa_mux 0
337#define cxo_to_lpa_mux 1
338#define pll4_to_lpa_mux 2
339#define gnd_to_lpa_mux 6
Tianyi Gou41515e22011-09-01 19:37:43 -0700340#define pxo_to_pcie_mux 0
341#define pll3_to_pcie_mux 1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700342
343/* Test Vector Macros */
344#define TEST_TYPE_PER_LS 1
345#define TEST_TYPE_PER_HS 2
346#define TEST_TYPE_MM_LS 3
347#define TEST_TYPE_MM_HS 4
348#define TEST_TYPE_LPA 5
Matt Wagantall8b38f942011-08-02 18:23:18 -0700349#define TEST_TYPE_CPUL2 6
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700350#define TEST_TYPE_LPA_HS 7
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700351#define TEST_TYPE_SHIFT 24
352#define TEST_CLK_SEL_MASK BM(23, 0)
353#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
354#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
355#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
356#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
357#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
358#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700359#define TEST_LPA_HS(s) TEST_VECTOR((s), TEST_TYPE_LPA_HS)
Matt Wagantall8b38f942011-08-02 18:23:18 -0700360#define TEST_CPUL2(s) TEST_VECTOR((s), TEST_TYPE_CPUL2)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700361
362#define MN_MODE_DUAL_EDGE 0x2
363
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700364struct pll_rate {
365 const uint32_t l_val;
366 const uint32_t m_val;
367 const uint32_t n_val;
368 const uint32_t vco;
369 const uint32_t post_div;
370 const uint32_t i_bits;
371};
372#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
373
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700374enum vdd_dig_levels {
375 VDD_DIG_NONE,
376 VDD_DIG_LOW,
377 VDD_DIG_NOMINAL,
378 VDD_DIG_HIGH
379};
380
Saravana Kannan298ec392012-02-08 19:21:47 -0800381static int set_vdd_dig_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700382{
383 static const int vdd_uv[] = {
384 [VDD_DIG_NONE] = 0,
385 [VDD_DIG_LOW] = 945000,
386 [VDD_DIG_NOMINAL] = 1050000,
387 [VDD_DIG_HIGH] = 1150000
388 };
Saravana Kannan298ec392012-02-08 19:21:47 -0800389 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S3, RPM_VREG_VOTER3,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700390 vdd_uv[level], 1150000, 1);
391}
392
Saravana Kannan298ec392012-02-08 19:21:47 -0800393static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig_8960);
394
395static int set_vdd_dig_8930(struct clk_vdd_class *vdd_class, int level)
396{
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800397 static const int vdd_corner[] = {
398 [VDD_DIG_NONE] = RPM_VREG_CORNER_NONE,
399 [VDD_DIG_LOW] = RPM_VREG_CORNER_LOW,
400 [VDD_DIG_NOMINAL] = RPM_VREG_CORNER_NOMINAL,
401 [VDD_DIG_HIGH] = RPM_VREG_CORNER_HIGH,
Saravana Kannan298ec392012-02-08 19:21:47 -0800402 };
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800403 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_VDD_DIG_CORNER,
404 RPM_VREG_VOTER3,
405 vdd_corner[level],
406 RPM_VREG_CORNER_HIGH, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800407}
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700408
409#define VDD_DIG_FMAX_MAP1(l1, f1) \
410 .vdd_class = &vdd_dig, \
411 .fmax[VDD_DIG_##l1] = (f1)
412#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
413 .vdd_class = &vdd_dig, \
414 .fmax[VDD_DIG_##l1] = (f1), \
415 .fmax[VDD_DIG_##l2] = (f2)
416#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
417 .vdd_class = &vdd_dig, \
418 .fmax[VDD_DIG_##l1] = (f1), \
419 .fmax[VDD_DIG_##l2] = (f2), \
420 .fmax[VDD_DIG_##l3] = (f3)
421
Tianyi Goue1faaf22012-01-24 16:07:19 -0800422enum vdd_sr2_pll_levels {
423 VDD_SR2_PLL_OFF,
424 VDD_SR2_PLL_ON
Matt Wagantallc57577d2011-10-06 17:06:53 -0700425};
426
Saravana Kannan298ec392012-02-08 19:21:47 -0800427static int set_vdd_sr2_pll_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantallc57577d2011-10-06 17:06:53 -0700428{
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800429 int rc = 0;
Saravana Kannan298ec392012-02-08 19:21:47 -0800430
431 if (level == VDD_SR2_PLL_OFF) {
432 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
433 RPM_VREG_VOTER3, 0, 0, 1);
434 if (rc)
435 return rc;
436 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
437 RPM_VREG_VOTER3, 0, 0, 1);
438 if (rc)
439 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
440 RPM_VREG_VOTER3, 1800000, 1800000, 1);
Tianyi Goue1faaf22012-01-24 16:07:19 -0800441 } else {
Saravana Kannan298ec392012-02-08 19:21:47 -0800442 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
David Collins9a81d6c2012-03-29 15:11:33 -0700443 RPM_VREG_VOTER3, 2050000, 2100000, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800444 if (rc)
445 return rc;
446 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
447 RPM_VREG_VOTER3, 1800000, 1800000, 1);
448 if (rc)
449 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800450 RPM_VREG_VOTER3, 0, 0, 1);
Matt Wagantallc57577d2011-10-06 17:06:53 -0700451 }
452
453 return rc;
454}
455
Saravana Kannan298ec392012-02-08 19:21:47 -0800456static DEFINE_VDD_CLASS(vdd_sr2_pll, set_vdd_sr2_pll_8960);
457
458static int sr2_lreg_uv[] = {
459 [VDD_SR2_PLL_OFF] = 0,
460 [VDD_SR2_PLL_ON] = 1800000,
461};
462
463static int set_vdd_sr2_pll_8064(struct clk_vdd_class *vdd_class, int level)
464{
465 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_LVS7, RPM_VREG_VOTER3,
466 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
467}
468
469static int set_vdd_sr2_pll_8930(struct clk_vdd_class *vdd_class, int level)
470{
471 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_L23, RPM_VREG_VOTER3,
472 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
473}
Matt Wagantallc57577d2011-10-06 17:06:53 -0700474
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700475/*
476 * Clock Descriptions
477 */
478
Stephen Boyd72a80352012-01-26 15:57:38 -0800479DEFINE_CLK_RPM_BRANCH(pxo_clk, pxo_a_clk, PXO, 27000000);
480DEFINE_CLK_RPM_BRANCH(cxo_clk, cxo_a_clk, CXO, 19200000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700481
482static struct pll_clk pll2_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700483 .mode_reg = MM_PLL1_MODE_REG,
484 .parent = &pxo_clk.c,
485 .c = {
486 .dbg_name = "pll2_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800487 .rate = 800000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800488 .ops = &clk_ops_local_pll,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700489 CLK_INIT(pll2_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800490 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700491 },
492};
493
Stephen Boyd94625ef2011-07-12 17:06:01 -0700494static struct pll_clk pll3_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700495 .mode_reg = BB_MMCC_PLL2_MODE_REG,
496 .parent = &pxo_clk.c,
497 .c = {
498 .dbg_name = "pll3_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800499 .rate = 1200000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800500 .ops = &clk_ops_local_pll,
Tianyi Goue1faaf22012-01-24 16:07:19 -0800501 .vdd_class = &vdd_sr2_pll,
502 .fmax[VDD_SR2_PLL_ON] = ULONG_MAX,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700503 CLK_INIT(pll3_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800504 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700505 },
506};
507
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700508static struct pll_vote_clk pll4_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509 .en_reg = BB_PLL_ENA_SC0_REG,
510 .en_mask = BIT(4),
511 .status_reg = LCC_PLL0_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800512 .status_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700513 .parent = &pxo_clk.c,
514 .c = {
515 .dbg_name = "pll4_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800516 .rate = 393216000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700517 .ops = &clk_ops_pll_vote,
518 CLK_INIT(pll4_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800519 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700520 },
521};
522
523static struct pll_vote_clk pll8_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700524 .en_reg = BB_PLL_ENA_SC0_REG,
525 .en_mask = BIT(8),
526 .status_reg = BB_PLL8_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800527 .status_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700528 .parent = &pxo_clk.c,
529 .c = {
530 .dbg_name = "pll8_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800531 .rate = 384000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700532 .ops = &clk_ops_pll_vote,
533 CLK_INIT(pll8_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800534 .warned = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700535 },
536};
537
Stephen Boyd94625ef2011-07-12 17:06:01 -0700538static struct pll_vote_clk pll14_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700539 .en_reg = BB_PLL_ENA_SC0_REG,
540 .en_mask = BIT(14),
541 .status_reg = BB_PLL14_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800542 .status_mask = BIT(16),
Stephen Boyd94625ef2011-07-12 17:06:01 -0700543 .parent = &pxo_clk.c,
544 .c = {
545 .dbg_name = "pll14_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800546 .rate = 480000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700547 .ops = &clk_ops_pll_vote,
548 CLK_INIT(pll14_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800549 .warned = true,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700550 },
551};
552
Tianyi Gou41515e22011-09-01 19:37:43 -0700553static struct pll_clk pll15_clk = {
Tianyi Gou41515e22011-09-01 19:37:43 -0700554 .mode_reg = MM_PLL3_MODE_REG,
555 .parent = &pxo_clk.c,
556 .c = {
557 .dbg_name = "pll15_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800558 .rate = 975000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800559 .ops = &clk_ops_local_pll,
Tianyi Gou41515e22011-09-01 19:37:43 -0700560 CLK_INIT(pll15_clk.c),
Stephen Boyd3bbf3462012-01-12 00:19:23 -0800561 .warned = true,
Tianyi Gou41515e22011-09-01 19:37:43 -0700562 },
563};
564
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700565/* AXI Interfaces */
566static struct branch_clk gmem_axi_clk = {
567 .b = {
568 .ctl_reg = MAXI_EN_REG,
569 .en_mask = BIT(24),
570 .halt_reg = DBG_BUS_VEC_E_REG,
571 .halt_bit = 6,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800572 .retain_reg = MAXI_EN2_REG,
573 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700574 },
575 .c = {
576 .dbg_name = "gmem_axi_clk",
577 .ops = &clk_ops_branch,
578 CLK_INIT(gmem_axi_clk.c),
579 },
580};
581
582static struct branch_clk ijpeg_axi_clk = {
583 .b = {
584 .ctl_reg = MAXI_EN_REG,
585 .en_mask = BIT(21),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800586 .hwcg_reg = MAXI_EN_REG,
587 .hwcg_mask = BIT(11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700588 .reset_reg = SW_RESET_AXI_REG,
589 .reset_mask = BIT(14),
590 .halt_reg = DBG_BUS_VEC_E_REG,
591 .halt_bit = 4,
592 },
593 .c = {
594 .dbg_name = "ijpeg_axi_clk",
595 .ops = &clk_ops_branch,
596 CLK_INIT(ijpeg_axi_clk.c),
597 },
598};
599
600static struct branch_clk imem_axi_clk = {
601 .b = {
602 .ctl_reg = MAXI_EN_REG,
603 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800604 .hwcg_reg = MAXI_EN_REG,
605 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700606 .reset_reg = SW_RESET_CORE_REG,
607 .reset_mask = BIT(10),
608 .halt_reg = DBG_BUS_VEC_E_REG,
609 .halt_bit = 7,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800610 .retain_reg = MAXI_EN2_REG,
611 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700612 },
613 .c = {
614 .dbg_name = "imem_axi_clk",
615 .ops = &clk_ops_branch,
616 CLK_INIT(imem_axi_clk.c),
617 },
618};
619
620static struct branch_clk jpegd_axi_clk = {
621 .b = {
622 .ctl_reg = MAXI_EN_REG,
623 .en_mask = BIT(25),
624 .halt_reg = DBG_BUS_VEC_E_REG,
625 .halt_bit = 5,
626 },
627 .c = {
628 .dbg_name = "jpegd_axi_clk",
629 .ops = &clk_ops_branch,
630 CLK_INIT(jpegd_axi_clk.c),
631 },
632};
633
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700634static struct branch_clk vcodec_axi_b_clk = {
635 .b = {
636 .ctl_reg = MAXI_EN4_REG,
637 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800638 .hwcg_reg = MAXI_EN4_REG,
639 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700640 .halt_reg = DBG_BUS_VEC_I_REG,
641 .halt_bit = 25,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800642 .retain_reg = MAXI_EN4_REG,
643 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700644 },
645 .c = {
646 .dbg_name = "vcodec_axi_b_clk",
647 .ops = &clk_ops_branch,
648 CLK_INIT(vcodec_axi_b_clk.c),
649 },
650};
651
Matt Wagantall91f42702011-07-14 12:01:15 -0700652static struct branch_clk vcodec_axi_a_clk = {
653 .b = {
654 .ctl_reg = MAXI_EN4_REG,
655 .en_mask = BIT(25),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800656 .hwcg_reg = MAXI_EN4_REG,
657 .hwcg_mask = BIT(24),
Matt Wagantall91f42702011-07-14 12:01:15 -0700658 .halt_reg = DBG_BUS_VEC_I_REG,
659 .halt_bit = 26,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800660 .retain_reg = MAXI_EN4_REG,
661 .retain_mask = BIT(10),
Matt Wagantall91f42702011-07-14 12:01:15 -0700662 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700663 .c = {
664 .dbg_name = "vcodec_axi_a_clk",
665 .ops = &clk_ops_branch,
666 CLK_INIT(vcodec_axi_a_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700667 .depends = &vcodec_axi_b_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700668 },
669};
670
671static struct branch_clk vcodec_axi_clk = {
672 .b = {
673 .ctl_reg = MAXI_EN_REG,
674 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800675 .hwcg_reg = MAXI_EN_REG,
676 .hwcg_mask = BIT(13),
Matt Wagantall91f42702011-07-14 12:01:15 -0700677 .reset_reg = SW_RESET_AXI_REG,
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -0800678 .reset_mask = BIT(4)|BIT(5)|BIT(7),
Matt Wagantall91f42702011-07-14 12:01:15 -0700679 .halt_reg = DBG_BUS_VEC_E_REG,
680 .halt_bit = 3,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800681 .retain_reg = MAXI_EN2_REG,
682 .retain_mask = BIT(28),
Matt Wagantall91f42702011-07-14 12:01:15 -0700683 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700684 .c = {
685 .dbg_name = "vcodec_axi_clk",
686 .ops = &clk_ops_branch,
687 CLK_INIT(vcodec_axi_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700688 .depends = &vcodec_axi_a_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700689 },
690};
691
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700692static struct branch_clk vfe_axi_clk = {
693 .b = {
694 .ctl_reg = MAXI_EN_REG,
695 .en_mask = BIT(18),
696 .reset_reg = SW_RESET_AXI_REG,
697 .reset_mask = BIT(9),
698 .halt_reg = DBG_BUS_VEC_E_REG,
699 .halt_bit = 0,
700 },
701 .c = {
702 .dbg_name = "vfe_axi_clk",
703 .ops = &clk_ops_branch,
704 CLK_INIT(vfe_axi_clk.c),
705 },
706};
707
708static struct branch_clk mdp_axi_clk = {
709 .b = {
710 .ctl_reg = MAXI_EN_REG,
711 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800712 .hwcg_reg = MAXI_EN_REG,
713 .hwcg_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700714 .reset_reg = SW_RESET_AXI_REG,
715 .reset_mask = BIT(13),
716 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700717 .halt_bit = 8,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800718 .retain_reg = MAXI_EN_REG,
719 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700720 },
721 .c = {
722 .dbg_name = "mdp_axi_clk",
723 .ops = &clk_ops_branch,
724 CLK_INIT(mdp_axi_clk.c),
725 },
726};
727
728static struct branch_clk rot_axi_clk = {
729 .b = {
730 .ctl_reg = MAXI_EN2_REG,
731 .en_mask = BIT(24),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800732 .hwcg_reg = MAXI_EN2_REG,
733 .hwcg_mask = BIT(25),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700734 .reset_reg = SW_RESET_AXI_REG,
735 .reset_mask = BIT(6),
736 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700737 .halt_bit = 2,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800738 .retain_reg = MAXI_EN3_REG,
739 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700740 },
741 .c = {
742 .dbg_name = "rot_axi_clk",
743 .ops = &clk_ops_branch,
744 CLK_INIT(rot_axi_clk.c),
745 },
746};
747
748static struct branch_clk vpe_axi_clk = {
749 .b = {
750 .ctl_reg = MAXI_EN2_REG,
751 .en_mask = BIT(26),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800752 .hwcg_reg = MAXI_EN2_REG,
753 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700754 .reset_reg = SW_RESET_AXI_REG,
755 .reset_mask = BIT(15),
756 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700757 .halt_bit = 1,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800758 .retain_reg = MAXI_EN3_REG,
759 .retain_mask = BIT(21),
760
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700761 },
762 .c = {
763 .dbg_name = "vpe_axi_clk",
764 .ops = &clk_ops_branch,
765 CLK_INIT(vpe_axi_clk.c),
766 },
767};
768
Tianyi Gou41515e22011-09-01 19:37:43 -0700769static struct branch_clk vcap_axi_clk = {
770 .b = {
771 .ctl_reg = MAXI_EN5_REG,
772 .en_mask = BIT(12),
773 .reset_reg = SW_RESET_AXI_REG,
774 .reset_mask = BIT(16),
775 .halt_reg = DBG_BUS_VEC_J_REG,
776 .halt_bit = 20,
777 },
778 .c = {
779 .dbg_name = "vcap_axi_clk",
780 .ops = &clk_ops_branch,
781 CLK_INIT(vcap_axi_clk.c),
782 },
783};
784
Tianyi Goue3d4f542012-03-15 17:06:45 -0700785/* gfx3d_axi_clk is set as a dependency of gmem_axi_clk at runtime */
786static struct branch_clk gfx3d_axi_clk_8064 = {
Tianyi Gou621f8742011-09-01 21:45:01 -0700787 .b = {
788 .ctl_reg = MAXI_EN5_REG,
789 .en_mask = BIT(25),
790 .reset_reg = SW_RESET_AXI_REG,
791 .reset_mask = BIT(17),
792 .halt_reg = DBG_BUS_VEC_J_REG,
793 .halt_bit = 30,
794 },
795 .c = {
796 .dbg_name = "gfx3d_axi_clk",
797 .ops = &clk_ops_branch,
Tianyi Goue3d4f542012-03-15 17:06:45 -0700798 CLK_INIT(gfx3d_axi_clk_8064.c),
799 },
800};
801
802static struct branch_clk gfx3d_axi_clk_8930 = {
803 .b = {
804 .ctl_reg = MAXI_EN5_REG,
805 .en_mask = BIT(12),
806 .reset_reg = SW_RESET_AXI_REG,
807 .reset_mask = BIT(16),
808 .halt_reg = DBG_BUS_VEC_J_REG,
809 .halt_bit = 12,
810 },
811 .c = {
812 .dbg_name = "gfx3d_axi_clk",
813 .ops = &clk_ops_branch,
814 CLK_INIT(gfx3d_axi_clk_8930.c),
Tianyi Gou621f8742011-09-01 21:45:01 -0700815 },
816};
817
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700818/* AHB Interfaces */
819static struct branch_clk amp_p_clk = {
820 .b = {
821 .ctl_reg = AHB_EN_REG,
822 .en_mask = BIT(24),
Matt Wagantalld40857a2012-04-10 19:15:43 -0700823 .reset_reg = SW_RESET_CORE_REG,
824 .reset_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700825 .halt_reg = DBG_BUS_VEC_F_REG,
826 .halt_bit = 18,
827 },
828 .c = {
829 .dbg_name = "amp_p_clk",
830 .ops = &clk_ops_branch,
831 CLK_INIT(amp_p_clk.c),
832 },
833};
834
Matt Wagantallc23eee92011-08-16 23:06:52 -0700835static struct branch_clk csi_p_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700836 .b = {
837 .ctl_reg = AHB_EN_REG,
838 .en_mask = BIT(7),
839 .reset_reg = SW_RESET_AHB_REG,
840 .reset_mask = BIT(17),
841 .halt_reg = DBG_BUS_VEC_F_REG,
842 .halt_bit = 16,
843 },
844 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -0700845 .dbg_name = "csi_p_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700846 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -0700847 CLK_INIT(csi_p_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700848 },
849};
850
851static struct branch_clk dsi1_m_p_clk = {
852 .b = {
853 .ctl_reg = AHB_EN_REG,
854 .en_mask = BIT(9),
855 .reset_reg = SW_RESET_AHB_REG,
856 .reset_mask = BIT(6),
857 .halt_reg = DBG_BUS_VEC_F_REG,
858 .halt_bit = 19,
859 },
860 .c = {
861 .dbg_name = "dsi1_m_p_clk",
862 .ops = &clk_ops_branch,
863 CLK_INIT(dsi1_m_p_clk.c),
864 },
865};
866
867static struct branch_clk dsi1_s_p_clk = {
868 .b = {
869 .ctl_reg = AHB_EN_REG,
870 .en_mask = BIT(18),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800871 .hwcg_reg = AHB_EN2_REG,
872 .hwcg_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700873 .reset_reg = SW_RESET_AHB_REG,
874 .reset_mask = BIT(5),
875 .halt_reg = DBG_BUS_VEC_F_REG,
876 .halt_bit = 21,
877 },
878 .c = {
879 .dbg_name = "dsi1_s_p_clk",
880 .ops = &clk_ops_branch,
881 CLK_INIT(dsi1_s_p_clk.c),
882 },
883};
884
885static struct branch_clk dsi2_m_p_clk = {
886 .b = {
887 .ctl_reg = AHB_EN_REG,
888 .en_mask = BIT(17),
889 .reset_reg = SW_RESET_AHB2_REG,
890 .reset_mask = BIT(1),
891 .halt_reg = DBG_BUS_VEC_E_REG,
892 .halt_bit = 18,
893 },
894 .c = {
895 .dbg_name = "dsi2_m_p_clk",
896 .ops = &clk_ops_branch,
897 CLK_INIT(dsi2_m_p_clk.c),
898 },
899};
900
901static struct branch_clk dsi2_s_p_clk = {
902 .b = {
903 .ctl_reg = AHB_EN_REG,
904 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800905 .hwcg_reg = AHB_EN2_REG,
906 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700907 .reset_reg = SW_RESET_AHB2_REG,
908 .reset_mask = BIT(0),
909 .halt_reg = DBG_BUS_VEC_F_REG,
910 .halt_bit = 20,
911 },
912 .c = {
913 .dbg_name = "dsi2_s_p_clk",
914 .ops = &clk_ops_branch,
915 CLK_INIT(dsi2_s_p_clk.c),
916 },
917};
918
919static struct branch_clk gfx2d0_p_clk = {
920 .b = {
921 .ctl_reg = AHB_EN_REG,
922 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800923 .hwcg_reg = AHB_EN2_REG,
924 .hwcg_mask = BIT(28),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700925 .reset_reg = SW_RESET_AHB_REG,
926 .reset_mask = BIT(12),
927 .halt_reg = DBG_BUS_VEC_F_REG,
928 .halt_bit = 2,
929 },
930 .c = {
931 .dbg_name = "gfx2d0_p_clk",
932 .ops = &clk_ops_branch,
933 CLK_INIT(gfx2d0_p_clk.c),
934 },
935};
936
937static struct branch_clk gfx2d1_p_clk = {
938 .b = {
939 .ctl_reg = AHB_EN_REG,
940 .en_mask = BIT(2),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800941 .hwcg_reg = AHB_EN2_REG,
942 .hwcg_mask = BIT(29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700943 .reset_reg = SW_RESET_AHB_REG,
944 .reset_mask = BIT(11),
945 .halt_reg = DBG_BUS_VEC_F_REG,
946 .halt_bit = 3,
947 },
948 .c = {
949 .dbg_name = "gfx2d1_p_clk",
950 .ops = &clk_ops_branch,
951 CLK_INIT(gfx2d1_p_clk.c),
952 },
953};
954
955static struct branch_clk gfx3d_p_clk = {
956 .b = {
957 .ctl_reg = AHB_EN_REG,
958 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800959 .hwcg_reg = AHB_EN2_REG,
960 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700961 .reset_reg = SW_RESET_AHB_REG,
962 .reset_mask = BIT(10),
963 .halt_reg = DBG_BUS_VEC_F_REG,
964 .halt_bit = 4,
965 },
966 .c = {
967 .dbg_name = "gfx3d_p_clk",
968 .ops = &clk_ops_branch,
969 CLK_INIT(gfx3d_p_clk.c),
970 },
971};
972
973static struct branch_clk hdmi_m_p_clk = {
974 .b = {
975 .ctl_reg = AHB_EN_REG,
976 .en_mask = BIT(14),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800977 .hwcg_reg = AHB_EN2_REG,
978 .hwcg_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700979 .reset_reg = SW_RESET_AHB_REG,
980 .reset_mask = BIT(9),
981 .halt_reg = DBG_BUS_VEC_F_REG,
982 .halt_bit = 5,
983 },
984 .c = {
985 .dbg_name = "hdmi_m_p_clk",
986 .ops = &clk_ops_branch,
987 CLK_INIT(hdmi_m_p_clk.c),
988 },
989};
990
991static struct branch_clk hdmi_s_p_clk = {
992 .b = {
993 .ctl_reg = AHB_EN_REG,
994 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800995 .hwcg_reg = AHB_EN2_REG,
996 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700997 .reset_reg = SW_RESET_AHB_REG,
998 .reset_mask = BIT(9),
999 .halt_reg = DBG_BUS_VEC_F_REG,
1000 .halt_bit = 6,
1001 },
1002 .c = {
1003 .dbg_name = "hdmi_s_p_clk",
1004 .ops = &clk_ops_branch,
1005 CLK_INIT(hdmi_s_p_clk.c),
1006 },
1007};
1008
1009static struct branch_clk ijpeg_p_clk = {
1010 .b = {
1011 .ctl_reg = AHB_EN_REG,
1012 .en_mask = BIT(5),
1013 .reset_reg = SW_RESET_AHB_REG,
1014 .reset_mask = BIT(7),
1015 .halt_reg = DBG_BUS_VEC_F_REG,
1016 .halt_bit = 9,
1017 },
1018 .c = {
1019 .dbg_name = "ijpeg_p_clk",
1020 .ops = &clk_ops_branch,
1021 CLK_INIT(ijpeg_p_clk.c),
1022 },
1023};
1024
1025static struct branch_clk imem_p_clk = {
1026 .b = {
1027 .ctl_reg = AHB_EN_REG,
1028 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001029 .hwcg_reg = AHB_EN2_REG,
1030 .hwcg_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001031 .reset_reg = SW_RESET_AHB_REG,
1032 .reset_mask = BIT(8),
1033 .halt_reg = DBG_BUS_VEC_F_REG,
1034 .halt_bit = 10,
1035 },
1036 .c = {
1037 .dbg_name = "imem_p_clk",
1038 .ops = &clk_ops_branch,
1039 CLK_INIT(imem_p_clk.c),
1040 },
1041};
1042
1043static struct branch_clk jpegd_p_clk = {
1044 .b = {
1045 .ctl_reg = AHB_EN_REG,
1046 .en_mask = BIT(21),
1047 .reset_reg = SW_RESET_AHB_REG,
1048 .reset_mask = BIT(4),
1049 .halt_reg = DBG_BUS_VEC_F_REG,
1050 .halt_bit = 7,
1051 },
1052 .c = {
1053 .dbg_name = "jpegd_p_clk",
1054 .ops = &clk_ops_branch,
1055 CLK_INIT(jpegd_p_clk.c),
1056 },
1057};
1058
1059static struct branch_clk mdp_p_clk = {
1060 .b = {
1061 .ctl_reg = AHB_EN_REG,
1062 .en_mask = BIT(10),
1063 .reset_reg = SW_RESET_AHB_REG,
1064 .reset_mask = BIT(3),
1065 .halt_reg = DBG_BUS_VEC_F_REG,
1066 .halt_bit = 11,
1067 },
1068 .c = {
1069 .dbg_name = "mdp_p_clk",
1070 .ops = &clk_ops_branch,
1071 CLK_INIT(mdp_p_clk.c),
1072 },
1073};
1074
1075static struct branch_clk rot_p_clk = {
1076 .b = {
1077 .ctl_reg = AHB_EN_REG,
1078 .en_mask = BIT(12),
1079 .reset_reg = SW_RESET_AHB_REG,
1080 .reset_mask = BIT(2),
1081 .halt_reg = DBG_BUS_VEC_F_REG,
1082 .halt_bit = 13,
1083 },
1084 .c = {
1085 .dbg_name = "rot_p_clk",
1086 .ops = &clk_ops_branch,
1087 CLK_INIT(rot_p_clk.c),
1088 },
1089};
1090
1091static struct branch_clk smmu_p_clk = {
1092 .b = {
1093 .ctl_reg = AHB_EN_REG,
1094 .en_mask = BIT(15),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001095 .hwcg_reg = AHB_EN_REG,
1096 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001097 .halt_reg = DBG_BUS_VEC_F_REG,
1098 .halt_bit = 22,
1099 },
1100 .c = {
1101 .dbg_name = "smmu_p_clk",
1102 .ops = &clk_ops_branch,
1103 CLK_INIT(smmu_p_clk.c),
1104 },
1105};
1106
1107static struct branch_clk tv_enc_p_clk = {
1108 .b = {
1109 .ctl_reg = AHB_EN_REG,
1110 .en_mask = BIT(25),
1111 .reset_reg = SW_RESET_AHB_REG,
1112 .reset_mask = BIT(15),
1113 .halt_reg = DBG_BUS_VEC_F_REG,
1114 .halt_bit = 23,
1115 },
1116 .c = {
1117 .dbg_name = "tv_enc_p_clk",
1118 .ops = &clk_ops_branch,
1119 CLK_INIT(tv_enc_p_clk.c),
1120 },
1121};
1122
1123static struct branch_clk vcodec_p_clk = {
1124 .b = {
1125 .ctl_reg = AHB_EN_REG,
1126 .en_mask = BIT(11),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001127 .hwcg_reg = AHB_EN2_REG,
1128 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001129 .reset_reg = SW_RESET_AHB_REG,
1130 .reset_mask = BIT(1),
1131 .halt_reg = DBG_BUS_VEC_F_REG,
1132 .halt_bit = 12,
1133 },
1134 .c = {
1135 .dbg_name = "vcodec_p_clk",
1136 .ops = &clk_ops_branch,
1137 CLK_INIT(vcodec_p_clk.c),
1138 },
1139};
1140
1141static struct branch_clk vfe_p_clk = {
1142 .b = {
1143 .ctl_reg = AHB_EN_REG,
1144 .en_mask = BIT(13),
1145 .reset_reg = SW_RESET_AHB_REG,
1146 .reset_mask = BIT(0),
1147 .halt_reg = DBG_BUS_VEC_F_REG,
1148 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08001149 .retain_reg = AHB_EN2_REG,
1150 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001151 },
1152 .c = {
1153 .dbg_name = "vfe_p_clk",
1154 .ops = &clk_ops_branch,
1155 CLK_INIT(vfe_p_clk.c),
1156 },
1157};
1158
1159static struct branch_clk vpe_p_clk = {
1160 .b = {
1161 .ctl_reg = AHB_EN_REG,
1162 .en_mask = BIT(16),
1163 .reset_reg = SW_RESET_AHB_REG,
1164 .reset_mask = BIT(14),
1165 .halt_reg = DBG_BUS_VEC_F_REG,
1166 .halt_bit = 15,
1167 },
1168 .c = {
1169 .dbg_name = "vpe_p_clk",
1170 .ops = &clk_ops_branch,
1171 CLK_INIT(vpe_p_clk.c),
1172 },
1173};
1174
Tianyi Gou41515e22011-09-01 19:37:43 -07001175static struct branch_clk vcap_p_clk = {
1176 .b = {
1177 .ctl_reg = AHB_EN3_REG,
1178 .en_mask = BIT(1),
1179 .reset_reg = SW_RESET_AHB2_REG,
1180 .reset_mask = BIT(2),
1181 .halt_reg = DBG_BUS_VEC_J_REG,
1182 .halt_bit = 23,
1183 },
1184 .c = {
1185 .dbg_name = "vcap_p_clk",
1186 .ops = &clk_ops_branch,
1187 CLK_INIT(vcap_p_clk.c),
1188 },
1189};
1190
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001191/*
1192 * Peripheral Clocks
1193 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001194#define CLK_GP(i, n, h_r, h_b) \
1195 struct rcg_clk i##_clk = { \
1196 .b = { \
1197 .ctl_reg = GPn_NS_REG(n), \
1198 .en_mask = BIT(9), \
1199 .halt_reg = h_r, \
1200 .halt_bit = h_b, \
1201 }, \
1202 .ns_reg = GPn_NS_REG(n), \
1203 .md_reg = GPn_MD_REG(n), \
1204 .root_en_mask = BIT(11), \
1205 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001206 .mnd_en_mask = BIT(8), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001207 .set_rate = set_rate_mnd, \
1208 .freq_tbl = clk_tbl_gp, \
1209 .current_freq = &rcg_dummy_freq, \
1210 .c = { \
1211 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001212 .ops = &clk_ops_rcg, \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001213 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), \
1214 CLK_INIT(i##_clk.c), \
1215 }, \
1216 }
1217#define F_GP(f, s, d, m, n) \
1218 { \
1219 .freq_hz = f, \
1220 .src_clk = &s##_clk.c, \
1221 .md_val = MD8(16, m, 0, n), \
1222 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001223 }
1224static struct clk_freq_tbl clk_tbl_gp[] = {
1225 F_GP( 0, gnd, 1, 0, 0),
1226 F_GP( 9600000, cxo, 2, 0, 0),
1227 F_GP( 13500000, pxo, 2, 0, 0),
1228 F_GP( 19200000, cxo, 1, 0, 0),
1229 F_GP( 27000000, pxo, 1, 0, 0),
1230 F_GP( 64000000, pll8, 2, 1, 3),
1231 F_GP( 76800000, pll8, 1, 1, 5),
1232 F_GP( 96000000, pll8, 4, 0, 0),
1233 F_GP(128000000, pll8, 3, 0, 0),
1234 F_GP(192000000, pll8, 2, 0, 0),
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001235 F_END
1236};
1237
1238static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1239static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1240static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1241
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001242#define CLK_GSBI_UART(i, n, h_r, h_b) \
1243 struct rcg_clk i##_clk = { \
1244 .b = { \
1245 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1246 .en_mask = BIT(9), \
1247 .reset_reg = GSBIn_RESET_REG(n), \
1248 .reset_mask = BIT(0), \
1249 .halt_reg = h_r, \
1250 .halt_bit = h_b, \
1251 }, \
1252 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1253 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1254 .root_en_mask = BIT(11), \
1255 .ns_mask = (BM(31, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001256 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001257 .set_rate = set_rate_mnd, \
1258 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001259 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001260 .c = { \
1261 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001262 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001263 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001264 CLK_INIT(i##_clk.c), \
1265 }, \
1266 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001267#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001268 { \
1269 .freq_hz = f, \
1270 .src_clk = &s##_clk.c, \
1271 .md_val = MD16(m, n), \
1272 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001273 }
1274static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001275 F_GSBI_UART( 0, gnd, 1, 0, 0),
Matt Wagantall9a561f72012-01-19 16:13:12 -08001276 F_GSBI_UART( 1843200, pll8, 2, 6, 625),
1277 F_GSBI_UART( 3686400, pll8, 2, 12, 625),
1278 F_GSBI_UART( 7372800, pll8, 2, 24, 625),
1279 F_GSBI_UART(14745600, pll8, 2, 48, 625),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001280 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1281 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1282 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1283 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1284 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1285 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1286 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1287 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1288 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1289 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001290 F_END
1291};
1292
1293static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1294static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1295static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1296static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1297static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1298static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1299static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1300static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1301static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1302static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1303static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1304static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1305
1306#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1307 struct rcg_clk i##_clk = { \
1308 .b = { \
1309 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1310 .en_mask = BIT(9), \
1311 .reset_reg = GSBIn_RESET_REG(n), \
1312 .reset_mask = BIT(0), \
1313 .halt_reg = h_r, \
1314 .halt_bit = h_b, \
1315 }, \
1316 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1317 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1318 .root_en_mask = BIT(11), \
1319 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001320 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001321 .set_rate = set_rate_mnd, \
1322 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001323 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001324 .c = { \
1325 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001326 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001327 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001328 CLK_INIT(i##_clk.c), \
1329 }, \
1330 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001331#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001332 { \
1333 .freq_hz = f, \
1334 .src_clk = &s##_clk.c, \
1335 .md_val = MD8(16, m, 0, n), \
1336 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001337 }
1338static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001339 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1340 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1341 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1342 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1343 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1344 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1345 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1346 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1347 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1348 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001349 F_END
1350};
1351
1352static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1353static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1354static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1355static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1356static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1357static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1358static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1359static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1360static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1361static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1362static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1363static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1364
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001365#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001366 { \
1367 .freq_hz = f, \
1368 .src_clk = &s##_clk.c, \
1369 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001370 }
1371static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001372 F_PDM( 0, gnd, 1),
1373 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001374 F_END
1375};
1376
1377static struct rcg_clk pdm_clk = {
1378 .b = {
1379 .ctl_reg = PDM_CLK_NS_REG,
1380 .en_mask = BIT(9),
1381 .reset_reg = PDM_CLK_NS_REG,
1382 .reset_mask = BIT(12),
1383 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1384 .halt_bit = 3,
1385 },
1386 .ns_reg = PDM_CLK_NS_REG,
1387 .root_en_mask = BIT(11),
1388 .ns_mask = BM(1, 0),
1389 .set_rate = set_rate_nop,
1390 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001391 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001392 .c = {
1393 .dbg_name = "pdm_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001394 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001395 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001396 CLK_INIT(pdm_clk.c),
1397 },
1398};
1399
1400static struct branch_clk pmem_clk = {
1401 .b = {
1402 .ctl_reg = PMEM_ACLK_CTL_REG,
1403 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001404 .hwcg_reg = PMEM_ACLK_CTL_REG,
1405 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001406 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1407 .halt_bit = 20,
1408 },
1409 .c = {
1410 .dbg_name = "pmem_clk",
1411 .ops = &clk_ops_branch,
1412 CLK_INIT(pmem_clk.c),
1413 },
1414};
1415
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001416#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001417 { \
1418 .freq_hz = f, \
1419 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001420 }
Stephen Boyd842a1f62012-04-26 19:07:38 -07001421static struct clk_freq_tbl clk_tbl_prng_32[] = {
1422 F_PRNG(32000000, pll8),
1423 F_END
1424};
1425
1426static struct clk_freq_tbl clk_tbl_prng_64[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001427 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001428 F_END
1429};
1430
1431static struct rcg_clk prng_clk = {
1432 .b = {
1433 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1434 .en_mask = BIT(10),
1435 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1436 .halt_check = HALT_VOTED,
1437 .halt_bit = 10,
1438 },
1439 .set_rate = set_rate_nop,
Stephen Boyd842a1f62012-04-26 19:07:38 -07001440 .freq_tbl = clk_tbl_prng_32,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001441 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001442 .c = {
1443 .dbg_name = "prng_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001444 .ops = &clk_ops_rcg,
Stephen Boyd842a1f62012-04-26 19:07:38 -07001445 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001446 CLK_INIT(prng_clk.c),
1447 },
1448};
1449
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001450#define CLK_SDC(name, n, h_b, fmax_low, fmax_nom) \
Stephen Boyda78a7402011-08-02 11:23:39 -07001451 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001452 .b = { \
1453 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1454 .en_mask = BIT(9), \
1455 .reset_reg = SDCn_RESET_REG(n), \
1456 .reset_mask = BIT(0), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001457 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001458 .halt_bit = h_b, \
1459 }, \
1460 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1461 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1462 .root_en_mask = BIT(11), \
1463 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001464 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001465 .set_rate = set_rate_mnd, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001466 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001467 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001468 .c = { \
Stephen Boyda78a7402011-08-02 11:23:39 -07001469 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001470 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001471 VDD_DIG_FMAX_MAP2(LOW, fmax_low, NOMINAL, fmax_nom), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001472 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001473 }, \
1474 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001475#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001476 { \
1477 .freq_hz = f, \
1478 .src_clk = &s##_clk.c, \
1479 .md_val = MD8(16, m, 0, n), \
1480 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001481 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001482static struct clk_freq_tbl clk_tbl_sdc[] = {
1483 F_SDC( 0, gnd, 1, 0, 0),
1484 F_SDC( 144000, pxo, 3, 2, 125),
1485 F_SDC( 400000, pll8, 4, 1, 240),
1486 F_SDC( 16000000, pll8, 4, 1, 6),
1487 F_SDC( 17070000, pll8, 1, 2, 45),
1488 F_SDC( 20210000, pll8, 1, 1, 19),
1489 F_SDC( 24000000, pll8, 4, 1, 4),
1490 F_SDC( 48000000, pll8, 4, 1, 2),
1491 F_SDC( 64000000, pll8, 3, 1, 2),
1492 F_SDC( 96000000, pll8, 4, 0, 0),
Subhash Jadavanibd238ba2011-11-24 15:12:39 +05301493 F_SDC(192000000, pll8, 2, 0, 0),
Stephen Boyda78a7402011-08-02 11:23:39 -07001494 F_END
1495};
1496
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001497static CLK_SDC(sdc1_clk, 1, 6, 52000000, 104000000);
1498static CLK_SDC(sdc2_clk, 2, 5, 52000000, 104000000);
1499static CLK_SDC(sdc3_clk, 3, 4, 104000000, 208000000);
1500static CLK_SDC(sdc4_clk, 4, 3, 33000000, 67000000);
1501static CLK_SDC(sdc5_clk, 5, 2, 33000000, 67000000);
Stephen Boyda78a7402011-08-02 11:23:39 -07001502
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001503#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001504 { \
1505 .freq_hz = f, \
1506 .src_clk = &s##_clk.c, \
1507 .md_val = MD16(m, n), \
1508 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001509 }
1510static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001511 F_TSIF_REF( 0, gnd, 1, 0, 0),
1512 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001513 F_END
1514};
1515
1516static struct rcg_clk tsif_ref_clk = {
1517 .b = {
1518 .ctl_reg = TSIF_REF_CLK_NS_REG,
1519 .en_mask = BIT(9),
1520 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1521 .halt_bit = 5,
1522 },
1523 .ns_reg = TSIF_REF_CLK_NS_REG,
1524 .md_reg = TSIF_REF_CLK_MD_REG,
1525 .root_en_mask = BIT(11),
1526 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001527 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001528 .set_rate = set_rate_mnd,
1529 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001530 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001531 .c = {
1532 .dbg_name = "tsif_ref_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001533 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001534 VDD_DIG_FMAX_MAP2(LOW, 27000000, NOMINAL, 54000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001535 CLK_INIT(tsif_ref_clk.c),
1536 },
1537};
1538
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001539#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001540 { \
1541 .freq_hz = f, \
1542 .src_clk = &s##_clk.c, \
1543 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001544 }
1545static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001546 F_TSSC( 0, gnd),
1547 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001548 F_END
1549};
1550
1551static struct rcg_clk tssc_clk = {
1552 .b = {
1553 .ctl_reg = TSSC_CLK_CTL_REG,
1554 .en_mask = BIT(4),
1555 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1556 .halt_bit = 4,
1557 },
1558 .ns_reg = TSSC_CLK_CTL_REG,
1559 .ns_mask = BM(1, 0),
1560 .set_rate = set_rate_nop,
1561 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001562 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001563 .c = {
1564 .dbg_name = "tssc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001565 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001566 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001567 CLK_INIT(tssc_clk.c),
1568 },
1569};
1570
Tianyi Gou41515e22011-09-01 19:37:43 -07001571#define CLK_USB_HS(name, n, h_b) \
1572 static struct rcg_clk name = { \
1573 .b = { \
1574 .ctl_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1575 .en_mask = BIT(9), \
1576 .reset_reg = USB_HS##n##_RESET_REG, \
1577 .reset_mask = BIT(0), \
1578 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
1579 .halt_bit = h_b, \
1580 }, \
1581 .ns_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1582 .md_reg = USB_HS##n##_XCVR_FS_CLK_MD_REG, \
1583 .root_en_mask = BIT(11), \
1584 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001585 .mnd_en_mask = BIT(8), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001586 .set_rate = set_rate_mnd, \
1587 .freq_tbl = clk_tbl_usb, \
1588 .current_freq = &rcg_dummy_freq, \
1589 .c = { \
1590 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001591 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001592 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001593 CLK_INIT(name.c), \
1594 }, \
1595}
1596
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001597#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001598 { \
1599 .freq_hz = f, \
1600 .src_clk = &s##_clk.c, \
1601 .md_val = MD8(16, m, 0, n), \
1602 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001603 }
1604static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001605 F_USB( 0, gnd, 1, 0, 0),
1606 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001607 F_END
1608};
1609
Tianyi Gou41515e22011-09-01 19:37:43 -07001610CLK_USB_HS(usb_hs1_xcvr_clk, 1, 0);
1611CLK_USB_HS(usb_hs3_xcvr_clk, 3, 30);
1612CLK_USB_HS(usb_hs4_xcvr_clk, 4, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001613
Stephen Boyd94625ef2011-07-12 17:06:01 -07001614static struct clk_freq_tbl clk_tbl_usb_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001615 F_USB( 0, gnd, 1, 0, 0),
1616 F_USB(60000000, pll8, 1, 5, 32),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001617 F_END
1618};
1619
1620static struct rcg_clk usb_hsic_xcvr_fs_clk = {
1621 .b = {
1622 .ctl_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1623 .en_mask = BIT(9),
1624 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1625 .halt_bit = 26,
1626 },
1627 .ns_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1628 .md_reg = USB_HSIC_XCVR_FS_CLK_MD_REG,
1629 .root_en_mask = BIT(11),
1630 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001631 .mnd_en_mask = BIT(8),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001632 .set_rate = set_rate_mnd,
1633 .freq_tbl = clk_tbl_usb_hsic,
1634 .current_freq = &rcg_dummy_freq,
1635 .c = {
1636 .dbg_name = "usb_hsic_xcvr_fs_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001637 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001638 VDD_DIG_FMAX_MAP1(LOW, 60000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001639 CLK_INIT(usb_hsic_xcvr_fs_clk.c),
1640 },
1641};
1642
1643static struct branch_clk usb_hsic_system_clk = {
1644 .b = {
1645 .ctl_reg = USB_HSIC_SYSTEM_CLK_CTL_REG,
1646 .en_mask = BIT(4),
1647 .reset_reg = USB_HSIC_RESET_REG,
1648 .reset_mask = BIT(0),
1649 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1650 .halt_bit = 24,
1651 },
1652 .parent = &usb_hsic_xcvr_fs_clk.c,
1653 .c = {
1654 .dbg_name = "usb_hsic_system_clk",
1655 .ops = &clk_ops_branch,
1656 CLK_INIT(usb_hsic_system_clk.c),
1657 },
1658};
1659
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001660#define F_USB_HSIC(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001661 { \
1662 .freq_hz = f, \
1663 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001664 }
1665static struct clk_freq_tbl clk_tbl_usb2_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001666 F_USB_HSIC(480000000, pll14),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001667 F_END
1668};
1669
1670static struct rcg_clk usb_hsic_hsic_src_clk = {
1671 .b = {
1672 .ctl_reg = USB_HSIC_HSIC_CLK_SRC_CTL_REG,
1673 .halt_check = NOCHECK,
1674 },
1675 .root_en_mask = BIT(0),
1676 .set_rate = set_rate_nop,
1677 .freq_tbl = clk_tbl_usb2_hsic,
1678 .current_freq = &rcg_dummy_freq,
1679 .c = {
1680 .dbg_name = "usb_hsic_hsic_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001681 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001682 VDD_DIG_FMAX_MAP1(LOW, 480000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001683 CLK_INIT(usb_hsic_hsic_src_clk.c),
1684 },
1685};
1686
1687static struct branch_clk usb_hsic_hsic_clk = {
1688 .b = {
1689 .ctl_reg = USB_HSIC_HSIC_CLK_CTL_REG,
1690 .en_mask = BIT(0),
1691 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1692 .halt_bit = 19,
1693 },
1694 .parent = &usb_hsic_hsic_src_clk.c,
1695 .c = {
1696 .dbg_name = "usb_hsic_hsic_clk",
1697 .ops = &clk_ops_branch,
1698 CLK_INIT(usb_hsic_hsic_clk.c),
1699 },
1700};
1701
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001702#define F_USB_HSIO_CAL(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001703 { \
1704 .freq_hz = f, \
1705 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001706 }
1707static struct clk_freq_tbl clk_tbl_usb_hsio_cal[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001708 F_USB_HSIO_CAL(9000000, pxo),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001709 F_END
1710};
1711
1712static struct rcg_clk usb_hsic_hsio_cal_clk = {
1713 .b = {
1714 .ctl_reg = USB_HSIC_HSIO_CAL_CLK_CTL_REG,
1715 .en_mask = BIT(0),
1716 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1717 .halt_bit = 23,
1718 },
1719 .set_rate = set_rate_nop,
1720 .freq_tbl = clk_tbl_usb_hsio_cal,
1721 .current_freq = &rcg_dummy_freq,
1722 .c = {
1723 .dbg_name = "usb_hsic_hsio_cal_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001724 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001725 VDD_DIG_FMAX_MAP1(LOW, 10000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001726 CLK_INIT(usb_hsic_hsio_cal_clk.c),
1727 },
1728};
1729
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001730static struct branch_clk usb_phy0_clk = {
1731 .b = {
1732 .reset_reg = USB_PHY0_RESET_REG,
1733 .reset_mask = BIT(0),
1734 },
1735 .c = {
1736 .dbg_name = "usb_phy0_clk",
1737 .ops = &clk_ops_reset,
1738 CLK_INIT(usb_phy0_clk.c),
1739 },
1740};
1741
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001742#define CLK_USB_FS(i, n, fmax_nom) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001743 struct rcg_clk i##_clk = { \
1744 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1745 .b = { \
1746 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1747 .halt_check = NOCHECK, \
1748 }, \
1749 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1750 .root_en_mask = BIT(11), \
1751 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001752 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001753 .set_rate = set_rate_mnd, \
1754 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001755 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001756 .c = { \
1757 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001758 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001759 VDD_DIG_FMAX_MAP1(NOMINAL, fmax_nom), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001760 CLK_INIT(i##_clk.c), \
1761 }, \
1762 }
1763
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001764static CLK_USB_FS(usb_fs1_src, 1, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001765static struct branch_clk usb_fs1_xcvr_clk = {
1766 .b = {
1767 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1768 .en_mask = BIT(9),
1769 .reset_reg = USB_FSn_RESET_REG(1),
1770 .reset_mask = BIT(1),
1771 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1772 .halt_bit = 15,
1773 },
1774 .parent = &usb_fs1_src_clk.c,
1775 .c = {
1776 .dbg_name = "usb_fs1_xcvr_clk",
1777 .ops = &clk_ops_branch,
1778 CLK_INIT(usb_fs1_xcvr_clk.c),
1779 },
1780};
1781
1782static struct branch_clk usb_fs1_sys_clk = {
1783 .b = {
1784 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1785 .en_mask = BIT(4),
1786 .reset_reg = USB_FSn_RESET_REG(1),
1787 .reset_mask = BIT(0),
1788 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1789 .halt_bit = 16,
1790 },
1791 .parent = &usb_fs1_src_clk.c,
1792 .c = {
1793 .dbg_name = "usb_fs1_sys_clk",
1794 .ops = &clk_ops_branch,
1795 CLK_INIT(usb_fs1_sys_clk.c),
1796 },
1797};
1798
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001799static CLK_USB_FS(usb_fs2_src, 2, 60000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001800static struct branch_clk usb_fs2_xcvr_clk = {
1801 .b = {
1802 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1803 .en_mask = BIT(9),
1804 .reset_reg = USB_FSn_RESET_REG(2),
1805 .reset_mask = BIT(1),
1806 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1807 .halt_bit = 12,
1808 },
1809 .parent = &usb_fs2_src_clk.c,
1810 .c = {
1811 .dbg_name = "usb_fs2_xcvr_clk",
1812 .ops = &clk_ops_branch,
1813 CLK_INIT(usb_fs2_xcvr_clk.c),
1814 },
1815};
1816
1817static struct branch_clk usb_fs2_sys_clk = {
1818 .b = {
1819 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1820 .en_mask = BIT(4),
1821 .reset_reg = USB_FSn_RESET_REG(2),
1822 .reset_mask = BIT(0),
1823 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1824 .halt_bit = 13,
1825 },
1826 .parent = &usb_fs2_src_clk.c,
1827 .c = {
1828 .dbg_name = "usb_fs2_sys_clk",
1829 .ops = &clk_ops_branch,
1830 CLK_INIT(usb_fs2_sys_clk.c),
1831 },
1832};
1833
1834/* Fast Peripheral Bus Clocks */
1835static struct branch_clk ce1_core_clk = {
1836 .b = {
1837 .ctl_reg = CE1_CORE_CLK_CTL_REG,
1838 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001839 .hwcg_reg = CE1_CORE_CLK_CTL_REG,
1840 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001841 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1842 .halt_bit = 27,
1843 },
1844 .c = {
1845 .dbg_name = "ce1_core_clk",
1846 .ops = &clk_ops_branch,
1847 CLK_INIT(ce1_core_clk.c),
1848 },
1849};
Tianyi Gou41515e22011-09-01 19:37:43 -07001850
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001851static struct branch_clk ce1_p_clk = {
1852 .b = {
1853 .ctl_reg = CE1_HCLK_CTL_REG,
1854 .en_mask = BIT(4),
1855 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1856 .halt_bit = 1,
1857 },
1858 .c = {
1859 .dbg_name = "ce1_p_clk",
1860 .ops = &clk_ops_branch,
1861 CLK_INIT(ce1_p_clk.c),
1862 },
1863};
1864
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001865#define F_CE3(f, s, d) \
Tianyi Gou41515e22011-09-01 19:37:43 -07001866 { \
1867 .freq_hz = f, \
1868 .src_clk = &s##_clk.c, \
1869 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001870 }
1871
1872static struct clk_freq_tbl clk_tbl_ce3[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001873 F_CE3( 0, gnd, 1),
1874 F_CE3( 48000000, pll8, 8),
1875 F_CE3(100000000, pll3, 12),
Tianyi Gou41515e22011-09-01 19:37:43 -07001876 F_END
1877};
1878
1879static struct rcg_clk ce3_src_clk = {
1880 .b = {
1881 .ctl_reg = CE3_CLK_SRC_NS_REG,
1882 .halt_check = NOCHECK,
1883 },
1884 .ns_reg = CE3_CLK_SRC_NS_REG,
1885 .root_en_mask = BIT(7),
1886 .ns_mask = BM(6, 0),
1887 .set_rate = set_rate_nop,
1888 .freq_tbl = clk_tbl_ce3,
1889 .current_freq = &rcg_dummy_freq,
1890 .c = {
1891 .dbg_name = "ce3_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001892 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001893 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
Tianyi Gou41515e22011-09-01 19:37:43 -07001894 CLK_INIT(ce3_src_clk.c),
1895 },
1896};
1897
1898static struct branch_clk ce3_core_clk = {
1899 .b = {
1900 .ctl_reg = CE3_CORE_CLK_CTL_REG,
1901 .en_mask = BIT(4),
1902 .reset_reg = CE3_CORE_CLK_CTL_REG,
1903 .reset_mask = BIT(7),
1904 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1905 .halt_bit = 5,
1906 },
1907 .parent = &ce3_src_clk.c,
1908 .c = {
1909 .dbg_name = "ce3_core_clk",
1910 .ops = &clk_ops_branch,
1911 CLK_INIT(ce3_core_clk.c),
1912 }
1913};
1914
1915static struct branch_clk ce3_p_clk = {
1916 .b = {
1917 .ctl_reg = CE3_HCLK_CTL_REG,
1918 .en_mask = BIT(4),
1919 .reset_reg = CE3_HCLK_CTL_REG,
1920 .reset_mask = BIT(7),
1921 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
1922 .halt_bit = 16,
1923 },
1924 .parent = &ce3_src_clk.c,
1925 .c = {
1926 .dbg_name = "ce3_p_clk",
1927 .ops = &clk_ops_branch,
1928 CLK_INIT(ce3_p_clk.c),
1929 }
1930};
1931
Tianyi Gou352955d2012-05-18 19:44:01 -07001932#define F_SATA(f, s, d) \
1933 { \
1934 .freq_hz = f, \
1935 .src_clk = &s##_clk.c, \
1936 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
1937 }
1938
1939static struct clk_freq_tbl clk_tbl_sata[] = {
1940 F_SATA( 0, gnd, 1),
1941 F_SATA( 48000000, pll8, 8),
1942 F_SATA(100000000, pll3, 12),
1943 F_END
1944};
1945
1946static struct rcg_clk sata_src_clk = {
1947 .b = {
1948 .ctl_reg = SATA_CLK_SRC_NS_REG,
1949 .halt_check = NOCHECK,
1950 },
1951 .ns_reg = SATA_CLK_SRC_NS_REG,
1952 .root_en_mask = BIT(7),
1953 .ns_mask = BM(6, 0),
1954 .set_rate = set_rate_nop,
1955 .freq_tbl = clk_tbl_sata,
1956 .current_freq = &rcg_dummy_freq,
1957 .c = {
1958 .dbg_name = "sata_src_clk",
1959 .ops = &clk_ops_rcg,
1960 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1961 CLK_INIT(sata_src_clk.c),
1962 },
1963};
1964
1965static struct branch_clk sata_rxoob_clk = {
1966 .b = {
1967 .ctl_reg = SATA_RXOOB_CLK_CTL_REG,
1968 .en_mask = BIT(4),
1969 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1970 .halt_bit = 26,
1971 },
1972 .parent = &sata_src_clk.c,
1973 .c = {
1974 .dbg_name = "sata_rxoob_clk",
1975 .ops = &clk_ops_branch,
1976 CLK_INIT(sata_rxoob_clk.c),
1977 },
1978};
1979
1980static struct branch_clk sata_pmalive_clk = {
1981 .b = {
1982 .ctl_reg = SATA_PMALIVE_CLK_CTL_REG,
1983 .en_mask = BIT(4),
1984 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1985 .halt_bit = 25,
1986 },
1987 .parent = &sata_src_clk.c,
1988 .c = {
1989 .dbg_name = "sata_pmalive_clk",
1990 .ops = &clk_ops_branch,
1991 CLK_INIT(sata_pmalive_clk.c),
1992 },
1993};
1994
Tianyi Gou41515e22011-09-01 19:37:43 -07001995static struct branch_clk sata_phy_ref_clk = {
1996 .b = {
1997 .ctl_reg = SATA_PHY_REF_CLK_CTL_REG,
1998 .en_mask = BIT(4),
1999 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2000 .halt_bit = 24,
2001 },
2002 .parent = &pxo_clk.c,
2003 .c = {
2004 .dbg_name = "sata_phy_ref_clk",
2005 .ops = &clk_ops_branch,
2006 CLK_INIT(sata_phy_ref_clk.c),
2007 },
2008};
2009
Tianyi Gou352955d2012-05-18 19:44:01 -07002010static struct branch_clk sata_a_clk = {
2011 .b = {
2012 .ctl_reg = SATA_ACLK_CTL_REG,
2013 .en_mask = BIT(4),
2014 .halt_reg = CLK_HALT_AFAB_SFAB_STATEA_REG,
2015 .halt_bit = 12,
2016 },
2017 .c = {
2018 .dbg_name = "sata_a_clk",
2019 .ops = &clk_ops_branch,
2020 CLK_INIT(sata_a_clk.c),
2021 },
2022};
2023
2024static struct branch_clk sata_p_clk = {
2025 .b = {
2026 .ctl_reg = SATA_HCLK_CTL_REG,
2027 .en_mask = BIT(4),
2028 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2029 .halt_bit = 27,
2030 },
2031 .c = {
2032 .dbg_name = "sata_p_clk",
2033 .ops = &clk_ops_branch,
2034 CLK_INIT(sata_p_clk.c),
2035 },
2036};
2037
2038static struct branch_clk sfab_sata_s_p_clk = {
2039 .b = {
2040 .ctl_reg = SFAB_SATA_S_HCLK_CTL_REG,
2041 .en_mask = BIT(4),
2042 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
2043 .halt_bit = 14,
2044 },
2045 .c = {
2046 .dbg_name = "sfab_sata_s_p_clk",
2047 .ops = &clk_ops_branch,
2048 CLK_INIT(sfab_sata_s_p_clk.c),
2049 },
2050};
Tianyi Gou41515e22011-09-01 19:37:43 -07002051static struct branch_clk pcie_p_clk = {
2052 .b = {
2053 .ctl_reg = PCIE_HCLK_CTL_REG,
2054 .en_mask = BIT(4),
2055 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2056 .halt_bit = 8,
2057 },
2058 .c = {
2059 .dbg_name = "pcie_p_clk",
2060 .ops = &clk_ops_branch,
2061 CLK_INIT(pcie_p_clk.c),
2062 },
2063};
2064
Tianyi Gou6613de52012-01-27 17:57:53 -08002065static struct branch_clk pcie_phy_ref_clk = {
2066 .b = {
2067 .ctl_reg = PCIE_PCLK_CTL_REG,
2068 .en_mask = BIT(4),
2069 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2070 .halt_bit = 29,
2071 },
2072 .c = {
2073 .dbg_name = "pcie_phy_ref_clk",
2074 .ops = &clk_ops_branch,
2075 CLK_INIT(pcie_phy_ref_clk.c),
2076 },
2077};
2078
2079static struct branch_clk pcie_a_clk = {
2080 .b = {
2081 .ctl_reg = PCIE_ACLK_CTL_REG,
2082 .en_mask = BIT(4),
2083 .halt_reg = CLK_HALT_AFAB_SFAB_STATEA_REG,
2084 .halt_bit = 13,
2085 },
2086 .c = {
2087 .dbg_name = "pcie_a_clk",
2088 .ops = &clk_ops_branch,
2089 CLK_INIT(pcie_a_clk.c),
2090 },
2091};
2092
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002093static struct branch_clk dma_bam_p_clk = {
2094 .b = {
2095 .ctl_reg = DMA_BAM_HCLK_CTL,
2096 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002097 .hwcg_reg = DMA_BAM_HCLK_CTL,
2098 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002099 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2100 .halt_bit = 12,
2101 },
2102 .c = {
2103 .dbg_name = "dma_bam_p_clk",
2104 .ops = &clk_ops_branch,
2105 CLK_INIT(dma_bam_p_clk.c),
2106 },
2107};
2108
2109static struct branch_clk gsbi1_p_clk = {
2110 .b = {
2111 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
2112 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002113 .hwcg_reg = GSBIn_HCLK_CTL_REG(1),
2114 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002115 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2116 .halt_bit = 11,
2117 },
2118 .c = {
2119 .dbg_name = "gsbi1_p_clk",
2120 .ops = &clk_ops_branch,
2121 CLK_INIT(gsbi1_p_clk.c),
2122 },
2123};
2124
2125static struct branch_clk gsbi2_p_clk = {
2126 .b = {
2127 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
2128 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002129 .hwcg_reg = GSBIn_HCLK_CTL_REG(2),
2130 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002131 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2132 .halt_bit = 7,
2133 },
2134 .c = {
2135 .dbg_name = "gsbi2_p_clk",
2136 .ops = &clk_ops_branch,
2137 CLK_INIT(gsbi2_p_clk.c),
2138 },
2139};
2140
2141static struct branch_clk gsbi3_p_clk = {
2142 .b = {
2143 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
2144 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002145 .hwcg_reg = GSBIn_HCLK_CTL_REG(3),
2146 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002147 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2148 .halt_bit = 3,
2149 },
2150 .c = {
2151 .dbg_name = "gsbi3_p_clk",
2152 .ops = &clk_ops_branch,
2153 CLK_INIT(gsbi3_p_clk.c),
2154 },
2155};
2156
2157static struct branch_clk gsbi4_p_clk = {
2158 .b = {
2159 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
2160 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002161 .hwcg_reg = GSBIn_HCLK_CTL_REG(4),
2162 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002163 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2164 .halt_bit = 27,
2165 },
2166 .c = {
2167 .dbg_name = "gsbi4_p_clk",
2168 .ops = &clk_ops_branch,
2169 CLK_INIT(gsbi4_p_clk.c),
2170 },
2171};
2172
2173static struct branch_clk gsbi5_p_clk = {
2174 .b = {
2175 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
2176 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002177 .hwcg_reg = GSBIn_HCLK_CTL_REG(5),
2178 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002179 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2180 .halt_bit = 23,
2181 },
2182 .c = {
2183 .dbg_name = "gsbi5_p_clk",
2184 .ops = &clk_ops_branch,
2185 CLK_INIT(gsbi5_p_clk.c),
2186 },
2187};
2188
2189static struct branch_clk gsbi6_p_clk = {
2190 .b = {
2191 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
2192 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002193 .hwcg_reg = GSBIn_HCLK_CTL_REG(6),
2194 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002195 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2196 .halt_bit = 19,
2197 },
2198 .c = {
2199 .dbg_name = "gsbi6_p_clk",
2200 .ops = &clk_ops_branch,
2201 CLK_INIT(gsbi6_p_clk.c),
2202 },
2203};
2204
2205static struct branch_clk gsbi7_p_clk = {
2206 .b = {
2207 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
2208 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002209 .hwcg_reg = GSBIn_HCLK_CTL_REG(7),
2210 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002211 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2212 .halt_bit = 15,
2213 },
2214 .c = {
2215 .dbg_name = "gsbi7_p_clk",
2216 .ops = &clk_ops_branch,
2217 CLK_INIT(gsbi7_p_clk.c),
2218 },
2219};
2220
2221static struct branch_clk gsbi8_p_clk = {
2222 .b = {
2223 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
2224 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002225 .hwcg_reg = GSBIn_HCLK_CTL_REG(8),
2226 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002227 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2228 .halt_bit = 11,
2229 },
2230 .c = {
2231 .dbg_name = "gsbi8_p_clk",
2232 .ops = &clk_ops_branch,
2233 CLK_INIT(gsbi8_p_clk.c),
2234 },
2235};
2236
2237static struct branch_clk gsbi9_p_clk = {
2238 .b = {
2239 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
2240 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002241 .hwcg_reg = GSBIn_HCLK_CTL_REG(9),
2242 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002243 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2244 .halt_bit = 7,
2245 },
2246 .c = {
2247 .dbg_name = "gsbi9_p_clk",
2248 .ops = &clk_ops_branch,
2249 CLK_INIT(gsbi9_p_clk.c),
2250 },
2251};
2252
2253static struct branch_clk gsbi10_p_clk = {
2254 .b = {
2255 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
2256 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002257 .hwcg_reg = GSBIn_HCLK_CTL_REG(10),
2258 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002259 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2260 .halt_bit = 3,
2261 },
2262 .c = {
2263 .dbg_name = "gsbi10_p_clk",
2264 .ops = &clk_ops_branch,
2265 CLK_INIT(gsbi10_p_clk.c),
2266 },
2267};
2268
2269static struct branch_clk gsbi11_p_clk = {
2270 .b = {
2271 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
2272 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002273 .hwcg_reg = GSBIn_HCLK_CTL_REG(11),
2274 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002275 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2276 .halt_bit = 18,
2277 },
2278 .c = {
2279 .dbg_name = "gsbi11_p_clk",
2280 .ops = &clk_ops_branch,
2281 CLK_INIT(gsbi11_p_clk.c),
2282 },
2283};
2284
2285static struct branch_clk gsbi12_p_clk = {
2286 .b = {
2287 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
2288 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002289 .hwcg_reg = GSBIn_HCLK_CTL_REG(12),
2290 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002291 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2292 .halt_bit = 14,
2293 },
2294 .c = {
2295 .dbg_name = "gsbi12_p_clk",
2296 .ops = &clk_ops_branch,
2297 CLK_INIT(gsbi12_p_clk.c),
2298 },
2299};
2300
Tianyi Gou41515e22011-09-01 19:37:43 -07002301static struct branch_clk sata_phy_cfg_clk = {
2302 .b = {
2303 .ctl_reg = SATA_PHY_CFG_CLK_CTL_REG,
2304 .en_mask = BIT(4),
2305 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2306 .halt_bit = 12,
2307 },
2308 .c = {
2309 .dbg_name = "sata_phy_cfg_clk",
2310 .ops = &clk_ops_branch,
2311 CLK_INIT(sata_phy_cfg_clk.c),
Stephen Boyd973e4ba2011-07-12 17:06:01 -07002312 },
2313};
2314
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002315static struct branch_clk tsif_p_clk = {
2316 .b = {
2317 .ctl_reg = TSIF_HCLK_CTL_REG,
2318 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002319 .hwcg_reg = TSIF_HCLK_CTL_REG,
2320 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002321 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2322 .halt_bit = 7,
2323 },
2324 .c = {
2325 .dbg_name = "tsif_p_clk",
2326 .ops = &clk_ops_branch,
2327 CLK_INIT(tsif_p_clk.c),
2328 },
2329};
2330
2331static struct branch_clk usb_fs1_p_clk = {
2332 .b = {
2333 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
2334 .en_mask = BIT(4),
2335 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2336 .halt_bit = 17,
2337 },
2338 .c = {
2339 .dbg_name = "usb_fs1_p_clk",
2340 .ops = &clk_ops_branch,
2341 CLK_INIT(usb_fs1_p_clk.c),
2342 },
2343};
2344
2345static struct branch_clk usb_fs2_p_clk = {
2346 .b = {
2347 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
2348 .en_mask = BIT(4),
2349 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2350 .halt_bit = 14,
2351 },
2352 .c = {
2353 .dbg_name = "usb_fs2_p_clk",
2354 .ops = &clk_ops_branch,
2355 CLK_INIT(usb_fs2_p_clk.c),
2356 },
2357};
2358
2359static struct branch_clk usb_hs1_p_clk = {
2360 .b = {
2361 .ctl_reg = USB_HS1_HCLK_CTL_REG,
2362 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002363 .hwcg_reg = USB_HS1_HCLK_CTL_REG,
2364 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002365 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2366 .halt_bit = 1,
2367 },
2368 .c = {
2369 .dbg_name = "usb_hs1_p_clk",
2370 .ops = &clk_ops_branch,
2371 CLK_INIT(usb_hs1_p_clk.c),
2372 },
2373};
2374
Tianyi Gou41515e22011-09-01 19:37:43 -07002375static struct branch_clk usb_hs3_p_clk = {
2376 .b = {
2377 .ctl_reg = USB_HS3_HCLK_CTL_REG,
2378 .en_mask = BIT(4),
2379 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2380 .halt_bit = 31,
2381 },
2382 .c = {
2383 .dbg_name = "usb_hs3_p_clk",
2384 .ops = &clk_ops_branch,
2385 CLK_INIT(usb_hs3_p_clk.c),
2386 },
2387};
2388
2389static struct branch_clk usb_hs4_p_clk = {
2390 .b = {
2391 .ctl_reg = USB_HS4_HCLK_CTL_REG,
2392 .en_mask = BIT(4),
2393 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2394 .halt_bit = 7,
2395 },
2396 .c = {
2397 .dbg_name = "usb_hs4_p_clk",
2398 .ops = &clk_ops_branch,
2399 CLK_INIT(usb_hs4_p_clk.c),
2400 },
2401};
2402
Stephen Boyd94625ef2011-07-12 17:06:01 -07002403static struct branch_clk usb_hsic_p_clk = {
2404 .b = {
2405 .ctl_reg = USB_HSIC_HCLK_CTL_REG,
2406 .en_mask = BIT(4),
2407 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2408 .halt_bit = 28,
2409 },
2410 .c = {
2411 .dbg_name = "usb_hsic_p_clk",
2412 .ops = &clk_ops_branch,
2413 CLK_INIT(usb_hsic_p_clk.c),
2414 },
2415};
2416
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002417static struct branch_clk sdc1_p_clk = {
2418 .b = {
2419 .ctl_reg = SDCn_HCLK_CTL_REG(1),
2420 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002421 .hwcg_reg = SDCn_HCLK_CTL_REG(1),
2422 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002423 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2424 .halt_bit = 11,
2425 },
2426 .c = {
2427 .dbg_name = "sdc1_p_clk",
2428 .ops = &clk_ops_branch,
2429 CLK_INIT(sdc1_p_clk.c),
2430 },
2431};
2432
2433static struct branch_clk sdc2_p_clk = {
2434 .b = {
2435 .ctl_reg = SDCn_HCLK_CTL_REG(2),
2436 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002437 .hwcg_reg = SDCn_HCLK_CTL_REG(2),
2438 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002439 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2440 .halt_bit = 10,
2441 },
2442 .c = {
2443 .dbg_name = "sdc2_p_clk",
2444 .ops = &clk_ops_branch,
2445 CLK_INIT(sdc2_p_clk.c),
2446 },
2447};
2448
2449static struct branch_clk sdc3_p_clk = {
2450 .b = {
2451 .ctl_reg = SDCn_HCLK_CTL_REG(3),
2452 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002453 .hwcg_reg = SDCn_HCLK_CTL_REG(3),
2454 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002455 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2456 .halt_bit = 9,
2457 },
2458 .c = {
2459 .dbg_name = "sdc3_p_clk",
2460 .ops = &clk_ops_branch,
2461 CLK_INIT(sdc3_p_clk.c),
2462 },
2463};
2464
2465static struct branch_clk sdc4_p_clk = {
2466 .b = {
2467 .ctl_reg = SDCn_HCLK_CTL_REG(4),
2468 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002469 .hwcg_reg = SDCn_HCLK_CTL_REG(4),
2470 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002471 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2472 .halt_bit = 8,
2473 },
2474 .c = {
2475 .dbg_name = "sdc4_p_clk",
2476 .ops = &clk_ops_branch,
2477 CLK_INIT(sdc4_p_clk.c),
2478 },
2479};
2480
2481static struct branch_clk sdc5_p_clk = {
2482 .b = {
2483 .ctl_reg = SDCn_HCLK_CTL_REG(5),
2484 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002485 .hwcg_reg = SDCn_HCLK_CTL_REG(5),
2486 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002487 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2488 .halt_bit = 7,
2489 },
2490 .c = {
2491 .dbg_name = "sdc5_p_clk",
2492 .ops = &clk_ops_branch,
2493 CLK_INIT(sdc5_p_clk.c),
2494 },
2495};
2496
2497/* HW-Voteable Clocks */
2498static struct branch_clk adm0_clk = {
2499 .b = {
2500 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2501 .en_mask = BIT(2),
2502 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2503 .halt_check = HALT_VOTED,
2504 .halt_bit = 14,
2505 },
2506 .c = {
2507 .dbg_name = "adm0_clk",
2508 .ops = &clk_ops_branch,
2509 CLK_INIT(adm0_clk.c),
2510 },
2511};
2512
2513static struct branch_clk adm0_p_clk = {
2514 .b = {
2515 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2516 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002517 .hwcg_reg = ADM0_PBUS_CLK_CTL_REG,
2518 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002519 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2520 .halt_check = HALT_VOTED,
2521 .halt_bit = 13,
2522 },
2523 .c = {
2524 .dbg_name = "adm0_p_clk",
2525 .ops = &clk_ops_branch,
2526 CLK_INIT(adm0_p_clk.c),
2527 },
2528};
2529
2530static struct branch_clk pmic_arb0_p_clk = {
2531 .b = {
2532 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2533 .en_mask = BIT(8),
2534 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2535 .halt_check = HALT_VOTED,
2536 .halt_bit = 22,
2537 },
2538 .c = {
2539 .dbg_name = "pmic_arb0_p_clk",
2540 .ops = &clk_ops_branch,
2541 CLK_INIT(pmic_arb0_p_clk.c),
2542 },
2543};
2544
2545static struct branch_clk pmic_arb1_p_clk = {
2546 .b = {
2547 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2548 .en_mask = BIT(9),
2549 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2550 .halt_check = HALT_VOTED,
2551 .halt_bit = 21,
2552 },
2553 .c = {
2554 .dbg_name = "pmic_arb1_p_clk",
2555 .ops = &clk_ops_branch,
2556 CLK_INIT(pmic_arb1_p_clk.c),
2557 },
2558};
2559
2560static struct branch_clk pmic_ssbi2_clk = {
2561 .b = {
2562 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2563 .en_mask = BIT(7),
2564 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2565 .halt_check = HALT_VOTED,
2566 .halt_bit = 23,
2567 },
2568 .c = {
2569 .dbg_name = "pmic_ssbi2_clk",
2570 .ops = &clk_ops_branch,
2571 CLK_INIT(pmic_ssbi2_clk.c),
2572 },
2573};
2574
2575static struct branch_clk rpm_msg_ram_p_clk = {
2576 .b = {
2577 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2578 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002579 .hwcg_reg = RPM_MSG_RAM_HCLK_CTL_REG,
2580 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002581 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2582 .halt_check = HALT_VOTED,
2583 .halt_bit = 12,
2584 },
2585 .c = {
2586 .dbg_name = "rpm_msg_ram_p_clk",
2587 .ops = &clk_ops_branch,
2588 CLK_INIT(rpm_msg_ram_p_clk.c),
2589 },
2590};
2591
2592/*
2593 * Multimedia Clocks
2594 */
2595
Stephen Boyd94625ef2011-07-12 17:06:01 -07002596#define CLK_CAM(name, n, hb) \
2597 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002598 .b = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002599 .ctl_reg = CAMCLK##n##_CC_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002600 .en_mask = BIT(0), \
2601 .halt_reg = DBG_BUS_VEC_I_REG, \
2602 .halt_bit = hb, \
2603 }, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002604 .ns_reg = CAMCLK##n##_NS_REG, \
2605 .md_reg = CAMCLK##n##_MD_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002606 .root_en_mask = BIT(2), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002607 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0), \
Matt Wagantall07c45472012-02-10 23:27:24 -08002608 .mnd_en_mask = BIT(5), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002609 .ctl_mask = BM(7, 6), \
2610 .set_rate = set_rate_mnd_8, \
2611 .freq_tbl = clk_tbl_cam, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002612 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002613 .c = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002614 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07002615 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002616 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002617 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002618 }, \
2619 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002620#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002621 { \
2622 .freq_hz = f, \
2623 .src_clk = &s##_clk.c, \
2624 .md_val = MD8(8, m, 0, n), \
2625 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2626 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002627 }
2628static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002629 F_CAM( 0, gnd, 1, 0, 0),
2630 F_CAM( 6000000, pll8, 4, 1, 16),
2631 F_CAM( 8000000, pll8, 4, 1, 12),
2632 F_CAM( 12000000, pll8, 4, 1, 8),
2633 F_CAM( 16000000, pll8, 4, 1, 6),
2634 F_CAM( 19200000, pll8, 4, 1, 5),
2635 F_CAM( 24000000, pll8, 4, 1, 4),
2636 F_CAM( 32000000, pll8, 4, 1, 3),
2637 F_CAM( 48000000, pll8, 4, 1, 2),
2638 F_CAM( 64000000, pll8, 3, 1, 2),
2639 F_CAM( 96000000, pll8, 4, 0, 0),
2640 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002641 F_END
2642};
2643
Stephen Boyd94625ef2011-07-12 17:06:01 -07002644static CLK_CAM(cam0_clk, 0, 15);
2645static CLK_CAM(cam1_clk, 1, 16);
2646static CLK_CAM(cam2_clk, 2, 31);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002647
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002648#define F_CSI(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002649 { \
2650 .freq_hz = f, \
2651 .src_clk = &s##_clk.c, \
2652 .md_val = MD8(8, m, 0, n), \
2653 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2654 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002655 }
2656static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002657 F_CSI( 0, gnd, 1, 0, 0),
Stephen Boyd092fd182011-10-21 15:56:30 -07002658 F_CSI( 27000000, pxo, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002659 F_CSI( 85330000, pll8, 1, 2, 9),
2660 F_CSI(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002661 F_END
2662};
2663
2664static struct rcg_clk csi0_src_clk = {
2665 .ns_reg = CSI0_NS_REG,
2666 .b = {
2667 .ctl_reg = CSI0_CC_REG,
2668 .halt_check = NOCHECK,
2669 },
2670 .md_reg = CSI0_MD_REG,
2671 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002672 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002673 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002674 .ctl_mask = BM(7, 6),
2675 .set_rate = set_rate_mnd,
2676 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002677 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002678 .c = {
2679 .dbg_name = "csi0_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002680 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002681 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002682 CLK_INIT(csi0_src_clk.c),
2683 },
2684};
2685
2686static struct branch_clk csi0_clk = {
2687 .b = {
2688 .ctl_reg = CSI0_CC_REG,
2689 .en_mask = BIT(0),
2690 .reset_reg = SW_RESET_CORE_REG,
2691 .reset_mask = BIT(8),
2692 .halt_reg = DBG_BUS_VEC_B_REG,
2693 .halt_bit = 13,
2694 },
2695 .parent = &csi0_src_clk.c,
2696 .c = {
2697 .dbg_name = "csi0_clk",
2698 .ops = &clk_ops_branch,
2699 CLK_INIT(csi0_clk.c),
2700 },
2701};
2702
2703static struct branch_clk csi0_phy_clk = {
2704 .b = {
2705 .ctl_reg = CSI0_CC_REG,
2706 .en_mask = BIT(8),
2707 .reset_reg = SW_RESET_CORE_REG,
2708 .reset_mask = BIT(29),
2709 .halt_reg = DBG_BUS_VEC_I_REG,
2710 .halt_bit = 9,
2711 },
2712 .parent = &csi0_src_clk.c,
2713 .c = {
2714 .dbg_name = "csi0_phy_clk",
2715 .ops = &clk_ops_branch,
2716 CLK_INIT(csi0_phy_clk.c),
2717 },
2718};
2719
2720static struct rcg_clk csi1_src_clk = {
2721 .ns_reg = CSI1_NS_REG,
2722 .b = {
2723 .ctl_reg = CSI1_CC_REG,
2724 .halt_check = NOCHECK,
2725 },
2726 .md_reg = CSI1_MD_REG,
2727 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002728 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002729 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002730 .ctl_mask = BM(7, 6),
2731 .set_rate = set_rate_mnd,
2732 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002733 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002734 .c = {
2735 .dbg_name = "csi1_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002736 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002737 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002738 CLK_INIT(csi1_src_clk.c),
2739 },
2740};
2741
2742static struct branch_clk csi1_clk = {
2743 .b = {
2744 .ctl_reg = CSI1_CC_REG,
2745 .en_mask = BIT(0),
2746 .reset_reg = SW_RESET_CORE_REG,
2747 .reset_mask = BIT(18),
2748 .halt_reg = DBG_BUS_VEC_B_REG,
2749 .halt_bit = 14,
2750 },
2751 .parent = &csi1_src_clk.c,
2752 .c = {
2753 .dbg_name = "csi1_clk",
2754 .ops = &clk_ops_branch,
2755 CLK_INIT(csi1_clk.c),
2756 },
2757};
2758
2759static struct branch_clk csi1_phy_clk = {
2760 .b = {
2761 .ctl_reg = CSI1_CC_REG,
2762 .en_mask = BIT(8),
2763 .reset_reg = SW_RESET_CORE_REG,
2764 .reset_mask = BIT(28),
2765 .halt_reg = DBG_BUS_VEC_I_REG,
2766 .halt_bit = 10,
2767 },
2768 .parent = &csi1_src_clk.c,
2769 .c = {
2770 .dbg_name = "csi1_phy_clk",
2771 .ops = &clk_ops_branch,
2772 CLK_INIT(csi1_phy_clk.c),
2773 },
2774};
2775
Stephen Boyd94625ef2011-07-12 17:06:01 -07002776static struct rcg_clk csi2_src_clk = {
2777 .ns_reg = CSI2_NS_REG,
2778 .b = {
2779 .ctl_reg = CSI2_CC_REG,
2780 .halt_check = NOCHECK,
2781 },
2782 .md_reg = CSI2_MD_REG,
2783 .root_en_mask = BIT(2),
2784 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002785 .mnd_en_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002786 .ctl_mask = BM(7, 6),
2787 .set_rate = set_rate_mnd,
2788 .freq_tbl = clk_tbl_csi,
2789 .current_freq = &rcg_dummy_freq,
2790 .c = {
2791 .dbg_name = "csi2_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002792 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002793 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002794 CLK_INIT(csi2_src_clk.c),
2795 },
2796};
2797
2798static struct branch_clk csi2_clk = {
2799 .b = {
2800 .ctl_reg = CSI2_CC_REG,
2801 .en_mask = BIT(0),
2802 .reset_reg = SW_RESET_CORE2_REG,
2803 .reset_mask = BIT(2),
2804 .halt_reg = DBG_BUS_VEC_B_REG,
2805 .halt_bit = 29,
2806 },
2807 .parent = &csi2_src_clk.c,
2808 .c = {
2809 .dbg_name = "csi2_clk",
2810 .ops = &clk_ops_branch,
2811 CLK_INIT(csi2_clk.c),
2812 },
2813};
2814
2815static struct branch_clk csi2_phy_clk = {
2816 .b = {
2817 .ctl_reg = CSI2_CC_REG,
2818 .en_mask = BIT(8),
2819 .reset_reg = SW_RESET_CORE_REG,
2820 .reset_mask = BIT(31),
2821 .halt_reg = DBG_BUS_VEC_I_REG,
2822 .halt_bit = 29,
2823 },
2824 .parent = &csi2_src_clk.c,
2825 .c = {
2826 .dbg_name = "csi2_phy_clk",
2827 .ops = &clk_ops_branch,
2828 CLK_INIT(csi2_phy_clk.c),
2829 },
2830};
2831
Stephen Boyd092fd182011-10-21 15:56:30 -07002832static struct clk *pix_rdi_mux_map[] = {
2833 [0] = &csi0_clk.c,
2834 [1] = &csi1_clk.c,
2835 [2] = &csi2_clk.c,
2836 NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002837};
2838
Stephen Boyd092fd182011-10-21 15:56:30 -07002839struct pix_rdi_clk {
2840 bool enabled;
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002841 unsigned long cur_rate;
Stephen Boyd092fd182011-10-21 15:56:30 -07002842
2843 void __iomem *const s_reg;
2844 u32 s_mask;
2845
2846 void __iomem *const s2_reg;
2847 u32 s2_mask;
2848
2849 struct branch b;
2850 struct clk c;
2851};
2852
2853static inline struct pix_rdi_clk *to_pix_rdi_clk(struct clk *clk)
2854{
2855 return container_of(clk, struct pix_rdi_clk, c);
2856}
2857
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002858static int pix_rdi_clk_set_rate(struct clk *c, unsigned long rate)
Stephen Boyd092fd182011-10-21 15:56:30 -07002859{
2860 int ret, i;
2861 u32 reg;
2862 unsigned long flags;
2863 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2864 struct clk **mux_map = pix_rdi_mux_map;
2865
2866 /*
2867 * These clocks select three inputs via two muxes. One mux selects
2868 * between csi0 and csi1 and the second mux selects between that mux's
2869 * output and csi2. The source and destination selections for each
2870 * mux must be clocking for the switch to succeed so just turn on
2871 * all three sources because it's easier than figuring out what source
2872 * needs to be on at what time.
2873 */
2874 for (i = 0; mux_map[i]; i++) {
2875 ret = clk_enable(mux_map[i]);
2876 if (ret)
2877 goto err;
2878 }
2879 if (rate >= i) {
2880 ret = -EINVAL;
2881 goto err;
2882 }
2883 /* Keep the new source on when switching inputs of an enabled clock */
2884 if (clk->enabled) {
2885 clk_disable(mux_map[clk->cur_rate]);
2886 clk_enable(mux_map[rate]);
2887 }
2888 spin_lock_irqsave(&local_clock_reg_lock, flags);
2889 reg = readl_relaxed(clk->s2_reg);
2890 reg &= ~clk->s2_mask;
2891 reg |= rate == 2 ? clk->s2_mask : 0;
2892 writel_relaxed(reg, clk->s2_reg);
2893 /*
2894 * Wait at least 6 cycles of slowest clock
2895 * for the glitch-free MUX to fully switch sources.
2896 */
2897 mb();
2898 udelay(1);
2899 reg = readl_relaxed(clk->s_reg);
2900 reg &= ~clk->s_mask;
2901 reg |= rate == 1 ? clk->s_mask : 0;
2902 writel_relaxed(reg, clk->s_reg);
2903 /*
2904 * Wait at least 6 cycles of slowest clock
2905 * for the glitch-free MUX to fully switch sources.
2906 */
2907 mb();
2908 udelay(1);
2909 clk->cur_rate = rate;
2910 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2911err:
2912 for (i--; i >= 0; i--)
2913 clk_disable(mux_map[i]);
2914
2915 return 0;
2916}
2917
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002918static unsigned long pix_rdi_clk_get_rate(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002919{
2920 return to_pix_rdi_clk(c)->cur_rate;
2921}
2922
2923static int pix_rdi_clk_enable(struct clk *c)
2924{
2925 unsigned long flags;
2926 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2927
2928 spin_lock_irqsave(&local_clock_reg_lock, flags);
2929 __branch_clk_enable_reg(&clk->b, clk->c.dbg_name);
2930 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2931 clk->enabled = true;
2932
2933 return 0;
2934}
2935
2936static void pix_rdi_clk_disable(struct clk *c)
2937{
2938 unsigned long flags;
2939 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2940
2941 spin_lock_irqsave(&local_clock_reg_lock, flags);
2942 __branch_clk_disable_reg(&clk->b, clk->c.dbg_name);
2943 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2944 clk->enabled = false;
2945}
2946
2947static int pix_rdi_clk_reset(struct clk *clk, enum clk_reset_action action)
2948{
2949 return branch_reset(&to_pix_rdi_clk(clk)->b, action);
2950}
2951
2952static struct clk *pix_rdi_clk_get_parent(struct clk *c)
2953{
2954 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
2955
2956 return pix_rdi_mux_map[clk->cur_rate];
2957}
2958
2959static int pix_rdi_clk_list_rate(struct clk *c, unsigned n)
2960{
2961 if (pix_rdi_mux_map[n])
2962 return n;
2963 return -ENXIO;
2964}
2965
Matt Wagantalla15833b2012-04-03 11:00:56 -07002966static enum handoff pix_rdi_clk_handoff(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002967{
2968 u32 reg;
2969 struct pix_rdi_clk *clk = to_pix_rdi_clk(c);
Matt Wagantalla15833b2012-04-03 11:00:56 -07002970 enum handoff ret;
2971
2972 ret = branch_handoff(&clk->b, &clk->c);
2973 if (ret == HANDOFF_DISABLED_CLK)
2974 return ret;
Stephen Boyd092fd182011-10-21 15:56:30 -07002975
2976 reg = readl_relaxed(clk->s_reg);
2977 clk->cur_rate = reg & clk->s_mask ? 1 : 0;
2978 reg = readl_relaxed(clk->s2_reg);
2979 clk->cur_rate = reg & clk->s2_mask ? 2 : clk->cur_rate;
Matt Wagantalla15833b2012-04-03 11:00:56 -07002980
2981 return HANDOFF_ENABLED_CLK;
Stephen Boyd092fd182011-10-21 15:56:30 -07002982}
2983
2984static struct clk_ops clk_ops_pix_rdi_8960 = {
2985 .enable = pix_rdi_clk_enable,
2986 .disable = pix_rdi_clk_disable,
2987 .auto_off = pix_rdi_clk_disable,
2988 .handoff = pix_rdi_clk_handoff,
2989 .set_rate = pix_rdi_clk_set_rate,
2990 .get_rate = pix_rdi_clk_get_rate,
2991 .list_rate = pix_rdi_clk_list_rate,
2992 .reset = pix_rdi_clk_reset,
Stephen Boyd092fd182011-10-21 15:56:30 -07002993 .get_parent = pix_rdi_clk_get_parent,
2994};
2995
2996static struct pix_rdi_clk csi_pix_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002997 .b = {
2998 .ctl_reg = MISC_CC_REG,
2999 .en_mask = BIT(26),
3000 .halt_check = DELAY,
3001 .reset_reg = SW_RESET_CORE_REG,
3002 .reset_mask = BIT(26),
3003 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003004 .s_reg = MISC_CC_REG,
3005 .s_mask = BIT(25),
3006 .s2_reg = MISC_CC3_REG,
3007 .s2_mask = BIT(13),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003008 .c = {
3009 .dbg_name = "csi_pix_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003010 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003011 CLK_INIT(csi_pix_clk.c),
3012 },
3013};
3014
Stephen Boyd092fd182011-10-21 15:56:30 -07003015static struct pix_rdi_clk csi_pix1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003016 .b = {
3017 .ctl_reg = MISC_CC3_REG,
3018 .en_mask = BIT(10),
3019 .halt_check = DELAY,
3020 .reset_reg = SW_RESET_CORE_REG,
3021 .reset_mask = BIT(30),
3022 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003023 .s_reg = MISC_CC3_REG,
3024 .s_mask = BIT(8),
3025 .s2_reg = MISC_CC3_REG,
3026 .s2_mask = BIT(9),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003027 .c = {
3028 .dbg_name = "csi_pix1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003029 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003030 CLK_INIT(csi_pix1_clk.c),
3031 },
3032};
3033
Stephen Boyd092fd182011-10-21 15:56:30 -07003034static struct pix_rdi_clk csi_rdi_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003035 .b = {
3036 .ctl_reg = MISC_CC_REG,
3037 .en_mask = BIT(13),
3038 .halt_check = DELAY,
3039 .reset_reg = SW_RESET_CORE_REG,
3040 .reset_mask = BIT(27),
3041 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003042 .s_reg = MISC_CC_REG,
3043 .s_mask = BIT(12),
3044 .s2_reg = MISC_CC3_REG,
3045 .s2_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003046 .c = {
3047 .dbg_name = "csi_rdi_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003048 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003049 CLK_INIT(csi_rdi_clk.c),
3050 },
3051};
3052
Stephen Boyd092fd182011-10-21 15:56:30 -07003053static struct pix_rdi_clk csi_rdi1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003054 .b = {
3055 .ctl_reg = MISC_CC3_REG,
3056 .en_mask = BIT(2),
3057 .halt_check = DELAY,
3058 .reset_reg = SW_RESET_CORE2_REG,
3059 .reset_mask = BIT(1),
3060 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003061 .s_reg = MISC_CC3_REG,
3062 .s_mask = BIT(0),
3063 .s2_reg = MISC_CC3_REG,
3064 .s2_mask = BIT(1),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003065 .c = {
3066 .dbg_name = "csi_rdi1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003067 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003068 CLK_INIT(csi_rdi1_clk.c),
3069 },
3070};
3071
Stephen Boyd092fd182011-10-21 15:56:30 -07003072static struct pix_rdi_clk csi_rdi2_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003073 .b = {
3074 .ctl_reg = MISC_CC3_REG,
3075 .en_mask = BIT(6),
3076 .halt_check = DELAY,
3077 .reset_reg = SW_RESET_CORE2_REG,
3078 .reset_mask = BIT(0),
3079 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003080 .s_reg = MISC_CC3_REG,
3081 .s_mask = BIT(4),
3082 .s2_reg = MISC_CC3_REG,
3083 .s2_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003084 .c = {
3085 .dbg_name = "csi_rdi2_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003086 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003087 CLK_INIT(csi_rdi2_clk.c),
3088 },
3089};
3090
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003091#define F_CSI_PHYTIMER(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003092 { \
3093 .freq_hz = f, \
3094 .src_clk = &s##_clk.c, \
3095 .md_val = MD8(8, m, 0, n), \
3096 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3097 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003098 }
3099static struct clk_freq_tbl clk_tbl_csi_phytimer[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003100 F_CSI_PHYTIMER( 0, gnd, 1, 0, 0),
3101 F_CSI_PHYTIMER( 85330000, pll8, 1, 2, 9),
3102 F_CSI_PHYTIMER(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003103 F_END
3104};
3105
3106static struct rcg_clk csiphy_timer_src_clk = {
3107 .ns_reg = CSIPHYTIMER_NS_REG,
3108 .b = {
3109 .ctl_reg = CSIPHYTIMER_CC_REG,
3110 .halt_check = NOCHECK,
3111 },
3112 .md_reg = CSIPHYTIMER_MD_REG,
3113 .root_en_mask = BIT(2),
3114 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003115 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003116 .ctl_mask = BM(7, 6),
3117 .set_rate = set_rate_mnd_8,
3118 .freq_tbl = clk_tbl_csi_phytimer,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003119 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003120 .c = {
3121 .dbg_name = "csiphy_timer_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003122 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003123 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003124 CLK_INIT(csiphy_timer_src_clk.c),
3125 },
3126};
3127
3128static struct branch_clk csi0phy_timer_clk = {
3129 .b = {
3130 .ctl_reg = CSIPHYTIMER_CC_REG,
3131 .en_mask = BIT(0),
3132 .halt_reg = DBG_BUS_VEC_I_REG,
3133 .halt_bit = 17,
3134 },
3135 .parent = &csiphy_timer_src_clk.c,
3136 .c = {
3137 .dbg_name = "csi0phy_timer_clk",
3138 .ops = &clk_ops_branch,
3139 CLK_INIT(csi0phy_timer_clk.c),
3140 },
3141};
3142
3143static struct branch_clk csi1phy_timer_clk = {
3144 .b = {
3145 .ctl_reg = CSIPHYTIMER_CC_REG,
3146 .en_mask = BIT(9),
3147 .halt_reg = DBG_BUS_VEC_I_REG,
3148 .halt_bit = 18,
3149 },
3150 .parent = &csiphy_timer_src_clk.c,
3151 .c = {
3152 .dbg_name = "csi1phy_timer_clk",
3153 .ops = &clk_ops_branch,
3154 CLK_INIT(csi1phy_timer_clk.c),
3155 },
3156};
3157
Stephen Boyd94625ef2011-07-12 17:06:01 -07003158static struct branch_clk csi2phy_timer_clk = {
3159 .b = {
3160 .ctl_reg = CSIPHYTIMER_CC_REG,
3161 .en_mask = BIT(11),
3162 .halt_reg = DBG_BUS_VEC_I_REG,
3163 .halt_bit = 30,
3164 },
3165 .parent = &csiphy_timer_src_clk.c,
3166 .c = {
3167 .dbg_name = "csi2phy_timer_clk",
3168 .ops = &clk_ops_branch,
3169 CLK_INIT(csi2phy_timer_clk.c),
3170 },
3171};
3172
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003173#define F_DSI(d) \
3174 { \
3175 .freq_hz = d, \
3176 .ns_val = BVAL(15, 12, (d-1)), \
3177 }
3178/*
3179 * The DSI_BYTE/ESC clock is sourced from the DSI PHY PLL, which may change rate
3180 * without this clock driver knowing. So, overload the clk_set_rate() to set
3181 * the divider (1 to 16) of the clock with respect to the PLL rate.
3182 */
3183static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
3184 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
3185 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
3186 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
3187 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
3188 F_END
3189};
3190
3191static struct rcg_clk dsi1_byte_clk = {
3192 .b = {
3193 .ctl_reg = DSI1_BYTE_CC_REG,
3194 .en_mask = BIT(0),
3195 .reset_reg = SW_RESET_CORE_REG,
3196 .reset_mask = BIT(7),
3197 .halt_reg = DBG_BUS_VEC_B_REG,
3198 .halt_bit = 21,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003199 .retain_reg = DSI1_BYTE_CC_REG,
3200 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003201 },
3202 .ns_reg = DSI1_BYTE_NS_REG,
3203 .root_en_mask = BIT(2),
3204 .ns_mask = BM(15, 12),
3205 .set_rate = set_rate_nop,
3206 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003207 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003208 .c = {
3209 .dbg_name = "dsi1_byte_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003210 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003211 CLK_INIT(dsi1_byte_clk.c),
3212 },
3213};
3214
3215static struct rcg_clk dsi2_byte_clk = {
3216 .b = {
3217 .ctl_reg = DSI2_BYTE_CC_REG,
3218 .en_mask = BIT(0),
3219 .reset_reg = SW_RESET_CORE_REG,
3220 .reset_mask = BIT(25),
3221 .halt_reg = DBG_BUS_VEC_B_REG,
3222 .halt_bit = 20,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003223 .retain_reg = DSI2_BYTE_CC_REG,
3224 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003225 },
3226 .ns_reg = DSI2_BYTE_NS_REG,
3227 .root_en_mask = BIT(2),
3228 .ns_mask = BM(15, 12),
3229 .set_rate = set_rate_nop,
3230 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003231 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003232 .c = {
3233 .dbg_name = "dsi2_byte_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003234 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003235 CLK_INIT(dsi2_byte_clk.c),
3236 },
3237};
3238
3239static struct rcg_clk dsi1_esc_clk = {
3240 .b = {
3241 .ctl_reg = DSI1_ESC_CC_REG,
3242 .en_mask = BIT(0),
3243 .reset_reg = SW_RESET_CORE_REG,
3244 .halt_reg = DBG_BUS_VEC_I_REG,
3245 .halt_bit = 1,
3246 },
3247 .ns_reg = DSI1_ESC_NS_REG,
3248 .root_en_mask = BIT(2),
3249 .ns_mask = BM(15, 12),
3250 .set_rate = set_rate_nop,
3251 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003252 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003253 .c = {
3254 .dbg_name = "dsi1_esc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003255 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003256 CLK_INIT(dsi1_esc_clk.c),
3257 },
3258};
3259
3260static struct rcg_clk dsi2_esc_clk = {
3261 .b = {
3262 .ctl_reg = DSI2_ESC_CC_REG,
3263 .en_mask = BIT(0),
3264 .halt_reg = DBG_BUS_VEC_I_REG,
3265 .halt_bit = 3,
3266 },
3267 .ns_reg = DSI2_ESC_NS_REG,
3268 .root_en_mask = BIT(2),
3269 .ns_mask = BM(15, 12),
3270 .set_rate = set_rate_nop,
3271 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003272 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003273 .c = {
3274 .dbg_name = "dsi2_esc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003275 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003276 CLK_INIT(dsi2_esc_clk.c),
3277 },
3278};
3279
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003280#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003281 { \
3282 .freq_hz = f, \
3283 .src_clk = &s##_clk.c, \
3284 .md_val = MD4(4, m, 0, n), \
3285 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
3286 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003287 }
3288static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003289 F_GFX2D( 0, gnd, 0, 0),
3290 F_GFX2D( 27000000, pxo, 0, 0),
3291 F_GFX2D( 48000000, pll8, 1, 8),
3292 F_GFX2D( 54857000, pll8, 1, 7),
3293 F_GFX2D( 64000000, pll8, 1, 6),
3294 F_GFX2D( 76800000, pll8, 1, 5),
3295 F_GFX2D( 96000000, pll8, 1, 4),
3296 F_GFX2D(128000000, pll8, 1, 3),
3297 F_GFX2D(145455000, pll2, 2, 11),
3298 F_GFX2D(160000000, pll2, 1, 5),
3299 F_GFX2D(177778000, pll2, 2, 9),
3300 F_GFX2D(200000000, pll2, 1, 4),
3301 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003302 F_END
3303};
3304
3305static struct bank_masks bmnd_info_gfx2d0 = {
3306 .bank_sel_mask = BIT(11),
3307 .bank0_mask = {
3308 .md_reg = GFX2D0_MD0_REG,
3309 .ns_mask = BM(23, 20) | BM(5, 3),
3310 .rst_mask = BIT(25),
3311 .mnd_en_mask = BIT(8),
3312 .mode_mask = BM(10, 9),
3313 },
3314 .bank1_mask = {
3315 .md_reg = GFX2D0_MD1_REG,
3316 .ns_mask = BM(19, 16) | BM(2, 0),
3317 .rst_mask = BIT(24),
3318 .mnd_en_mask = BIT(5),
3319 .mode_mask = BM(7, 6),
3320 },
3321};
3322
3323static struct rcg_clk gfx2d0_clk = {
3324 .b = {
3325 .ctl_reg = GFX2D0_CC_REG,
3326 .en_mask = BIT(0),
3327 .reset_reg = SW_RESET_CORE_REG,
3328 .reset_mask = BIT(14),
3329 .halt_reg = DBG_BUS_VEC_A_REG,
3330 .halt_bit = 9,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003331 .retain_reg = GFX2D0_CC_REG,
3332 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003333 },
3334 .ns_reg = GFX2D0_NS_REG,
3335 .root_en_mask = BIT(2),
3336 .set_rate = set_rate_mnd_banked,
3337 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003338 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003339 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003340 .c = {
3341 .dbg_name = "gfx2d0_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003342 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003343 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3344 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003345 CLK_INIT(gfx2d0_clk.c),
3346 },
3347};
3348
3349static struct bank_masks bmnd_info_gfx2d1 = {
3350 .bank_sel_mask = BIT(11),
3351 .bank0_mask = {
3352 .md_reg = GFX2D1_MD0_REG,
3353 .ns_mask = BM(23, 20) | BM(5, 3),
3354 .rst_mask = BIT(25),
3355 .mnd_en_mask = BIT(8),
3356 .mode_mask = BM(10, 9),
3357 },
3358 .bank1_mask = {
3359 .md_reg = GFX2D1_MD1_REG,
3360 .ns_mask = BM(19, 16) | BM(2, 0),
3361 .rst_mask = BIT(24),
3362 .mnd_en_mask = BIT(5),
3363 .mode_mask = BM(7, 6),
3364 },
3365};
3366
3367static struct rcg_clk gfx2d1_clk = {
3368 .b = {
3369 .ctl_reg = GFX2D1_CC_REG,
3370 .en_mask = BIT(0),
3371 .reset_reg = SW_RESET_CORE_REG,
3372 .reset_mask = BIT(13),
3373 .halt_reg = DBG_BUS_VEC_A_REG,
3374 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003375 .retain_reg = GFX2D1_CC_REG,
3376 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003377 },
3378 .ns_reg = GFX2D1_NS_REG,
3379 .root_en_mask = BIT(2),
3380 .set_rate = set_rate_mnd_banked,
3381 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003382 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003383 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003384 .c = {
3385 .dbg_name = "gfx2d1_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003386 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003387 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3388 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003389 CLK_INIT(gfx2d1_clk.c),
3390 },
3391};
3392
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003393#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003394 { \
3395 .freq_hz = f, \
3396 .src_clk = &s##_clk.c, \
3397 .md_val = MD4(4, m, 0, n), \
3398 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3399 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003400 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003401
3402static struct clk_freq_tbl clk_tbl_gfx3d_8960[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003403 F_GFX3D( 0, gnd, 0, 0),
3404 F_GFX3D( 27000000, pxo, 0, 0),
3405 F_GFX3D( 48000000, pll8, 1, 8),
3406 F_GFX3D( 54857000, pll8, 1, 7),
3407 F_GFX3D( 64000000, pll8, 1, 6),
3408 F_GFX3D( 76800000, pll8, 1, 5),
3409 F_GFX3D( 96000000, pll8, 1, 4),
3410 F_GFX3D(128000000, pll8, 1, 3),
3411 F_GFX3D(145455000, pll2, 2, 11),
3412 F_GFX3D(160000000, pll2, 1, 5),
3413 F_GFX3D(177778000, pll2, 2, 9),
3414 F_GFX3D(200000000, pll2, 1, 4),
3415 F_GFX3D(228571000, pll2, 2, 7),
3416 F_GFX3D(266667000, pll2, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003417 F_GFX3D(300000000, pll3, 1, 4),
3418 F_GFX3D(320000000, pll2, 2, 5),
3419 F_GFX3D(400000000, pll2, 1, 2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003420 F_END
3421};
3422
Tianyi Gou41515e22011-09-01 19:37:43 -07003423static struct clk_freq_tbl clk_tbl_gfx3d_8064[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003424 F_GFX3D( 0, gnd, 0, 0),
3425 F_GFX3D( 27000000, pxo, 0, 0),
3426 F_GFX3D( 48000000, pll8, 1, 8),
3427 F_GFX3D( 54857000, pll8, 1, 7),
3428 F_GFX3D( 64000000, pll8, 1, 6),
3429 F_GFX3D( 76800000, pll8, 1, 5),
3430 F_GFX3D( 96000000, pll8, 1, 4),
3431 F_GFX3D(128000000, pll8, 1, 3),
3432 F_GFX3D(145455000, pll2, 2, 11),
3433 F_GFX3D(160000000, pll2, 1, 5),
3434 F_GFX3D(177778000, pll2, 2, 9),
3435 F_GFX3D(200000000, pll2, 1, 4),
3436 F_GFX3D(228571000, pll2, 2, 7),
3437 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Gou0c50fe32011-10-19 15:50:35 -07003438 F_GFX3D(325000000, pll15, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003439 F_GFX3D(400000000, pll2, 1, 2),
Tianyi Gou41515e22011-09-01 19:37:43 -07003440 F_END
3441};
3442
Tianyi Goue3d4f542012-03-15 17:06:45 -07003443static struct clk_freq_tbl clk_tbl_gfx3d_8930[] = {
3444 F_GFX3D( 0, gnd, 0, 0),
3445 F_GFX3D( 27000000, pxo, 0, 0),
3446 F_GFX3D( 48000000, pll8, 1, 8),
3447 F_GFX3D( 54857000, pll8, 1, 7),
3448 F_GFX3D( 64000000, pll8, 1, 6),
3449 F_GFX3D( 76800000, pll8, 1, 5),
3450 F_GFX3D( 96000000, pll8, 1, 4),
3451 F_GFX3D(128000000, pll8, 1, 3),
3452 F_GFX3D(145455000, pll2, 2, 11),
3453 F_GFX3D(160000000, pll2, 1, 5),
3454 F_GFX3D(177778000, pll2, 2, 9),
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003455 F_GFX3D(192000000, pll8, 1, 2),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003456 F_GFX3D(200000000, pll2, 1, 4),
3457 F_GFX3D(228571000, pll2, 2, 7),
3458 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003459 F_GFX3D(320000000, pll2, 2, 5),
3460 F_GFX3D(400000000, pll2, 1, 2),
3461 F_GFX3D(450000000, pll15, 1, 2),
3462 F_END
3463};
3464
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003465static unsigned long fmax_gfx3d_8064[MAX_VDD_LEVELS] __initdata = {
3466 [VDD_DIG_LOW] = 128000000,
3467 [VDD_DIG_NOMINAL] = 325000000,
3468 [VDD_DIG_HIGH] = 400000000
3469};
3470
Tianyi Goue3d4f542012-03-15 17:06:45 -07003471static unsigned long fmax_gfx3d_8930[MAX_VDD_LEVELS] __initdata = {
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003472 [VDD_DIG_LOW] = 192000000,
Tianyi Goue3d4f542012-03-15 17:06:45 -07003473 [VDD_DIG_NOMINAL] = 320000000,
3474 [VDD_DIG_HIGH] = 450000000
3475};
3476
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003477static struct bank_masks bmnd_info_gfx3d = {
3478 .bank_sel_mask = BIT(11),
3479 .bank0_mask = {
3480 .md_reg = GFX3D_MD0_REG,
3481 .ns_mask = BM(21, 18) | BM(5, 3),
3482 .rst_mask = BIT(23),
3483 .mnd_en_mask = BIT(8),
3484 .mode_mask = BM(10, 9),
3485 },
3486 .bank1_mask = {
3487 .md_reg = GFX3D_MD1_REG,
3488 .ns_mask = BM(17, 14) | BM(2, 0),
3489 .rst_mask = BIT(22),
3490 .mnd_en_mask = BIT(5),
3491 .mode_mask = BM(7, 6),
3492 },
3493};
3494
3495static struct rcg_clk gfx3d_clk = {
3496 .b = {
3497 .ctl_reg = GFX3D_CC_REG,
3498 .en_mask = BIT(0),
3499 .reset_reg = SW_RESET_CORE_REG,
3500 .reset_mask = BIT(12),
3501 .halt_reg = DBG_BUS_VEC_A_REG,
3502 .halt_bit = 4,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003503 .retain_reg = GFX3D_CC_REG,
3504 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003505 },
3506 .ns_reg = GFX3D_NS_REG,
3507 .root_en_mask = BIT(2),
3508 .set_rate = set_rate_mnd_banked,
Tianyi Gou41515e22011-09-01 19:37:43 -07003509 .freq_tbl = clk_tbl_gfx3d_8960,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003510 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003511 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003512 .c = {
3513 .dbg_name = "gfx3d_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003514 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003515 VDD_DIG_FMAX_MAP3(LOW, 128000000, NOMINAL, 300000000,
3516 HIGH, 400000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003517 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003518 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003519 },
3520};
3521
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003522#define F_VCAP(f, s, m, n) \
Tianyi Gou621f8742011-09-01 21:45:01 -07003523 { \
3524 .freq_hz = f, \
3525 .src_clk = &s##_clk.c, \
3526 .md_val = MD4(4, m, 0, n), \
3527 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3528 .ctl_val = CC_BANKED(9, 6, n), \
Tianyi Gou621f8742011-09-01 21:45:01 -07003529 }
3530
3531static struct clk_freq_tbl clk_tbl_vcap[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003532 F_VCAP( 0, gnd, 0, 0),
3533 F_VCAP( 27000000, pxo, 0, 0),
3534 F_VCAP( 54860000, pll8, 1, 7),
3535 F_VCAP( 64000000, pll8, 1, 6),
3536 F_VCAP( 76800000, pll8, 1, 5),
3537 F_VCAP(128000000, pll8, 1, 3),
3538 F_VCAP(160000000, pll2, 1, 5),
3539 F_VCAP(200000000, pll2, 1, 4),
Tianyi Gou621f8742011-09-01 21:45:01 -07003540 F_END
3541};
3542
3543static struct bank_masks bmnd_info_vcap = {
3544 .bank_sel_mask = BIT(11),
3545 .bank0_mask = {
3546 .md_reg = VCAP_MD0_REG,
3547 .ns_mask = BM(21, 18) | BM(5, 3),
3548 .rst_mask = BIT(23),
3549 .mnd_en_mask = BIT(8),
3550 .mode_mask = BM(10, 9),
3551 },
3552 .bank1_mask = {
3553 .md_reg = VCAP_MD1_REG,
3554 .ns_mask = BM(17, 14) | BM(2, 0),
3555 .rst_mask = BIT(22),
3556 .mnd_en_mask = BIT(5),
3557 .mode_mask = BM(7, 6),
3558 },
3559};
3560
3561static struct rcg_clk vcap_clk = {
3562 .b = {
3563 .ctl_reg = VCAP_CC_REG,
3564 .en_mask = BIT(0),
3565 .halt_reg = DBG_BUS_VEC_J_REG,
3566 .halt_bit = 15,
3567 },
3568 .ns_reg = VCAP_NS_REG,
3569 .root_en_mask = BIT(2),
3570 .set_rate = set_rate_mnd_banked,
3571 .freq_tbl = clk_tbl_vcap,
3572 .bank_info = &bmnd_info_vcap,
3573 .current_freq = &rcg_dummy_freq,
3574 .c = {
3575 .dbg_name = "vcap_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003576 .ops = &clk_ops_rcg,
Tianyi Gou621f8742011-09-01 21:45:01 -07003577 .depends = &vcap_axi_clk.c,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003578 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
Tianyi Gou621f8742011-09-01 21:45:01 -07003579 CLK_INIT(vcap_clk.c),
3580 },
3581};
3582
3583static struct branch_clk vcap_npl_clk = {
3584 .b = {
3585 .ctl_reg = VCAP_CC_REG,
3586 .en_mask = BIT(13),
3587 .halt_reg = DBG_BUS_VEC_J_REG,
3588 .halt_bit = 25,
3589 },
3590 .parent = &vcap_clk.c,
3591 .c = {
3592 .dbg_name = "vcap_npl_clk",
3593 .ops = &clk_ops_branch,
3594 CLK_INIT(vcap_npl_clk.c),
3595 },
3596};
3597
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003598#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003599 { \
3600 .freq_hz = f, \
3601 .src_clk = &s##_clk.c, \
3602 .md_val = MD8(8, m, 0, n), \
3603 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
3604 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003605 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003606
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003607static struct clk_freq_tbl clk_tbl_ijpeg[] = {
3608 F_IJPEG( 0, gnd, 1, 0, 0),
3609 F_IJPEG( 27000000, pxo, 1, 0, 0),
3610 F_IJPEG( 36570000, pll8, 1, 2, 21),
3611 F_IJPEG( 54860000, pll8, 7, 0, 0),
3612 F_IJPEG( 96000000, pll8, 4, 0, 0),
3613 F_IJPEG(109710000, pll8, 1, 2, 7),
3614 F_IJPEG(128000000, pll8, 3, 0, 0),
3615 F_IJPEG(153600000, pll8, 1, 2, 5),
3616 F_IJPEG(200000000, pll2, 4, 0, 0),
3617 F_IJPEG(228571000, pll2, 1, 2, 7),
3618 F_IJPEG(266667000, pll2, 1, 1, 3),
3619 F_IJPEG(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003620 F_END
3621};
3622
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003623static unsigned long fmax_ijpeg_8064[MAX_VDD_LEVELS] __initdata = {
3624 [VDD_DIG_LOW] = 128000000,
3625 [VDD_DIG_NOMINAL] = 266667000,
3626 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07003627};
3628
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003629static struct rcg_clk ijpeg_clk = {
3630 .b = {
3631 .ctl_reg = IJPEG_CC_REG,
3632 .en_mask = BIT(0),
3633 .reset_reg = SW_RESET_CORE_REG,
3634 .reset_mask = BIT(9),
3635 .halt_reg = DBG_BUS_VEC_A_REG,
3636 .halt_bit = 24,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003637 .retain_reg = IJPEG_CC_REG,
3638 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003639 },
3640 .ns_reg = IJPEG_NS_REG,
3641 .md_reg = IJPEG_MD_REG,
3642 .root_en_mask = BIT(2),
3643 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003644 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003645 .ctl_mask = BM(7, 6),
3646 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003647 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003648 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003649 .c = {
3650 .dbg_name = "ijpeg_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003651 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003652 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
3653 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003654 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003655 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003656 },
3657};
3658
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003659#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003660 { \
3661 .freq_hz = f, \
3662 .src_clk = &s##_clk.c, \
3663 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003664 }
3665static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003666 F_JPEGD( 0, gnd, 1),
3667 F_JPEGD( 64000000, pll8, 6),
3668 F_JPEGD( 76800000, pll8, 5),
3669 F_JPEGD( 96000000, pll8, 4),
3670 F_JPEGD(160000000, pll2, 5),
3671 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003672 F_END
3673};
3674
3675static struct rcg_clk jpegd_clk = {
3676 .b = {
3677 .ctl_reg = JPEGD_CC_REG,
3678 .en_mask = BIT(0),
3679 .reset_reg = SW_RESET_CORE_REG,
3680 .reset_mask = BIT(19),
3681 .halt_reg = DBG_BUS_VEC_A_REG,
3682 .halt_bit = 19,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003683 .retain_reg = JPEGD_CC_REG,
3684 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003685 },
3686 .ns_reg = JPEGD_NS_REG,
3687 .root_en_mask = BIT(2),
3688 .ns_mask = (BM(15, 12) | BM(2, 0)),
3689 .set_rate = set_rate_nop,
3690 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003691 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003692 .c = {
3693 .dbg_name = "jpegd_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003694 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003695 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003696 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003697 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003698 },
3699};
3700
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003701#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003702 { \
3703 .freq_hz = f, \
3704 .src_clk = &s##_clk.c, \
3705 .md_val = MD8(8, m, 0, n), \
3706 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
3707 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003708 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003709static struct clk_freq_tbl clk_tbl_mdp[] = {
3710 F_MDP( 0, gnd, 0, 0),
3711 F_MDP( 9600000, pll8, 1, 40),
3712 F_MDP( 13710000, pll8, 1, 28),
3713 F_MDP( 27000000, pxo, 0, 0),
3714 F_MDP( 29540000, pll8, 1, 13),
3715 F_MDP( 34910000, pll8, 1, 11),
3716 F_MDP( 38400000, pll8, 1, 10),
3717 F_MDP( 59080000, pll8, 2, 13),
3718 F_MDP( 76800000, pll8, 1, 5),
3719 F_MDP( 85330000, pll8, 2, 9),
3720 F_MDP( 96000000, pll8, 1, 4),
3721 F_MDP(128000000, pll8, 1, 3),
3722 F_MDP(160000000, pll2, 1, 5),
3723 F_MDP(177780000, pll2, 2, 9),
3724 F_MDP(200000000, pll2, 1, 4),
3725 F_MDP(266667000, pll2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003726 F_END
3727};
3728
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003729static unsigned long fmax_mdp_8064[MAX_VDD_LEVELS] __initdata = {
3730 [VDD_DIG_LOW] = 128000000,
3731 [VDD_DIG_NOMINAL] = 266667000
Tianyi Gou621f8742011-09-01 21:45:01 -07003732};
3733
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003734static struct bank_masks bmnd_info_mdp = {
3735 .bank_sel_mask = BIT(11),
3736 .bank0_mask = {
3737 .md_reg = MDP_MD0_REG,
3738 .ns_mask = BM(29, 22) | BM(5, 3),
3739 .rst_mask = BIT(31),
3740 .mnd_en_mask = BIT(8),
3741 .mode_mask = BM(10, 9),
3742 },
3743 .bank1_mask = {
3744 .md_reg = MDP_MD1_REG,
3745 .ns_mask = BM(21, 14) | BM(2, 0),
3746 .rst_mask = BIT(30),
3747 .mnd_en_mask = BIT(5),
3748 .mode_mask = BM(7, 6),
3749 },
3750};
3751
3752static struct rcg_clk mdp_clk = {
3753 .b = {
3754 .ctl_reg = MDP_CC_REG,
3755 .en_mask = BIT(0),
3756 .reset_reg = SW_RESET_CORE_REG,
3757 .reset_mask = BIT(21),
3758 .halt_reg = DBG_BUS_VEC_C_REG,
3759 .halt_bit = 10,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003760 .retain_reg = MDP_CC_REG,
3761 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003762 },
3763 .ns_reg = MDP_NS_REG,
3764 .root_en_mask = BIT(2),
3765 .set_rate = set_rate_mnd_banked,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003766 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003767 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003768 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003769 .c = {
3770 .dbg_name = "mdp_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003771 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003772 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003773 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003774 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003775 },
3776};
3777
3778static struct branch_clk lut_mdp_clk = {
3779 .b = {
3780 .ctl_reg = MDP_LUT_CC_REG,
3781 .en_mask = BIT(0),
3782 .halt_reg = DBG_BUS_VEC_I_REG,
3783 .halt_bit = 13,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003784 .retain_reg = MDP_LUT_CC_REG,
3785 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003786 },
3787 .parent = &mdp_clk.c,
3788 .c = {
3789 .dbg_name = "lut_mdp_clk",
3790 .ops = &clk_ops_branch,
3791 CLK_INIT(lut_mdp_clk.c),
3792 },
3793};
3794
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003795#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003796 { \
3797 .freq_hz = f, \
3798 .src_clk = &s##_clk.c, \
3799 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003800 }
3801static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003802 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003803 F_END
3804};
3805
3806static struct rcg_clk mdp_vsync_clk = {
3807 .b = {
3808 .ctl_reg = MISC_CC_REG,
3809 .en_mask = BIT(6),
3810 .reset_reg = SW_RESET_CORE_REG,
3811 .reset_mask = BIT(3),
3812 .halt_reg = DBG_BUS_VEC_B_REG,
3813 .halt_bit = 22,
3814 },
3815 .ns_reg = MISC_CC2_REG,
3816 .ns_mask = BIT(13),
3817 .set_rate = set_rate_nop,
3818 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003819 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003820 .c = {
3821 .dbg_name = "mdp_vsync_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003822 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003823 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003824 CLK_INIT(mdp_vsync_clk.c),
3825 },
3826};
3827
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003828#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003829 { \
3830 .freq_hz = f, \
3831 .src_clk = &s##_clk.c, \
3832 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
3833 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003834 }
3835static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003836 F_ROT( 0, gnd, 1),
3837 F_ROT( 27000000, pxo, 1),
3838 F_ROT( 29540000, pll8, 13),
3839 F_ROT( 32000000, pll8, 12),
3840 F_ROT( 38400000, pll8, 10),
3841 F_ROT( 48000000, pll8, 8),
3842 F_ROT( 54860000, pll8, 7),
3843 F_ROT( 64000000, pll8, 6),
3844 F_ROT( 76800000, pll8, 5),
3845 F_ROT( 96000000, pll8, 4),
3846 F_ROT(100000000, pll2, 8),
3847 F_ROT(114290000, pll2, 7),
3848 F_ROT(133330000, pll2, 6),
3849 F_ROT(160000000, pll2, 5),
3850 F_ROT(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003851 F_END
3852};
3853
3854static struct bank_masks bdiv_info_rot = {
3855 .bank_sel_mask = BIT(30),
3856 .bank0_mask = {
3857 .ns_mask = BM(25, 22) | BM(18, 16),
3858 },
3859 .bank1_mask = {
3860 .ns_mask = BM(29, 26) | BM(21, 19),
3861 },
3862};
3863
3864static struct rcg_clk rot_clk = {
3865 .b = {
3866 .ctl_reg = ROT_CC_REG,
3867 .en_mask = BIT(0),
3868 .reset_reg = SW_RESET_CORE_REG,
3869 .reset_mask = BIT(2),
3870 .halt_reg = DBG_BUS_VEC_C_REG,
3871 .halt_bit = 15,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003872 .retain_reg = ROT_CC_REG,
3873 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003874 },
3875 .ns_reg = ROT_NS_REG,
3876 .root_en_mask = BIT(2),
3877 .set_rate = set_rate_div_banked,
3878 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003879 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003880 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003881 .c = {
3882 .dbg_name = "rot_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003883 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003884 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003885 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003886 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003887 },
3888};
3889
3890static int hdmi_pll_clk_enable(struct clk *clk)
3891{
3892 int ret;
3893 unsigned long flags;
3894 spin_lock_irqsave(&local_clock_reg_lock, flags);
3895 ret = hdmi_pll_enable();
3896 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3897 return ret;
3898}
3899
3900static void hdmi_pll_clk_disable(struct clk *clk)
3901{
3902 unsigned long flags;
3903 spin_lock_irqsave(&local_clock_reg_lock, flags);
3904 hdmi_pll_disable();
3905 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
3906}
3907
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07003908static unsigned long hdmi_pll_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003909{
3910 return hdmi_pll_get_rate();
3911}
3912
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003913static struct clk *hdmi_pll_clk_get_parent(struct clk *clk)
3914{
3915 return &pxo_clk.c;
3916}
3917
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003918static struct clk_ops clk_ops_hdmi_pll = {
3919 .enable = hdmi_pll_clk_enable,
3920 .disable = hdmi_pll_clk_disable,
3921 .get_rate = hdmi_pll_clk_get_rate,
Stephen Boyd5b35dee2011-09-21 12:17:38 -07003922 .get_parent = hdmi_pll_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003923};
3924
3925static struct clk hdmi_pll_clk = {
3926 .dbg_name = "hdmi_pll_clk",
3927 .ops = &clk_ops_hdmi_pll,
3928 CLK_INIT(hdmi_pll_clk),
3929};
3930
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003931#define F_TV_GND(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003932 { \
3933 .freq_hz = f, \
3934 .src_clk = &s##_clk.c, \
3935 .md_val = MD8(8, m, 0, n), \
3936 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3937 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003938 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003939#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003940 { \
3941 .freq_hz = f, \
3942 .src_clk = &s##_clk, \
3943 .md_val = MD8(8, m, 0, n), \
3944 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3945 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003946 .extra_freq_data = (void *)p_r, \
3947 }
3948/* Switching TV freqs requires PLL reconfiguration. */
3949static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003950 F_TV_GND( 0, gnd, 0, 1, 0, 0),
3951 F_TV( 25200000, hdmi_pll, 25200000, 1, 0, 0),
3952 F_TV( 27000000, hdmi_pll, 27000000, 1, 0, 0),
3953 F_TV( 27030000, hdmi_pll, 27030000, 1, 0, 0),
3954 F_TV( 74250000, hdmi_pll, 74250000, 1, 0, 0),
3955 F_TV(148500000, hdmi_pll, 148500000, 1, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003956 F_END
3957};
3958
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003959static unsigned long fmax_tv_src_8064[MAX_VDD_LEVELS] __initdata = {
3960 [VDD_DIG_LOW] = 74250000,
3961 [VDD_DIG_NOMINAL] = 149000000
3962};
3963
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003964/*
3965 * Unlike other clocks, the TV rate is adjusted through PLL
3966 * re-programming. It is also routed through an MND divider.
3967 */
3968void set_rate_tv(struct rcg_clk *clk, struct clk_freq_tbl *nf)
3969{
3970 unsigned long pll_rate = (unsigned long)nf->extra_freq_data;
3971 if (pll_rate)
3972 hdmi_pll_set_rate(pll_rate);
3973 set_rate_mnd(clk, nf);
3974}
3975
3976static struct rcg_clk tv_src_clk = {
3977 .ns_reg = TV_NS_REG,
3978 .b = {
3979 .ctl_reg = TV_CC_REG,
3980 .halt_check = NOCHECK,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003981 .retain_reg = TV_CC_REG,
3982 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003983 },
3984 .md_reg = TV_MD_REG,
3985 .root_en_mask = BIT(2),
3986 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003987 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003988 .ctl_mask = BM(7, 6),
3989 .set_rate = set_rate_tv,
3990 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003991 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003992 .c = {
3993 .dbg_name = "tv_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003994 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003995 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003996 CLK_INIT(tv_src_clk.c),
3997 },
3998};
3999
Tianyi Gou51918802012-01-26 14:05:43 -08004000static struct cdiv_clk tv_src_div_clk = {
4001 .b = {
4002 .ctl_reg = TV_NS_REG,
4003 .halt_check = NOCHECK,
4004 },
4005 .ns_reg = TV_NS_REG,
4006 .div_offset = 6,
4007 .max_div = 2,
4008 .c = {
4009 .dbg_name = "tv_src_div_clk",
4010 .ops = &clk_ops_cdiv,
4011 CLK_INIT(tv_src_div_clk.c),
4012 },
4013};
4014
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004015static struct branch_clk tv_enc_clk = {
4016 .b = {
4017 .ctl_reg = TV_CC_REG,
4018 .en_mask = BIT(8),
4019 .reset_reg = SW_RESET_CORE_REG,
4020 .reset_mask = BIT(0),
4021 .halt_reg = DBG_BUS_VEC_D_REG,
4022 .halt_bit = 9,
4023 },
4024 .parent = &tv_src_clk.c,
4025 .c = {
4026 .dbg_name = "tv_enc_clk",
4027 .ops = &clk_ops_branch,
4028 CLK_INIT(tv_enc_clk.c),
4029 },
4030};
4031
4032static struct branch_clk tv_dac_clk = {
4033 .b = {
4034 .ctl_reg = TV_CC_REG,
4035 .en_mask = BIT(10),
4036 .halt_reg = DBG_BUS_VEC_D_REG,
4037 .halt_bit = 10,
4038 },
4039 .parent = &tv_src_clk.c,
4040 .c = {
4041 .dbg_name = "tv_dac_clk",
4042 .ops = &clk_ops_branch,
4043 CLK_INIT(tv_dac_clk.c),
4044 },
4045};
4046
4047static struct branch_clk mdp_tv_clk = {
4048 .b = {
4049 .ctl_reg = TV_CC_REG,
4050 .en_mask = BIT(0),
4051 .reset_reg = SW_RESET_CORE_REG,
4052 .reset_mask = BIT(4),
4053 .halt_reg = DBG_BUS_VEC_D_REG,
4054 .halt_bit = 12,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004055 .retain_reg = TV_CC2_REG,
4056 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004057 },
4058 .parent = &tv_src_clk.c,
4059 .c = {
4060 .dbg_name = "mdp_tv_clk",
4061 .ops = &clk_ops_branch,
4062 CLK_INIT(mdp_tv_clk.c),
4063 },
4064};
4065
4066static struct branch_clk hdmi_tv_clk = {
4067 .b = {
4068 .ctl_reg = TV_CC_REG,
4069 .en_mask = BIT(12),
4070 .reset_reg = SW_RESET_CORE_REG,
4071 .reset_mask = BIT(1),
4072 .halt_reg = DBG_BUS_VEC_D_REG,
4073 .halt_bit = 11,
4074 },
4075 .parent = &tv_src_clk.c,
4076 .c = {
4077 .dbg_name = "hdmi_tv_clk",
4078 .ops = &clk_ops_branch,
4079 CLK_INIT(hdmi_tv_clk.c),
4080 },
4081};
4082
Tianyi Gou51918802012-01-26 14:05:43 -08004083static struct branch_clk rgb_tv_clk = {
4084 .b = {
4085 .ctl_reg = TV_CC2_REG,
4086 .en_mask = BIT(14),
4087 .halt_reg = DBG_BUS_VEC_J_REG,
4088 .halt_bit = 27,
4089 },
4090 .parent = &tv_src_clk.c,
4091 .c = {
4092 .dbg_name = "rgb_tv_clk",
4093 .ops = &clk_ops_branch,
4094 CLK_INIT(rgb_tv_clk.c),
4095 },
4096};
4097
4098static struct branch_clk npl_tv_clk = {
4099 .b = {
4100 .ctl_reg = TV_CC2_REG,
4101 .en_mask = BIT(16),
4102 .halt_reg = DBG_BUS_VEC_J_REG,
4103 .halt_bit = 26,
4104 },
4105 .parent = &tv_src_clk.c,
4106 .c = {
4107 .dbg_name = "npl_tv_clk",
4108 .ops = &clk_ops_branch,
4109 CLK_INIT(npl_tv_clk.c),
4110 },
4111};
4112
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004113static struct branch_clk hdmi_app_clk = {
4114 .b = {
4115 .ctl_reg = MISC_CC2_REG,
4116 .en_mask = BIT(11),
4117 .reset_reg = SW_RESET_CORE_REG,
4118 .reset_mask = BIT(11),
4119 .halt_reg = DBG_BUS_VEC_B_REG,
4120 .halt_bit = 25,
4121 },
4122 .c = {
4123 .dbg_name = "hdmi_app_clk",
4124 .ops = &clk_ops_branch,
4125 CLK_INIT(hdmi_app_clk.c),
4126 },
4127};
4128
4129static struct bank_masks bmnd_info_vcodec = {
4130 .bank_sel_mask = BIT(13),
4131 .bank0_mask = {
4132 .md_reg = VCODEC_MD0_REG,
4133 .ns_mask = BM(18, 11) | BM(2, 0),
4134 .rst_mask = BIT(31),
4135 .mnd_en_mask = BIT(5),
4136 .mode_mask = BM(7, 6),
4137 },
4138 .bank1_mask = {
4139 .md_reg = VCODEC_MD1_REG,
4140 .ns_mask = BM(26, 19) | BM(29, 27),
4141 .rst_mask = BIT(30),
4142 .mnd_en_mask = BIT(10),
4143 .mode_mask = BM(12, 11),
4144 },
4145};
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004146#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004147 { \
4148 .freq_hz = f, \
4149 .src_clk = &s##_clk.c, \
4150 .md_val = MD8(8, m, 0, n), \
4151 .ns_val = NS_MND_BANKED8(11, 19, n, m, 0, 27, s##_to_mm_mux), \
4152 .ctl_val = CC_BANKED(6, 11, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004153 }
4154static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004155 F_VCODEC( 0, gnd, 0, 0),
4156 F_VCODEC( 27000000, pxo, 0, 0),
4157 F_VCODEC( 32000000, pll8, 1, 12),
4158 F_VCODEC( 48000000, pll8, 1, 8),
4159 F_VCODEC( 54860000, pll8, 1, 7),
4160 F_VCODEC( 96000000, pll8, 1, 4),
4161 F_VCODEC(133330000, pll2, 1, 6),
4162 F_VCODEC(200000000, pll2, 1, 4),
4163 F_VCODEC(228570000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004164 F_END
4165};
4166
4167static struct rcg_clk vcodec_clk = {
4168 .b = {
4169 .ctl_reg = VCODEC_CC_REG,
4170 .en_mask = BIT(0),
4171 .reset_reg = SW_RESET_CORE_REG,
4172 .reset_mask = BIT(6),
4173 .halt_reg = DBG_BUS_VEC_C_REG,
4174 .halt_bit = 29,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004175 .retain_reg = VCODEC_CC_REG,
4176 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004177 },
4178 .ns_reg = VCODEC_NS_REG,
4179 .root_en_mask = BIT(2),
4180 .set_rate = set_rate_mnd_banked,
Stephen Boydc78d9a72011-07-20 00:46:24 -07004181 .bank_info = &bmnd_info_vcodec,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004182 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004183 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004184 .c = {
4185 .dbg_name = "vcodec_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004186 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004187 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
4188 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004189 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004190 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004191 },
4192};
4193
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004194#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004195 { \
4196 .freq_hz = f, \
4197 .src_clk = &s##_clk.c, \
4198 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004199 }
4200static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004201 F_VPE( 0, gnd, 1),
4202 F_VPE( 27000000, pxo, 1),
4203 F_VPE( 34909000, pll8, 11),
4204 F_VPE( 38400000, pll8, 10),
4205 F_VPE( 64000000, pll8, 6),
4206 F_VPE( 76800000, pll8, 5),
4207 F_VPE( 96000000, pll8, 4),
4208 F_VPE(100000000, pll2, 8),
4209 F_VPE(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004210 F_END
4211};
4212
4213static struct rcg_clk vpe_clk = {
4214 .b = {
4215 .ctl_reg = VPE_CC_REG,
4216 .en_mask = BIT(0),
4217 .reset_reg = SW_RESET_CORE_REG,
4218 .reset_mask = BIT(17),
4219 .halt_reg = DBG_BUS_VEC_A_REG,
4220 .halt_bit = 28,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004221 .retain_reg = VPE_CC_REG,
4222 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004223 },
4224 .ns_reg = VPE_NS_REG,
4225 .root_en_mask = BIT(2),
4226 .ns_mask = (BM(15, 12) | BM(2, 0)),
4227 .set_rate = set_rate_nop,
4228 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004229 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004230 .c = {
4231 .dbg_name = "vpe_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004232 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004233 VDD_DIG_FMAX_MAP2(LOW, 76800000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004234 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004235 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004236 },
4237};
4238
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004239#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004240 { \
4241 .freq_hz = f, \
4242 .src_clk = &s##_clk.c, \
4243 .md_val = MD8(8, m, 0, n), \
4244 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
4245 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004246 }
Tianyi Gou41515e22011-09-01 19:37:43 -07004247
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004248static struct clk_freq_tbl clk_tbl_vfe[] = {
4249 F_VFE( 0, gnd, 1, 0, 0),
4250 F_VFE( 13960000, pll8, 1, 2, 55),
4251 F_VFE( 27000000, pxo, 1, 0, 0),
4252 F_VFE( 36570000, pll8, 1, 2, 21),
4253 F_VFE( 38400000, pll8, 2, 1, 5),
4254 F_VFE( 45180000, pll8, 1, 2, 17),
4255 F_VFE( 48000000, pll8, 2, 1, 4),
4256 F_VFE( 54860000, pll8, 1, 1, 7),
4257 F_VFE( 64000000, pll8, 2, 1, 3),
4258 F_VFE( 76800000, pll8, 1, 1, 5),
4259 F_VFE( 96000000, pll8, 2, 1, 2),
4260 F_VFE(109710000, pll8, 1, 2, 7),
4261 F_VFE(128000000, pll8, 1, 1, 3),
4262 F_VFE(153600000, pll8, 1, 2, 5),
4263 F_VFE(200000000, pll2, 2, 1, 2),
4264 F_VFE(228570000, pll2, 1, 2, 7),
4265 F_VFE(266667000, pll2, 1, 1, 3),
4266 F_VFE(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004267 F_END
4268};
4269
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004270static unsigned long fmax_vfe_8064[MAX_VDD_LEVELS] __initdata = {
4271 [VDD_DIG_LOW] = 128000000,
4272 [VDD_DIG_NOMINAL] = 266667000,
4273 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07004274};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004275
4276static struct rcg_clk vfe_clk = {
4277 .b = {
4278 .ctl_reg = VFE_CC_REG,
4279 .reset_reg = SW_RESET_CORE_REG,
4280 .reset_mask = BIT(15),
4281 .halt_reg = DBG_BUS_VEC_B_REG,
4282 .halt_bit = 6,
4283 .en_mask = BIT(0),
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004284 .retain_reg = VFE_CC2_REG,
4285 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004286 },
4287 .ns_reg = VFE_NS_REG,
4288 .md_reg = VFE_MD_REG,
4289 .root_en_mask = BIT(2),
4290 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004291 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004292 .ctl_mask = BM(7, 6),
4293 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004294 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004295 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004296 .c = {
4297 .dbg_name = "vfe_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004298 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08004299 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
4300 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004301 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004302 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004303 },
4304};
4305
Matt Wagantallc23eee92011-08-16 23:06:52 -07004306static struct branch_clk csi_vfe_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004307 .b = {
4308 .ctl_reg = VFE_CC_REG,
4309 .en_mask = BIT(12),
4310 .reset_reg = SW_RESET_CORE_REG,
4311 .reset_mask = BIT(24),
4312 .halt_reg = DBG_BUS_VEC_B_REG,
4313 .halt_bit = 8,
4314 },
4315 .parent = &vfe_clk.c,
4316 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -07004317 .dbg_name = "csi_vfe_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004318 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -07004319 CLK_INIT(csi_vfe_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004320 },
4321};
4322
4323/*
4324 * Low Power Audio Clocks
4325 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004326#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004327 { \
4328 .freq_hz = f, \
4329 .src_clk = &s##_clk.c, \
4330 .md_val = MD8(8, m, 0, n), \
4331 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004332 }
4333static struct clk_freq_tbl clk_tbl_aif_osr[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004334 F_AIF_OSR( 0, gnd, 1, 0, 0),
4335 F_AIF_OSR( 512000, pll4, 4, 1, 192),
4336 F_AIF_OSR( 768000, pll4, 4, 1, 128),
4337 F_AIF_OSR( 1024000, pll4, 4, 1, 96),
4338 F_AIF_OSR( 1536000, pll4, 4, 1, 64),
4339 F_AIF_OSR( 2048000, pll4, 4, 1, 48),
4340 F_AIF_OSR( 3072000, pll4, 4, 1, 32),
4341 F_AIF_OSR( 4096000, pll4, 4, 1, 24),
4342 F_AIF_OSR( 6144000, pll4, 4, 1, 16),
4343 F_AIF_OSR( 8192000, pll4, 4, 1, 12),
4344 F_AIF_OSR(12288000, pll4, 4, 1, 8),
4345 F_AIF_OSR(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004346 F_END
4347};
4348
4349#define CLK_AIF_OSR(i, ns, md, h_r) \
4350 struct rcg_clk i##_clk = { \
4351 .b = { \
4352 .ctl_reg = ns, \
4353 .en_mask = BIT(17), \
4354 .reset_reg = ns, \
4355 .reset_mask = BIT(19), \
4356 .halt_reg = h_r, \
4357 .halt_check = ENABLE, \
4358 .halt_bit = 1, \
4359 }, \
4360 .ns_reg = ns, \
4361 .md_reg = md, \
4362 .root_en_mask = BIT(9), \
4363 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004364 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004365 .set_rate = set_rate_mnd, \
4366 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004367 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004368 .c = { \
4369 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07004370 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004371 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004372 CLK_INIT(i##_clk.c), \
4373 }, \
4374 }
4375#define CLK_AIF_OSR_DIV(i, ns, md, h_r) \
4376 struct rcg_clk i##_clk = { \
4377 .b = { \
4378 .ctl_reg = ns, \
4379 .en_mask = BIT(21), \
4380 .reset_reg = ns, \
4381 .reset_mask = BIT(23), \
4382 .halt_reg = h_r, \
4383 .halt_check = ENABLE, \
4384 .halt_bit = 1, \
4385 }, \
4386 .ns_reg = ns, \
4387 .md_reg = md, \
4388 .root_en_mask = BIT(9), \
4389 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004390 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004391 .set_rate = set_rate_mnd, \
4392 .freq_tbl = clk_tbl_aif_osr, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004393 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004394 .c = { \
4395 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07004396 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004397 VDD_DIG_FMAX_MAP1(LOW, 24576000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004398 CLK_INIT(i##_clk.c), \
4399 }, \
4400 }
4401
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004402#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004403 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004404 .b = { \
4405 .ctl_reg = ns, \
4406 .en_mask = BIT(15), \
4407 .halt_reg = h_r, \
4408 .halt_check = DELAY, \
4409 }, \
4410 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004411 .ext_mask = BIT(14), \
4412 .div_offset = 10, \
4413 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004414 .c = { \
4415 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004416 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004417 CLK_INIT(i##_clk.c), \
4418 }, \
4419 }
4420
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004421#define CLK_AIF_BIT_DIV(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004422 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004423 .b = { \
4424 .ctl_reg = ns, \
4425 .en_mask = BIT(19), \
4426 .halt_reg = h_r, \
Stephen Boyd7bb9cf82012-01-25 18:09:01 -08004427 .halt_check = DELAY, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004428 }, \
4429 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004430 .ext_mask = BIT(18), \
4431 .div_offset = 10, \
4432 .max_div = 256, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004433 .c = { \
4434 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004435 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004436 CLK_INIT(i##_clk.c), \
4437 }, \
4438 }
4439
4440static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
4441 LCC_MI2S_STATUS_REG);
4442static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
4443
4444static CLK_AIF_OSR_DIV(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
4445 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
4446static CLK_AIF_BIT_DIV(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
4447 LCC_CODEC_I2S_MIC_STATUS_REG);
4448
4449static CLK_AIF_OSR_DIV(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
4450 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
4451static CLK_AIF_BIT_DIV(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
4452 LCC_SPARE_I2S_MIC_STATUS_REG);
4453
4454static CLK_AIF_OSR_DIV(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
4455 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
4456static CLK_AIF_BIT_DIV(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
4457 LCC_CODEC_I2S_SPKR_STATUS_REG);
4458
4459static CLK_AIF_OSR_DIV(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
4460 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
4461static CLK_AIF_BIT_DIV(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
4462 LCC_SPARE_I2S_SPKR_STATUS_REG);
4463
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004464#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004465 { \
4466 .freq_hz = f, \
4467 .src_clk = &s##_clk.c, \
4468 .md_val = MD16(m, n), \
4469 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004470 }
4471static struct clk_freq_tbl clk_tbl_pcm[] = {
Stephen Boyd630f3252012-01-31 00:10:08 -08004472 { .ns_val = BIT(10) /* external input */ },
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004473 F_PCM( 512000, pll4, 4, 1, 192),
4474 F_PCM( 768000, pll4, 4, 1, 128),
4475 F_PCM( 1024000, pll4, 4, 1, 96),
4476 F_PCM( 1536000, pll4, 4, 1, 64),
4477 F_PCM( 2048000, pll4, 4, 1, 48),
4478 F_PCM( 3072000, pll4, 4, 1, 32),
4479 F_PCM( 4096000, pll4, 4, 1, 24),
4480 F_PCM( 6144000, pll4, 4, 1, 16),
4481 F_PCM( 8192000, pll4, 4, 1, 12),
4482 F_PCM(12288000, pll4, 4, 1, 8),
4483 F_PCM(24576000, pll4, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004484 F_END
4485};
4486
4487static struct rcg_clk pcm_clk = {
4488 .b = {
4489 .ctl_reg = LCC_PCM_NS_REG,
4490 .en_mask = BIT(11),
4491 .reset_reg = LCC_PCM_NS_REG,
4492 .reset_mask = BIT(13),
4493 .halt_reg = LCC_PCM_STATUS_REG,
4494 .halt_check = ENABLE,
4495 .halt_bit = 0,
4496 },
4497 .ns_reg = LCC_PCM_NS_REG,
4498 .md_reg = LCC_PCM_MD_REG,
4499 .root_en_mask = BIT(9),
Stephen Boyd630f3252012-01-31 00:10:08 -08004500 .ns_mask = BM(31, 16) | BIT(10) | BM(6, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08004501 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004502 .set_rate = set_rate_mnd,
4503 .freq_tbl = clk_tbl_pcm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004504 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004505 .c = {
4506 .dbg_name = "pcm_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004507 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004508 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004509 CLK_INIT(pcm_clk.c),
4510 },
4511};
4512
4513static struct rcg_clk audio_slimbus_clk = {
4514 .b = {
4515 .ctl_reg = LCC_SLIMBUS_NS_REG,
4516 .en_mask = BIT(10),
4517 .reset_reg = LCC_AHBEX_BRANCH_CTL_REG,
4518 .reset_mask = BIT(5),
4519 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4520 .halt_check = ENABLE,
4521 .halt_bit = 0,
4522 },
4523 .ns_reg = LCC_SLIMBUS_NS_REG,
4524 .md_reg = LCC_SLIMBUS_MD_REG,
4525 .root_en_mask = BIT(9),
4526 .ns_mask = (BM(31, 24) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004527 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004528 .set_rate = set_rate_mnd,
4529 .freq_tbl = clk_tbl_aif_osr,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004530 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004531 .c = {
4532 .dbg_name = "audio_slimbus_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004533 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004534 VDD_DIG_FMAX_MAP1(LOW, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004535 CLK_INIT(audio_slimbus_clk.c),
4536 },
4537};
4538
4539static struct branch_clk sps_slimbus_clk = {
4540 .b = {
4541 .ctl_reg = LCC_SLIMBUS_NS_REG,
4542 .en_mask = BIT(12),
4543 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4544 .halt_check = ENABLE,
4545 .halt_bit = 1,
4546 },
4547 .parent = &audio_slimbus_clk.c,
4548 .c = {
4549 .dbg_name = "sps_slimbus_clk",
4550 .ops = &clk_ops_branch,
4551 CLK_INIT(sps_slimbus_clk.c),
4552 },
4553};
4554
4555static struct branch_clk slimbus_xo_src_clk = {
4556 .b = {
4557 .ctl_reg = SLIMBUS_XO_SRC_CLK_CTL_REG,
4558 .en_mask = BIT(2),
4559 .halt_reg = CLK_HALT_DFAB_STATE_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004560 .halt_bit = 28,
4561 },
4562 .parent = &sps_slimbus_clk.c,
4563 .c = {
4564 .dbg_name = "slimbus_xo_src_clk",
4565 .ops = &clk_ops_branch,
4566 CLK_INIT(slimbus_xo_src_clk.c),
4567 },
4568};
4569
Matt Wagantall735f01a2011-08-12 12:40:28 -07004570DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
4571DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
4572DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
4573DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
4574DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
4575DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
4576DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
4577DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004578
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004579static DEFINE_CLK_VOTER(sfab_msmbus_a_clk, &sfab_a_clk.c, 0);
4580static DEFINE_CLK_VOTER(sfab_tmr_a_clk, &sfab_a_clk.c, 0);
Stephen Boydd7a143a2012-02-16 17:59:26 -08004581
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004582static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c, 0);
4583static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c, 0);
4584static DEFINE_CLK_VOTER(dfab_usb_hs3_clk, &dfab_clk.c, 0);
4585static DEFINE_CLK_VOTER(dfab_usb_hs4_clk, &dfab_clk.c, 0);
4586static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c, 0);
4587static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c, 0);
4588static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c, 0);
4589static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c, 0);
4590static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c, 0);
4591static DEFINE_CLK_VOTER(dfab_sps_clk, &dfab_clk.c, 0);
4592static DEFINE_CLK_VOTER(dfab_bam_dmux_clk, &dfab_clk.c, 0);
4593static DEFINE_CLK_VOTER(dfab_scm_clk, &dfab_clk.c, 0);
4594static DEFINE_CLK_VOTER(dfab_qseecom_clk, &dfab_clk.c, 0);
4595static DEFINE_CLK_VOTER(dfab_tzcom_clk, &dfab_clk.c, 0);
4596static DEFINE_CLK_VOTER(dfab_msmbus_clk, &dfab_clk.c, 0);
4597static DEFINE_CLK_VOTER(dfab_msmbus_a_clk, &dfab_a_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004598
Matt Wagantall42cd12a2012-03-30 18:02:40 -07004599static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c, LONG_MAX);
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004600static DEFINE_CLK_VOTER(ebi1_adm_clk, &ebi1_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004601
4602#ifdef CONFIG_DEBUG_FS
4603struct measure_sel {
4604 u32 test_vector;
4605 struct clk *clk;
4606};
4607
Matt Wagantall8b38f942011-08-02 18:23:18 -07004608static DEFINE_CLK_MEASURE(l2_m_clk);
4609static DEFINE_CLK_MEASURE(krait0_m_clk);
4610static DEFINE_CLK_MEASURE(krait1_m_clk);
Tianyi Gou455c13c2012-02-02 16:33:24 -08004611static DEFINE_CLK_MEASURE(krait2_m_clk);
4612static DEFINE_CLK_MEASURE(krait3_m_clk);
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004613static DEFINE_CLK_MEASURE(q6sw_clk);
4614static DEFINE_CLK_MEASURE(q6fw_clk);
4615static DEFINE_CLK_MEASURE(q6_func_clk);
Matt Wagantall8b38f942011-08-02 18:23:18 -07004616
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004617static struct measure_sel measure_mux[] = {
4618 { TEST_PER_LS(0x08), &slimbus_xo_src_clk.c },
4619 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
4620 { TEST_PER_LS(0x13), &sdc1_clk.c },
4621 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
4622 { TEST_PER_LS(0x15), &sdc2_clk.c },
4623 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
4624 { TEST_PER_LS(0x17), &sdc3_clk.c },
4625 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
4626 { TEST_PER_LS(0x19), &sdc4_clk.c },
4627 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
4628 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07004629 { TEST_PER_LS(0x1F), &gp0_clk.c },
4630 { TEST_PER_LS(0x20), &gp1_clk.c },
4631 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004632 { TEST_PER_LS(0x25), &dfab_clk.c },
4633 { TEST_PER_LS(0x25), &dfab_a_clk.c },
4634 { TEST_PER_LS(0x26), &pmem_clk.c },
4635 { TEST_PER_LS(0x32), &dma_bam_p_clk.c },
4636 { TEST_PER_LS(0x33), &cfpb_clk.c },
4637 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
4638 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
4639 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
4640 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
4641 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
4642 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
4643 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
4644 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
4645 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
4646 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
4647 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
4648 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
4649 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
4650 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
4651 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
4652 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
4653 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
4654 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
4655 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
4656 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
4657 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
4658 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
4659 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004660 { TEST_PER_LS(0x59), &sfab_sata_s_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004661 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004662 { TEST_PER_LS(0x5A), &sata_p_clk.c },
4663 { TEST_PER_LS(0x5B), &sata_rxoob_clk.c },
4664 { TEST_PER_LS(0x5C), &sata_pmalive_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004665 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
4666 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
4667 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
4668 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
4669 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
4670 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
4671 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
4672 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
4673 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
4674 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
4675 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
4676 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
4677 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004678 { TEST_PER_LS(0x5E), &pcie_p_clk.c },
4679 { TEST_PER_LS(0x5F), &ce3_p_clk.c },
4680 { TEST_PER_LS(0x60), &ce3_core_clk.c },
4681 { TEST_PER_LS(0x63), &usb_hs3_p_clk.c },
4682 { TEST_PER_LS(0x64), &usb_hs3_xcvr_clk.c },
4683 { TEST_PER_LS(0x65), &usb_hs4_p_clk.c },
4684 { TEST_PER_LS(0x66), &usb_hs4_xcvr_clk.c },
4685 { TEST_PER_LS(0x6B), &sata_phy_ref_clk.c },
4686 { TEST_PER_LS(0x6C), &sata_phy_cfg_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004687 { TEST_PER_LS(0x78), &sfpb_clk.c },
4688 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
4689 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
4690 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
4691 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
4692 { TEST_PER_LS(0x7D), &prng_clk.c },
4693 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
4694 { TEST_PER_LS(0x80), &adm0_p_clk.c },
4695 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
4696 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004697 { TEST_PER_LS(0x86), &usb_hsic_p_clk.c },
4698 { TEST_PER_LS(0x87), &usb_hsic_system_clk.c },
4699 { TEST_PER_LS(0x88), &usb_hsic_xcvr_fs_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004700 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
4701 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
4702 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
4703 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
4704 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
4705 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
4706 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
4707 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
4708 { TEST_PER_LS(0x92), &ce1_p_clk.c },
4709 { TEST_PER_LS(0x94), &tssc_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004710 { TEST_PER_LS(0x9D), &usb_hsic_hsio_cal_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004711 { TEST_PER_LS(0xA4), &ce1_core_clk.c },
4712
4713 { TEST_PER_HS(0x07), &afab_clk.c },
4714 { TEST_PER_HS(0x07), &afab_a_clk.c },
4715 { TEST_PER_HS(0x18), &sfab_clk.c },
4716 { TEST_PER_HS(0x18), &sfab_a_clk.c },
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004717 { TEST_PER_HS(0x26), &q6sw_clk },
4718 { TEST_PER_HS(0x27), &q6fw_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004719 { TEST_PER_HS(0x2A), &adm0_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004720 { TEST_PER_HS(0x31), &sata_a_clk.c },
Tianyi Gou6613de52012-01-27 17:57:53 -08004721 { TEST_PER_HS(0x2D), &pcie_phy_ref_clk.c },
4722 { TEST_PER_HS(0x32), &pcie_a_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004723 { TEST_PER_HS(0x34), &ebi1_clk.c },
4724 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004725 { TEST_PER_HS(0x50), &usb_hsic_hsic_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004726
4727 { TEST_MM_LS(0x00), &dsi1_byte_clk.c },
4728 { TEST_MM_LS(0x01), &dsi2_byte_clk.c },
4729 { TEST_MM_LS(0x02), &cam1_clk.c },
4730 { TEST_MM_LS(0x06), &amp_p_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004731 { TEST_MM_LS(0x07), &csi_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004732 { TEST_MM_LS(0x08), &dsi2_s_p_clk.c },
4733 { TEST_MM_LS(0x09), &dsi1_m_p_clk.c },
4734 { TEST_MM_LS(0x0A), &dsi1_s_p_clk.c },
4735 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
4736 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
4737 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
4738 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
4739 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
4740 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
4741 { TEST_MM_LS(0x12), &imem_p_clk.c },
4742 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
4743 { TEST_MM_LS(0x14), &mdp_p_clk.c },
4744 { TEST_MM_LS(0x16), &rot_p_clk.c },
4745 { TEST_MM_LS(0x17), &dsi1_esc_clk.c },
4746 { TEST_MM_LS(0x18), &smmu_p_clk.c },
4747 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
4748 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
4749 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
4750 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
4751 { TEST_MM_LS(0x1D), &cam0_clk.c },
4752 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
4753 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
4754 { TEST_MM_LS(0x21), &tv_dac_clk.c },
4755 { TEST_MM_LS(0x22), &tv_enc_clk.c },
4756 { TEST_MM_LS(0x23), &dsi2_esc_clk.c },
4757 { TEST_MM_LS(0x25), &mmfpb_clk.c },
4758 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
4759 { TEST_MM_LS(0x26), &dsi2_m_p_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004760 { TEST_MM_LS(0x27), &cam2_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004761 { TEST_MM_LS(0x28), &vcap_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004762
4763 { TEST_MM_HS(0x00), &csi0_clk.c },
4764 { TEST_MM_HS(0x01), &csi1_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004765 { TEST_MM_HS(0x04), &csi_vfe_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004766 { TEST_MM_HS(0x05), &ijpeg_clk.c },
4767 { TEST_MM_HS(0x06), &vfe_clk.c },
4768 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
4769 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
4770 { TEST_MM_HS(0x09), &gfx3d_clk.c },
4771 { TEST_MM_HS(0x0A), &jpegd_clk.c },
4772 { TEST_MM_HS(0x0B), &vcodec_clk.c },
4773 { TEST_MM_HS(0x0F), &mmfab_clk.c },
4774 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
4775 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
4776 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
4777 { TEST_MM_HS(0x13), &imem_axi_clk.c },
4778 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
4779 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
4780 { TEST_MM_HS(0x16), &rot_axi_clk.c },
4781 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
4782 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
4783 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
4784 { TEST_MM_HS(0x1A), &mdp_clk.c },
4785 { TEST_MM_HS(0x1B), &rot_clk.c },
4786 { TEST_MM_HS(0x1C), &vpe_clk.c },
4787 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
4788 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
4789 { TEST_MM_HS(0x24), &csi0_phy_clk.c },
4790 { TEST_MM_HS(0x25), &csi1_phy_clk.c },
4791 { TEST_MM_HS(0x26), &csi_pix_clk.c },
4792 { TEST_MM_HS(0x27), &csi_rdi_clk.c },
4793 { TEST_MM_HS(0x28), &lut_mdp_clk.c },
4794 { TEST_MM_HS(0x29), &vcodec_axi_a_clk.c },
4795 { TEST_MM_HS(0x2A), &vcodec_axi_b_clk.c },
4796 { TEST_MM_HS(0x2B), &csi1phy_timer_clk.c },
4797 { TEST_MM_HS(0x2C), &csi0phy_timer_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004798 { TEST_MM_HS(0x2D), &csi2_clk.c },
4799 { TEST_MM_HS(0x2E), &csi2_phy_clk.c },
4800 { TEST_MM_HS(0x2F), &csi2phy_timer_clk.c },
4801 { TEST_MM_HS(0x30), &csi_pix1_clk.c },
4802 { TEST_MM_HS(0x31), &csi_rdi1_clk.c },
4803 { TEST_MM_HS(0x32), &csi_rdi2_clk.c },
Tianyi Gou621f8742011-09-01 21:45:01 -07004804 { TEST_MM_HS(0x33), &vcap_clk.c },
4805 { TEST_MM_HS(0x34), &vcap_npl_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004806 { TEST_MM_HS(0x34), &gfx3d_axi_clk_8930.c },
Tianyi Gou7747a962012-02-03 15:03:55 -08004807 { TEST_MM_HS(0x35), &vcap_axi_clk.c },
Tianyi Gou51918802012-01-26 14:05:43 -08004808 { TEST_MM_HS(0x36), &rgb_tv_clk.c },
4809 { TEST_MM_HS(0x37), &npl_tv_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07004810 { TEST_MM_HS(0x38), &gfx3d_axi_clk_8064.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004811
4812 { TEST_LPA(0x0F), &mi2s_bit_clk.c },
4813 { TEST_LPA(0x10), &codec_i2s_mic_bit_clk.c },
4814 { TEST_LPA(0x11), &codec_i2s_spkr_bit_clk.c },
4815 { TEST_LPA(0x12), &spare_i2s_mic_bit_clk.c },
4816 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
4817 { TEST_LPA(0x14), &pcm_clk.c },
4818 { TEST_LPA(0x1D), &audio_slimbus_clk.c },
Matt Wagantall8b38f942011-08-02 18:23:18 -07004819
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004820 { TEST_LPA_HS(0x00), &q6_func_clk },
4821
Stephen Boyd46fdf0d2011-11-22 12:25:09 -08004822 { TEST_CPUL2(0x2), &l2_m_clk },
4823 { TEST_CPUL2(0x0), &krait0_m_clk },
4824 { TEST_CPUL2(0x1), &krait1_m_clk },
Tianyi Gou455c13c2012-02-02 16:33:24 -08004825 { TEST_CPUL2(0x4), &krait2_m_clk },
4826 { TEST_CPUL2(0x5), &krait3_m_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004827};
4828
4829static struct measure_sel *find_measure_sel(struct clk *clk)
4830{
4831 int i;
4832
4833 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
4834 if (measure_mux[i].clk == clk)
4835 return &measure_mux[i];
4836 return NULL;
4837}
4838
Matt Wagantall8b38f942011-08-02 18:23:18 -07004839static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004840{
4841 int ret = 0;
4842 u32 clk_sel;
4843 struct measure_sel *p;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004844 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004845 unsigned long flags;
4846
4847 if (!parent)
4848 return -EINVAL;
4849
4850 p = find_measure_sel(parent);
4851 if (!p)
4852 return -EINVAL;
4853
4854 spin_lock_irqsave(&local_clock_reg_lock, flags);
4855
Matt Wagantall8b38f942011-08-02 18:23:18 -07004856 /*
4857 * Program the test vector, measurement period (sample_ticks)
4858 * and scaling multiplier.
4859 */
4860 clk->sample_ticks = 0x10000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004861 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004862 clk->multiplier = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004863 switch (p->test_vector >> TEST_TYPE_SHIFT) {
4864 case TEST_TYPE_PER_LS:
4865 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
4866 break;
4867 case TEST_TYPE_PER_HS:
4868 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
4869 break;
4870 case TEST_TYPE_MM_LS:
4871 writel_relaxed(0x4030D97, CLK_TEST_REG);
4872 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
4873 break;
4874 case TEST_TYPE_MM_HS:
4875 writel_relaxed(0x402B800, CLK_TEST_REG);
4876 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
4877 break;
4878 case TEST_TYPE_LPA:
4879 writel_relaxed(0x4030D98, CLK_TEST_REG);
4880 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
4881 LCC_CLK_LS_DEBUG_CFG_REG);
4882 break;
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004883 case TEST_TYPE_LPA_HS:
4884 writel_relaxed(0x402BC00, CLK_TEST_REG);
4885 writel_relaxed(BVAL(2, 1, clk_sel)|BIT(0),
4886 LCC_CLK_HS_DEBUG_CFG_REG);
4887 break;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004888 case TEST_TYPE_CPUL2:
4889 writel_relaxed(0x4030400, CLK_TEST_REG);
4890 writel_relaxed(0x80|BVAL(5, 3, clk_sel), GCC_APCS_CLK_DIAG);
4891 clk->sample_ticks = 0x4000;
4892 clk->multiplier = 2;
4893 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004894 default:
4895 ret = -EPERM;
4896 }
4897 /* Make sure test vector is set before starting measurements. */
4898 mb();
4899
4900 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4901
4902 return ret;
4903}
4904
4905/* Sample clock for 'ticks' reference clock ticks. */
4906static u32 run_measurement(unsigned ticks)
4907{
4908 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004909 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
4910
4911 /* Wait for timer to become ready. */
4912 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
4913 cpu_relax();
4914
4915 /* Run measurement and wait for completion. */
4916 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
4917 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
4918 cpu_relax();
4919
4920 /* Stop counters. */
4921 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
4922
4923 /* Return measured ticks. */
4924 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
4925}
4926
4927
4928/* Perform a hardware rate measurement for a given clock.
4929 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004930static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004931{
4932 unsigned long flags;
4933 u32 pdm_reg_backup, ringosc_reg_backup;
4934 u64 raw_count_short, raw_count_full;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004935 struct measure_clk *clk = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004936 unsigned ret;
4937
Stephen Boyde334aeb2012-01-24 12:17:29 -08004938 ret = clk_prepare_enable(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004939 if (ret) {
4940 pr_warning("CXO clock failed to enable. Can't measure\n");
4941 return 0;
4942 }
4943
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004944 spin_lock_irqsave(&local_clock_reg_lock, flags);
4945
4946 /* Enable CXO/4 and RINGOSC branch and root. */
4947 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
4948 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
4949 writel_relaxed(0x2898, PDM_CLK_NS_REG);
4950 writel_relaxed(0xA00, RINGOSC_NS_REG);
4951
4952 /*
4953 * The ring oscillator counter will not reset if the measured clock
4954 * is not running. To detect this, run a short measurement before
4955 * the full measurement. If the raw results of the two are the same
4956 * then the clock must be off.
4957 */
4958
4959 /* Run a short measurement. (~1 ms) */
4960 raw_count_short = run_measurement(0x1000);
4961 /* Run a full measurement. (~14 ms) */
Matt Wagantall8b38f942011-08-02 18:23:18 -07004962 raw_count_full = run_measurement(clk->sample_ticks);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004963
4964 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
4965 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
4966
4967 /* Return 0 if the clock is off. */
4968 if (raw_count_full == raw_count_short)
4969 ret = 0;
4970 else {
4971 /* Compute rate in Hz. */
4972 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
Matt Wagantall8b38f942011-08-02 18:23:18 -07004973 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4974 ret = (raw_count_full * clk->multiplier);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004975 }
4976
4977 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
Stephen Boyd69da8402011-07-14 17:45:31 -07004978 writel_relaxed(0x38F8, PLLTEST_PAD_CFG_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004979 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4980
Stephen Boyde334aeb2012-01-24 12:17:29 -08004981 clk_disable_unprepare(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08004982
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004983 return ret;
4984}
4985#else /* !CONFIG_DEBUG_FS */
4986static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4987{
4988 return -EINVAL;
4989}
4990
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07004991static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004992{
4993 return 0;
4994}
4995#endif /* CONFIG_DEBUG_FS */
4996
Matt Wagantallae053222012-05-14 19:42:07 -07004997static struct clk_ops clk_ops_measure = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004998 .set_parent = measure_clk_set_parent,
4999 .get_rate = measure_clk_get_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005000};
5001
Matt Wagantall8b38f942011-08-02 18:23:18 -07005002static struct measure_clk measure_clk = {
5003 .c = {
5004 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07005005 .ops = &clk_ops_measure,
Matt Wagantall8b38f942011-08-02 18:23:18 -07005006 CLK_INIT(measure_clk.c),
5007 },
5008 .multiplier = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005009};
5010
Tianyi Goua8b3cce2011-11-08 14:37:26 -08005011static struct clk_lookup msm_clocks_8064[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005012 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5013 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08005014 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5015 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5016 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5017 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5018 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Matt Wagantall292aace2012-01-26 19:12:34 -08005019 CLK_LOOKUP("xo", cxo_clk.c, "pil_gss"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005020 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005021 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08005022 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5023 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5024 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5025 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005026
Tianyi Gou21a0e802012-02-04 22:34:10 -08005027 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5028 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5029 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5030 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5031 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005032 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005033 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5034 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5035 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5036 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5037 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5038 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005039 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5040 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005041
Tianyi Gou21a0e802012-02-04 22:34:10 -08005042 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005043 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, ""),
5044 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5045 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005046
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005047 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5048 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5049 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08005050 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, "msm_serial_hsl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005051 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5052 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5053 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5054 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, ""),
5055 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08005056 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, "msm_serial_hsl.0"),
David Keitel3c40fc52012-02-09 17:53:52 -08005057 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005058 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08005059 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08005060 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08005061 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07005062 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005063 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5064 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5065 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Tianyi Gou50f23812012-02-06 16:04:19 -08005066 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Tianyi Gou05e01102012-02-08 22:15:49 -08005067 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Tianyi Gou43208a02011-09-27 15:35:13 -07005068 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5069 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5070 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5071 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005072 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5073 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005074 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5075 CLK_LOOKUP("alt_core_clk", usb_hs3_xcvr_clk.c, "msm_ehci_host.0"),
5076 CLK_LOOKUP("alt_core_clk", usb_hs4_xcvr_clk.c, "msm_ehci_host.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005077 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5078 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5079 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005080 CLK_LOOKUP("ref_clk", sata_phy_ref_clk.c, ""),
5081 CLK_LOOKUP("cfg_clk", sata_phy_cfg_clk.c, ""),
Tianyi Gou352955d2012-05-18 19:44:01 -07005082 CLK_LOOKUP("src_clk", sata_src_clk.c, ""),
5083 CLK_LOOKUP("core_rxoob_clk", sata_rxoob_clk.c, ""),
5084 CLK_LOOKUP("core_pmalive_clk", sata_pmalive_clk.c, ""),
5085 CLK_LOOKUP("bus_clk", sata_a_clk.c, ""),
5086 CLK_LOOKUP("iface_clk", sata_p_clk.c, ""),
5087 CLK_LOOKUP("slave_iface_clk", sfab_sata_s_p_clk.c, ""),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07005088 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qce.0"),
5089 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qcrypto.0"),
5090 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qce.0"),
5091 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qcrypto.0"),
5092 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qce.0"),
5093 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qcrypto.0"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005094 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Jin Hong4bbbfba2012-02-02 21:48:07 -08005095 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "msm_serial_hsl.1"),
David Keitel3c40fc52012-02-09 17:53:52 -08005096 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005097 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08005098 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08005099 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08005100 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07005101 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005102 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, ""),
Jin Hong4bbbfba2012-02-02 21:48:07 -08005103 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "msm_serial_hsl.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005104 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5105 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005106 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Manu Gautam7483f172011-11-08 15:22:26 +05305107 CLK_LOOKUP("iface_clk", usb_hs3_p_clk.c, "msm_ehci_host.0"),
5108 CLK_LOOKUP("iface_clk", usb_hs4_p_clk.c, "msm_ehci_host.1"),
Tianyi Gou43208a02011-09-27 15:35:13 -07005109 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5110 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5111 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5112 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06005113 CLK_LOOKUP("iface_clk", pcie_p_clk.c, "msm_pcie"),
5114 CLK_LOOKUP("ref_clk", pcie_phy_ref_clk.c, "msm_pcie"),
5115 CLK_LOOKUP("bus_clk", pcie_a_clk.c, "msm_pcie"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005116 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5117 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005118 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5119 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5120 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5121 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chand07220e2012-02-13 15:52:22 -08005122 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005123 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Sreesudhan Ramakrish Ramkumar8002a792012-04-09 17:42:58 -07005124 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar6c6f57c2012-02-21 15:12:44 -08005125 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Kevin Chand07220e2012-02-13 15:52:22 -08005126 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
5127 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5128 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5129 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5130 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5131 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5132 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5133 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5134 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5135 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5136 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5137 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5138 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5139 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5140 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5141 CLK_LOOKUP("csiphy_timer_src_clk",
5142 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5143 CLK_LOOKUP("csiphy_timer_src_clk",
5144 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5145 CLK_LOOKUP("csiphy_timer_src_clk",
5146 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5147 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5148 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5149 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005150 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5151 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5152 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5153 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Tianyi Gou51918802012-01-26 14:05:43 -08005154 CLK_LOOKUP("rgb_clk", rgb_tv_clk.c, ""),
5155 CLK_LOOKUP("npl_clk", npl_tv_clk.c, ""),
5156
Pu Chen86b4be92011-11-03 17:27:57 -07005157 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005158 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005159 CLK_LOOKUP("bus_clk",
5160 gfx3d_axi_clk_8064.c, "footswitch-8x60.2"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005161 CLK_LOOKUP("iface_clk", vcap_p_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005162 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005163 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "footswitch-8x60.10"),
5164 CLK_LOOKUP("bus_clk", vcap_axi_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005165 CLK_LOOKUP("core_clk", vcap_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005166 CLK_LOOKUP("core_clk", vcap_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005167 CLK_LOOKUP("core_clk", vcap_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005168 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005169 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005170 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005171 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
5172 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005173 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005174 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005175 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005176 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005177 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005178 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005179 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005180 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005181 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005182 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Matt Wagantall61286312012-02-22 15:55:09 -08005183 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005184 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5185 CLK_LOOKUP("div_clk", tv_src_div_clk.c, ""),
Greg Griscofa47b532011-11-11 10:32:06 -08005186 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005187 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005188 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
Tianyi Gou51918802012-01-26 14:05:43 -08005189 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005190 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005191 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Ujwal Pateld041f982012-03-27 19:51:44 -07005192 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005193 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chand07220e2012-02-13 15:52:22 -08005194 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005195 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chand07220e2012-02-13 15:52:22 -08005196 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005197 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5198 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5199 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5200 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5201 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5202 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5203 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005204 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5205 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chand07220e2012-02-13 15:52:22 -08005206 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5207 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5208 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005209 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5210 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5211 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5212 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Pu Chen86b4be92011-11-03 17:27:57 -07005213 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005214 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005215 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5216 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005217 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005218 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005219 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005220 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005221 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005222 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005223 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005224 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005225 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Greg Griscofa47b532011-11-11 10:32:06 -08005226 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005227 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chand07220e2012-02-13 15:52:22 -08005228 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005229 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chanb20742b2012-02-27 15:47:35 -08005230 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall61286312012-02-22 15:55:09 -08005231 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005232
Patrick Lai04baee942012-05-01 14:38:47 -07005233 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c,
5234 "msm-dai-q6-mi2s"),
5235 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c,
5236 "msm-dai-q6-mi2s"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005237 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5238 "msm-dai-q6.1"),
5239 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5240 "msm-dai-q6.1"),
5241 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5242 "msm-dai-q6.5"),
5243 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5244 "msm-dai-q6.5"),
5245 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5246 "msm-dai-q6.16384"),
5247 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5248 "msm-dai-q6.16384"),
5249 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5250 "msm-dai-q6.4"),
5251 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5252 "msm-dai-q6.4"),
5253 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005254 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005255 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, ""),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005256 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005257 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, ""),
5258 CLK_LOOKUP("core_clk", vpe_axi_clk.c, ""),
5259 CLK_LOOKUP("core_clk", mdp_axi_clk.c, ""),
5260 CLK_LOOKUP("core_clk", vcap_axi_clk.c, ""),
5261 CLK_LOOKUP("core_clk", rot_axi_clk.c, ""),
5262 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, ""),
5263 CLK_LOOKUP("core_clk", vfe_axi_clk.c, ""),
5264 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, ""),
5265 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005266 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005267
5268 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5269 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5270 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.0"),
5271 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.1"),
5272 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5273 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5274 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5275 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5276 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5277 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5278 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005279 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005280 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005281
Manu Gautam5143b252012-01-05 19:25:23 -08005282 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5283 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5284 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5285 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5286 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005287
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005288 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5289 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5290 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5291 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5292 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5293 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5294 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5295 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5296 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005297 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.9"),
5298 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8064.c, "msm_iommu.10"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005299 CLK_LOOKUP("core_clk", vcap_axi_clk.c, "msm_iommu.11"),
5300
Deepak Kotur954b1782012-04-24 17:58:19 -07005301 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5302 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5303 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5304 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5305 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005306 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5307 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
5308
Jeff Ohlstein8c116c72011-10-27 17:34:48 -07005309 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005310
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005311 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5312 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5313 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
Tianyi Gou455c13c2012-02-02 16:33:24 -08005314 CLK_LOOKUP("krait2_mclk", krait2_m_clk, ""),
5315 CLK_LOOKUP("krait3_mclk", krait3_m_clk, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005316};
5317
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005318static struct clk_lookup msm_clocks_8960[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005319 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5320 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08005321 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5322 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5323 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5324 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5325 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005326 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005327 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Stephen Boyded630b02012-01-26 15:26:47 -08005328 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5329 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5330 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5331 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005332
Matt Wagantallb2710b82011-11-16 19:55:17 -08005333 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5334 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5335 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5336 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5337 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005338 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005339 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5340 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5341 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5342 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5343 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5344 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005345 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5346 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005347
5348 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005349 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5350 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5351 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005352
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005353 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5354 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5355 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5356 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5357 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5358 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5359 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07005360 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5361 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005362 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005363 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, "msm_serial_hsl.1"),
Mayank Ranae009c922012-03-22 03:02:06 +05305364 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, "msm_serial_hs.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005365 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5366 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5367 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005368 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005369 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005370 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5371 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005372 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5373 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5374 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5375 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005376 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005377 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005378 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005379 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005380 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Vikram Mulukutladd0a2372011-09-19 15:58:21 -07005381 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07005382 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005383 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5384 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5385 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5386 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5387 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005388 CLK_LOOKUP("slimbus_xo_src_clk", slimbus_xo_src_clk.c, NULL),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005389 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5390 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005391 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5392 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005393 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5394 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5395 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5396 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5397 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5398 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005399 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5400 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5401 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5402 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5403 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005404 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005405 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005406 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005407 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005408 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07005409 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005410 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005411 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5412 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Matt Wagantalle2522372011-08-17 14:52:21 -07005413 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5414 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005415 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005416 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "msm_serial_hsl.1"),
Mayank Ranae009c922012-03-22 03:02:06 +05305417 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "msm_serial_hs.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07005418 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005419 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005420 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005421 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5422 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5423 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005424 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005425 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5426 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5427 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5428 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5429 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07005430 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5431 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005432 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5433 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5434 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5435 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chan09f4e662011-12-16 08:17:02 -08005436 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5437 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5438 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005439 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
Sreesudhan Ramakrish Ramkumar8f11b8b2012-01-04 17:09:05 -08005440 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005441 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005442 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5443 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005444 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005445 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5446 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005447 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005448 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5449 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005450 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
Kevin Chane12c6672011-10-26 11:55:26 -07005451 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5452 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005453 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5454 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5455 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5456 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5457 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5458 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5459 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
Kevin Chanf6216f22011-10-25 18:40:11 -07005460 CLK_LOOKUP("csiphy_timer_src_clk",
5461 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5462 CLK_LOOKUP("csiphy_timer_src_clk",
5463 csiphy_timer_src_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005464 CLK_LOOKUP("csiphy_timer_src_clk",
5465 csiphy_timer_src_clk.c, "msm_csiphy.2"),
Kevin Chanf6216f22011-10-25 18:40:11 -07005466 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5467 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005468 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005469 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5470 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5471 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5472 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005473 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005474 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005475 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005476 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005477 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005478 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5479 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005480 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
5481 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005482 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005483 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005484 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005485 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005486 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005487 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005488 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005489 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005490 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005491 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005492 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5493 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005494 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005495 CLK_LOOKUP("enc_clk", tv_enc_clk.c, "tvenc.0"),
5496 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005497 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005498 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005499 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5500 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005501 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005502 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005503 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Kevin Chana0853122011-11-07 19:48:44 -08005504 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005505 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chan5827c552011-10-28 18:36:32 -07005506 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005507 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chan5827c552011-10-28 18:36:32 -07005508 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005509 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5510 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5511 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5512 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5513 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5514 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5515 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005516 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5517 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005518 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5519 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005520 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005521 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5522 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5523 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5524 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005525 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005526 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005527 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
Matt Wagantall49722712011-08-17 18:50:53 -07005528 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005529 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005530 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005531 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5532 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005533 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005534 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005535 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005536 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005537 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005538 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005539 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005540 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005541 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005542 CLK_LOOKUP("iface_clk", tv_enc_p_clk.c, "tvenc.0"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005543 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005544 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chan5827c552011-10-28 18:36:32 -07005545 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005546 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chana0853122011-11-07 19:48:44 -08005547 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005548 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Patrick Lai04baee942012-05-01 14:38:47 -07005549 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c,
5550 "msm-dai-q6-mi2s"),
5551 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c,
5552 "msm-dai-q6-mi2s"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005553 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5554 "msm-dai-q6.1"),
5555 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5556 "msm-dai-q6.1"),
5557 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5558 "msm-dai-q6.5"),
5559 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5560 "msm-dai-q6.5"),
5561 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5562 "msm-dai-q6.16384"),
5563 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5564 "msm-dai-q6.16384"),
5565 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5566 "msm-dai-q6.4"),
5567 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5568 "msm-dai-q6.4"),
5569 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005570 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005571 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005572 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005573 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5574 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5575 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5576 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5577 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5578 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5579 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5580 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5581 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5582 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
5583 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
5584 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005585
5586 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5587 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5588 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5589 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5590 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005591 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5592 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005593
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005594 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
Manu Gautam5143b252012-01-05 19:25:23 -08005595 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005596 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5597 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5598 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5599 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5600 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Yan He160633e2011-06-30 12:18:56 -07005601 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
Stephen Boyd1c51a492011-10-26 12:11:47 -07005602 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
Stephen Boydef5d1c42011-12-15 20:47:14 -08005603 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Ramesh Masavarapua1bc0e42012-03-05 07:42:48 -08005604 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
Ramesh Masavarapueb6e9342012-02-13 19:59:50 -08005605 CLK_LOOKUP("bus_clk", dfab_tzcom_clk.c, "tzcom"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005606
Matt Wagantalle1a86062011-08-18 17:46:10 -07005607 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall8b38f942011-08-02 18:23:18 -07005608
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005609 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5610 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5611 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5612 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5613 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5614 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005615};
5616
Tianyi Goue3d4f542012-03-15 17:06:45 -07005617static struct clk_lookup msm_clocks_8930[] = {
Stephen Boydbe1a7392012-04-02 20:17:11 -07005618 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005619 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5620 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5621 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5622 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5623 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
5624 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
5625 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5626 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5627 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5628 CLK_LOOKUP("measure", measure_clk.c, "debug"),
5629
5630 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
5631 CLK_LOOKUP("bus_a_clk", afab_a_clk.c, "msm_apps_fab"),
5632 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5633 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5634 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
5635 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
5636 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5637 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5638 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5639 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5640 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
5641 CLK_LOOKUP("mem_a_clk", ebi1_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005642 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5643 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005644
5645 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005646 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5647 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5648 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
5649
5650 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5651 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5652 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5653 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5654 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5655 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5656 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5657 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5658 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
5659 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
5660 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, ""),
5661 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, ""),
5662 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5663 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5664 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
5665 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
5666 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
5667 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5668 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
5669 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5670 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5671 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5672 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
5673 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.0"),
5674 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
5675 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
5676 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
5677 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
5678 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
5679 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
5680 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5681 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5682 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5683 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5684 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
5685 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
5686 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
5687 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5688 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
5689 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5690 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5691 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5692 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5693 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5694 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
5695 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5696 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5697 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5698 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5699 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
5700 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
5701 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
5702 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
5703 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
5704 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
5705 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
5706 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
5707 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5708 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
5709 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5710 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
5711 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
5712 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, ""),
5713 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.0"),
5714 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
5715 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
5716 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
5717 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
5718 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5719 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
5720 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
5721 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5722 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5723 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5724 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5725 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
5726 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5727 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
5728 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5729 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5730 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5731 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005732 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Hody Hung994f4622012-04-24 10:27:45 -07005733 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
Sreesudhan Ramakrish Ramkumar981c82c2012-04-30 17:31:37 -07005734 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005735 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
5736 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
5737 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5738 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5739 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5740 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5741 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5742 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5743 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5744 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5745 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5746 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5747 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5748 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5749 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5750 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5751 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5752 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5753 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5754 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
5755 CLK_LOOKUP("csiphy_timer_src_clk",
5756 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5757 CLK_LOOKUP("csiphy_timer_src_clk",
5758 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5759 CLK_LOOKUP("csiphy_timer_src_clk",
5760 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5761 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5762 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5763 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005764 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5765 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005766 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
5767 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5768 CLK_LOOKUP("bus_clk",
5769 gfx3d_axi_clk_8930.c, "footswitch-8x60.2"),
5770 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005771 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
5772 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005773 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005774 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005775 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005776 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005777 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005778 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005779 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
5780 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
5781 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005782 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5783 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005784 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005785 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005786 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
5787 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005788 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5789 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005790 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005791 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005792 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
5793 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
5794 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
5795 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
5796 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
5797 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
5798 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5799 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5800 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5801 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5802 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5803 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5804 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005805 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005806 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5807 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5808 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005809 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5810 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005811 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
5812 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
5813 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5814 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005815 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005816 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
5817 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005818 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005819 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
5820 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
5821 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
5822 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
5823 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
5824 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
5825 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
5826 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
5827 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
5828 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
5829 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
5830 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
5831 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5832 "msm-dai-q6.1"),
5833 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5834 "msm-dai-q6.1"),
5835 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5836 "msm-dai-q6.5"),
5837 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5838 "msm-dai-q6.5"),
5839 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5840 "msm-dai-q6.16384"),
5841 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5842 "msm-dai-q6.16384"),
5843 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5844 "msm-dai-q6.4"),
5845 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5846 "msm-dai-q6.4"),
5847 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
5848 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
5849 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
5850 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5851 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5852 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5853 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5854 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5855 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5856 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5857 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5858 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.9"),
5859 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.10"),
5860
5861 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5862 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5863 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5864 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5865 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005866 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5867 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005868
5869 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5870 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5871 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5872 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5873 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5874 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5875 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
5876 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5877 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5878 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
5879 CLK_LOOKUP("bus_clk", dfab_qseecom_clk.c, "qseecom"),
5880
5881 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
5882
5883 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5884 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5885 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5886 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5887 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5888 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
5889};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005890/*
5891 * Miscellaneous clock register initializations
5892 */
5893
5894/* Read, modify, then write-back a register. */
5895static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
5896{
5897 uint32_t regval = readl_relaxed(reg);
5898 regval &= ~mask;
5899 regval |= val;
5900 writel_relaxed(regval, reg);
5901}
5902
Vikram Mulukutla5b146722012-04-23 18:17:50 -07005903static struct pll_config_regs pll4_regs __initdata = {
5904 .l_reg = LCC_PLL0_L_VAL_REG,
5905 .m_reg = LCC_PLL0_M_VAL_REG,
5906 .n_reg = LCC_PLL0_N_VAL_REG,
5907 .config_reg = LCC_PLL0_CONFIG_REG,
5908 .mode_reg = LCC_PLL0_MODE_REG,
5909};
Tianyi Gou41515e22011-09-01 19:37:43 -07005910
Vikram Mulukutla5b146722012-04-23 18:17:50 -07005911static struct pll_config pll4_config __initdata = {
5912 .l = 0xE,
5913 .m = 0x27A,
5914 .n = 0x465,
5915 .vco_val = 0x0,
5916 .vco_mask = BM(17, 16),
5917 .pre_div_val = 0x0,
5918 .pre_div_mask = BIT(19),
5919 .post_div_val = 0x0,
5920 .post_div_mask = BM(21, 20),
5921 .mn_ena_val = BIT(22),
5922 .mn_ena_mask = BIT(22),
5923 .main_output_val = BIT(23),
5924 .main_output_mask = BIT(23),
5925};
Tianyi Gou41515e22011-09-01 19:37:43 -07005926
Vikram Mulukutla5b146722012-04-23 18:17:50 -07005927static struct pll_config_regs pll15_regs __initdata = {
5928 .l_reg = MM_PLL3_L_VAL_REG,
5929 .m_reg = MM_PLL3_M_VAL_REG,
5930 .n_reg = MM_PLL3_N_VAL_REG,
5931 .config_reg = MM_PLL3_CONFIG_REG,
5932 .mode_reg = MM_PLL3_MODE_REG,
5933};
Tianyi Gou358c3862011-10-18 17:03:41 -07005934
Vikram Mulukutla5b146722012-04-23 18:17:50 -07005935static struct pll_config pll15_config __initdata = {
5936 .l = (0x24 | BVAL(31, 7, 0x620)),
5937 .m = 0x1,
5938 .n = 0x9,
5939 .vco_val = BVAL(17, 16, 0x2),
5940 .vco_mask = BM(17, 16),
5941 .pre_div_val = 0x0,
5942 .pre_div_mask = BIT(19),
5943 .post_div_val = 0x0,
5944 .post_div_mask = BM(21, 20),
5945 .mn_ena_val = BIT(22),
5946 .mn_ena_mask = BIT(22),
5947 .main_output_val = BIT(23),
5948 .main_output_mask = BIT(23),
5949};
Tianyi Gou41515e22011-09-01 19:37:43 -07005950
Vikram Mulukutla5b146722012-04-23 18:17:50 -07005951static struct pll_config_regs pll14_regs __initdata = {
5952 .l_reg = BB_PLL14_L_VAL_REG,
5953 .m_reg = BB_PLL14_M_VAL_REG,
5954 .n_reg = BB_PLL14_N_VAL_REG,
5955 .config_reg = BB_PLL14_CONFIG_REG,
5956 .mode_reg = BB_PLL14_MODE_REG,
5957};
5958
5959static struct pll_config pll14_config __initdata = {
5960 .l = (0x11 | BVAL(31, 7, 0x620)),
5961 .m = 0x7,
5962 .n = 0x9,
5963 .vco_val = 0x0,
5964 .vco_mask = BM(17, 16),
5965 .pre_div_val = 0x0,
5966 .pre_div_mask = BIT(19),
5967 .post_div_val = 0x0,
5968 .post_div_mask = BM(21, 20),
5969 .mn_ena_val = BIT(22),
5970 .mn_ena_mask = BIT(22),
5971 .main_output_val = BIT(23),
5972 .main_output_mask = BIT(23),
5973};
Tianyi Gou41515e22011-09-01 19:37:43 -07005974
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005975static void __init reg_init(void)
5976{
Stephen Boydd471e7a2011-11-19 01:37:39 -08005977 void __iomem *imem_reg;
Vikram Mulukutla5b146722012-04-23 18:17:50 -07005978
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005979 /* Deassert MM SW_RESET_ALL signal. */
5980 writel_relaxed(0, SW_RESET_ALL_REG);
5981
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005982 /*
Tianyi Goue3d4f542012-03-15 17:06:45 -07005983 * Some bits are only used on 8960 or 8064 or 8930 and are marked as
5984 * reserved bits on the other SoCs. Writing to these reserved bits
Tianyi Gou8c1a1182011-10-10 14:47:11 -07005985 * should have no effect.
5986 */
Stephen Boydd471e7a2011-11-19 01:37:39 -08005987 /*
5988 * Initialize MM AHB registers: Enable the FPB clock and disable HW
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005989 * gating on non-8960 for all clocks. Also set VFE_AHB's
Stephen Boydd471e7a2011-11-19 01:37:39 -08005990 * FORCE_CORE_ON bit to prevent its memory from being collapsed when
5991 * the clock is halted. The sleep and wake-up delays are set to safe
5992 * values.
5993 */
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005994 if (cpu_is_msm8960()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08005995 rmwreg(0x44000000, AHB_EN_REG, 0x6C000103);
5996 writel_relaxed(0x3C7097F9, AHB_EN2_REG);
5997 } else {
5998 rmwreg(0x00000003, AHB_EN_REG, 0x6C000103);
5999 writel_relaxed(0x000007F9, AHB_EN2_REG);
6000 }
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006001 if (cpu_is_apq8064())
6002 rmwreg(0x00000000, AHB_EN3_REG, 0x00000001);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006003
6004 /* Deassert all locally-owned MM AHB resets. */
6005 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
Tianyi Gou41515e22011-09-01 19:37:43 -07006006 rmwreg(0, SW_RESET_AHB2_REG, 0x0000000F);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006007
6008 /* Initialize MM AXI registers: Enable HW gating for all clocks that
6009 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
6010 * delays to safe values. */
Stephen Boydd471e7a2011-11-19 01:37:39 -08006011 if (cpu_is_msm8960() &&
6012 SOCINFO_VERSION_MAJOR(socinfo_get_version()) >= 3) {
6013 rmwreg(0x0003AFF9, MAXI_EN_REG, 0x0803FFFF);
6014 rmwreg(0x3A27FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -08006015 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
Stephen Boydd471e7a2011-11-19 01:37:39 -08006016 } else {
6017 rmwreg(0x000007F9, MAXI_EN_REG, 0x0803FFFF);
6018 rmwreg(0x3027FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
6019 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
6020 }
Matt Wagantall53d968f2011-07-19 13:22:53 -07006021 rmwreg(0x0027FCFF, MAXI_EN3_REG, 0x003FFFFF);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006022 if (cpu_is_apq8064())
6023 rmwreg(0x009FE4FF, MAXI_EN5_REG, 0x01FFEFFF);
Tianyi Goue3d4f542012-03-15 17:06:45 -07006024 if (cpu_is_msm8930())
6025 rmwreg(0x000004FF, MAXI_EN5_REG, 0x00000FFF);
Tianyi Gou3022dfd2012-01-25 15:50:05 -08006026 if (cpu_is_msm8960())
Stephen Boydd471e7a2011-11-19 01:37:39 -08006027 rmwreg(0x00003C38, SAXI_EN_REG, 0x00003FFF);
6028 else
6029 rmwreg(0x000003C7, SAXI_EN_REG, 0x00003FFF);
6030
6031 /* Enable IMEM's clk_on signal */
6032 imem_reg = ioremap(0x04b00040, 4);
6033 if (imem_reg) {
6034 writel_relaxed(0x3, imem_reg);
6035 iounmap(imem_reg);
6036 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006037
6038 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
6039 * memories retain state even when not clocked. Also, set sleep and
6040 * wake-up delays to safe values. */
Matt Wagantall53d968f2011-07-19 13:22:53 -07006041 rmwreg(0x00000000, CSI0_CC_REG, 0x00000410);
6042 rmwreg(0x00000000, CSI1_CC_REG, 0x00000410);
6043 rmwreg(0x80FF0000, DSI1_BYTE_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006044 rmwreg(0x80FF0000, DSI_PIXEL_CC_REG, 0xE0FF0010);
Tarun Karra6fbc00a2011-12-13 09:23:47 -07006045 rmwreg(0xC0FF0000, GFX3D_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006046 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006047 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
6048 rmwreg(0x80FF0000, MDP_LUT_CC_REG, 0xE0FF0010);
6049 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006050 rmwreg(0x000004FF, TV_CC2_REG, 0x000007FF);
6051 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
6052 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FF4010);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006053 rmwreg(0x800000FF, VFE_CC2_REG, 0xE00000FF);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006054 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Tianyi Goue3d4f542012-03-15 17:06:45 -07006055 if (cpu_is_msm8960() || cpu_is_apq8064()) {
6056 rmwreg(0x80FF0000, DSI2_BYTE_CC_REG, 0xE0FF0010);
6057 rmwreg(0x80FF0000, DSI2_PIXEL_CC_REG, 0xE0FF0010);
6058 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0010);
6059 }
6060 if (cpu_is_msm8960() || cpu_is_msm8930())
6061 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
6062
6063 if (cpu_is_msm8960()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006064 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
6065 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006066 }
6067 if (cpu_is_apq8064()) {
6068 rmwreg(0x00000000, TV_CC_REG, 0x00004010);
Tianyi Gou621f8742011-09-01 21:45:01 -07006069 rmwreg(0x80FF0000, VCAP_CC_REG, 0xE0FF1010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006070 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006071
Tianyi Gou41515e22011-09-01 19:37:43 -07006072 /*
6073 * Initialize USB_HS_HCLK_FS registers: Set FORCE_C_ON bits so that
6074 * core remain active during halt state of the clk. Also, set sleep
6075 * and wake-up value to max.
6076 */
6077 rmwreg(0x0000004F, USB_HS1_HCLK_FS_REG, 0x0000007F);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006078 if (cpu_is_apq8064()) {
6079 rmwreg(0x0000004F, USB_HS3_HCLK_FS_REG, 0x0000007F);
6080 rmwreg(0x0000004F, USB_HS4_HCLK_FS_REG, 0x0000007F);
6081 }
Tianyi Gou41515e22011-09-01 19:37:43 -07006082
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006083 /* De-assert MM AXI resets to all hardware blocks. */
6084 writel_relaxed(0, SW_RESET_AXI_REG);
6085
6086 /* Deassert all MM core resets. */
6087 writel_relaxed(0, SW_RESET_CORE_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07006088 writel_relaxed(0, SW_RESET_CORE2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006089
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006090 /* Enable TSSC and PDM PXO sources. */
6091 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
6092 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
6093
6094 /* Source SLIMBus xo src from slimbus reference clock */
Tianyi Goue3d4f542012-03-15 17:06:45 -07006095 if (cpu_is_msm8960())
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006096 writel_relaxed(0x3, SLIMBUS_XO_SRC_CLK_CTL_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006097
6098 /* Source the dsi_byte_clks from the DSI PHY PLLs */
6099 rmwreg(0x1, DSI1_BYTE_NS_REG, 0x7);
Tianyi Goue3d4f542012-03-15 17:06:45 -07006100 if (cpu_is_msm8960() || cpu_is_apq8064())
6101 rmwreg(0x2, DSI2_BYTE_NS_REG, 0x7);
Tianyi Gou41515e22011-09-01 19:37:43 -07006102
Tianyi Gou352955d2012-05-18 19:44:01 -07006103 /*
6104 * Source the sata_phy_ref_clk from PXO and set predivider of
6105 * sata_pmalive_clk to 1.
6106 */
6107 if (cpu_is_apq8064()) {
Tianyi Gou41515e22011-09-01 19:37:43 -07006108 rmwreg(0, SATA_PHY_REF_CLK_CTL_REG, 0x1);
Tianyi Gou352955d2012-05-18 19:44:01 -07006109 rmwreg(0, SATA_PMALIVE_CLK_CTL_REG, 0x3);
6110 }
Tianyi Gou41515e22011-09-01 19:37:43 -07006111
6112 /*
Tianyi Gou05e01102012-02-08 22:15:49 -08006113 * TODO: Programming below PLLs and prng_clk is temporary and
6114 * needs to be removed after bootloaders program them.
Tianyi Gou41515e22011-09-01 19:37:43 -07006115 */
6116 if (cpu_is_apq8064()) {
Tianyi Gou317aa862012-02-06 14:31:07 -08006117 u32 is_pll_enabled;
Tianyi Gou41515e22011-09-01 19:37:43 -07006118
6119 /* Program pxo_src_clk to source from PXO */
6120 rmwreg(0x1, PXO_SRC_CLK_CTL_REG, 0x7);
6121
Tianyi Gou41515e22011-09-01 19:37:43 -07006122 /* Check if PLL14 is active */
6123 is_pll_enabled = readl_relaxed(BB_PLL14_STATUS_REG) & BIT(16);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006124 if (!is_pll_enabled)
Tianyi Goudf71f2e2011-10-24 22:25:04 -07006125 /* Ref clk = 27MHz and program pll14 to 480MHz */
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006126 configure_pll(&pll14_config, &pll14_regs, 1);
Tianyi Gou621f8742011-09-01 21:45:01 -07006127
Tianyi Gou621f8742011-09-01 21:45:01 -07006128 /* Program PLL15 to 975MHz with ref clk = 27MHz */
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006129 configure_pll(&pll15_config, &pll15_regs, 0);
Tianyi Gouc29c3242011-10-12 21:02:15 -07006130
6131 /* Check if PLL4 is active */
6132 is_pll_enabled = readl_relaxed(LCC_PLL0_STATUS_REG) & BIT(16);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006133 if (!is_pll_enabled)
Tianyi Goudf71f2e2011-10-24 22:25:04 -07006134 /* Ref clk = 27MHz and program pll4 to 393.2160MHz */
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006135 configure_pll(&pll4_config, &pll4_regs, 1);
Tianyi Gouc29c3242011-10-12 21:02:15 -07006136
6137 /* Enable PLL4 source on the LPASS Primary PLL Mux */
6138 writel_relaxed(0x1, LCC_PRI_PLL_CLK_CTL_REG);
Tianyi Gou05e01102012-02-08 22:15:49 -08006139
6140 /* Program prng_clk to 64MHz if it isn't configured */
6141 if (!readl_relaxed(PRNG_CLK_NS_REG))
6142 writel_relaxed(0x2B, PRNG_CLK_NS_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07006143 }
Tianyi Gou65c536a2012-03-20 23:20:29 -07006144
6145 /*
6146 * Program PLL15 to 900MHz with ref clk = 27MHz and
6147 * only enable PLL main output.
6148 */
6149 if (cpu_is_msm8930()) {
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006150 pll15_config.l = 0x21 | BVAL(31, 7, 0x600);
6151 pll15_config.m = 0x1;
6152 pll15_config.n = 0x3;
6153 configure_pll(&pll15_config, &pll15_regs, 0);
6154 /* Disable AUX and BIST outputs */
6155 writel_relaxed(0, MM_PLL3_TEST_CTL_REG);
Tianyi Gou65c536a2012-03-20 23:20:29 -07006156 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006157}
6158
Matt Wagantallb64888f2012-04-02 21:35:07 -07006159static void __init msm8960_clock_pre_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006160{
Saravana Kannan298ec392012-02-08 19:21:47 -08006161 if (cpu_is_apq8064()) {
6162 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8064;
Tianyi Goue1faaf22012-01-24 16:07:19 -08006163 } else if (cpu_is_msm8930() || cpu_is_msm8627()) {
Saravana Kannan298ec392012-02-08 19:21:47 -08006164 vdd_dig.set_vdd = set_vdd_dig_8930;
6165 vdd_sr2_pll.set_vdd = set_vdd_sr2_pll_8930;
Tianyi Goue1faaf22012-01-24 16:07:19 -08006166 }
Tianyi Goubf3d0b12012-01-23 14:37:28 -08006167
Tianyi Gou41515e22011-09-01 19:37:43 -07006168 /*
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006169 * Change the freq tables for and voltage requirements for
6170 * clocks which differ between 8960 and 8064.
Tianyi Gou41515e22011-09-01 19:37:43 -07006171 */
6172 if (cpu_is_apq8064()) {
6173 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8064;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006174
6175 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8064,
6176 sizeof(gfx3d_clk.c.fmax));
6177 memcpy(ijpeg_clk.c.fmax, fmax_ijpeg_8064,
6178 sizeof(ijpeg_clk.c.fmax));
6179 memcpy(mdp_clk.c.fmax, fmax_mdp_8064,
6180 sizeof(ijpeg_clk.c.fmax));
6181 memcpy(tv_src_clk.c.fmax, fmax_tv_src_8064,
6182 sizeof(tv_src_clk.c.fmax));
6183 memcpy(vfe_clk.c.fmax, fmax_vfe_8064,
6184 sizeof(vfe_clk.c.fmax));
6185
Tianyi Goue3d4f542012-03-15 17:06:45 -07006186 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8064.c;
6187 }
6188
6189 /*
6190 * Change the freq tables and voltage requirements for
6191 * clocks which differ between 8960 and 8930.
6192 */
6193 if (cpu_is_msm8930()) {
6194 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8930;
6195
6196 memcpy(gfx3d_clk.c.fmax, fmax_gfx3d_8930,
6197 sizeof(gfx3d_clk.c.fmax));
6198
6199 pll15_clk.c.rate = 900000000;
6200 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8930.c;
Tianyi Gou41515e22011-09-01 19:37:43 -07006201 }
Stephen Boyd842a1f62012-04-26 19:07:38 -07006202 if ((readl_relaxed(PRNG_CLK_NS_REG) & 0x7F) == 0x2B)
6203 prng_clk.freq_tbl = clk_tbl_prng_64;
Stephen Boyd94625ef2011-07-12 17:06:01 -07006204
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006205 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006206
Vikram Mulukutla681d8682012-03-09 23:56:20 -08006207 clk_ops_local_pll.enable = sr_pll_clk_enable;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006208
6209 /* Initialize clock registers. */
6210 reg_init();
Matt Wagantallb64888f2012-04-02 21:35:07 -07006211}
6212
6213static void __init msm8960_clock_post_init(void)
6214{
6215 /* Keep PXO on whenever APPS cpu is active */
6216 clk_prepare_enable(&pxo_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006217
Matt Wagantalle655cd72012-04-09 10:15:03 -07006218 /* Reset 3D core while clocked to ensure it resets completely. */
6219 clk_set_rate(&gfx3d_clk.c, 27000000);
6220 clk_prepare_enable(&gfx3d_clk.c);
6221 clk_reset(&gfx3d_clk.c, CLK_RESET_ASSERT);
6222 udelay(5);
6223 clk_reset(&gfx3d_clk.c, CLK_RESET_DEASSERT);
6224 clk_disable_unprepare(&gfx3d_clk.c);
6225
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006226 /* Initialize rates for clocks that only support one. */
6227 clk_set_rate(&pdm_clk.c, 27000000);
Stephen Boyd842a1f62012-04-26 19:07:38 -07006228 clk_set_rate(&prng_clk.c, prng_clk.freq_tbl->freq_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006229 clk_set_rate(&mdp_vsync_clk.c, 27000000);
6230 clk_set_rate(&tsif_ref_clk.c, 105000);
6231 clk_set_rate(&tssc_clk.c, 27000000);
6232 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
Tianyi Gou41515e22011-09-01 19:37:43 -07006233 if (cpu_is_apq8064()) {
6234 clk_set_rate(&usb_hs3_xcvr_clk.c, 60000000);
6235 clk_set_rate(&usb_hs4_xcvr_clk.c, 60000000);
6236 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006237 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
Stepan Moskovchenko2429f152011-10-25 14:42:35 -07006238 if (cpu_is_msm8960() || cpu_is_msm8930())
Tianyi Gou41515e22011-09-01 19:37:43 -07006239 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006240 clk_set_rate(&usb_hsic_xcvr_fs_clk.c, 60000000);
6241 clk_set_rate(&usb_hsic_hsic_src_clk.c, 480000000);
6242 clk_set_rate(&usb_hsic_hsio_cal_clk.c, 9000000);
Lena Salman127823f2012-02-14 17:13:53 +02006243 clk_set_rate(&usb_hsic_system_clk.c, 60000000);
Stephen Boyd092fd182011-10-21 15:56:30 -07006244 /*
6245 * Set the CSI rates to a safe default to avoid warnings when
6246 * switching csi pix and rdi clocks.
6247 */
6248 clk_set_rate(&csi0_src_clk.c, 27000000);
6249 clk_set_rate(&csi1_src_clk.c, 27000000);
6250 clk_set_rate(&csi2_src_clk.c, 27000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006251
6252 /*
Stephen Boyd60496bb2011-10-17 13:51:37 -07006253 * The halt status bits for these clocks may be incorrect at boot.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006254 * Toggle these clocks on and off to refresh them.
6255 */
Stephen Boyd409b8b42012-04-10 12:12:56 -07006256 clk_prepare_enable(&pdm_clk.c);
6257 clk_disable_unprepare(&pdm_clk.c);
6258 clk_prepare_enable(&tssc_clk.c);
6259 clk_disable_unprepare(&tssc_clk.c);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006260 clk_prepare_enable(&usb_hsic_hsic_clk.c);
6261 clk_disable_unprepare(&usb_hsic_hsic_clk.c);
Stephen Boydd7a143a2012-02-16 17:59:26 -08006262
6263 /*
6264 * Keep sfab floor @ 54MHz so that Krait AHB is at least 27MHz at all
6265 * times when Apps CPU is active. This ensures the timer's requirement
6266 * of Krait AHB running 4 times as fast as the timer itself.
6267 */
6268 clk_set_rate(&sfab_tmr_a_clk.c, 54000000);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006269 clk_prepare_enable(&sfab_tmr_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006270}
6271
Stephen Boydbb600ae2011-08-02 20:11:40 -07006272static int __init msm8960_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006273{
Stephen Boyda3787f32011-09-16 18:55:13 -07006274 int rc;
6275 struct clk *mmfpb_a_clk = clk_get_sys("clock-8960", "mmfpb_a_clk");
Stephen Boyd85436132011-09-16 18:55:13 -07006276 struct clk *cfpb_a_clk = clk_get_sys("clock-8960", "cfpb_a_clk");
Stephen Boyda3787f32011-09-16 18:55:13 -07006277
6278 /* Vote for MMFPB to be at least 76.8MHz when an Apps CPU is active. */
6279 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
6280 PTR_ERR(mmfpb_a_clk)))
6281 return PTR_ERR(mmfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006282 rc = clk_set_rate(mmfpb_a_clk, 76800000);
Stephen Boyda3787f32011-09-16 18:55:13 -07006283 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
6284 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006285 rc = clk_prepare_enable(mmfpb_a_clk);
Stephen Boyda3787f32011-09-16 18:55:13 -07006286 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
6287 return rc;
6288
Stephen Boyd85436132011-09-16 18:55:13 -07006289 /* Vote for CFPB to be at least 64MHz when an Apps CPU is active. */
6290 if (WARN(IS_ERR(cfpb_a_clk), "cfpb_a_clk not found (%ld)\n",
6291 PTR_ERR(cfpb_a_clk)))
6292 return PTR_ERR(cfpb_a_clk);
Matt Wagantallde555f562011-11-08 14:18:07 -08006293 rc = clk_set_rate(cfpb_a_clk, 64000000);
Stephen Boyd85436132011-09-16 18:55:13 -07006294 if (WARN(rc, "cfpb_a_clk rate was not set (%d)\n", rc))
6295 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006296 rc = clk_prepare_enable(cfpb_a_clk);
Stephen Boyd85436132011-09-16 18:55:13 -07006297 if (WARN(rc, "cfpb_a_clk not enabled (%d)\n", rc))
6298 return rc;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006299
6300 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006301}
Stephen Boydbb600ae2011-08-02 20:11:40 -07006302
6303struct clock_init_data msm8960_clock_init_data __initdata = {
6304 .table = msm_clocks_8960,
6305 .size = ARRAY_SIZE(msm_clocks_8960),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006306 .pre_init = msm8960_clock_pre_init,
6307 .post_init = msm8960_clock_post_init,
Stephen Boydbb600ae2011-08-02 20:11:40 -07006308 .late_init = msm8960_clock_late_init,
6309};
Tianyi Gou41515e22011-09-01 19:37:43 -07006310
6311struct clock_init_data apq8064_clock_init_data __initdata = {
6312 .table = msm_clocks_8064,
6313 .size = ARRAY_SIZE(msm_clocks_8064),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006314 .pre_init = msm8960_clock_pre_init,
6315 .post_init = msm8960_clock_post_init,
Tianyi Gou41515e22011-09-01 19:37:43 -07006316 .late_init = msm8960_clock_late_init,
6317};
Tianyi Goue3d4f542012-03-15 17:06:45 -07006318
6319struct clock_init_data msm8930_clock_init_data __initdata = {
6320 .table = msm_clocks_8930,
6321 .size = ARRAY_SIZE(msm_clocks_8930),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006322 .pre_init = msm8960_clock_pre_init,
6323 .post_init = msm8960_clock_post_init,
Tianyi Goue3d4f542012-03-15 17:06:45 -07006324 .late_init = msm8960_clock_late_init,
6325};