blob: 447dd8c5c0e94aead5f75189ec9f8082b1fd2fa2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
5 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
18
19#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/delay.h>
21#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/interrupt.h>
23#include <linux/mc146818rtc.h>
24#include <linux/kernel_stat.h>
25#include <linux/sysdev.h>
Zwane Mwaikambof3705132005-06-25 14:54:50 -070026#include <linux/cpu.h>
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080027#include <linux/clockchips.h>
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -080028#include <linux/acpi_pmtmr.h>
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +010029#include <linux/module.h>
Thomas Gleixnerad62ca22007-03-22 00:11:21 -080030#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include <asm/atomic.h>
33#include <asm/smp.h>
34#include <asm/mtrr.h>
35#include <asm/mpspec.h>
36#include <asm/desc.h>
37#include <asm/arch_hooks.h>
38#include <asm/hpet.h>
Ingo Molnar306e4402005-06-30 02:58:55 -070039#include <asm/i8253.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020040#include <asm/nmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
42#include <mach_apic.h>
Jesper Juhl382dbd02006-03-23 02:59:49 -080043#include <mach_apicdef.h>
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +010044#include <mach_ipi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -080047 * Sanity check
48 */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +010049#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
Thomas Gleixnere05d7232007-02-16 01:27:58 -080050# error SPURIOUS_APIC_VECTOR definition error
51#endif
52
Alexey Starikovskiy8f6e2ca2008-03-27 23:54:38 +030053unsigned long mp_lapic_addr;
54
Thomas Gleixnere05d7232007-02-16 01:27:58 -080055/*
Eric W. Biederman9635b472005-06-25 14:57:41 -070056 * Knob to control our willingness to enable the local APIC.
Thomas Gleixnere05d7232007-02-16 01:27:58 -080057 *
Yinghai Lu914bebf2008-06-29 00:06:37 -070058 * +1=force-enable
Eric W. Biederman9635b472005-06-25 14:57:41 -070059 */
Yinghai Lu914bebf2008-06-29 00:06:37 -070060static int force_enable_local_apic;
61int disable_apic;
Eric W. Biederman9635b472005-06-25 14:57:41 -070062
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -080063/* Local APIC timer verification ok */
64static int local_apic_timer_verify_ok;
Thomas Gleixneraa276e12008-06-09 19:15:00 +020065/* Disable local APIC timer from the kernel commandline or via dmi quirk */
66static int local_apic_timer_disabled;
Thomas Gleixnere585bef2007-03-23 16:08:01 +010067/* Local APIC timer works in C2 */
68int local_apic_timer_c2_ok;
69EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080070
Alan Mayerce178332008-04-16 15:17:20 -050071int first_system_vector = 0xfe;
72
73char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
74
Eric W. Biederman9635b472005-06-25 14:57:41 -070075/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -080076 * Debug level, exported for io_apic.c
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010078unsigned int apic_verbosity;
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Alexey Starikovskiyf3918352008-05-23 01:54:51 +040080int pic_mode;
81
Alexey Starikovskiybab4b272008-05-19 19:47:03 +040082/* Have we found an MP table */
83int smp_found_config;
84
Cyrill Gorcunov746f2eb2008-07-01 21:43:52 +040085static struct resource lapic_resource = {
86 .name = "Local APIC",
87 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
88};
89
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080090static unsigned int calibration_result;
91
92static int lapic_next_event(unsigned long delta,
93 struct clock_event_device *evt);
94static void lapic_timer_setup(enum clock_event_mode mode,
95 struct clock_event_device *evt);
96static void lapic_timer_broadcast(cpumask_t mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097static void apic_pm_activate(void);
98
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080099/*
100 * The local apic timer can be used for any function which is CPU local.
101 */
102static struct clock_event_device lapic_clockevent = {
103 .name = "lapic",
104 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800105 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800106 .shift = 32,
107 .set_mode = lapic_timer_setup,
108 .set_next_event = lapic_next_event,
109 .broadcast = lapic_timer_broadcast,
110 .rating = 100,
111 .irq = -1,
112};
113static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800115/* Local APIC was disabled by the BIOS and enabled by the kernel */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116static int enabled_via_apicbase;
117
Andi Kleend3432892008-01-30 13:33:17 +0100118static unsigned long apic_phys;
119
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800120/*
121 * Get the LAPIC version
122 */
123static inline int lapic_get_version(void)
124{
125 return GET_APIC_VERSION(apic_read(APIC_LVR));
126}
127
128/*
Joe Perchesab4a5742008-01-30 13:31:42 +0100129 * Check, if the APIC is integrated or a separate chip
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800130 */
131static inline int lapic_is_integrated(void)
132{
133 return APIC_INTEGRATED(lapic_get_version());
134}
135
136/*
137 * Check, whether this is a modern or a first generation APIC
138 */
139static int modern_apic(void)
140{
141 /* AMD systems use old APIC versions, so check the CPU */
142 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
143 boot_cpu_data.x86 >= 0xf)
144 return 1;
145 return lapic_get_version() >= 0x14;
146}
147
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200148void apic_wait_icr_idle(void)
149{
150 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
151 cpu_relax();
152}
153
Thomas Gleixner42e0a9a2008-01-30 13:30:15 +0100154u32 safe_apic_wait_icr_idle(void)
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200155{
Thomas Gleixner42e0a9a2008-01-30 13:30:15 +0100156 u32 send_status;
Fernando Luis VazquezCaof2b218d2007-05-02 19:27:17 +0200157 int timeout;
158
159 timeout = 0;
160 do {
161 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
162 if (!send_status)
163 break;
164 udelay(100);
165 } while (timeout++ < 1000);
166
167 return send_status;
168}
169
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800170/**
171 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
172 */
Jan Beuliche9427102008-01-30 13:31:24 +0100173void __cpuinit enable_NMI_through_LVT0(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800175 unsigned int v = APIC_DM_NMI;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800177 /* Level triggered for 82489DX */
178 if (!lapic_is_integrated())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 v |= APIC_LVT_LEVEL_TRIGGER;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100180 apic_write(APIC_LVT0, v);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800183/**
184 * get_physical_broadcast - Get number of physical broadcast IDs
185 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186int get_physical_broadcast(void)
187{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800188 return modern_apic() ? 0xff : 0xf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189}
190
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800191/**
192 * lapic_get_maxlvt - get the maximum number of local vector table entries
193 */
194int lapic_get_maxlvt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200196 unsigned int v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200198 v = apic_read(APIC_LVR);
199 /*
200 * - we always have APIC integrated on 64bit mode
201 * - 82489DXs do not report # of LVT entries
202 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800203 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204}
205
206/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800207 * Local APIC timer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800210/* Clock divisor is set to 16 */
211#define APIC_DIVISOR 16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
213/*
214 * This function sets up the local APIC timer, with a timeout of
215 * 'clocks' APIC bus clock. During calibration we actually call
216 * this function twice on the boot CPU, once with a bogus timeout
217 * value, second time for real. The other (noncalibrating) CPUs
218 * call this function only once, with the real, calibrated value.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800220static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800222 unsigned int lvtt_value, tmp_value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800224 lvtt_value = LOCAL_TIMER_VECTOR;
225 if (!oneshot)
226 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800227 if (!lapic_is_integrated())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +0100229
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800230 if (!irqen)
Venkatesh Pallipadi6eb0a0f2006-01-11 22:44:21 +0100231 lvtt_value |= APIC_LVT_MASKED;
232
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100233 apic_write(APIC_LVTT, lvtt_value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234
235 /*
236 * Divide PICLK by 16
237 */
238 tmp_value = apic_read(APIC_TDCR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100239 apic_write(APIC_TDCR,
240 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
241 APIC_TDR_DIV_16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800243 if (!oneshot)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100244 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245}
246
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800247/*
248 * Program the next event, relative to now
249 */
250static int lapic_next_event(unsigned long delta,
251 struct clock_event_device *evt)
252{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100253 apic_write(APIC_TMICT, delta);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800254 return 0;
255}
256
257/*
258 * Setup the lapic timer in periodic or oneshot mode
259 */
260static void lapic_timer_setup(enum clock_event_mode mode,
261 struct clock_event_device *evt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262{
263 unsigned long flags;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800264 unsigned int v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800266 /* Lapic used for broadcast ? */
267 if (!local_apic_timer_verify_ok)
268 return;
269
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 local_irq_save(flags);
271
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800272 switch (mode) {
273 case CLOCK_EVT_MODE_PERIODIC:
274 case CLOCK_EVT_MODE_ONESHOT:
275 __setup_APIC_LVTT(calibration_result,
276 mode != CLOCK_EVT_MODE_PERIODIC, 1);
277 break;
278 case CLOCK_EVT_MODE_UNUSED:
279 case CLOCK_EVT_MODE_SHUTDOWN:
280 v = apic_read(APIC_LVTT);
281 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100282 apic_write(APIC_LVTT, v);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800283 break;
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700284 case CLOCK_EVT_MODE_RESUME:
285 /* Nothing to do here */
286 break;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800287 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289 local_irq_restore(flags);
290}
291
292/*
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800293 * Local APIC timer broadcast function
294 */
295static void lapic_timer_broadcast(cpumask_t mask)
296{
297#ifdef CONFIG_SMP
298 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
299#endif
300}
301
302/*
303 * Setup the local APIC timer for this CPU. Copy the initilized values
304 * of the boot CPU and register the clock event in the framework.
305 */
306static void __devinit setup_APIC_timer(void)
307{
308 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
309
310 memcpy(levt, &lapic_clockevent, sizeof(*levt));
311 levt->cpumask = cpumask_of_cpu(smp_processor_id());
312
313 clockevents_register_device(levt);
314}
315
316/*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800317 * In this functions we calibrate APIC bus clocks to the external timer.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800319 * We want to do the calibration only once since we want to have local timer
320 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
321 * frequency.
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800322 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800323 * This was previously done by reading the PIT/HPET and waiting for a wrap
324 * around to find out, that a tick has elapsed. I have a box, where the PIT
325 * readout is broken, so it never gets out of the wait loop again. This was
326 * also reported by others.
327 *
328 * Monitoring the jiffies value is inaccurate and the clockevents
329 * infrastructure allows us to do a simple substitution of the interrupt
330 * handler.
331 *
332 * The calibration routine also uses the pm_timer when possible, as the PIT
333 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
334 * back to normal later in the boot process).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 */
336
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800337#define LAPIC_CAL_LOOPS (HZ/10)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Thomas Gleixnerf5352fd2007-07-21 17:11:32 +0200339static __initdata int lapic_cal_loops = -1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800340static __initdata long lapic_cal_t1, lapic_cal_t2;
341static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
342static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
343static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
344
345/*
346 * Temporary interrupt handler.
347 */
348static void __init lapic_cal_handler(struct clock_event_device *dev)
349{
350 unsigned long long tsc = 0;
351 long tapic = apic_read(APIC_TMCCT);
352 unsigned long pm = acpi_pm_read_early();
353
354 if (cpu_has_tsc)
355 rdtscll(tsc);
356
357 switch (lapic_cal_loops++) {
358 case 0:
359 lapic_cal_t1 = tapic;
360 lapic_cal_tsc1 = tsc;
361 lapic_cal_pm1 = pm;
362 lapic_cal_j1 = jiffies;
363 break;
364
365 case LAPIC_CAL_LOOPS:
366 lapic_cal_t2 = tapic;
367 lapic_cal_tsc2 = tsc;
368 if (pm < lapic_cal_pm1)
369 pm += ACPI_PM_OVRRUN;
370 lapic_cal_pm2 = pm;
371 lapic_cal_j2 = jiffies;
372 break;
373 }
374}
375
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400376static int __init calibrate_APIC_clock(void)
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800377{
378 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
379 const long pm_100ms = PMTMR_TICKS_PER_SEC/10;
380 const long pm_thresh = pm_100ms/100;
381 void (*real_handler)(struct clock_event_device *dev);
382 unsigned long deltaj;
383 long delta, deltapm;
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800384 int pm_referenced = 0;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800385
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800386 local_irq_disable();
387
388 /* Replace the global interrupt handler */
389 real_handler = global_clock_event->event_handler;
390 global_clock_event->event_handler = lapic_cal_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 /*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800393 * Setup the APIC counter to 1e9. There is no way the lapic
394 * can underflow in the 100ms detection time frame
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800396 __setup_APIC_LVTT(1000000000, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800398 /* Let the interrupts run */
399 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800401 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
402 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800404 local_irq_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800406 /* Restore the real event handler */
407 global_clock_event->event_handler = real_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800409 /* Build delta t1-t2 as apic timer counts down */
410 delta = lapic_cal_t1 - lapic_cal_t2;
411 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800413 /* Check, if the PM timer is available */
414 deltapm = lapic_cal_pm2 - lapic_cal_pm1;
415 apic_printk(APIC_VERBOSE, "... PM timer delta = %ld\n", deltapm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800417 if (deltapm) {
418 unsigned long mult;
419 u64 res;
420
421 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
422
423 if (deltapm > (pm_100ms - pm_thresh) &&
424 deltapm < (pm_100ms + pm_thresh)) {
425 apic_printk(APIC_VERBOSE, "... PM timer result ok\n");
426 } else {
427 res = (((u64) deltapm) * mult) >> 22;
428 do_div(res, 1000000);
429 printk(KERN_WARNING "APIC calibration not consistent "
430 "with PM Timer: %ldms instead of 100ms\n",
431 (long)res);
432 /* Correct the lapic counter value */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +0100433 res = (((u64) delta) * pm_100ms);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800434 do_div(res, deltapm);
435 printk(KERN_INFO "APIC delta adjusted to PM-Timer: "
436 "%lu (%ld)\n", (unsigned long) res, delta);
437 delta = (long) res;
438 }
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800439 pm_referenced = 1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800442 /* Calculate the scaled math multiplication factor */
Akinobu Mita877084f2008-04-19 23:55:16 +0900443 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
444 lapic_clockevent.shift);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800445 lapic_clockevent.max_delta_ns =
446 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
447 lapic_clockevent.min_delta_ns =
448 clockevent_delta2ns(0xF, &lapic_clockevent);
449
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800450 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800451
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800452 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
453 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
454 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
455 calibration_result);
456
457 if (cpu_has_tsc) {
458 delta = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800460 "%ld.%04ld MHz.\n",
461 (delta / LAPIC_CAL_LOOPS) / (1000000 / HZ),
462 (delta / LAPIC_CAL_LOOPS) % (1000000 / HZ));
463 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
465 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800466 "%u.%04u MHz.\n",
467 calibration_result / (1000000 / HZ),
468 calibration_result % (1000000 / HZ));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100470 /*
471 * Do a sanity check on the APIC calibration result
472 */
473 if (calibration_result < (1000000 / HZ)) {
474 local_irq_enable();
475 printk(KERN_WARNING
476 "APIC frequency too slow, disabling apic timer\n");
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400477 return -1;
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100478 }
479
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400480 local_apic_timer_verify_ok = 1;
481
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800482 /* We trust the pm timer based calibration */
483 if (!pm_referenced) {
484 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800485
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800486 /*
487 * Setup the apic timer manually
488 */
489 levt->event_handler = lapic_cal_handler;
490 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
491 lapic_cal_loops = -1;
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800492
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800493 /* Let the interrupts run */
494 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800495
Thomas Gleixnerf5352fd2007-07-21 17:11:32 +0200496 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800497 cpu_relax();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800498
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800499 local_irq_disable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800500
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800501 /* Stop the lapic timer */
502 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800503
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800504 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800505
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800506 /* Jiffies delta */
507 deltaj = lapic_cal_j2 - lapic_cal_j1;
508 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800509
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800510 /* Check, if the jiffies result is consistent */
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800511 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800512 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
Thomas Gleixnerca1b9402007-03-18 01:26:13 -0800513 else
514 local_apic_timer_verify_ok = 0;
Ingo Molnar4edc5db2007-03-22 10:31:19 +0100515 } else
516 local_irq_enable();
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800517
518 if (!local_apic_timer_verify_ok) {
519 printk(KERN_WARNING
520 "APIC timer disabled due to verification failure.\n");
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400521 return -1;
Thomas Gleixnera5f5e432007-03-05 00:30:45 -0800522 }
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800523
Cyrill Gorcunov836c1292008-07-15 21:02:55 +0400524 return 0;
525}
526
527/*
528 * Setup the boot APIC
529 *
530 * Calibrate and verify the result.
531 */
532void __init setup_boot_APIC_clock(void)
533{
534 /*
535 * The local apic timer can be disabled via the kernel
536 * commandline or from the CPU detection code. Register the lapic
537 * timer as a dummy clock event source on SMP systems, so the
538 * broadcast mechanism is used. On UP systems simply ignore it.
539 */
540 if (local_apic_timer_disabled) {
541 /* No broadcast on UP ! */
542 if (num_possible_cpus() > 1) {
543 lapic_clockevent.mult = 1;
544 setup_APIC_timer();
545 }
546 return;
547 }
548
549 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
550 "calibrating APIC timer ...\n");
551
552 if (calibrate_APIC_clock()) {
553 /* No broadcast on UP ! */
554 if (num_possible_cpus() > 1)
555 setup_APIC_timer();
556 return;
557 }
558
559 /*
560 * If nmi_watchdog is set to IO_APIC, we need the
561 * PIT/HPET going. Otherwise register lapic as a dummy
562 * device.
563 */
564 if (nmi_watchdog != NMI_IO_APIC)
565 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
566 else
567 printk(KERN_WARNING "APIC timer registered as dummy,"
568 " due to nmi_watchdog=%d!\n", nmi_watchdog);
569
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800570 /* Setup the lapic or request the broadcast */
571 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572}
573
Li Shaohua0bb31842005-06-25 14:54:55 -0700574void __devinit setup_secondary_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800576 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577}
578
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579/*
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800580 * The guts of the apic timer interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800582static void local_apic_timer_interrupt(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800584 int cpu = smp_processor_id();
585 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
587 /*
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800588 * Normally we should not be here till LAPIC has been initialized but
589 * in some cases like kdump, its possible that there is a pending LAPIC
590 * timer interrupt from previous kernel's context and is delivered in
591 * new kernel the moment interrupts are enabled.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 *
Thomas Gleixnerd36b49b2007-02-16 01:28:06 -0800593 * Interrupts are enabled early and LAPIC is setup much later, hence
594 * its possible that when we get here evt->event_handler is NULL.
595 * Check for event_handler being NULL and discard the interrupt as
596 * spurious.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800598 if (!evt->event_handler) {
599 printk(KERN_WARNING
600 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
601 /* Switch it off */
602 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
603 return;
604 }
605
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100606 /*
607 * the NMI deadlock-detector uses this.
608 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800609 per_cpu(irq_stat, cpu).apic_timer_irqs++;
610
611 evt->event_handler(evt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612}
613
614/*
615 * Local APIC timer interrupt. This is the most natural way for doing
616 * local interrupts, but local timer interrupts can be emulated by
617 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
618 *
619 * [ if a single-CPU system runs an SMP kernel then we call the local
620 * interrupt as well. Thus we cannot inline the local irq ... ]
621 */
Harvey Harrison75604d72008-01-30 13:31:17 +0100622void smp_apic_timer_interrupt(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623{
David Howells7d12e782006-10-05 14:55:46 +0100624 struct pt_regs *old_regs = set_irq_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625
626 /*
627 * NOTE! We'd better ACK the irq immediately,
628 * because timer handling can be slow.
629 */
630 ack_APIC_irq();
631 /*
632 * update_process_times() expects us to have done irq_enter().
633 * Besides, if we don't timer interrupts ignore the global
634 * interrupt lock, which is the WrongThing (tm) to do.
635 */
636 irq_enter();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800637 local_apic_timer_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 irq_exit();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800639
David Howells7d12e782006-10-05 14:55:46 +0100640 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641}
642
Venkatesh Pallipadi5a07a302006-01-11 22:44:18 +0100643int setup_profiling_timer(unsigned int multiplier)
644{
645 return -EINVAL;
646}
647
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648/*
Robert Richtere319e762008-02-13 16:19:36 +0100649 * Setup extended LVT, AMD specific (K8, family 10h)
650 *
651 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
652 * MCE interrupts are supported. Thus MCE offset must be set to 0.
653 */
654
655#define APIC_EILVT_LVTOFF_MCE 0
656#define APIC_EILVT_LVTOFF_IBS 1
657
658static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
659{
660 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
661 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
662 apic_write(reg, v);
663}
664
665u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
666{
667 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
668 return APIC_EILVT_LVTOFF_MCE;
669}
670
671u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
672{
673 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
674 return APIC_EILVT_LVTOFF_IBS;
675}
676
677/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800678 * Local APIC start and shutdown
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800680
681/**
682 * clear_local_APIC - shutdown the local APIC
683 *
684 * This is called, when a CPU is disabled and before rebooting, so the state of
685 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
686 * leftovers during boot.
687 */
688void clear_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689{
Andi Kleend3432892008-01-30 13:33:17 +0100690 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100691 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
Andi Kleend3432892008-01-30 13:33:17 +0100693 /* APIC hasn't been mapped yet */
694 if (!apic_phys)
695 return;
696
697 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 /*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800699 * Masking an LVT entry can trigger a local APIC error
700 * if the vector is zero. Mask LVTERR first to prevent this.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800702 if (maxlvt >= 3) {
703 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100704 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800705 }
706 /*
707 * Careful: we have to set masks only first to deassert
708 * any level-triggered sources.
709 */
710 v = apic_read(APIC_LVTT);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100711 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800712 v = apic_read(APIC_LVT0);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100713 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800714 v = apic_read(APIC_LVT1);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100715 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800716 if (maxlvt >= 4) {
717 v = apic_read(APIC_LVTPC);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100718 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800719 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800721 /* lets not touch this if we didn't frob it */
722#ifdef CONFIG_X86_MCE_P4THERMAL
723 if (maxlvt >= 5) {
724 v = apic_read(APIC_LVTTHMR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100725 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800726 }
727#endif
728 /*
729 * Clean APIC state for other OSs:
730 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100731 apic_write(APIC_LVTT, APIC_LVT_MASKED);
732 apic_write(APIC_LVT0, APIC_LVT_MASKED);
733 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800734 if (maxlvt >= 3)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100735 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800736 if (maxlvt >= 4)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100737 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800738
739#ifdef CONFIG_X86_MCE_P4THERMAL
740 if (maxlvt >= 5)
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100741 apic_write(APIC_LVTTHMR, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800742#endif
743 /* Integrated APIC (!82489DX) ? */
744 if (lapic_is_integrated()) {
745 if (maxlvt > 3)
746 /* Clear ESR due to Pentium errata 3AP and 11AP */
747 apic_write(APIC_ESR, 0);
748 apic_read(APIC_ESR);
749 }
750}
751
752/**
753 * disable_local_APIC - clear and disable the local APIC
754 */
755void disable_local_APIC(void)
756{
757 unsigned long value;
758
759 clear_local_APIC();
760
761 /*
762 * Disable APIC (implies clearing of registers
763 * for 82489DX!).
764 */
765 value = apic_read(APIC_SPIV);
766 value &= ~APIC_SPIV_APIC_ENABLED;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100767 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800768
769 /*
770 * When LAPIC was disabled by the BIOS and enabled by the kernel,
771 * restore the disabled state.
772 */
773 if (enabled_via_apicbase) {
774 unsigned int l, h;
775
776 rdmsr(MSR_IA32_APICBASE, l, h);
777 l &= ~MSR_IA32_APICBASE_ENABLE;
778 wrmsr(MSR_IA32_APICBASE, l, h);
779 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780}
781
782/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800783 * If Linux enabled the LAPIC against the BIOS default disable it down before
784 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
785 * not power-off. Additionally clear all LVT entries before disable_local_APIC
786 * for the case where Linux didn't enable the LAPIC.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800788void lapic_shutdown(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789{
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800790 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800792 if (!cpu_has_apic)
793 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800795 local_irq_save(flags);
796 clear_local_APIC();
797
798 if (enabled_via_apicbase)
799 disable_local_APIC();
800
801 local_irq_restore(flags);
802}
803
804/*
805 * This is to verify that we're looking at a real local APIC.
806 * Check these against your board if the CPUs aren't getting
807 * started for no apparent reason.
808 */
809int __init verify_local_APIC(void)
810{
811 unsigned int reg0, reg1;
812
813 /*
814 * The version register is read-only in a real APIC.
815 */
816 reg0 = apic_read(APIC_LVR);
817 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
818 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
819 reg1 = apic_read(APIC_LVR);
820 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
821
822 /*
823 * The two version reads above should print the same
824 * numbers. If the second one is different, then we
825 * poke at a non-APIC.
826 */
827 if (reg1 != reg0)
828 return 0;
829
830 /*
831 * Check if the version looks reasonably.
832 */
833 reg1 = GET_APIC_VERSION(reg0);
834 if (reg1 == 0x00 || reg1 == 0xff)
835 return 0;
836 reg1 = lapic_get_maxlvt();
837 if (reg1 < 0x02 || reg1 == 0xff)
838 return 0;
839
840 /*
841 * The ID register is read/write in a real APIC.
842 */
843 reg0 = apic_read(APIC_ID);
844 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
845
846 /*
847 * The next two are just to see if we have sane values.
848 * They're only really relevant if we're in Virtual Wire
849 * compatibility mode, but most boxes are anymore.
850 */
851 reg0 = apic_read(APIC_LVT0);
852 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
853 reg1 = apic_read(APIC_LVT1);
854 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
855
856 return 1;
857}
858
859/**
860 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
861 */
862void __init sync_Arb_IDs(void)
863{
864 /*
865 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
866 * needed on AMD.
867 */
Ingo Molnarf44d9ef2007-11-26 20:42:20 +0100868 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800869 return;
870 /*
871 * Wait for idle.
872 */
873 apic_wait_icr_idle();
874
875 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100876 apic_write(APIC_ICR,
877 APIC_DEST_ALLINC | APIC_INT_LEVELTRIG | APIC_DM_INIT);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800878}
879
880/*
881 * An initial setup of the virtual wire mode.
882 */
883void __init init_bsp_APIC(void)
884{
885 unsigned long value;
886
887 /*
888 * Don't do the setup now if we have a SMP BIOS as the
889 * through-I/O-APIC virtual wire mode might be active.
890 */
891 if (smp_found_config || !cpu_has_apic)
892 return;
893
894 /*
895 * Do not trust the local APIC being empty at bootup.
896 */
897 clear_local_APIC();
898
899 /*
900 * Enable APIC.
901 */
902 value = apic_read(APIC_SPIV);
903 value &= ~APIC_VECTOR_MASK;
904 value |= APIC_SPIV_APIC_ENABLED;
905
906 /* This bit is reserved on P4/Xeon and should be cleared */
907 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
908 (boot_cpu_data.x86 == 15))
909 value &= ~APIC_SPIV_FOCUS_DISABLED;
910 else
911 value |= APIC_SPIV_FOCUS_DISABLED;
912 value |= SPURIOUS_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100913 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800914
915 /*
916 * Set up the virtual wire mode.
917 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100918 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800919 value = APIC_DM_NMI;
920 if (!lapic_is_integrated()) /* 82489DX */
921 value |= APIC_LVT_LEVEL_TRIGGER;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100922 apic_write(APIC_LVT1, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800923}
924
Ingo Molnara4928cf2008-04-23 13:20:56 +0200925static void __cpuinit lapic_setup_esr(void)
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -0300926{
927 unsigned long oldvalue, value, maxlvt;
928 if (lapic_is_integrated() && !esr_disable) {
929 /* !82489DX */
930 maxlvt = lapic_get_maxlvt();
931 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
932 apic_write(APIC_ESR, 0);
933 oldvalue = apic_read(APIC_ESR);
934
935 /* enables sending errors */
936 value = ERROR_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100937 apic_write(APIC_LVTERR, value);
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -0300938 /*
939 * spec says clear errors after enabling vector.
940 */
941 if (maxlvt > 3)
942 apic_write(APIC_ESR, 0);
943 value = apic_read(APIC_ESR);
944 if (value != oldvalue)
945 apic_printk(APIC_VERBOSE, "ESR value before enabling "
946 "vector: 0x%08lx after: 0x%08lx\n",
947 oldvalue, value);
948 } else {
949 if (esr_disable)
950 /*
951 * Something untraceable is creating bad interrupts on
952 * secondary quads ... for the moment, just leave the
953 * ESR disabled - we can't do anything useful with the
954 * errors anyway - mbligh
955 */
956 printk(KERN_INFO "Leaving ESR disabled.\n");
957 else
958 printk(KERN_INFO "No ESR for 82489DX.\n");
959 }
960}
961
962
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800963/**
964 * setup_local_APIC - setup the local APIC
965 */
Adrian Bunkd5337982007-12-19 23:20:18 +0100966void __cpuinit setup_local_APIC(void)
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800967{
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -0300968 unsigned long value, integrated;
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800969 int i, j;
970
971 /* Pound the ESR really hard over the head with a big hammer - mbligh */
972 if (esr_disable) {
973 apic_write(APIC_ESR, 0);
974 apic_write(APIC_ESR, 0);
975 apic_write(APIC_ESR, 0);
976 apic_write(APIC_ESR, 0);
977 }
978
979 integrated = lapic_is_integrated();
980
981 /*
982 * Double-check whether this APIC is really registered.
983 */
984 if (!apic_id_registered())
Ingo Molnar22d5c672008-07-10 16:29:28 +0200985 WARN_ON_ONCE(1);
Thomas Gleixnere05d7232007-02-16 01:27:58 -0800986
987 /*
988 * Intel recommends to set DFR, LDR and TPR before enabling
989 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
990 * document number 292116). So here it goes...
991 */
992 init_apic_ldr();
993
994 /*
995 * Set Task Priority to 'accept all'. We never change this
996 * later on.
997 */
998 value = apic_read(APIC_TASKPRI);
999 value &= ~APIC_TPRI_MASK;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001000 apic_write(APIC_TASKPRI, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001001
1002 /*
1003 * After a crash, we no longer service the interrupts and a pending
1004 * interrupt from previous kernel might still have ISR bit set.
1005 *
1006 * Most probably by now CPU has serviced that pending interrupt and
1007 * it might not have done the ack_APIC_irq() because it thought,
1008 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1009 * does not clear the ISR bit and cpu thinks it has already serivced
1010 * the interrupt. Hence a vector might get locked. It was noticed
1011 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1012 */
1013 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1014 value = apic_read(APIC_ISR + i*0x10);
1015 for (j = 31; j >= 0; j--) {
1016 if (value & (1<<j))
1017 ack_APIC_irq();
1018 }
1019 }
1020
1021 /*
1022 * Now that we are all set up, enable the APIC
1023 */
1024 value = apic_read(APIC_SPIV);
1025 value &= ~APIC_VECTOR_MASK;
1026 /*
1027 * Enable APIC
1028 */
1029 value |= APIC_SPIV_APIC_ENABLED;
1030
1031 /*
1032 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1033 * certain networking cards. If high frequency interrupts are
1034 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1035 * entry is masked/unmasked at a high rate as well then sooner or
1036 * later IOAPIC line gets 'stuck', no more interrupts are received
1037 * from the device. If focus CPU is disabled then the hang goes
1038 * away, oh well :-(
1039 *
1040 * [ This bug can be reproduced easily with a level-triggered
1041 * PCI Ne2000 networking cards and PII/PIII processors, dual
1042 * BX chipset. ]
1043 */
1044 /*
1045 * Actually disabling the focus CPU check just makes the hang less
1046 * frequent as it makes the interrupt distributon model be more
1047 * like LRU than MRU (the short-term load is more even across CPUs).
1048 * See also the comment in end_level_ioapic_irq(). --macro
1049 */
1050
1051 /* Enable focus processor (bit==0) */
1052 value &= ~APIC_SPIV_FOCUS_DISABLED;
1053
1054 /*
1055 * Set spurious IRQ vector
1056 */
1057 value |= SPURIOUS_APIC_VECTOR;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001058 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001059
1060 /*
1061 * Set up LVT0, LVT1:
1062 *
1063 * set up through-local-APIC on the BP's LINT0. This is not
Simon Arlott27b46d72007-10-20 01:13:56 +02001064 * strictly necessary in pure symmetric-IO mode, but sometimes
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001065 * we delegate interrupts to the 8259A.
1066 */
1067 /*
1068 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1069 */
1070 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1071 if (!smp_processor_id() && (pic_mode || !value)) {
1072 value = APIC_DM_EXTINT;
1073 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1074 smp_processor_id());
1075 } else {
1076 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1077 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1078 smp_processor_id());
1079 }
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001080 apic_write(APIC_LVT0, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001081
1082 /*
1083 * only the BP should see the LINT1 NMI signal, obviously.
1084 */
1085 if (!smp_processor_id())
1086 value = APIC_DM_NMI;
1087 else
1088 value = APIC_DM_NMI | APIC_LVT_MASKED;
1089 if (!integrated) /* 82489DX */
1090 value |= APIC_LVT_LEVEL_TRIGGER;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001091 apic_write(APIC_LVT1, value);
Glauber de Oliveira Costaac60aae2008-03-19 14:25:49 -03001092}
1093
1094void __cpuinit end_local_APIC_setup(void)
1095{
1096 unsigned long value;
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001097
Glauber de Oliveira Costadf7939a2008-03-19 14:25:48 -03001098 lapic_setup_esr();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001099 /* Disable the local apic timer */
1100 value = apic_read(APIC_LVTT);
1101 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001102 apic_write(APIC_LVTT, value);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001103
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001104 setup_apic_nmi_watchdog(NULL);
1105 apic_pm_activate();
1106}
1107
1108/*
1109 * Detect and initialize APIC
1110 */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001111static int __init detect_init_APIC(void)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001112{
1113 u32 h, l, features;
1114
1115 /* Disabled by kernel option? */
Yinghai Lu914bebf2008-06-29 00:06:37 -07001116 if (disable_apic)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001117 return -1;
1118
1119 switch (boot_cpu_data.x86_vendor) {
1120 case X86_VENDOR_AMD:
1121 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1122 (boot_cpu_data.x86 == 15))
1123 break;
1124 goto no_apic;
1125 case X86_VENDOR_INTEL:
1126 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1127 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1128 break;
1129 goto no_apic;
1130 default:
1131 goto no_apic;
1132 }
1133
1134 if (!cpu_has_apic) {
1135 /*
1136 * Over-ride BIOS and try to enable the local APIC only if
1137 * "lapic" specified.
1138 */
Yinghai Lu914bebf2008-06-29 00:06:37 -07001139 if (!force_enable_local_apic) {
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001140 printk(KERN_INFO "Local APIC disabled by BIOS -- "
1141 "you can enable it with \"lapic\"\n");
1142 return -1;
1143 }
1144 /*
1145 * Some BIOSes disable the local APIC in the APIC_BASE
1146 * MSR. This can only be done in software for Intel P6 or later
1147 * and AMD K7 (Model > 1) or later.
1148 */
1149 rdmsr(MSR_IA32_APICBASE, l, h);
1150 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1151 printk(KERN_INFO
1152 "Local APIC disabled by BIOS -- reenabling.\n");
1153 l &= ~MSR_IA32_APICBASE_BASE;
1154 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1155 wrmsr(MSR_IA32_APICBASE, l, h);
1156 enabled_via_apicbase = 1;
1157 }
1158 }
1159 /*
1160 * The APIC feature bit should now be enabled
1161 * in `cpuid'
1162 */
1163 features = cpuid_edx(1);
1164 if (!(features & (1 << X86_FEATURE_APIC))) {
1165 printk(KERN_WARNING "Could not enable APIC!\n");
1166 return -1;
1167 }
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001168 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001169 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1170
1171 /* The BIOS may have set up the APIC at some other address */
1172 rdmsr(MSR_IA32_APICBASE, l, h);
1173 if (l & MSR_IA32_APICBASE_ENABLE)
1174 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1175
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001176 printk(KERN_INFO "Found and enabled local APIC!\n");
1177
1178 apic_pm_activate();
1179
1180 return 0;
1181
1182no_apic:
1183 printk(KERN_INFO "No local APIC present or hardware disabled\n");
1184 return -1;
1185}
1186
1187/**
1188 * init_apic_mappings - initialize APIC mappings
1189 */
1190void __init init_apic_mappings(void)
1191{
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001192 /*
1193 * If no local APIC can be found then set up a fake all
1194 * zeroes page to simulate the local APIC and another
1195 * one for the IO-APIC.
1196 */
1197 if (!smp_found_config && detect_init_APIC()) {
1198 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1199 apic_phys = __pa(apic_phys);
1200 } else
1201 apic_phys = mp_lapic_addr;
1202
1203 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1204 printk(KERN_DEBUG "mapped APIC to %08lx (%08lx)\n", APIC_BASE,
1205 apic_phys);
1206
1207 /*
1208 * Fetch the APIC ID of the BSP in case we have a
1209 * default configuration (or the MP table is broken).
1210 */
1211 if (boot_cpu_physical_apicid == -1U)
Jack Steiner05f2d122008-03-28 14:12:02 -05001212 boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001213
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214}
1215
1216/*
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001217 * This initializes the IO-APIC and APIC hardware if this is
1218 * a UP kernel.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 */
Alexey Starikovskiye81b2c62008-03-27 23:54:31 +03001220
1221int apic_version[MAX_APICS];
1222
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01001223int __init APIC_init_uniprocessor(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224{
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001225 if (!smp_found_config && !cpu_has_apic)
Eric W. Biedermanf2b36db2005-10-30 14:59:41 -08001226 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227
1228 /*
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001229 * Complain if the BIOS pretends there is one.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 */
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001231 if (!cpu_has_apic &&
1232 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001234 boot_cpu_physical_apicid);
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +01001235 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 return -1;
1237 }
1238
1239 verify_local_APIC();
1240
1241 connect_bsp_APIC();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001242
Vivek Goyalbe0d03f2006-05-20 15:00:21 -07001243 /*
1244 * Hack: In case of kdump, after a crash, kernel might be booting
1245 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1246 * might be zero if read from MP tables. Get it from LAPIC.
1247 */
1248#ifdef CONFIG_CRASH_DUMP
Jack Steiner05f2d122008-03-28 14:12:02 -05001249 boot_cpu_physical_apicid = GET_APIC_ID(read_apic_id());
Vivek Goyalbe0d03f2006-05-20 15:00:21 -07001250#endif
Jack Steinerb6df1b82008-06-19 21:51:05 -05001251 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001252
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 setup_local_APIC();
1254
Maciej W. Rozyckiacae7d92008-06-06 03:27:49 +01001255#ifdef CONFIG_X86_IO_APIC
1256 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
1257#endif
1258 localise_nmi_watchdog();
Glauber de Oliveira Costaac60aae2008-03-19 14:25:49 -03001259 end_local_APIC_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001261 if (smp_found_config)
1262 if (!skip_ioapic_setup && nr_ioapics)
1263 setup_IO_APIC();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264#endif
Zachary Amsdenbbab4f32007-02-13 13:26:21 +01001265 setup_boot_clock();
Linus Torvalds1e4c85f2005-10-31 19:16:17 -08001266
1267 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268}
Rusty Russell1a3f2392006-09-26 10:52:32 +02001269
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001270/*
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001271 * Local APIC interrupts
1272 */
1273
1274/*
1275 * This interrupt should _never_ happen with our APIC/SMP architecture
1276 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001277void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001278{
1279 unsigned long v;
1280
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001281 irq_enter();
1282 /*
1283 * Check if this really is a spurious interrupt and ACK it
1284 * if it is a vectored one. Just in case...
1285 * Spurious interrupts should not be ACKed.
1286 */
1287 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1288 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1289 ack_APIC_irq();
1290
1291 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1292 printk(KERN_INFO "spurious APIC interrupt on CPU#%d, "
1293 "should never happen.\n", smp_processor_id());
Joe Korty38e760a2007-10-17 18:04:40 +02001294 __get_cpu_var(irq_stat).irq_spurious_count++;
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001295 irq_exit();
1296}
1297
1298/*
1299 * This interrupt should never happen with our APIC/SMP architecture
1300 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001301void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001302{
1303 unsigned long v, v1;
1304
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001305 irq_enter();
1306 /* First tickle the hardware, only then report what went on. -- REW */
1307 v = apic_read(APIC_ESR);
1308 apic_write(APIC_ESR, 0);
1309 v1 = apic_read(APIC_ESR);
1310 ack_APIC_irq();
1311 atomic_inc(&irq_err_count);
1312
1313 /* Here is what the APIC error bits mean:
1314 0: Send CS error
1315 1: Receive CS error
1316 2: Send accept error
1317 3: Receive accept error
1318 4: Reserved
1319 5: Send illegal vector
1320 6: Received illegal vector
1321 7: Illegal register address
1322 */
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +01001323 printk(KERN_DEBUG "APIC error on CPU%d: %02lx(%02lx)\n",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001324 smp_processor_id(), v , v1);
1325 irq_exit();
1326}
1327
Glauber de Oliveira Costa17c9ab12008-03-19 14:25:33 -03001328#ifdef CONFIG_SMP
1329void __init smp_intr_init(void)
1330{
1331 /*
1332 * IRQ0 must be given a fixed assignment and initialized,
1333 * because it's used before the IO-APIC is set up.
1334 */
1335 set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
1336
1337 /*
1338 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
1339 * IPI, driven by wakeup.
1340 */
Alan Mayer305b92a2008-04-15 15:36:56 -05001341 alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
Glauber de Oliveira Costa17c9ab12008-03-19 14:25:33 -03001342
1343 /* IPI for invalidation */
Alan Mayer305b92a2008-04-15 15:36:56 -05001344 alloc_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
Glauber de Oliveira Costa17c9ab12008-03-19 14:25:33 -03001345
1346 /* IPI for generic function call */
Alan Mayer305b92a2008-04-15 15:36:56 -05001347 alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
Jens Axboe3b16cf82008-06-26 11:21:54 +02001348
1349 /* IPI for single call function */
1350 set_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
1351 call_function_single_interrupt);
Glauber de Oliveira Costa17c9ab12008-03-19 14:25:33 -03001352}
1353#endif
1354
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001355/*
1356 * Initialize APIC interrupts
1357 */
1358void __init apic_intr_init(void)
1359{
1360#ifdef CONFIG_SMP
1361 smp_intr_init();
1362#endif
1363 /* self generated IPI for local APIC timer */
Alan Mayer305b92a2008-04-15 15:36:56 -05001364 alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001365
1366 /* IPI vectors for APIC spurious and error interrupts */
Alan Mayer305b92a2008-04-15 15:36:56 -05001367 alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
1368 alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001369
1370 /* thermal monitor LVT interrupt */
1371#ifdef CONFIG_X86_MCE_P4THERMAL
Alan Mayer305b92a2008-04-15 15:36:56 -05001372 alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001373#endif
1374}
1375
1376/**
1377 * connect_bsp_APIC - attach the APIC to the interrupt system
1378 */
1379void __init connect_bsp_APIC(void)
1380{
1381 if (pic_mode) {
1382 /*
1383 * Do not trust the local APIC being empty at bootup.
1384 */
1385 clear_local_APIC();
1386 /*
1387 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1388 * local APIC to INT and NMI lines.
1389 */
1390 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1391 "enabling APIC mode.\n");
1392 outb(0x70, 0x22);
1393 outb(0x01, 0x23);
1394 }
1395 enable_apic_mode();
1396}
1397
1398/**
1399 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1400 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1401 *
1402 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1403 * APIC is disabled.
1404 */
1405void disconnect_bsp_APIC(int virt_wire_setup)
1406{
1407 if (pic_mode) {
1408 /*
1409 * Put the board back into PIC mode (has an effect only on
1410 * certain older boards). Note that APIC interrupts, including
1411 * IPIs, won't work beyond this point! The only exception are
1412 * INIT IPIs.
1413 */
1414 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1415 "entering PIC mode.\n");
1416 outb(0x70, 0x22);
1417 outb(0x00, 0x23);
1418 } else {
1419 /* Go back to Virtual Wire compatibility mode */
1420 unsigned long value;
1421
1422 /* For the spurious interrupt use vector F, and enable it */
1423 value = apic_read(APIC_SPIV);
1424 value &= ~APIC_VECTOR_MASK;
1425 value |= APIC_SPIV_APIC_ENABLED;
1426 value |= 0xf;
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001427 apic_write(APIC_SPIV, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001428
1429 if (!virt_wire_setup) {
1430 /*
1431 * For LVT0 make it edge triggered, active high,
1432 * external and enabled
1433 */
1434 value = apic_read(APIC_LVT0);
1435 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1436 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
Hiroshi Shimamotoff8a03a2008-01-30 13:32:36 +01001437 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001438 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1439 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001440 apic_write(APIC_LVT0, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001441 } else {
1442 /* Disable LVT0 */
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001443 apic_write(APIC_LVT0, APIC_LVT_MASKED);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001444 }
1445
1446 /*
1447 * For LVT1 make it edge triggered, active high, nmi and
1448 * enabled
1449 */
1450 value = apic_read(APIC_LVT1);
1451 value &= ~(
1452 APIC_MODE_MASK | APIC_SEND_PENDING |
1453 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1454 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1455 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1456 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01001457 apic_write(APIC_LVT1, value);
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001458 }
1459}
1460
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001461unsigned int __cpuinitdata maxcpus = NR_CPUS;
1462
1463void __cpuinit generic_processor_info(int apicid, int version)
1464{
1465 int cpu;
1466 cpumask_t tmp_map;
1467 physid_mask_t phys_cpu;
1468
1469 /*
1470 * Validate version
1471 */
1472 if (version == 0x0) {
1473 printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
1474 "fixing up to 0x10. (tell your hw vendor)\n",
1475 version);
1476 version = 0x10;
1477 }
1478 apic_version[apicid] = version;
1479
1480 phys_cpu = apicid_to_cpu_present(apicid);
1481 physids_or(phys_cpu_present_map, phys_cpu_present_map, phys_cpu);
1482
1483 if (num_processors >= NR_CPUS) {
1484 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1485 " Processor ignored.\n", NR_CPUS);
1486 return;
1487 }
1488
1489 if (num_processors >= maxcpus) {
1490 printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
1491 " Processor ignored.\n", maxcpus);
1492 return;
1493 }
1494
1495 num_processors++;
1496 cpus_complement(tmp_map, cpu_present_map);
1497 cpu = first_cpu(tmp_map);
1498
1499 if (apicid == boot_cpu_physical_apicid)
1500 /*
1501 * x86_bios_cpu_apicid is required to have processors listed
1502 * in same order as logical cpu numbers. Hence the first
1503 * entry is BSP, and so on.
1504 */
1505 cpu = 0;
1506
Yinghai Lue0da3362008-06-08 18:29:22 -07001507 if (apicid > max_physical_apicid)
1508 max_physical_apicid = apicid;
1509
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001510 /*
1511 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1512 * but we need to work other dependencies like SMP_SUSPEND etc
1513 * before this can be done without some confusion.
1514 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1515 * - Ashok Raj <ashok.raj@intel.com>
1516 */
Yinghai Lue0da3362008-06-08 18:29:22 -07001517 if (max_physical_apicid >= 8) {
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001518 switch (boot_cpu_data.x86_vendor) {
1519 case X86_VENDOR_INTEL:
1520 if (!APIC_XAPIC(version)) {
1521 def_to_bigsmp = 0;
1522 break;
1523 }
1524 /* If P4 and above fall through */
1525 case X86_VENDOR_AMD:
1526 def_to_bigsmp = 1;
1527 }
1528 }
1529#ifdef CONFIG_SMP
1530 /* are we being called early in kernel startup? */
Mike Travis23ca4bb2008-05-12 21:21:12 +02001531 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1532 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1533 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Alexey Starikovskiy903dcb52008-03-27 23:55:22 +03001534
1535 cpu_to_apicid[cpu] = apicid;
1536 bios_cpu_apicid[cpu] = apicid;
1537 } else {
1538 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1539 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1540 }
1541#endif
1542 cpu_set(cpu, cpu_possible_map);
1543 cpu_set(cpu, cpu_present_map);
1544}
1545
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001546/*
1547 * Power management
1548 */
1549#ifdef CONFIG_PM
1550
1551static struct {
1552 int active;
1553 /* r/w apic fields */
1554 unsigned int apic_id;
1555 unsigned int apic_taskpri;
1556 unsigned int apic_ldr;
1557 unsigned int apic_dfr;
1558 unsigned int apic_spiv;
1559 unsigned int apic_lvtt;
1560 unsigned int apic_lvtpc;
1561 unsigned int apic_lvt0;
1562 unsigned int apic_lvt1;
1563 unsigned int apic_lvterr;
1564 unsigned int apic_tmict;
1565 unsigned int apic_tdcr;
1566 unsigned int apic_thmr;
1567} apic_pm_state;
1568
1569static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1570{
1571 unsigned long flags;
1572 int maxlvt;
1573
1574 if (!apic_pm_state.active)
1575 return 0;
1576
1577 maxlvt = lapic_get_maxlvt();
1578
1579 apic_pm_state.apic_id = apic_read(APIC_ID);
1580 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1581 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1582 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1583 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1584 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1585 if (maxlvt >= 4)
1586 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1587 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1588 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1589 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1590 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1591 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1592#ifdef CONFIG_X86_MCE_P4THERMAL
1593 if (maxlvt >= 5)
1594 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1595#endif
1596
1597 local_irq_save(flags);
1598 disable_local_APIC();
1599 local_irq_restore(flags);
1600 return 0;
1601}
1602
1603static int lapic_resume(struct sys_device *dev)
1604{
1605 unsigned int l, h;
1606 unsigned long flags;
1607 int maxlvt;
1608
1609 if (!apic_pm_state.active)
1610 return 0;
1611
1612 maxlvt = lapic_get_maxlvt();
1613
1614 local_irq_save(flags);
1615
1616 /*
1617 * Make sure the APICBASE points to the right address
1618 *
1619 * FIXME! This will be wrong if we ever support suspend on
1620 * SMP! We'll need to do this as part of the CPU restore!
1621 */
1622 rdmsr(MSR_IA32_APICBASE, l, h);
1623 l &= ~MSR_IA32_APICBASE_BASE;
1624 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1625 wrmsr(MSR_IA32_APICBASE, l, h);
1626
1627 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1628 apic_write(APIC_ID, apic_pm_state.apic_id);
1629 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1630 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1631 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1632 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1633 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1634 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
1635#ifdef CONFIG_X86_MCE_P4THERMAL
1636 if (maxlvt >= 5)
1637 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1638#endif
1639 if (maxlvt >= 4)
1640 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
1641 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1642 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1643 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1644 apic_write(APIC_ESR, 0);
1645 apic_read(APIC_ESR);
1646 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1647 apic_write(APIC_ESR, 0);
1648 apic_read(APIC_ESR);
1649 local_irq_restore(flags);
1650 return 0;
1651}
1652
1653/*
1654 * This device has no shutdown method - fully functioning local APICs
1655 * are needed on every CPU up until machine_halt/restart/poweroff.
1656 */
1657
1658static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001659 .name = "lapic",
Thomas Gleixnere05d7232007-02-16 01:27:58 -08001660 .resume = lapic_resume,
1661 .suspend = lapic_suspend,
1662};
1663
1664static struct sys_device device_lapic = {
1665 .id = 0,
1666 .cls = &lapic_sysclass,
1667};
1668
1669static void __devinit apic_pm_activate(void)
1670{
1671 apic_pm_state.active = 1;
1672}
1673
1674static int __init init_lapic_sysfs(void)
1675{
1676 int error;
1677
1678 if (!cpu_has_apic)
1679 return 0;
1680 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
1681
1682 error = sysdev_class_register(&lapic_sysclass);
1683 if (!error)
1684 error = sysdev_register(&device_lapic);
1685 return error;
1686}
1687device_initcall(init_lapic_sysfs);
1688
1689#else /* CONFIG_PM */
1690
1691static void apic_pm_activate(void) { }
1692
1693#endif /* CONFIG_PM */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001694
1695/*
1696 * APIC command line parameters
1697 */
1698static int __init parse_lapic(char *arg)
1699{
Yinghai Lu914bebf2008-06-29 00:06:37 -07001700 force_enable_local_apic = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001701 return 0;
1702}
1703early_param("lapic", parse_lapic);
1704
1705static int __init parse_nolapic(char *arg)
1706{
Yinghai Lu914bebf2008-06-29 00:06:37 -07001707 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07001708 setup_clear_cpu_cap(X86_FEATURE_APIC);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001709 return 0;
1710}
1711early_param("nolapic", parse_nolapic);
1712
1713static int __init parse_disable_lapic_timer(char *arg)
1714{
1715 local_apic_timer_disabled = 1;
1716 return 0;
1717}
1718early_param("nolapic_timer", parse_disable_lapic_timer);
1719
1720static int __init parse_lapic_timer_c2_ok(char *arg)
1721{
1722 local_apic_timer_c2_ok = 1;
1723 return 0;
1724}
1725early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1726
1727static int __init apic_set_verbosity(char *str)
1728{
1729 if (strcmp("debug", str) == 0)
1730 apic_verbosity = APIC_DEBUG;
1731 else if (strcmp("verbose", str) == 0)
1732 apic_verbosity = APIC_VERBOSE;
1733 return 1;
1734}
1735__setup("apic=", apic_set_verbosity);
1736
Cyrill Gorcunov746f2eb2008-07-01 21:43:52 +04001737static int __init lapic_insert_resource(void)
1738{
1739 if (!apic_phys)
1740 return -1;
1741
1742 /* Put local APIC into the resource map. */
1743 lapic_resource.start = apic_phys;
1744 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1745 insert_resource(&iomem_resource, &lapic_resource);
1746
1747 return 0;
1748}
1749
1750/*
1751 * need call insert after e820_reserve_resources()
1752 * that is using request_resource
1753 */
1754late_initcall(lapic_insert_resource);